blob: cee67e889e8e27da3f828bdeec4840ac1e84f057 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Paul Gortmaker4bcbcc92011-07-18 14:42:00 -040023#include <linux/gfp.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070024#include <asm/unaligned.h>
25
26#include "xhci.h"
27
Andiry Xu9777e3c2010-10-14 07:23:03 -070028#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
29#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
30 PORT_RC | PORT_PLC | PORT_PE)
31
Sarah Sharp48e82362011-10-06 11:54:23 -070032/* usb 1.1 root hub device descriptor */
33static u8 usb_bos_descriptor [] = {
34 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
35 USB_DT_BOS, /* __u8 bDescriptorType */
36 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
37 0x1, /* __u8 bNumDeviceCaps */
38 /* First device capability */
39 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
40 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
41 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
42 0x00, /* bmAttributes, LTM off by default */
43 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
44 0x03, /* bFunctionalitySupport,
45 USB 3.0 speed only */
46 0x00, /* bU1DevExitLat, set later. */
47 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
48};
49
50
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080051static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
52 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -070053{
Sarah Sharp0f2a7932009-04-27 19:57:12 -070054 u16 temp;
55
Sarah Sharp0f2a7932009-04-27 19:57:12 -070056 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
57 desc->bHubContrCurrent = 0;
58
59 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070060 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +053061 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -070062 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +053063 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070064 else
Aman Deepc8421142011-11-22 19:33:36 +053065 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070066 /* Bit 2 - root hubs are not part of a compound device */
67 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +053068 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -070069 /* Bits 6:5 - no TTs in root ports */
70 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +110071 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -070072}
73
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080074/* Fill in the USB 2.0 roothub descriptor */
75static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
76 struct usb_hub_descriptor *desc)
77{
78 int ports;
79 u16 temp;
80 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
81 u32 portsc;
82 unsigned int i;
83
84 ports = xhci->num_usb2_ports;
85
86 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +053087 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080088 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +053089 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080090
91 /* The Device Removable bits are reported on a byte granularity.
92 * If the port doesn't exist within that byte, the bit is set to 0.
93 */
94 memset(port_removable, 0, sizeof(port_removable));
95 for (i = 0; i < ports; i++) {
Sarah Sharp3278a552012-02-09 14:43:44 -080096 portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -080097 /* If a device is removable, PORTSC reports a 0, same as in the
98 * hub descriptor DeviceRemovable bits.
99 */
100 if (portsc & PORT_DEV_REMOVE)
101 /* This math is hairy because bit 0 of DeviceRemovable
102 * is reserved, and bit 1 is for port 1, etc.
103 */
104 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
105 }
106
107 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
108 * ports on it. The USB 2.0 specification says that there are two
109 * variable length fields at the end of the hub descriptor:
110 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
111 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
112 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
113 * 0xFF, so we initialize the both arrays (DeviceRemovable and
114 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
115 * set of ports that actually exist.
116 */
117 memset(desc->u.hs.DeviceRemovable, 0xff,
118 sizeof(desc->u.hs.DeviceRemovable));
119 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
120 sizeof(desc->u.hs.PortPwrCtrlMask));
121
122 for (i = 0; i < (ports + 1 + 7) / 8; i++)
123 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
124 sizeof(__u8));
125}
126
127/* Fill in the USB 3.0 roothub descriptor */
128static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
129 struct usb_hub_descriptor *desc)
130{
131 int ports;
132 u16 port_removable;
133 u32 portsc;
134 unsigned int i;
135
136 ports = xhci->num_usb3_ports;
137 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530138 desc->bDescriptorType = USB_DT_SS_HUB;
139 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800140
141 /* header decode latency should be zero for roothubs,
142 * see section 4.23.5.2.
143 */
144 desc->u.ss.bHubHdrDecLat = 0;
145 desc->u.ss.wHubDelay = 0;
146
147 port_removable = 0;
148 /* bit 0 is reserved, bit 1 is for port 1, etc. */
149 for (i = 0; i < ports; i++) {
150 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
151 if (portsc & PORT_DEV_REMOVE)
152 port_removable |= 1 << (i + 1);
153 }
154 memset(&desc->u.ss.DeviceRemovable,
155 (__force __u16) cpu_to_le16(port_removable),
156 sizeof(__u16));
157}
158
159static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
160 struct usb_hub_descriptor *desc)
161{
162
163 if (hcd->speed == HCD_USB3)
164 xhci_usb3_hub_descriptor(hcd, xhci, desc);
165 else
166 xhci_usb2_hub_descriptor(hcd, xhci, desc);
167
168}
169
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700170static unsigned int xhci_port_speed(unsigned int port_status)
171{
172 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500173 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500175 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 /*
177 * FIXME: Yes, we should check for full speed, but the core uses that as
178 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500179 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700180 */
181 return 0;
182}
183
184/*
185 * These bits are Read Only (RO) and should be saved and written to the
186 * registers: 0, 3, 10:13, 30
187 * connect status, over-current status, port speed, and device removable.
188 * connect status and port speed are also sticky - meaning they're in
189 * the AUX well and they aren't changed by a hot, warm, or cold reset.
190 */
191#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
192/*
193 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
194 * bits 5:8, 9, 14:15, 25:27
195 * link state, port power, port indicator state, "wake on" enable state
196 */
197#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
198/*
199 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
200 * bit 4 (port reset)
201 */
202#define XHCI_PORT_RW1S ((1<<4))
203/*
204 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
205 * bits 1, 17, 18, 19, 20, 21, 22, 23
206 * port enable/disable, and
207 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
208 * over-current, reset, link state, and L1 change
209 */
210#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
211/*
212 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
213 * latched in
214 */
215#define XHCI_PORT_RW ((1<<16))
216/*
217 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
218 * bits 2, 24, 28:31
219 */
220#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
221
222/*
223 * Given a port state, this function returns a value that would result in the
224 * port being in the same state, if the value was written to the port status
225 * control register.
226 * Save Read Only (RO) bits and save read/write bits where
227 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
228 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
229 */
Andiry Xu56192532010-10-14 07:23:00 -0700230u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700231{
232 /* Save read-only status and port state */
233 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
234}
235
Andiry Xube88fe42010-10-14 07:22:57 -0700236/*
237 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800238 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700239 */
Sarah Sharp52336302010-12-16 10:49:09 -0800240int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700242{
243 int slot_id;
244 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800245 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700246
247 slot_id = 0;
248 for (i = 0; i < MAX_HC_SLOTS; i++) {
249 if (!xhci->devs[i])
250 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800251 speed = xhci->devs[i]->udev->speed;
252 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700253 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700254 slot_id = i;
255 break;
256 }
257 }
258
259 return slot_id;
260}
261
262/*
263 * Stop device
264 * It issues stop endpoint command for EP 0 to 30. And wait the last command
265 * to complete.
266 * suspend will set to 1, if suspend bit need to set in command.
267 */
268static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
269{
270 struct xhci_virt_device *virt_dev;
271 struct xhci_command *cmd;
272 unsigned long flags;
273 int timeleft;
274 int ret;
275 int i;
276
277 ret = 0;
278 virt_dev = xhci->devs[slot_id];
279 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
280 if (!cmd) {
281 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
282 return -ENOMEM;
283 }
284
285 spin_lock_irqsave(&xhci->lock, flags);
286 for (i = LAST_EP_INDEX; i > 0; i--) {
287 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
288 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
289 }
Mathias Nymand134fa52013-08-30 18:25:49 +0300290 cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Andiry Xube88fe42010-10-14 07:22:57 -0700291 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
292 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
293 xhci_ring_cmd_db(xhci);
294 spin_unlock_irqrestore(&xhci->lock, flags);
295
296 /* Wait for last stop endpoint command to finish */
297 timeleft = wait_for_completion_interruptible_timeout(
298 cmd->completion,
299 USB_CTRL_SET_TIMEOUT);
300 if (timeleft <= 0) {
301 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
302 timeleft == 0 ? "Timeout" : "Signal");
303 spin_lock_irqsave(&xhci->lock, flags);
304 /* The timeout might have raced with the event ring handler, so
305 * only delete from the list if the item isn't poisoned.
306 */
307 if (cmd->cmd_list.next != LIST_POISON1)
308 list_del(&cmd->cmd_list);
309 spin_unlock_irqrestore(&xhci->lock, flags);
310 ret = -ETIME;
311 goto command_cleanup;
312 }
313
314command_cleanup:
315 xhci_free_command(xhci, cmd);
316 return ret;
317}
318
319/*
320 * Ring device, it rings the all doorbells unconditionally.
321 */
Andiry Xu56192532010-10-14 07:23:00 -0700322void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700323{
324 int i;
325
326 for (i = 0; i < LAST_EP_INDEX + 1; i++)
327 if (xhci->devs[slot_id]->eps[i].ring &&
328 xhci->devs[slot_id]->eps[i].ring->dequeue)
329 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
330
331 return;
332}
333
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800334static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100335 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c042009-12-09 15:59:11 -0800336{
Sarah Sharp6dd0a3a2010-11-16 15:58:52 -0800337 /* Don't allow the USB core to disable SuperSpeed ports. */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800338 if (hcd->speed == HCD_USB3) {
Sarah Sharp6dd0a3a2010-11-16 15:58:52 -0800339 xhci_dbg(xhci, "Ignoring request to disable "
340 "SuperSpeed port.\n");
341 return;
342 }
343
Sarah Sharp6219c042009-12-09 15:59:11 -0800344 /* Write 1 to disable the port */
345 xhci_writel(xhci, port_status | PORT_PE, addr);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530346 if (xhci->quirks & XHCI_PORTSC_DELAY)
347 ndelay(100);
Sarah Sharp6219c042009-12-09 15:59:11 -0800348 port_status = xhci_readl(xhci, addr);
349 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
350 wIndex, port_status);
351}
352
Sarah Sharp34fb5622009-12-09 15:59:08 -0800353static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100354 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800355{
356 char *port_change_bit;
357 u32 status;
358
359 switch (wValue) {
360 case USB_PORT_FEAT_C_RESET:
361 status = PORT_RC;
362 port_change_bit = "reset";
363 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800364 case USB_PORT_FEAT_C_BH_PORT_RESET:
365 status = PORT_WRC;
366 port_change_bit = "warm(BH) reset";
367 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800368 case USB_PORT_FEAT_C_CONNECTION:
369 status = PORT_CSC;
370 port_change_bit = "connect";
371 break;
372 case USB_PORT_FEAT_C_OVER_CURRENT:
373 status = PORT_OCC;
374 port_change_bit = "over-current";
375 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800376 case USB_PORT_FEAT_C_ENABLE:
377 status = PORT_PEC;
378 port_change_bit = "enable/disable";
379 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700380 case USB_PORT_FEAT_C_SUSPEND:
381 status = PORT_PLC;
382 port_change_bit = "suspend/resume";
383 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800384 case USB_PORT_FEAT_C_PORT_LINK_STATE:
385 status = PORT_PLC;
386 port_change_bit = "link state";
387 break;
José Adolfo Galdámez900469d2015-06-20 23:45:36 -0600388 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
389 status = PORT_CEC;
390 port_change_bit = "config error";
391 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800392 default:
393 /* Should never happen */
394 return;
395 }
396 /* Change bits are all write 1 to clear */
397 xhci_writel(xhci, port_status | status, addr);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530398 if (xhci->quirks & XHCI_PORTSC_DELAY)
399 ndelay(100);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800400 port_status = xhci_readl(xhci, addr);
401 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
402 port_change_bit, wIndex, port_status);
403}
404
huajun lia0885922011-05-03 21:11:00 +0800405static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
406{
407 int max_ports;
408 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
409
410 if (hcd->speed == HCD_USB3) {
411 max_ports = xhci->num_usb3_ports;
412 *port_array = xhci->usb3_ports;
413 } else {
414 max_ports = xhci->num_usb2_ports;
415 *port_array = xhci->usb2_ports;
416 }
417
418 return max_ports;
419}
420
Andiry Xuc9682df2011-09-23 14:19:48 -0700421void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
422 int port_id, u32 link_state)
423{
424 u32 temp;
425
426 temp = xhci_readl(xhci, port_array[port_id]);
427 temp = xhci_port_state_to_neutral(temp);
428 temp &= ~PORT_PLS_MASK;
429 temp |= PORT_LINK_STROBE | link_state;
430 xhci_writel(xhci, temp, port_array[port_id]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530431 if (xhci->quirks & XHCI_PORTSC_DELAY)
432 ndelay(100);
Andiry Xuc9682df2011-09-23 14:19:48 -0700433}
434
Sarah Sharp4296c702012-01-06 10:34:31 -0800435void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
436 __le32 __iomem **port_array, int port_id, u16 wake_mask)
437{
438 u32 temp;
439
440 temp = xhci_readl(xhci, port_array[port_id]);
441 temp = xhci_port_state_to_neutral(temp);
442
443 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
444 temp |= PORT_WKCONN_E;
445 else
446 temp &= ~PORT_WKCONN_E;
447
448 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
449 temp |= PORT_WKDISC_E;
450 else
451 temp &= ~PORT_WKDISC_E;
452
453 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
454 temp |= PORT_WKOC_E;
455 else
456 temp &= ~PORT_WKOC_E;
457
458 xhci_writel(xhci, temp, port_array[port_id]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530459 if (xhci->quirks & XHCI_PORTSC_DELAY)
460 ndelay(100);
Sarah Sharp4296c702012-01-06 10:34:31 -0800461}
462
Andiry Xud2f52c92011-09-23 14:19:49 -0700463/* Test and clear port RWC bit */
464void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
465 int port_id, u32 port_bit)
466{
467 u32 temp;
468
469 temp = xhci_readl(xhci, port_array[port_id]);
470 if (temp & port_bit) {
471 temp = xhci_port_state_to_neutral(temp);
472 temp |= port_bit;
473 xhci_writel(xhci, temp, port_array[port_id]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530474 if (xhci->quirks & XHCI_PORTSC_DELAY)
475 ndelay(100);
Andiry Xud2f52c92011-09-23 14:19:49 -0700476 }
477}
478
Stanislaw Ledwone171ce52012-06-18 15:20:00 +0200479/* Updates Link Status for super Speed port */
Felipe Balbi488d8962014-08-27 16:38:04 -0500480static void xhci_hub_report_link_state(struct xhci_hcd *xhci,
481 u32 *status, u32 status_reg)
Stanislaw Ledwone171ce52012-06-18 15:20:00 +0200482{
483 u32 pls = status_reg & PORT_PLS_MASK;
484
485 /* resume state is a xHCI internal state.
486 * Do not report it to usb core.
487 */
488 if (pls == XDEV_RESUME)
489 return;
490
491 /* When the CAS bit is set then warm reset
492 * should be performed on port
493 */
494 if (status_reg & PORT_CAS) {
495 /* The CAS bit can be set while the port is
496 * in any link state.
497 * Only roothubs have CAS bit, so we
498 * pretend to be in compliance mode
499 * unless we're already in compliance
500 * or the inactive state.
501 */
502 if (pls != USB_SS_PORT_LS_COMP_MOD &&
503 pls != USB_SS_PORT_LS_SS_INACTIVE) {
504 pls = USB_SS_PORT_LS_COMP_MOD;
505 }
506 /* Return also connection bit -
507 * hub state machine resets port
508 * when this bit is set.
509 */
510 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500511 } else {
512 /*
513 * If CAS bit isn't set but the Port is already at
514 * Compliance Mode, fake a connection so the USB core
515 * notices the Compliance state and resets the port.
516 * This resolves an issue generated by the SN65LVPE502CP
517 * in which sometimes the port enters compliance mode
518 * caused by a delay on the host-device negotiation.
519 */
Felipe Balbi488d8962014-08-27 16:38:04 -0500520 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
521 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500522 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwone171ce52012-06-18 15:20:00 +0200523 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500524
Stanislaw Ledwone171ce52012-06-18 15:20:00 +0200525 /* update status field */
526 *status |= pls;
527}
528
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500529/*
530 * Function for Compliance Mode Quirk.
531 *
532 * This Function verifies if all xhc USB3 ports have entered U0, if so,
533 * the compliance mode timer is deleted. A port won't enter
534 * compliance mode if it has previously entered U0.
535 */
536void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status, u16 wIndex)
537{
538 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
539 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
540
541 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
542 return;
543
544 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
545 xhci->port_status_u0 |= 1 << wIndex;
546 if (xhci->port_status_u0 == all_ports_seen_u0) {
547 del_timer_sync(&xhci->comp_mode_recovery_timer);
548 xhci_dbg(xhci, "All USB3 ports have entered U0 already!\n");
549 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted.\n");
550 }
551 }
552}
553
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700554int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
555 u16 wIndex, char *buf, u16 wLength)
556{
557 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800558 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700559 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700560 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700561 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100562 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700563 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800564 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800565 u16 link_state = 0;
Sarah Sharp4296c702012-01-06 10:34:31 -0800566 u16 wake_mask = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700567
huajun lia0885922011-05-03 21:11:00 +0800568 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800569 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700570
571 spin_lock_irqsave(&xhci->lock, flags);
572 switch (typeReq) {
573 case GetHubStatus:
574 /* No power source, over-current reported per port */
575 memset(buf, 0, 4);
576 break;
577 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800578 /* Check to make sure userspace is asking for the USB 3.0 hub
579 * descriptor for the USB 3.0 roothub. If not, we stall the
580 * endpoint, like external hubs do.
581 */
582 if (hcd->speed == HCD_USB3 &&
583 (wLength < USB_DT_SS_HUB_SIZE ||
584 wValue != (USB_DT_SS_HUB << 8))) {
585 xhci_dbg(xhci, "Wrong hub descriptor type for "
586 "USB 3.0 roothub.\n");
587 goto error;
588 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800589 xhci_hub_descriptor(hcd, xhci,
590 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700591 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700592 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
593 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
594 goto error;
595
596 if (hcd->speed != HCD_USB3)
597 goto error;
598
599 memcpy(buf, &usb_bos_descriptor,
600 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
601 temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
602 buf[12] = HCS_U1_LATENCY(temp);
603 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
604
605 spin_unlock_irqrestore(&xhci->lock, flags);
606 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700607 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800608 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700609 goto error;
610 wIndex--;
611 status = 0;
Sarah Sharp5308a912010-12-01 11:34:59 -0800612 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700613 if (temp == 0xffffffff) {
614 retval = -ENODEV;
615 break;
616 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700617 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
618
619 /* wPortChange bits */
620 if (temp & PORT_CSC)
Alan Stern749da5f2010-03-04 17:05:08 -0500621 status |= USB_PORT_STAT_C_CONNECTION << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700622 if (temp & PORT_PEC)
Alan Stern749da5f2010-03-04 17:05:08 -0500623 status |= USB_PORT_STAT_C_ENABLE << 16;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700624 if ((temp & PORT_OCC))
Alan Stern749da5f2010-03-04 17:05:08 -0500625 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800626 if ((temp & PORT_RC))
627 status |= USB_PORT_STAT_C_RESET << 16;
628 /* USB3.0 only */
629 if (hcd->speed == HCD_USB3) {
630 if ((temp & PORT_PLC))
631 status |= USB_PORT_STAT_C_LINK_STATE << 16;
632 if ((temp & PORT_WRC))
633 status |= USB_PORT_STAT_C_BH_RESET << 16;
José Adolfo Galdámez900469d2015-06-20 23:45:36 -0600634 if ((temp & PORT_CEC))
635 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800636 }
637
638 if (hcd->speed != HCD_USB3) {
639 if ((temp & PORT_PLS_MASK) == XDEV_U3
640 && (temp & PORT_POWER))
641 status |= USB_PORT_STAT_SUSPEND;
642 }
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800643 if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
644 !DEV_SUPERSPEED(temp)) {
Andiry Xu56192532010-10-14 07:23:00 -0700645 if ((temp & PORT_RESET) || !(temp & PORT_PE))
646 goto error;
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800647 if (time_after_eq(jiffies,
648 bus_state->resume_done[wIndex])) {
Andiry Xu56192532010-10-14 07:23:00 -0700649 xhci_dbg(xhci, "Resume USB2 port %d\n",
650 wIndex + 1);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800651 bus_state->resume_done[wIndex] = 0;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800652 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -0700653 xhci_set_link_state(xhci, port_array, wIndex,
654 XDEV_U0);
Andiry Xu56192532010-10-14 07:23:00 -0700655 xhci_dbg(xhci, "set port %d resume\n",
656 wIndex + 1);
Sarah Sharp52336302010-12-16 10:49:09 -0800657 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Andiry Xu56192532010-10-14 07:23:00 -0700658 wIndex + 1);
659 if (!slot_id) {
660 xhci_dbg(xhci, "slot_id is zero\n");
661 goto error;
662 }
663 xhci_ring_device(xhci, slot_id);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800664 bus_state->port_c_suspend |= 1 << wIndex;
665 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xu8a8ff2f2011-08-03 16:46:49 +0800666 } else {
667 /*
668 * The resume has been signaling for less than
669 * 20ms. Report the port status as SUSPEND,
670 * let the usbcore check port status again
671 * and clear resume signaling later.
672 */
673 status |= USB_PORT_STAT_SUSPEND;
Andiry Xu56192532010-10-14 07:23:00 -0700674 }
675 }
Andiry Xube88fe42010-10-14 07:22:57 -0700676 if ((temp & PORT_PLS_MASK) == XDEV_U0
677 && (temp & PORT_POWER)
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800678 && (bus_state->suspended_ports & (1 << wIndex))) {
679 bus_state->suspended_ports &= ~(1 << wIndex);
Andiry Xua7114232011-04-27 18:07:50 +0800680 if (hcd->speed != HCD_USB3)
681 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700682 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700683 if (temp & PORT_CONNECT) {
Alan Stern749da5f2010-03-04 17:05:08 -0500684 status |= USB_PORT_STAT_CONNECTION;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700685 status |= xhci_port_speed(temp);
686 }
687 if (temp & PORT_PE)
Alan Stern749da5f2010-03-04 17:05:08 -0500688 status |= USB_PORT_STAT_ENABLE;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700689 if (temp & PORT_OC)
Alan Stern749da5f2010-03-04 17:05:08 -0500690 status |= USB_PORT_STAT_OVERCURRENT;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700691 if (temp & PORT_RESET)
Alan Stern749da5f2010-03-04 17:05:08 -0500692 status |= USB_PORT_STAT_RESET;
Andiry Xu0ed9a572011-04-27 18:07:43 +0800693 if (temp & PORT_POWER) {
694 if (hcd->speed == HCD_USB3)
695 status |= USB_SS_PORT_STAT_POWER;
696 else
697 status |= USB_PORT_STAT_POWER;
698 }
Stanislaw Ledwone171ce52012-06-18 15:20:00 +0200699 /* Update Port Link State for super speed ports*/
Andiry Xu0ed9a572011-04-27 18:07:43 +0800700 if (hcd->speed == HCD_USB3) {
Felipe Balbi488d8962014-08-27 16:38:04 -0500701 xhci_hub_report_link_state(xhci, &status, temp);
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500702 /*
703 * Verify if all USB3 Ports Have entered U0 already.
704 * Delete Compliance Mode Timer if so.
705 */
706 xhci_del_comp_mod_timer(xhci, temp, wIndex);
Andiry Xu0ed9a572011-04-27 18:07:43 +0800707 }
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800708 if (bus_state->port_c_suspend & (1 << wIndex))
Andiry Xube88fe42010-10-14 07:22:57 -0700709 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700710 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
711 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
712 break;
713 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800714 if (wValue == USB_PORT_FEAT_LINK_STATE)
715 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c702012-01-06 10:34:31 -0800716 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
717 wake_mask = wIndex & 0xff00;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700718 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800719 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700720 goto error;
721 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800722 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700723 if (temp == 0xffffffff) {
724 retval = -ENODEV;
725 break;
726 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700727 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800728 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700729 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700730 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800731 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700732 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
733 /* Resume the port to U0 first */
734 xhci_set_link_state(xhci, port_array, wIndex,
735 XDEV_U0);
736 spin_unlock_irqrestore(&xhci->lock, flags);
737 msleep(10);
738 spin_lock_irqsave(&xhci->lock, flags);
739 }
Andiry Xube88fe42010-10-14 07:22:57 -0700740 /* In spec software should not attempt to suspend
741 * a port unless the port reports that it is in the
742 * enabled (PED = ‘1’,PLS < ‘3’) state.
743 */
Andiry Xu65580b432011-09-23 14:19:52 -0700744 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700745 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
746 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
747 xhci_warn(xhci, "USB core suspending device "
748 "not in U0/U1/U2.\n");
749 goto error;
750 }
751
Sarah Sharp52336302010-12-16 10:49:09 -0800752 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
753 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700754 if (!slot_id) {
755 xhci_warn(xhci, "slot_id is zero\n");
756 goto error;
757 }
758 /* unlock to execute stop endpoint commands */
759 spin_unlock_irqrestore(&xhci->lock, flags);
760 xhci_stop_device(xhci, slot_id, 1);
761 spin_lock_irqsave(&xhci->lock, flags);
762
Andiry Xuc9682df2011-09-23 14:19:48 -0700763 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -0700764
765 spin_unlock_irqrestore(&xhci->lock, flags);
766 msleep(10); /* wait device to enter */
767 spin_lock_irqsave(&xhci->lock, flags);
768
Sarah Sharp5308a912010-12-01 11:34:59 -0800769 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800770 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700771 break;
Andiry Xu2c441782011-04-27 18:07:39 +0800772 case USB_PORT_FEAT_LINK_STATE:
773 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpa723a6c2012-11-14 16:42:32 -0800774
775 /* Disable port */
776 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
777 xhci_dbg(xhci, "Disable port %d\n", wIndex);
778 temp = xhci_port_state_to_neutral(temp);
779 /*
780 * Clear all change bits, so that we get a new
781 * connection event.
782 */
783 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
784 PORT_OCC | PORT_RC | PORT_PLC |
785 PORT_CEC;
786 xhci_writel(xhci, temp | PORT_PE,
787 port_array[wIndex]);
788 temp = xhci_readl(xhci, port_array[wIndex]);
789 break;
790 }
791
792 /* Put link in RxDetect (enable port) */
793 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
794 xhci_dbg(xhci, "Enable port %d\n", wIndex);
795 xhci_set_link_state(xhci, port_array, wIndex,
796 link_state);
797 temp = xhci_readl(xhci, port_array[wIndex]);
798 break;
799 }
800
Andiry Xu2c441782011-04-27 18:07:39 +0800801 /* Software should not attempt to set
Sarah Sharpa723a6c2012-11-14 16:42:32 -0800802 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +0800803 * must be enabled.
804 */
805 if ((temp & PORT_PE) == 0 ||
Sarah Sharpa723a6c2012-11-14 16:42:32 -0800806 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +0800807 xhci_warn(xhci, "Cannot set link state.\n");
808 goto error;
809 }
810
811 if (link_state == USB_SS_PORT_LS_U3) {
812 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
813 wIndex + 1);
814 if (slot_id) {
815 /* unlock to execute stop endpoint
816 * commands */
817 spin_unlock_irqrestore(&xhci->lock,
818 flags);
819 xhci_stop_device(xhci, slot_id, 1);
820 spin_lock_irqsave(&xhci->lock, flags);
821 }
822 }
823
Andiry Xuc9682df2011-09-23 14:19:48 -0700824 xhci_set_link_state(xhci, port_array, wIndex,
825 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +0800826
827 spin_unlock_irqrestore(&xhci->lock, flags);
828 msleep(20); /* wait device to enter */
829 spin_lock_irqsave(&xhci->lock, flags);
830
831 temp = xhci_readl(xhci, port_array[wIndex]);
832 if (link_state == USB_SS_PORT_LS_U3)
833 bus_state->suspended_ports |= 1 << wIndex;
834 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700835 case USB_PORT_FEAT_POWER:
836 /*
837 * Turn on ports, even if there isn't per-port switching.
838 * HC will report connect events even before this is set.
839 * However, khubd will ignore the roothub events until
840 * the roothub is registered.
841 */
Sarah Sharp5308a912010-12-01 11:34:59 -0800842 xhci_writel(xhci, temp | PORT_POWER,
843 port_array[wIndex]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530844 if (xhci->quirks & XHCI_PORTSC_DELAY)
845 ndelay(100);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700846
Sarah Sharp5308a912010-12-01 11:34:59 -0800847 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700848 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
849 break;
850 case USB_PORT_FEAT_RESET:
851 temp = (temp | PORT_RESET);
Sarah Sharp5308a912010-12-01 11:34:59 -0800852 xhci_writel(xhci, temp, port_array[wIndex]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530853 if (xhci->quirks & XHCI_PORTSC_DELAY)
854 ndelay(100);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700855
Sarah Sharp5308a912010-12-01 11:34:59 -0800856 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700857 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
858 break;
Sarah Sharp4296c702012-01-06 10:34:31 -0800859 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
860 xhci_set_remote_wake_mask(xhci, port_array,
861 wIndex, wake_mask);
862 temp = xhci_readl(xhci, port_array[wIndex]);
863 xhci_dbg(xhci, "set port remote wake mask, "
864 "actual port %d status = 0x%x\n",
865 wIndex, temp);
866 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800867 case USB_PORT_FEAT_BH_PORT_RESET:
868 temp |= PORT_WR;
869 xhci_writel(xhci, temp, port_array[wIndex]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +0530870 if (xhci->quirks & XHCI_PORTSC_DELAY)
871 ndelay(100);
Andiry Xua11496e2011-04-27 18:07:29 +0800872
873 temp = xhci_readl(xhci, port_array[wIndex]);
874 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700875 default:
876 goto error;
877 }
Sarah Sharp5308a912010-12-01 11:34:59 -0800878 /* unblock any posted writes */
879 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700880 break;
881 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +0800882 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700883 goto error;
884 wIndex--;
Sarah Sharp5308a912010-12-01 11:34:59 -0800885 temp = xhci_readl(xhci, port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700886 if (temp == 0xffffffff) {
887 retval = -ENODEV;
888 break;
889 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800890 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700891 temp = xhci_port_state_to_neutral(temp);
892 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700893 case USB_PORT_FEAT_SUSPEND:
Sarah Sharp5308a912010-12-01 11:34:59 -0800894 temp = xhci_readl(xhci, port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700895 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
896 xhci_dbg(xhci, "PORTSC %04x\n", temp);
897 if (temp & PORT_RESET)
898 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +0800899 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -0700900 if ((temp & PORT_PE) == 0)
901 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -0700902
Andiry Xuc9682df2011-09-23 14:19:48 -0700903 xhci_set_link_state(xhci, port_array, wIndex,
904 XDEV_RESUME);
905 spin_unlock_irqrestore(&xhci->lock, flags);
Andiry Xua7114232011-04-27 18:07:50 +0800906 msleep(20);
907 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -0700908 xhci_set_link_state(xhci, port_array, wIndex,
909 XDEV_U0);
Andiry Xube88fe42010-10-14 07:22:57 -0700910 }
Andiry Xua7114232011-04-27 18:07:50 +0800911 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -0700912
Sarah Sharp52336302010-12-16 10:49:09 -0800913 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
914 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700915 if (!slot_id) {
916 xhci_dbg(xhci, "slot_id is zero\n");
917 goto error;
918 }
919 xhci_ring_device(xhci, slot_id);
920 break;
921 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800922 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700923 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +0800924 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700925 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700926 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c042009-12-09 15:59:11 -0800927 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +0800928 case USB_PORT_FEAT_C_PORT_LINK_STATE:
José Adolfo Galdámez900469d2015-06-20 23:45:36 -0600929 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
Sarah Sharp34fb5622009-12-09 15:59:08 -0800930 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800931 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700932 break;
Sarah Sharp6219c042009-12-09 15:59:11 -0800933 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800934 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -0800935 port_array[wIndex], temp);
Sarah Sharp6219c042009-12-09 15:59:11 -0800936 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700937 default:
938 goto error;
939 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700940 break;
941 default:
942error:
943 /* "stall" on error */
944 retval = -EPIPE;
945 }
946 spin_unlock_irqrestore(&xhci->lock, flags);
947 return retval;
948}
949
950/*
951 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
952 * Ports are 0-indexed from the HCD point of view,
953 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700954 *
955 * Note that the status change bits will be cleared as soon as a port status
956 * change event is generated, so we use the saved status from that event.
957 */
958int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
959{
960 unsigned long flags;
961 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -0700962 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700963 int i, retval;
964 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800965 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +1100966 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800967 struct xhci_bus_state *bus_state;
Sarah Sharp4ceac472012-11-27 12:30:23 -0800968 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700969
huajun lia0885922011-05-03 21:11:00 +0800970 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800971 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700972
973 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +0800974 retval = (max_ports + 8) / 8;
William Gulland419a8e82010-05-12 10:20:34 -0700975 memset(buf, 0, retval);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800976
977 /*
978 * Inform the usbcore about resume-in-progress by returning
979 * a non-zero value even if there are no status changes.
980 */
981 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700982
José Adolfo Galdámez900469d2015-06-20 23:45:36 -0600983 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
Andiry Xu56192532010-10-14 07:23:00 -0700984
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700985 spin_lock_irqsave(&xhci->lock, flags);
986 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +0800987 for (i = 0; i < max_ports; i++) {
Sarah Sharp5308a912010-12-01 11:34:59 -0800988 temp = xhci_readl(xhci, port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700989 if (temp == 0xffffffff) {
990 retval = -ENODEV;
991 break;
992 }
Andiry Xu56192532010-10-14 07:23:00 -0700993 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800994 (bus_state->port_c_suspend & 1 << i) ||
995 (bus_state->resume_done[i] && time_after_eq(
996 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e82010-05-12 10:20:34 -0700997 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700998 status = 1;
999 }
Sarah Sharp4ceac472012-11-27 12:30:23 -08001000 if ((temp & PORT_RC))
1001 reset_change = true;
1002 }
1003 if (!status && !reset_change) {
1004 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1005 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001006 }
1007 spin_unlock_irqrestore(&xhci->lock, flags);
1008 return status ? retval : 0;
1009}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001010
1011#ifdef CONFIG_PM
1012
1013int xhci_bus_suspend(struct usb_hcd *hcd)
1014{
1015 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001016 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001017 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001018 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001019 unsigned long flags;
1020
huajun lia0885922011-05-03 21:11:00 +08001021 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001022 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001023
1024 spin_lock_irqsave(&xhci->lock, flags);
1025
1026 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xu296b8ce2012-04-14 02:54:30 +08001027 if (bus_state->resuming_ports) {
1028 spin_unlock_irqrestore(&xhci->lock, flags);
1029 xhci_dbg(xhci, "suspend failed because "
1030 "a port is resuming\n");
1031 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001032 }
1033 }
1034
Sarah Sharp518e8482010-12-15 11:56:29 -08001035 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001036 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001037 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001038 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001039 u32 t1, t2;
1040 int slot_id;
1041
Sarah Sharp5308a912010-12-01 11:34:59 -08001042 t1 = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001043 t2 = xhci_port_state_to_neutral(t1);
1044
1045 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001046 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001047 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001048 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001049 if (slot_id) {
1050 spin_unlock_irqrestore(&xhci->lock, flags);
1051 xhci_stop_device(xhci, slot_id, 1);
1052 spin_lock_irqsave(&xhci->lock, flags);
1053 }
1054 t2 &= ~PORT_PLS_MASK;
1055 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001056 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001057 }
Sarah Sharp4296c702012-01-06 10:34:31 -08001058 /* USB core sets remote wake mask for USB 3.0 hubs,
1059 * including the USB 3.0 roothub, but only if CONFIG_USB_SUSPEND
1060 * is enabled, so also enable remote wake here.
1061 */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001062 if (hcd->self.root_hub->do_remote_wakeup) {
1063 if (t1 & PORT_CONNECT) {
1064 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1065 t2 &= ~PORT_WKCONN_E;
1066 } else {
1067 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1068 t2 &= ~PORT_WKDISC_E;
1069 }
1070 } else
1071 t2 &= ~PORT_WAKE_BITS;
1072
1073 t1 = xhci_port_state_to_neutral(t1);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +05301074 if (t1 != t2) {
Sarah Sharp5308a912010-12-01 11:34:59 -08001075 xhci_writel(xhci, t2, port_array[port_index]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +05301076 if (xhci->quirks & XHCI_PORTSC_DELAY)
1077 ndelay(100);
1078 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001079 }
1080 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001081 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001082 spin_unlock_irqrestore(&xhci->lock, flags);
1083 return 0;
1084}
1085
1086int xhci_bus_resume(struct usb_hcd *hcd)
1087{
1088 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001089 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001090 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001091 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001092 u32 temp;
1093 unsigned long flags;
1094
huajun lia0885922011-05-03 21:11:00 +08001095 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001096 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001097
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001098 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001099 msleep(5);
1100
1101 spin_lock_irqsave(&xhci->lock, flags);
1102 if (!HCD_HW_ACCESSIBLE(hcd)) {
1103 spin_unlock_irqrestore(&xhci->lock, flags);
1104 return -ESHUTDOWN;
1105 }
1106
1107 /* delay the irqs */
1108 temp = xhci_readl(xhci, &xhci->op_regs->command);
1109 temp &= ~CMD_EIE;
1110 xhci_writel(xhci, temp, &xhci->op_regs->command);
1111
Sarah Sharp518e8482010-12-15 11:56:29 -08001112 port_index = max_ports;
1113 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001114 /* Check whether need resume ports. If needed
1115 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001116 u32 temp;
1117 int slot_id;
1118
Sarah Sharp5308a912010-12-01 11:34:59 -08001119 temp = xhci_readl(xhci, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001120 if (DEV_SUPERSPEED(temp))
1121 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1122 else
1123 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001124 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001125 (temp & PORT_PLS_MASK)) {
1126 if (DEV_SUPERSPEED(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001127 xhci_set_link_state(xhci, port_array,
1128 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001129 } else {
Andiry Xuc9682df2011-09-23 14:19:48 -07001130 xhci_set_link_state(xhci, port_array,
1131 port_index, XDEV_RESUME);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001132
1133 spin_unlock_irqrestore(&xhci->lock, flags);
1134 msleep(20);
1135 spin_lock_irqsave(&xhci->lock, flags);
1136
Andiry Xuc9682df2011-09-23 14:19:48 -07001137 xhci_set_link_state(xhci, port_array,
1138 port_index, XDEV_U0);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001139 }
Andiry Xu4f0871a2011-04-19 17:17:39 +08001140 /* wait for the port to enter U0 and report port link
1141 * state change.
1142 */
1143 spin_unlock_irqrestore(&xhci->lock, flags);
1144 msleep(20);
1145 spin_lock_irqsave(&xhci->lock, flags);
1146
1147 /* Clear PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001148 xhci_test_and_clear_bit(xhci, port_array, port_index,
1149 PORT_PLC);
Andiry Xu4f0871a2011-04-19 17:17:39 +08001150
Sarah Sharp52336302010-12-16 10:49:09 -08001151 slot_id = xhci_find_slot_id_by_port(hcd,
1152 xhci, port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001153 if (slot_id)
1154 xhci_ring_device(xhci, slot_id);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +05301155 } else {
Sarah Sharp5308a912010-12-01 11:34:59 -08001156 xhci_writel(xhci, temp, port_array[port_index]);
Pavankumar Kondetibd348b62012-06-12 13:38:59 +05301157 if (xhci->quirks & XHCI_PORTSC_DELAY)
1158 ndelay(100);
1159 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001160 }
1161
1162 (void) xhci_readl(xhci, &xhci->op_regs->command);
1163
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001164 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001165 /* re-enable irqs */
1166 temp = xhci_readl(xhci, &xhci->op_regs->command);
1167 temp |= CMD_EIE;
1168 xhci_writel(xhci, temp, &xhci->op_regs->command);
1169 temp = xhci_readl(xhci, &xhci->op_regs->command);
1170
1171 spin_unlock_irqrestore(&xhci->lock, flags);
1172 return 0;
1173}
1174
Sarah Sharp436a3892010-10-15 14:59:15 -07001175#endif /* CONFIG_PM */