| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *  ahci.c - AHCI SATA support | 
 | 3 |  * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 4 |  *  Maintained by:  Jeff Garzik <jgarzik@pobox.com> | 
 | 5 |  *    		    Please ALWAYS copy linux-ide@vger.kernel.org | 
 | 6 |  *		    on emails. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 |  * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 8 |  *  Copyright 2004-2005 Red Hat, Inc. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 |  * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 11 |  *  This program is free software; you can redistribute it and/or modify | 
 | 12 |  *  it under the terms of the GNU General Public License as published by | 
 | 13 |  *  the Free Software Foundation; either version 2, or (at your option) | 
 | 14 |  *  any later version. | 
 | 15 |  * | 
 | 16 |  *  This program is distributed in the hope that it will be useful, | 
 | 17 |  *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
 | 18 |  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
 | 19 |  *  GNU General Public License for more details. | 
 | 20 |  * | 
 | 21 |  *  You should have received a copy of the GNU General Public License | 
 | 22 |  *  along with this program; see the file COPYING.  If not, write to | 
 | 23 |  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 24 |  * | 
 | 25 |  * | 
 | 26 |  * libata documentation is available via 'make {ps|pdf}docs', | 
 | 27 |  * as Documentation/DocBook/libata.* | 
 | 28 |  * | 
 | 29 |  * AHCI hardware documentation: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 |  * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 31 |  * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 |  * | 
 | 33 |  */ | 
 | 34 |  | 
 | 35 | #include <linux/kernel.h> | 
 | 36 | #include <linux/module.h> | 
 | 37 | #include <linux/pci.h> | 
 | 38 | #include <linux/init.h> | 
 | 39 | #include <linux/blkdev.h> | 
 | 40 | #include <linux/delay.h> | 
 | 41 | #include <linux/interrupt.h> | 
| domen@coderock.org | 87507cf | 2005-04-08 09:53:06 +0200 | [diff] [blame] | 42 | #include <linux/dma-mapping.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 43 | #include <linux/device.h> | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 44 | #include <linux/dmi.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 46 | #include <scsi/scsi_cmnd.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #include <linux/libata.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 |  | 
 | 49 | #define DRV_NAME	"ahci" | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 50 | #define DRV_VERSION	"3.0" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 52 | static int ahci_skip_host_reset; | 
 | 53 | module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444); | 
 | 54 | MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)"); | 
 | 55 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 56 | static int ahci_enable_alpm(struct ata_port *ap, | 
 | 57 | 		enum link_pm policy); | 
 | 58 | static void ahci_disable_alpm(struct ata_port *ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 |  | 
 | 60 | enum { | 
 | 61 | 	AHCI_PCI_BAR		= 5, | 
| Tejun Heo | 648a88b | 2006-11-09 15:08:40 +0900 | [diff] [blame] | 62 | 	AHCI_MAX_PORTS		= 32, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | 	AHCI_MAX_SG		= 168, /* hardware max is 64K */ | 
 | 64 | 	AHCI_DMA_BOUNDARY	= 0xffffffff, | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 65 | 	AHCI_MAX_CMDS		= 32, | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 66 | 	AHCI_CMD_SZ		= 32, | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 67 | 	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | 	AHCI_RX_FIS_SZ		= 256, | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 69 | 	AHCI_CMD_TBL_CDB	= 0x40, | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 70 | 	AHCI_CMD_TBL_HDR_SZ	= 0x80, | 
 | 71 | 	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16), | 
 | 72 | 	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS, | 
 | 73 | 	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | 				  AHCI_RX_FIS_SZ, | 
 | 75 | 	AHCI_IRQ_ON_SG		= (1 << 31), | 
 | 76 | 	AHCI_CMD_ATAPI		= (1 << 5), | 
 | 77 | 	AHCI_CMD_WRITE		= (1 << 6), | 
| Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 78 | 	AHCI_CMD_PREFETCH	= (1 << 7), | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 79 | 	AHCI_CMD_RESET		= (1 << 8), | 
 | 80 | 	AHCI_CMD_CLR_BUSY	= (1 << 10), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 |  | 
 | 82 | 	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */ | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 83 | 	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */ | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 84 | 	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 |  | 
 | 86 | 	board_ahci		= 0, | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 87 | 	board_ahci_vt8251	= 1, | 
 | 88 | 	board_ahci_ign_iferr	= 2, | 
 | 89 | 	board_ahci_sb600	= 3, | 
 | 90 | 	board_ahci_mv		= 4, | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 91 | 	board_ahci_sb700	= 5, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 |  | 
 | 93 | 	/* global controller registers */ | 
 | 94 | 	HOST_CAP		= 0x00, /* host capabilities */ | 
 | 95 | 	HOST_CTL		= 0x04, /* global host control */ | 
 | 96 | 	HOST_IRQ_STAT		= 0x08, /* interrupt status */ | 
 | 97 | 	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */ | 
 | 98 | 	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */ | 
 | 99 |  | 
 | 100 | 	/* HOST_CTL bits */ | 
 | 101 | 	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */ | 
 | 102 | 	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */ | 
 | 103 | 	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */ | 
 | 104 |  | 
 | 105 | 	/* HOST_CAP bits */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 106 | 	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 107 | 	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */ | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 108 | 	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 109 | 	HOST_CAP_ALPM		= (1 << 26), /* Aggressive Link PM support */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 110 | 	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */ | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 111 | 	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */ | 
| Tejun Heo | 979db80 | 2006-05-15 21:03:52 +0900 | [diff] [blame] | 112 | 	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */ | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 113 | 	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 114 |  | 
 | 115 | 	/* registers for each SATA port */ | 
 | 116 | 	PORT_LST_ADDR		= 0x00, /* command list DMA addr */ | 
 | 117 | 	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */ | 
 | 118 | 	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */ | 
 | 119 | 	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */ | 
 | 120 | 	PORT_IRQ_STAT		= 0x10, /* interrupt status */ | 
 | 121 | 	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */ | 
 | 122 | 	PORT_CMD		= 0x18, /* port command */ | 
 | 123 | 	PORT_TFDATA		= 0x20,	/* taskfile data */ | 
 | 124 | 	PORT_SIG		= 0x24,	/* device TF signature */ | 
 | 125 | 	PORT_CMD_ISSUE		= 0x38, /* command issue */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | 	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */ | 
 | 127 | 	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */ | 
 | 128 | 	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */ | 
 | 129 | 	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */ | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 130 | 	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 |  | 
 | 132 | 	/* PORT_IRQ_{STAT,MASK} bits */ | 
 | 133 | 	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */ | 
 | 134 | 	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */ | 
 | 135 | 	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */ | 
 | 136 | 	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */ | 
 | 137 | 	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */ | 
 | 138 | 	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */ | 
 | 139 | 	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */ | 
 | 140 | 	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */ | 
 | 141 |  | 
 | 142 | 	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */ | 
 | 143 | 	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */ | 
 | 144 | 	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */ | 
 | 145 | 	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */ | 
 | 146 | 	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */ | 
 | 147 | 	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */ | 
 | 148 | 	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */ | 
 | 149 | 	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */ | 
 | 150 | 	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */ | 
 | 151 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 152 | 	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR | | 
 | 153 | 				  PORT_IRQ_IF_ERR | | 
 | 154 | 				  PORT_IRQ_CONNECT | | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 155 | 				  PORT_IRQ_PHYRDY | | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 156 | 				  PORT_IRQ_UNK_FIS | | 
 | 157 | 				  PORT_IRQ_BAD_PMP, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 158 | 	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE | | 
 | 159 | 				  PORT_IRQ_TF_ERR | | 
 | 160 | 				  PORT_IRQ_HBUS_DATA_ERR, | 
 | 161 | 	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | | 
 | 162 | 				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | | 
 | 163 | 				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 |  | 
 | 165 | 	/* PORT_CMD bits */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 166 | 	PORT_CMD_ASP		= (1 << 27), /* Aggressive Slumber/Partial */ | 
 | 167 | 	PORT_CMD_ALPE		= (1 << 26), /* Aggressive Link PM enable */ | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 168 | 	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 169 | 	PORT_CMD_PMP		= (1 << 17), /* PMP attached */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | 	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */ | 
 | 171 | 	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */ | 
 | 172 | 	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */ | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 173 | 	PORT_CMD_CLO		= (1 << 3), /* Command list override */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | 	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */ | 
 | 175 | 	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */ | 
 | 176 | 	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */ | 
 | 177 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 178 | 	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | 	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */ | 
 | 180 | 	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */ | 
 | 181 | 	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */ | 
| Jeff Garzik | 4b0060f | 2005-06-04 00:50:22 -0400 | [diff] [blame] | 182 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 183 | 	/* hpriv->flags bits */ | 
 | 184 | 	AHCI_HFLAG_NO_NCQ		= (1 << 0), | 
 | 185 | 	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */ | 
 | 186 | 	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */ | 
 | 187 | 	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */ | 
 | 188 | 	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */ | 
 | 189 | 	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */ | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 190 | 	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 191 | 	AHCI_HFLAG_NO_HOTPLUG		= (1 << 7), /* ignore PxSERR.DIAG.N */ | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 192 | 	AHCI_HFLAG_SECT255		= (1 << 8), /* max 255 sectors */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 193 |  | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 194 | 	/* ap->flags bits */ | 
| Tejun Heo | 1188c0d | 2007-04-23 02:41:05 +0900 | [diff] [blame] | 195 |  | 
 | 196 | 	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
 | 197 | 					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 198 | 					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN | | 
 | 199 | 					  ATA_FLAG_IPM, | 
| Tejun Heo | c4f7792 | 2007-12-06 15:09:43 +0900 | [diff] [blame] | 200 |  | 
 | 201 | 	ICH_MAP				= 0x90, /* ICH MAP register */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | }; | 
 | 203 |  | 
 | 204 | struct ahci_cmd_hdr { | 
| Al Viro | 4ca4e43 | 2007-12-30 09:32:22 +0000 | [diff] [blame] | 205 | 	__le32			opts; | 
 | 206 | 	__le32			status; | 
 | 207 | 	__le32			tbl_addr; | 
 | 208 | 	__le32			tbl_addr_hi; | 
 | 209 | 	__le32			reserved[4]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 210 | }; | 
 | 211 |  | 
 | 212 | struct ahci_sg { | 
| Al Viro | 4ca4e43 | 2007-12-30 09:32:22 +0000 | [diff] [blame] | 213 | 	__le32			addr; | 
 | 214 | 	__le32			addr_hi; | 
 | 215 | 	__le32			reserved; | 
 | 216 | 	__le32			flags_size; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | }; | 
 | 218 |  | 
 | 219 | struct ahci_host_priv { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 220 | 	unsigned int		flags;		/* AHCI_HFLAG_* */ | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 221 | 	u32			cap;		/* cap to use */ | 
 | 222 | 	u32			port_map;	/* port map to use */ | 
 | 223 | 	u32			saved_cap;	/* saved initial cap */ | 
 | 224 | 	u32			saved_port_map;	/* saved initial port_map */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | }; | 
 | 226 |  | 
 | 227 | struct ahci_port_priv { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 228 | 	struct ata_link		*active_link; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | 	struct ahci_cmd_hdr	*cmd_slot; | 
 | 230 | 	dma_addr_t		cmd_slot_dma; | 
 | 231 | 	void			*cmd_tbl; | 
 | 232 | 	dma_addr_t		cmd_tbl_dma; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | 	void			*rx_fis; | 
 | 234 | 	dma_addr_t		rx_fis_dma; | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 235 | 	/* for NCQ spurious interrupt analysis */ | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 236 | 	unsigned int		ncq_saw_d2h:1; | 
 | 237 | 	unsigned int		ncq_saw_dmas:1; | 
| Tejun Heo | afb2d55 | 2007-02-27 13:24:19 +0900 | [diff] [blame] | 238 | 	unsigned int		ncq_saw_sdb:1; | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 239 | 	u32 			intr_mask;	/* interrupts to enable */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | }; | 
 | 241 |  | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 242 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val); | 
 | 243 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 244 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 245 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc); | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 246 | static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | static int ahci_port_start(struct ata_port *ap); | 
 | 248 | static void ahci_port_stop(struct ata_port *ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 249 | static void ahci_qc_prep(struct ata_queued_cmd *qc); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 250 | static void ahci_freeze(struct ata_port *ap); | 
 | 251 | static void ahci_thaw(struct ata_port *ap); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 252 | static void ahci_pmp_attach(struct ata_port *ap); | 
 | 253 | static void ahci_pmp_detach(struct ata_port *ap); | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 254 | static int ahci_softreset(struct ata_link *link, unsigned int *class, | 
 | 255 | 			  unsigned long deadline); | 
 | 256 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, | 
 | 257 | 			  unsigned long deadline); | 
 | 258 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
 | 259 | 				 unsigned long deadline); | 
 | 260 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
 | 261 | 				unsigned long deadline); | 
 | 262 | static void ahci_postreset(struct ata_link *link, unsigned int *class); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 263 | static void ahci_error_handler(struct ata_port *ap); | 
 | 264 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc); | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 265 | static int ahci_port_resume(struct ata_port *ap); | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 266 | static void ahci_dev_config(struct ata_device *dev); | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 267 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl); | 
 | 268 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | 
 | 269 | 			       u32 opts); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 270 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 271 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 272 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); | 
 | 273 | static int ahci_pci_device_resume(struct pci_dev *pdev); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 274 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 275 |  | 
| Tony Jones | ee959b0 | 2008-02-22 00:13:36 +0100 | [diff] [blame] | 276 | static struct device_attribute *ahci_shost_attrs[] = { | 
 | 277 | 	&dev_attr_link_power_management_policy, | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 278 | 	NULL | 
 | 279 | }; | 
 | 280 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 281 | static struct scsi_host_template ahci_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 282 | 	ATA_NCQ_SHT(DRV_NAME), | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 283 | 	.can_queue		= AHCI_MAX_CMDS - 1, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | 	.sg_tablesize		= AHCI_MAX_SG, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | 	.dma_boundary		= AHCI_DMA_BOUNDARY, | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 286 | 	.shost_attrs		= ahci_shost_attrs, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 287 | }; | 
 | 288 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 289 | static struct ata_port_operations ahci_ops = { | 
 | 290 | 	.inherits		= &sata_pmp_port_ops, | 
 | 291 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 292 | 	.qc_defer		= sata_pmp_qc_defer_cmd_switch, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | 	.qc_prep		= ahci_qc_prep, | 
 | 294 | 	.qc_issue		= ahci_qc_issue, | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 295 | 	.qc_fill_rtf		= ahci_qc_fill_rtf, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 297 | 	.freeze			= ahci_freeze, | 
 | 298 | 	.thaw			= ahci_thaw, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 299 | 	.softreset		= ahci_softreset, | 
 | 300 | 	.hardreset		= ahci_hardreset, | 
 | 301 | 	.postreset		= ahci_postreset, | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 302 | 	.pmp_softreset		= ahci_softreset, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 303 | 	.error_handler		= ahci_error_handler, | 
 | 304 | 	.post_internal_cmd	= ahci_post_internal_cmd, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 305 | 	.dev_config		= ahci_dev_config, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 306 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 307 | 	.scr_read		= ahci_scr_read, | 
 | 308 | 	.scr_write		= ahci_scr_write, | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 309 | 	.pmp_attach		= ahci_pmp_attach, | 
 | 310 | 	.pmp_detach		= ahci_pmp_detach, | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 311 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 312 | 	.enable_pm		= ahci_enable_alpm, | 
 | 313 | 	.disable_pm		= ahci_disable_alpm, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 314 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 315 | 	.port_suspend		= ahci_port_suspend, | 
 | 316 | 	.port_resume		= ahci_port_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 317 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | 	.port_start		= ahci_port_start, | 
 | 319 | 	.port_stop		= ahci_port_stop, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | }; | 
 | 321 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 322 | static struct ata_port_operations ahci_vt8251_ops = { | 
 | 323 | 	.inherits		= &ahci_ops, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 324 | 	.hardreset		= ahci_vt8251_hardreset, | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 325 | }; | 
 | 326 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 327 | static struct ata_port_operations ahci_p5wdh_ops = { | 
 | 328 | 	.inherits		= &ahci_ops, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 329 | 	.hardreset		= ahci_p5wdh_hardreset, | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 330 | }; | 
 | 331 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 332 | #define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags) | 
 | 333 |  | 
| Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 334 | static const struct ata_port_info ahci_port_info[] = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | 	/* board_ahci */ | 
 | 336 | 	{ | 
| Tejun Heo | 1188c0d | 2007-04-23 02:41:05 +0900 | [diff] [blame] | 337 | 		.flags		= AHCI_FLAG_COMMON, | 
| Brett Russ | 7da7931 | 2005-09-01 21:53:34 -0400 | [diff] [blame] | 338 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 339 | 		.udma_mask	= ATA_UDMA6, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 340 | 		.port_ops	= &ahci_ops, | 
 | 341 | 	}, | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 342 | 	/* board_ahci_vt8251 */ | 
 | 343 | 	{ | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 344 | 		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP), | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 345 | 		.flags		= AHCI_FLAG_COMMON, | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 346 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 347 | 		.udma_mask	= ATA_UDMA6, | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 348 | 		.port_ops	= &ahci_vt8251_ops, | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 349 | 	}, | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 350 | 	/* board_ahci_ign_iferr */ | 
 | 351 | 	{ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 352 | 		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR), | 
 | 353 | 		.flags		= AHCI_FLAG_COMMON, | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 354 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 355 | 		.udma_mask	= ATA_UDMA6, | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 356 | 		.port_ops	= &ahci_ops, | 
 | 357 | 	}, | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 358 | 	/* board_ahci_sb600 */ | 
 | 359 | 	{ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 360 | 		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL | | 
| Tejun Heo | 22b5e7a | 2008-04-29 16:09:22 +0900 | [diff] [blame] | 361 | 				 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_MSI | | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 362 | 				 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP), | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 363 | 		.flags		= AHCI_FLAG_COMMON, | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 364 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 365 | 		.udma_mask	= ATA_UDMA6, | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 366 | 		.port_ops	= &ahci_ops, | 
 | 367 | 	}, | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 368 | 	/* board_ahci_mv */ | 
 | 369 | 	{ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 370 | 		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI | | 
 | 371 | 				 AHCI_HFLAG_MV_PATA), | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 372 | 		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 373 | 				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA, | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 374 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
 | 375 | 		.udma_mask	= ATA_UDMA6, | 
 | 376 | 		.port_ops	= &ahci_ops, | 
 | 377 | 	}, | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 378 | 	/* board_ahci_sb700 */ | 
 | 379 | 	{ | 
 | 380 | 		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL | | 
 | 381 | 				 AHCI_HFLAG_NO_PMP), | 
 | 382 | 		.flags		= AHCI_FLAG_COMMON, | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 383 | 		.pio_mask	= 0x1f, /* pio0-4 */ | 
 | 384 | 		.udma_mask	= ATA_UDMA6, | 
 | 385 | 		.port_ops	= &ahci_ops, | 
 | 386 | 	}, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | }; | 
 | 388 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 389 | static const struct pci_device_id ahci_pci_tbl[] = { | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 390 | 	/* Intel */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 391 | 	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ | 
 | 392 | 	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ | 
 | 393 | 	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ | 
 | 394 | 	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ | 
 | 395 | 	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ | 
| Tejun Heo | 82490c0 | 2007-01-23 15:13:39 +0900 | [diff] [blame] | 396 | 	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 397 | 	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ | 
 | 398 | 	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ | 
 | 399 | 	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ | 
 | 400 | 	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 401 | 	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */ | 
 | 402 | 	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */ | 
 | 403 | 	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */ | 
 | 404 | 	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */ | 
 | 405 | 	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */ | 
 | 406 | 	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */ | 
 | 407 | 	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */ | 
 | 408 | 	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */ | 
 | 409 | 	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */ | 
 | 410 | 	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */ | 
 | 411 | 	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */ | 
 | 412 | 	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */ | 
 | 413 | 	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */ | 
 | 414 | 	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */ | 
 | 415 | 	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */ | 
 | 416 | 	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */ | 
 | 417 | 	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */ | 
| Jason Gaston | d4155e6 | 2007-09-20 17:35:00 -0400 | [diff] [blame] | 418 | 	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */ | 
 | 419 | 	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */ | 
| Jason Gaston | 16ad1ad | 2008-01-28 17:34:14 -0800 | [diff] [blame] | 420 | 	{ PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */ | 
 | 421 | 	{ PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 422 |  | 
| Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 423 | 	/* JMicron 360/1/3/5/6, match class to avoid IDE function */ | 
 | 424 | 	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
 | 425 | 	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr }, | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 426 |  | 
 | 427 | 	/* ATI */ | 
| Conke Hu | c65ec1c | 2007-04-11 18:23:14 +0800 | [diff] [blame] | 428 | 	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */ | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 429 | 	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */ | 
 | 430 | 	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */ | 
 | 431 | 	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */ | 
 | 432 | 	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */ | 
 | 433 | 	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */ | 
 | 434 | 	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 435 |  | 
 | 436 | 	/* VIA */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 437 | 	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ | 
| Tejun Heo | bf33554 | 2007-04-11 17:27:14 +0900 | [diff] [blame] | 438 | 	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 439 |  | 
 | 440 | 	/* NVIDIA */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 441 | 	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */ | 
 | 442 | 	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */ | 
 | 443 | 	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */ | 
 | 444 | 	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */ | 
| Peer Chen | 6fbf5ba | 2006-12-20 14:18:00 -0500 | [diff] [blame] | 445 | 	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */ | 
 | 446 | 	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */ | 
 | 447 | 	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */ | 
 | 448 | 	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */ | 
 | 449 | 	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */ | 
 | 450 | 	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */ | 
 | 451 | 	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */ | 
 | 452 | 	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */ | 
| Peer Chen | 895663c | 2006-11-02 17:59:46 -0500 | [diff] [blame] | 453 | 	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */ | 
 | 454 | 	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */ | 
 | 455 | 	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */ | 
 | 456 | 	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */ | 
 | 457 | 	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */ | 
 | 458 | 	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */ | 
 | 459 | 	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */ | 
 | 460 | 	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */ | 
| Peer Chen | 0522b28 | 2007-06-07 18:05:12 +0800 | [diff] [blame] | 461 | 	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */ | 
 | 462 | 	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */ | 
 | 463 | 	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */ | 
 | 464 | 	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */ | 
 | 465 | 	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */ | 
 | 466 | 	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */ | 
 | 467 | 	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */ | 
 | 468 | 	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */ | 
 | 469 | 	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */ | 
 | 470 | 	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */ | 
 | 471 | 	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */ | 
 | 472 | 	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */ | 
 | 473 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */ | 
 | 474 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */ | 
 | 475 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */ | 
 | 476 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */ | 
 | 477 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */ | 
 | 478 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */ | 
 | 479 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */ | 
 | 480 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */ | 
 | 481 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */ | 
 | 482 | 	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */ | 
 | 483 | 	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */ | 
 | 484 | 	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */ | 
| peerchen | 6ba8695 | 2007-12-03 22:20:37 +0800 | [diff] [blame] | 485 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci },		/* MCP79 */ | 
 | 486 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci },		/* MCP79 */ | 
 | 487 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci },		/* MCP79 */ | 
 | 488 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci },		/* MCP79 */ | 
| Peer Chen | 7100819 | 2007-09-24 10:16:25 +0800 | [diff] [blame] | 489 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */ | 
 | 490 | 	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */ | 
 | 491 | 	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */ | 
 | 492 | 	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */ | 
 | 493 | 	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */ | 
 | 494 | 	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */ | 
 | 495 | 	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */ | 
 | 496 | 	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */ | 
| peerchen | 70d562c | 2008-03-06 21:22:41 +0800 | [diff] [blame] | 497 | 	{ PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci },		/* MCP7B */ | 
 | 498 | 	{ PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci },		/* MCP7B */ | 
 | 499 | 	{ PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci },		/* MCP7B */ | 
 | 500 | 	{ PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci },		/* MCP7B */ | 
 | 501 | 	{ PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci },		/* MCP7B */ | 
 | 502 | 	{ PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci },		/* MCP7B */ | 
 | 503 | 	{ PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci },		/* MCP7B */ | 
 | 504 | 	{ PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci },		/* MCP7B */ | 
 | 505 | 	{ PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci },		/* MCP7B */ | 
 | 506 | 	{ PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci },		/* MCP7B */ | 
 | 507 | 	{ PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci },		/* MCP7B */ | 
 | 508 | 	{ PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci },		/* MCP7B */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 509 |  | 
| Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 510 | 	/* SiS */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 511 | 	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */ | 
 | 512 | 	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */ | 
 | 513 | 	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */ | 
| Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 514 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 515 | 	/* Marvell */ | 
 | 516 | 	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */ | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 517 | 	{ PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */ | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 518 |  | 
| Jeff Garzik | 415ae2b | 2006-11-01 05:10:42 -0500 | [diff] [blame] | 519 | 	/* Generic, PCI class code for AHCI */ | 
 | 520 | 	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 521 | 	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci }, | 
| Jeff Garzik | 415ae2b | 2006-11-01 05:10:42 -0500 | [diff] [blame] | 522 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | 	{ }	/* terminate list */ | 
 | 524 | }; | 
 | 525 |  | 
 | 526 |  | 
 | 527 | static struct pci_driver ahci_pci_driver = { | 
 | 528 | 	.name			= DRV_NAME, | 
 | 529 | 	.id_table		= ahci_pci_tbl, | 
 | 530 | 	.probe			= ahci_init_one, | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 531 | 	.remove			= ata_pci_remove_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 532 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 533 | 	.suspend		= ahci_pci_device_suspend, | 
 | 534 | 	.resume			= ahci_pci_device_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 535 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | }; | 
 | 537 |  | 
 | 538 |  | 
| Tejun Heo | 98fa4b6 | 2006-11-02 12:17:23 +0900 | [diff] [blame] | 539 | static inline int ahci_nr_ports(u32 cap) | 
 | 540 | { | 
 | 541 | 	return (cap & 0x1f) + 1; | 
 | 542 | } | 
 | 543 |  | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 544 | static inline void __iomem *__ahci_port_base(struct ata_host *host, | 
 | 545 | 					     unsigned int port_no) | 
 | 546 | { | 
 | 547 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
 | 548 |  | 
 | 549 | 	return mmio + 0x100 + (port_no * 0x80); | 
 | 550 | } | 
 | 551 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 552 | static inline void __iomem *ahci_port_base(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | { | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 554 | 	return __ahci_port_base(ap->host, ap->port_no); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | } | 
 | 556 |  | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 557 | static void ahci_enable_ahci(void __iomem *mmio) | 
 | 558 | { | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 559 | 	int i; | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 560 | 	u32 tmp; | 
 | 561 |  | 
 | 562 | 	/* turn on AHCI_EN */ | 
 | 563 | 	tmp = readl(mmio + HOST_CTL); | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 564 | 	if (tmp & HOST_AHCI_EN) | 
 | 565 | 		return; | 
 | 566 |  | 
 | 567 | 	/* Some controllers need AHCI_EN to be written multiple times. | 
 | 568 | 	 * Try a few times before giving up. | 
 | 569 | 	 */ | 
 | 570 | 	for (i = 0; i < 5; i++) { | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 571 | 		tmp |= HOST_AHCI_EN; | 
 | 572 | 		writel(tmp, mmio + HOST_CTL); | 
 | 573 | 		tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */ | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 574 | 		if (tmp & HOST_AHCI_EN) | 
 | 575 | 			return; | 
 | 576 | 		msleep(10); | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 577 | 	} | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 578 |  | 
 | 579 | 	WARN_ON(1); | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 580 | } | 
 | 581 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 582 | /** | 
 | 583 |  *	ahci_save_initial_config - Save and fixup initial config values | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 584 |  *	@pdev: target PCI device | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 585 |  *	@hpriv: host private area to store config values | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 586 |  * | 
 | 587 |  *	Some registers containing configuration info might be setup by | 
 | 588 |  *	BIOS and might be cleared on reset.  This function saves the | 
 | 589 |  *	initial values of those registers into @hpriv such that they | 
 | 590 |  *	can be restored after controller reset. | 
 | 591 |  * | 
 | 592 |  *	If inconsistent, config values are fixed up by this function. | 
 | 593 |  * | 
 | 594 |  *	LOCKING: | 
 | 595 |  *	None. | 
 | 596 |  */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 597 | static void ahci_save_initial_config(struct pci_dev *pdev, | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 598 | 				     struct ahci_host_priv *hpriv) | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 599 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 600 | 	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR]; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 601 | 	u32 cap, port_map; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 602 | 	int i; | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 603 | 	int mv; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 604 |  | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 605 | 	/* make sure AHCI mode is enabled before accessing CAP */ | 
 | 606 | 	ahci_enable_ahci(mmio); | 
 | 607 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 608 | 	/* Values prefixed with saved_ are written back to host after | 
 | 609 | 	 * reset.  Values without are used for driver operation. | 
 | 610 | 	 */ | 
 | 611 | 	hpriv->saved_cap = cap = readl(mmio + HOST_CAP); | 
 | 612 | 	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL); | 
 | 613 |  | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 614 | 	/* some chips have errata preventing 64bit use */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 615 | 	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) { | 
| Tejun Heo | c7a4215 | 2007-05-18 16:23:19 +0200 | [diff] [blame] | 616 | 		dev_printk(KERN_INFO, &pdev->dev, | 
 | 617 | 			   "controller can't do 64bit DMA, forcing 32bit\n"); | 
 | 618 | 		cap &= ~HOST_CAP_64; | 
 | 619 | 	} | 
 | 620 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 621 | 	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) { | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 622 | 		dev_printk(KERN_INFO, &pdev->dev, | 
 | 623 | 			   "controller can't do NCQ, turning off CAP_NCQ\n"); | 
 | 624 | 		cap &= ~HOST_CAP_NCQ; | 
 | 625 | 	} | 
 | 626 |  | 
| Roel Kluin | 258cd84 | 2008-03-09 21:42:40 +0100 | [diff] [blame] | 627 | 	if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) { | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 628 | 		dev_printk(KERN_INFO, &pdev->dev, | 
 | 629 | 			   "controller can't do PMP, turning off CAP_PMP\n"); | 
 | 630 | 		cap &= ~HOST_CAP_PMP; | 
 | 631 | 	} | 
 | 632 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 633 | 	/* | 
 | 634 | 	 * Temporary Marvell 6145 hack: PATA port presence | 
 | 635 | 	 * is asserted through the standard AHCI port | 
 | 636 | 	 * presence register, as bit 4 (counting from 0) | 
 | 637 | 	 */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 638 | 	if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 639 | 		if (pdev->device == 0x6121) | 
 | 640 | 			mv = 0x3; | 
 | 641 | 		else | 
 | 642 | 			mv = 0xf; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 643 | 		dev_printk(KERN_ERR, &pdev->dev, | 
 | 644 | 			   "MV_AHCI HACK: port_map %x -> %x\n", | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 645 | 			   port_map, | 
 | 646 | 			   port_map & mv); | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 647 |  | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 648 | 		port_map &= mv; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 649 | 	} | 
 | 650 |  | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 651 | 	/* cross check port_map and cap.n_ports */ | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 652 | 	if (port_map) { | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 653 | 		int map_ports = 0; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 654 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 655 | 		for (i = 0; i < AHCI_MAX_PORTS; i++) | 
 | 656 | 			if (port_map & (1 << i)) | 
 | 657 | 				map_ports++; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 658 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 659 | 		/* If PI has more ports than n_ports, whine, clear | 
 | 660 | 		 * port_map and let it be generated from n_ports. | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 661 | 		 */ | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 662 | 		if (map_ports > ahci_nr_ports(cap)) { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 663 | 			dev_printk(KERN_WARNING, &pdev->dev, | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 664 | 				   "implemented port map (0x%x) contains more " | 
 | 665 | 				   "ports than nr_ports (%u), using nr_ports\n", | 
 | 666 | 				   port_map, ahci_nr_ports(cap)); | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 667 | 			port_map = 0; | 
 | 668 | 		} | 
 | 669 | 	} | 
 | 670 |  | 
 | 671 | 	/* fabricate port_map from cap.nr_ports */ | 
 | 672 | 	if (!port_map) { | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 673 | 		port_map = (1 << ahci_nr_ports(cap)) - 1; | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 674 | 		dev_printk(KERN_WARNING, &pdev->dev, | 
 | 675 | 			   "forcing PORTS_IMPL to 0x%x\n", port_map); | 
 | 676 |  | 
 | 677 | 		/* write the fixed up value to the PI register */ | 
 | 678 | 		hpriv->saved_port_map = port_map; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 679 | 	} | 
 | 680 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 681 | 	/* record values to use during operation */ | 
 | 682 | 	hpriv->cap = cap; | 
 | 683 | 	hpriv->port_map = port_map; | 
 | 684 | } | 
 | 685 |  | 
 | 686 | /** | 
 | 687 |  *	ahci_restore_initial_config - Restore initial config | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 688 |  *	@host: target ATA host | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 689 |  * | 
 | 690 |  *	Restore initial config stored by ahci_save_initial_config(). | 
 | 691 |  * | 
 | 692 |  *	LOCKING: | 
 | 693 |  *	None. | 
 | 694 |  */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 695 | static void ahci_restore_initial_config(struct ata_host *host) | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 696 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 697 | 	struct ahci_host_priv *hpriv = host->private_data; | 
 | 698 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
 | 699 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 700 | 	writel(hpriv->saved_cap, mmio + HOST_CAP); | 
 | 701 | 	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL); | 
 | 702 | 	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */ | 
 | 703 | } | 
 | 704 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 705 | static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 706 | { | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 707 | 	static const int offset[] = { | 
 | 708 | 		[SCR_STATUS]		= PORT_SCR_STAT, | 
 | 709 | 		[SCR_CONTROL]		= PORT_SCR_CTL, | 
 | 710 | 		[SCR_ERROR]		= PORT_SCR_ERR, | 
 | 711 | 		[SCR_ACTIVE]		= PORT_SCR_ACT, | 
 | 712 | 		[SCR_NOTIFICATION]	= PORT_SCR_NTF, | 
 | 713 | 	}; | 
 | 714 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 715 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 716 | 	if (sc_reg < ARRAY_SIZE(offset) && | 
 | 717 | 	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF))) | 
 | 718 | 		return offset[sc_reg]; | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 719 | 	return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | } | 
 | 721 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 722 | static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 723 | { | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 724 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 725 | 	int offset = ahci_scr_offset(ap, sc_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 726 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 727 | 	if (offset) { | 
 | 728 | 		*val = readl(port_mmio + offset); | 
 | 729 | 		return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 730 | 	} | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 731 | 	return -EINVAL; | 
 | 732 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 733 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 734 | static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val) | 
 | 735 | { | 
 | 736 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 737 | 	int offset = ahci_scr_offset(ap, sc_reg); | 
 | 738 |  | 
 | 739 | 	if (offset) { | 
 | 740 | 		writel(val, port_mmio + offset); | 
 | 741 | 		return 0; | 
 | 742 | 	} | 
 | 743 | 	return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | } | 
 | 745 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 746 | static void ahci_start_engine(struct ata_port *ap) | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 747 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 748 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 749 | 	u32 tmp; | 
 | 750 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 751 | 	/* start DMA */ | 
| Tejun Heo | 9f59205 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 752 | 	tmp = readl(port_mmio + PORT_CMD); | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 753 | 	tmp |= PORT_CMD_START; | 
 | 754 | 	writel(tmp, port_mmio + PORT_CMD); | 
 | 755 | 	readl(port_mmio + PORT_CMD); /* flush */ | 
 | 756 | } | 
 | 757 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 758 | static int ahci_stop_engine(struct ata_port *ap) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 759 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 760 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 761 | 	u32 tmp; | 
 | 762 |  | 
 | 763 | 	tmp = readl(port_mmio + PORT_CMD); | 
 | 764 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 765 | 	/* check if the HBA is idle */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 766 | 	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) | 
 | 767 | 		return 0; | 
 | 768 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 769 | 	/* setting HBA to idle */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 770 | 	tmp &= ~PORT_CMD_START; | 
 | 771 | 	writel(tmp, port_mmio + PORT_CMD); | 
 | 772 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 773 | 	/* wait for engine to stop. This could be as long as 500 msec */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 774 | 	tmp = ata_wait_register(port_mmio + PORT_CMD, | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 775 | 				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500); | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 776 | 	if (tmp & PORT_CMD_LIST_ON) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 777 | 		return -EIO; | 
 | 778 |  | 
 | 779 | 	return 0; | 
 | 780 | } | 
 | 781 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 782 | static void ahci_start_fis_rx(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 783 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 784 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 785 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
 | 786 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 787 | 	u32 tmp; | 
 | 788 |  | 
 | 789 | 	/* set FIS registers */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 790 | 	if (hpriv->cap & HOST_CAP_64) | 
 | 791 | 		writel((pp->cmd_slot_dma >> 16) >> 16, | 
 | 792 | 		       port_mmio + PORT_LST_ADDR_HI); | 
 | 793 | 	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 794 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 795 | 	if (hpriv->cap & HOST_CAP_64) | 
 | 796 | 		writel((pp->rx_fis_dma >> 16) >> 16, | 
 | 797 | 		       port_mmio + PORT_FIS_ADDR_HI); | 
 | 798 | 	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 799 |  | 
 | 800 | 	/* enable FIS reception */ | 
 | 801 | 	tmp = readl(port_mmio + PORT_CMD); | 
 | 802 | 	tmp |= PORT_CMD_FIS_RX; | 
 | 803 | 	writel(tmp, port_mmio + PORT_CMD); | 
 | 804 |  | 
 | 805 | 	/* flush */ | 
 | 806 | 	readl(port_mmio + PORT_CMD); | 
 | 807 | } | 
 | 808 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 809 | static int ahci_stop_fis_rx(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 810 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 811 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 812 | 	u32 tmp; | 
 | 813 |  | 
 | 814 | 	/* disable FIS reception */ | 
 | 815 | 	tmp = readl(port_mmio + PORT_CMD); | 
 | 816 | 	tmp &= ~PORT_CMD_FIS_RX; | 
 | 817 | 	writel(tmp, port_mmio + PORT_CMD); | 
 | 818 |  | 
 | 819 | 	/* wait for completion, spec says 500ms, give it 1000 */ | 
 | 820 | 	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON, | 
 | 821 | 				PORT_CMD_FIS_ON, 10, 1000); | 
 | 822 | 	if (tmp & PORT_CMD_FIS_ON) | 
 | 823 | 		return -EBUSY; | 
 | 824 |  | 
 | 825 | 	return 0; | 
 | 826 | } | 
 | 827 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 828 | static void ahci_power_up(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 829 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 830 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
 | 831 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 832 | 	u32 cmd; | 
 | 833 |  | 
 | 834 | 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | 
 | 835 |  | 
 | 836 | 	/* spin up device */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 837 | 	if (hpriv->cap & HOST_CAP_SSS) { | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 838 | 		cmd |= PORT_CMD_SPIN_UP; | 
 | 839 | 		writel(cmd, port_mmio + PORT_CMD); | 
 | 840 | 	} | 
 | 841 |  | 
 | 842 | 	/* wake up link */ | 
 | 843 | 	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD); | 
 | 844 | } | 
 | 845 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 846 | static void ahci_disable_alpm(struct ata_port *ap) | 
 | 847 | { | 
 | 848 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
 | 849 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 850 | 	u32 cmd; | 
 | 851 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 852 |  | 
 | 853 | 	/* IPM bits should be disabled by libata-core */ | 
 | 854 | 	/* get the existing command bits */ | 
 | 855 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 856 |  | 
 | 857 | 	/* disable ALPM and ASP */ | 
 | 858 | 	cmd &= ~PORT_CMD_ASP; | 
 | 859 | 	cmd &= ~PORT_CMD_ALPE; | 
 | 860 |  | 
 | 861 | 	/* force the interface back to active */ | 
 | 862 | 	cmd |= PORT_CMD_ICC_ACTIVE; | 
 | 863 |  | 
 | 864 | 	/* write out new cmd value */ | 
 | 865 | 	writel(cmd, port_mmio + PORT_CMD); | 
 | 866 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 867 |  | 
 | 868 | 	/* wait 10ms to be sure we've come out of any low power state */ | 
 | 869 | 	msleep(10); | 
 | 870 |  | 
 | 871 | 	/* clear out any PhyRdy stuff from interrupt status */ | 
 | 872 | 	writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT); | 
 | 873 |  | 
 | 874 | 	/* go ahead and clean out PhyRdy Change from Serror too */ | 
 | 875 | 	ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18))); | 
 | 876 |  | 
 | 877 | 	/* | 
 | 878 |  	 * Clear flag to indicate that we should ignore all PhyRdy | 
 | 879 |  	 * state changes | 
 | 880 |  	 */ | 
 | 881 | 	hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG; | 
 | 882 |  | 
 | 883 | 	/* | 
 | 884 |  	 * Enable interrupts on Phy Ready. | 
 | 885 |  	 */ | 
 | 886 | 	pp->intr_mask |= PORT_IRQ_PHYRDY; | 
 | 887 | 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
 | 888 |  | 
 | 889 | 	/* | 
 | 890 |  	 * don't change the link pm policy - we can be called | 
 | 891 |  	 * just to turn of link pm temporarily | 
 | 892 |  	 */ | 
 | 893 | } | 
 | 894 |  | 
 | 895 | static int ahci_enable_alpm(struct ata_port *ap, | 
 | 896 | 	enum link_pm policy) | 
 | 897 | { | 
 | 898 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
 | 899 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 900 | 	u32 cmd; | 
 | 901 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 902 | 	u32 asp; | 
 | 903 |  | 
 | 904 | 	/* Make sure the host is capable of link power management */ | 
 | 905 | 	if (!(hpriv->cap & HOST_CAP_ALPM)) | 
 | 906 | 		return -EINVAL; | 
 | 907 |  | 
 | 908 | 	switch (policy) { | 
 | 909 | 	case MAX_PERFORMANCE: | 
 | 910 | 	case NOT_AVAILABLE: | 
 | 911 | 		/* | 
 | 912 |  		 * if we came here with NOT_AVAILABLE, | 
 | 913 |  		 * it just means this is the first time we | 
 | 914 |  		 * have tried to enable - default to max performance, | 
 | 915 |  		 * and let the user go to lower power modes on request. | 
 | 916 |  		 */ | 
 | 917 | 		ahci_disable_alpm(ap); | 
 | 918 | 		return 0; | 
 | 919 | 	case MIN_POWER: | 
 | 920 | 		/* configure HBA to enter SLUMBER */ | 
 | 921 | 		asp = PORT_CMD_ASP; | 
 | 922 | 		break; | 
 | 923 | 	case MEDIUM_POWER: | 
 | 924 | 		/* configure HBA to enter PARTIAL */ | 
 | 925 | 		asp = 0; | 
 | 926 | 		break; | 
 | 927 | 	default: | 
 | 928 | 		return -EINVAL; | 
 | 929 | 	} | 
 | 930 |  | 
 | 931 | 	/* | 
 | 932 |  	 * Disable interrupts on Phy Ready. This keeps us from | 
 | 933 |  	 * getting woken up due to spurious phy ready interrupts | 
 | 934 | 	 * TBD - Hot plug should be done via polling now, is | 
 | 935 | 	 * that even supported? | 
 | 936 |  	 */ | 
 | 937 | 	pp->intr_mask &= ~PORT_IRQ_PHYRDY; | 
 | 938 | 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
 | 939 |  | 
 | 940 | 	/* | 
 | 941 |  	 * Set a flag to indicate that we should ignore all PhyRdy | 
 | 942 |  	 * state changes since these can happen now whenever we | 
 | 943 |  	 * change link state | 
 | 944 |  	 */ | 
 | 945 | 	hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG; | 
 | 946 |  | 
 | 947 | 	/* get the existing command bits */ | 
 | 948 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 949 |  | 
 | 950 | 	/* | 
 | 951 |  	 * Set ASP based on Policy | 
 | 952 |  	 */ | 
 | 953 | 	cmd |= asp; | 
 | 954 |  | 
 | 955 | 	/* | 
 | 956 |  	 * Setting this bit will instruct the HBA to aggressively | 
 | 957 |  	 * enter a lower power link state when it's appropriate and | 
 | 958 |  	 * based on the value set above for ASP | 
 | 959 |  	 */ | 
 | 960 | 	cmd |= PORT_CMD_ALPE; | 
 | 961 |  | 
 | 962 | 	/* write out new cmd value */ | 
 | 963 | 	writel(cmd, port_mmio + PORT_CMD); | 
 | 964 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 965 |  | 
 | 966 | 	/* IPM bits should be set by libata-core */ | 
 | 967 | 	return 0; | 
 | 968 | } | 
 | 969 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 970 | #ifdef CONFIG_PM | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 971 | static void ahci_power_down(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 972 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 973 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
 | 974 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 975 | 	u32 cmd, scontrol; | 
 | 976 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 977 | 	if (!(hpriv->cap & HOST_CAP_SSS)) | 
| Tejun Heo | 07c53da | 2007-01-21 02:10:11 +0900 | [diff] [blame] | 978 | 		return; | 
 | 979 |  | 
 | 980 | 	/* put device into listen mode, first set PxSCTL.DET to 0 */ | 
 | 981 | 	scontrol = readl(port_mmio + PORT_SCR_CTL); | 
 | 982 | 	scontrol &= ~0xf; | 
 | 983 | 	writel(scontrol, port_mmio + PORT_SCR_CTL); | 
 | 984 |  | 
 | 985 | 	/* then set PxCMD.SUD to 0 */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 986 | 	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | 
| Tejun Heo | 07c53da | 2007-01-21 02:10:11 +0900 | [diff] [blame] | 987 | 	cmd &= ~PORT_CMD_SPIN_UP; | 
 | 988 | 	writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 989 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 990 | #endif | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 991 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 992 | static void ahci_start_port(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 993 | { | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 994 | 	/* enable FIS reception */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 995 | 	ahci_start_fis_rx(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 996 |  | 
 | 997 | 	/* enable DMA */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 998 | 	ahci_start_engine(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 999 | } | 
 | 1000 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1001 | static int ahci_deinit_port(struct ata_port *ap, const char **emsg) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1002 | { | 
 | 1003 | 	int rc; | 
 | 1004 |  | 
 | 1005 | 	/* disable DMA */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1006 | 	rc = ahci_stop_engine(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1007 | 	if (rc) { | 
 | 1008 | 		*emsg = "failed to stop engine"; | 
 | 1009 | 		return rc; | 
 | 1010 | 	} | 
 | 1011 |  | 
 | 1012 | 	/* disable FIS reception */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1013 | 	rc = ahci_stop_fis_rx(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1014 | 	if (rc) { | 
 | 1015 | 		*emsg = "failed stop FIS RX"; | 
 | 1016 | 		return rc; | 
 | 1017 | 	} | 
 | 1018 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1019 | 	return 0; | 
 | 1020 | } | 
 | 1021 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1022 | static int ahci_reset_controller(struct ata_host *host) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1023 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1024 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Tejun Heo | 49f2909 | 2007-11-19 16:03:44 +0900 | [diff] [blame] | 1025 | 	struct ahci_host_priv *hpriv = host->private_data; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1026 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 1027 | 	u32 tmp; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1028 |  | 
| Jeff Garzik | 3cc3eb1 | 2007-09-26 00:02:41 -0400 | [diff] [blame] | 1029 | 	/* we must be in AHCI mode, before using anything | 
 | 1030 | 	 * AHCI-specific, such as HOST_RESET. | 
 | 1031 | 	 */ | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 1032 | 	ahci_enable_ahci(mmio); | 
| Jeff Garzik | 3cc3eb1 | 2007-09-26 00:02:41 -0400 | [diff] [blame] | 1033 |  | 
 | 1034 | 	/* global controller reset */ | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1035 | 	if (!ahci_skip_host_reset) { | 
 | 1036 | 		tmp = readl(mmio + HOST_CTL); | 
 | 1037 | 		if ((tmp & HOST_RESET) == 0) { | 
 | 1038 | 			writel(tmp | HOST_RESET, mmio + HOST_CTL); | 
 | 1039 | 			readl(mmio + HOST_CTL); /* flush */ | 
 | 1040 | 		} | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1041 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1042 | 		/* reset must complete within 1 second, or | 
 | 1043 | 		 * the hardware should be considered fried. | 
 | 1044 | 		 */ | 
 | 1045 | 		ssleep(1); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1046 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1047 | 		tmp = readl(mmio + HOST_CTL); | 
 | 1048 | 		if (tmp & HOST_RESET) { | 
 | 1049 | 			dev_printk(KERN_ERR, host->dev, | 
 | 1050 | 				   "controller reset failed (0x%x)\n", tmp); | 
 | 1051 | 			return -EIO; | 
 | 1052 | 		} | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1053 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1054 | 		/* turn on AHCI mode */ | 
 | 1055 | 		ahci_enable_ahci(mmio); | 
| Tejun Heo | 98fa4b6 | 2006-11-02 12:17:23 +0900 | [diff] [blame] | 1056 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1057 | 		/* Some registers might be cleared on reset.  Restore | 
 | 1058 | 		 * initial values. | 
 | 1059 | 		 */ | 
 | 1060 | 		ahci_restore_initial_config(host); | 
 | 1061 | 	} else | 
 | 1062 | 		dev_printk(KERN_INFO, host->dev, | 
 | 1063 | 			   "skipping global host reset\n"); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1064 |  | 
 | 1065 | 	if (pdev->vendor == PCI_VENDOR_ID_INTEL) { | 
 | 1066 | 		u16 tmp16; | 
 | 1067 |  | 
 | 1068 | 		/* configure PCS */ | 
 | 1069 | 		pci_read_config_word(pdev, 0x92, &tmp16); | 
| Tejun Heo | 49f2909 | 2007-11-19 16:03:44 +0900 | [diff] [blame] | 1070 | 		if ((tmp16 & hpriv->port_map) != hpriv->port_map) { | 
 | 1071 | 			tmp16 |= hpriv->port_map; | 
 | 1072 | 			pci_write_config_word(pdev, 0x92, tmp16); | 
 | 1073 | 		} | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1074 | 	} | 
 | 1075 |  | 
 | 1076 | 	return 0; | 
 | 1077 | } | 
 | 1078 |  | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1079 | static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap, | 
 | 1080 | 			   int port_no, void __iomem *mmio, | 
 | 1081 | 			   void __iomem *port_mmio) | 
 | 1082 | { | 
 | 1083 | 	const char *emsg = NULL; | 
 | 1084 | 	int rc; | 
 | 1085 | 	u32 tmp; | 
 | 1086 |  | 
 | 1087 | 	/* make sure port is not active */ | 
 | 1088 | 	rc = ahci_deinit_port(ap, &emsg); | 
 | 1089 | 	if (rc) | 
 | 1090 | 		dev_printk(KERN_WARNING, &pdev->dev, | 
 | 1091 | 			   "%s (%d)\n", emsg, rc); | 
 | 1092 |  | 
 | 1093 | 	/* clear SError */ | 
 | 1094 | 	tmp = readl(port_mmio + PORT_SCR_ERR); | 
 | 1095 | 	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp); | 
 | 1096 | 	writel(tmp, port_mmio + PORT_SCR_ERR); | 
 | 1097 |  | 
 | 1098 | 	/* clear port IRQ */ | 
 | 1099 | 	tmp = readl(port_mmio + PORT_IRQ_STAT); | 
 | 1100 | 	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | 
 | 1101 | 	if (tmp) | 
 | 1102 | 		writel(tmp, port_mmio + PORT_IRQ_STAT); | 
 | 1103 |  | 
 | 1104 | 	writel(1 << port_no, mmio + HOST_IRQ_STAT); | 
 | 1105 | } | 
 | 1106 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1107 | static void ahci_init_controller(struct ata_host *host) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1108 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1109 | 	struct ahci_host_priv *hpriv = host->private_data; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1110 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
 | 1111 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1112 | 	int i; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1113 | 	void __iomem *port_mmio; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1114 | 	u32 tmp; | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 1115 | 	int mv; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1116 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1117 | 	if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 1118 | 		if (pdev->device == 0x6121) | 
 | 1119 | 			mv = 2; | 
 | 1120 | 		else | 
 | 1121 | 			mv = 4; | 
 | 1122 | 		port_mmio = __ahci_port_base(host, mv); | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1123 |  | 
 | 1124 | 		writel(0, port_mmio + PORT_IRQ_MASK); | 
 | 1125 |  | 
 | 1126 | 		/* clear port IRQ */ | 
 | 1127 | 		tmp = readl(port_mmio + PORT_IRQ_STAT); | 
 | 1128 | 		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | 
 | 1129 | 		if (tmp) | 
 | 1130 | 			writel(tmp, port_mmio + PORT_IRQ_STAT); | 
 | 1131 | 	} | 
 | 1132 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1133 | 	for (i = 0; i < host->n_ports; i++) { | 
 | 1134 | 		struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1135 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1136 | 		port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1137 | 		if (ata_port_is_dummy(ap)) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1138 | 			continue; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1139 |  | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1140 | 		ahci_port_init(pdev, ap, i, mmio, port_mmio); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1141 | 	} | 
 | 1142 |  | 
 | 1143 | 	tmp = readl(mmio + HOST_CTL); | 
 | 1144 | 	VPRINTK("HOST_CTL 0x%x\n", tmp); | 
 | 1145 | 	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); | 
 | 1146 | 	tmp = readl(mmio + HOST_CTL); | 
 | 1147 | 	VPRINTK("HOST_CTL 0x%x\n", tmp); | 
 | 1148 | } | 
 | 1149 |  | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1150 | static void ahci_dev_config(struct ata_device *dev) | 
 | 1151 | { | 
 | 1152 | 	struct ahci_host_priv *hpriv = dev->link->ap->host->private_data; | 
 | 1153 |  | 
| Jeff Garzik | 4cde32f | 2008-03-24 22:40:40 -0400 | [diff] [blame] | 1154 | 	if (hpriv->flags & AHCI_HFLAG_SECT255) { | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1155 | 		dev->max_sectors = 255; | 
| Jeff Garzik | 4cde32f | 2008-03-24 22:40:40 -0400 | [diff] [blame] | 1156 | 		ata_dev_printk(dev, KERN_INFO, | 
 | 1157 | 			       "SB600 AHCI: limiting to 255 sectors per cmd\n"); | 
 | 1158 | 	} | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1159 | } | 
 | 1160 |  | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1161 | static unsigned int ahci_dev_classify(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1162 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1163 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1164 | 	struct ata_taskfile tf; | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1165 | 	u32 tmp; | 
 | 1166 |  | 
 | 1167 | 	tmp = readl(port_mmio + PORT_SIG); | 
 | 1168 | 	tf.lbah		= (tmp >> 24)	& 0xff; | 
 | 1169 | 	tf.lbam		= (tmp >> 16)	& 0xff; | 
 | 1170 | 	tf.lbal		= (tmp >> 8)	& 0xff; | 
 | 1171 | 	tf.nsect	= (tmp)		& 0xff; | 
 | 1172 |  | 
 | 1173 | 	return ata_dev_classify(&tf); | 
 | 1174 | } | 
 | 1175 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1176 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | 
 | 1177 | 			       u32 opts) | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1178 | { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1179 | 	dma_addr_t cmd_tbl_dma; | 
 | 1180 |  | 
 | 1181 | 	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ; | 
 | 1182 |  | 
 | 1183 | 	pp->cmd_slot[tag].opts = cpu_to_le32(opts); | 
 | 1184 | 	pp->cmd_slot[tag].status = 0; | 
 | 1185 | 	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff); | 
 | 1186 | 	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1187 | } | 
 | 1188 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1189 | static int ahci_kick_engine(struct ata_port *ap, int force_restart) | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1190 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1191 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1192 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1193 | 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1194 | 	u32 tmp; | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1195 | 	int busy, rc; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1196 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1197 | 	/* do we need to kick the port? */ | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1198 | 	busy = status & (ATA_BUSY | ATA_DRQ); | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1199 | 	if (!busy && !force_restart) | 
 | 1200 | 		return 0; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1201 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1202 | 	/* stop engine */ | 
 | 1203 | 	rc = ahci_stop_engine(ap); | 
 | 1204 | 	if (rc) | 
 | 1205 | 		goto out_restart; | 
 | 1206 |  | 
 | 1207 | 	/* need to do CLO? */ | 
 | 1208 | 	if (!busy) { | 
 | 1209 | 		rc = 0; | 
 | 1210 | 		goto out_restart; | 
 | 1211 | 	} | 
 | 1212 |  | 
 | 1213 | 	if (!(hpriv->cap & HOST_CAP_CLO)) { | 
 | 1214 | 		rc = -EOPNOTSUPP; | 
 | 1215 | 		goto out_restart; | 
 | 1216 | 	} | 
 | 1217 |  | 
 | 1218 | 	/* perform CLO */ | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1219 | 	tmp = readl(port_mmio + PORT_CMD); | 
 | 1220 | 	tmp |= PORT_CMD_CLO; | 
 | 1221 | 	writel(tmp, port_mmio + PORT_CMD); | 
 | 1222 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1223 | 	rc = 0; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1224 | 	tmp = ata_wait_register(port_mmio + PORT_CMD, | 
 | 1225 | 				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500); | 
 | 1226 | 	if (tmp & PORT_CMD_CLO) | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1227 | 		rc = -EIO; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1228 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1229 | 	/* restart engine */ | 
 | 1230 |  out_restart: | 
 | 1231 | 	ahci_start_engine(ap); | 
 | 1232 | 	return rc; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1233 | } | 
 | 1234 |  | 
| Tejun Heo | 91c4a2e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1235 | static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp, | 
 | 1236 | 				struct ata_taskfile *tf, int is_cmd, u16 flags, | 
 | 1237 | 				unsigned long timeout_msec) | 
 | 1238 | { | 
 | 1239 | 	const u32 cmd_fis_len = 5; /* five dwords */ | 
 | 1240 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 1241 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
 | 1242 | 	u8 *fis = pp->cmd_tbl; | 
 | 1243 | 	u32 tmp; | 
 | 1244 |  | 
 | 1245 | 	/* prep the command */ | 
 | 1246 | 	ata_tf_to_fis(tf, pmp, is_cmd, fis); | 
 | 1247 | 	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12)); | 
 | 1248 |  | 
 | 1249 | 	/* issue & wait */ | 
 | 1250 | 	writel(1, port_mmio + PORT_CMD_ISSUE); | 
 | 1251 |  | 
 | 1252 | 	if (timeout_msec) { | 
 | 1253 | 		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, | 
 | 1254 | 					1, timeout_msec); | 
 | 1255 | 		if (tmp & 0x1) { | 
 | 1256 | 			ahci_kick_engine(ap, 1); | 
 | 1257 | 			return -EBUSY; | 
 | 1258 | 		} | 
 | 1259 | 	} else | 
 | 1260 | 		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */ | 
 | 1261 |  | 
 | 1262 | 	return 0; | 
 | 1263 | } | 
 | 1264 |  | 
| Tejun Heo | a89611e | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1265 | static int ahci_check_ready(struct ata_link *link) | 
 | 1266 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1267 | 	void __iomem *port_mmio = ahci_port_base(link->ap); | 
 | 1268 | 	u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF; | 
| Tejun Heo | a89611e | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1269 |  | 
| Tejun Heo | 78ab88f | 2008-05-01 23:41:41 +0900 | [diff] [blame] | 1270 | 	return ata_check_ready(status); | 
| Tejun Heo | a89611e | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1271 | } | 
 | 1272 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1273 | static int ahci_softreset(struct ata_link *link, unsigned int *class, | 
 | 1274 | 			  unsigned long deadline) | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1275 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1276 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1277 | 	int pmp = sata_srst_pmp(link); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1278 | 	const char *reason = NULL; | 
| Tejun Heo | 2cbb79e | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1279 | 	unsigned long now, msecs; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1280 | 	struct ata_taskfile tf; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1281 | 	int rc; | 
 | 1282 |  | 
 | 1283 | 	DPRINTK("ENTER\n"); | 
 | 1284 |  | 
 | 1285 | 	/* prepare for SRST (AHCI-1.1 10.4.1) */ | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1286 | 	rc = ahci_kick_engine(ap, 1); | 
| Tejun Heo | 994056d | 2007-12-06 15:02:48 +0900 | [diff] [blame] | 1287 | 	if (rc && rc != -EOPNOTSUPP) | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1288 | 		ata_link_printk(link, KERN_WARNING, | 
| Tejun Heo | 994056d | 2007-12-06 15:02:48 +0900 | [diff] [blame] | 1289 | 				"failed to reset engine (errno=%d)\n", rc); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1290 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1291 | 	ata_tf_init(link->device, &tf); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1292 |  | 
 | 1293 | 	/* issue the first D2H Register FIS */ | 
| Tejun Heo | 2cbb79e | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1294 | 	msecs = 0; | 
 | 1295 | 	now = jiffies; | 
 | 1296 | 	if (time_after(now, deadline)) | 
 | 1297 | 		msecs = jiffies_to_msecs(deadline - now); | 
 | 1298 |  | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1299 | 	tf.ctl |= ATA_SRST; | 
| Tejun Heo | a9cf5e8 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1300 | 	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0, | 
| Tejun Heo | 91c4a2e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1301 | 				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) { | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1302 | 		rc = -EIO; | 
 | 1303 | 		reason = "1st FIS failed"; | 
 | 1304 | 		goto fail; | 
 | 1305 | 	} | 
 | 1306 |  | 
 | 1307 | 	/* spec says at least 5us, but be generous and sleep for 1ms */ | 
 | 1308 | 	msleep(1); | 
 | 1309 |  | 
 | 1310 | 	/* issue the second D2H Register FIS */ | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1311 | 	tf.ctl &= ~ATA_SRST; | 
| Tejun Heo | a9cf5e8 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1312 | 	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1313 |  | 
| Tejun Heo | 705e76b | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1314 | 	/* wait for link to become ready */ | 
| Tejun Heo | a89611e | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1315 | 	rc = ata_wait_after_reset(link, deadline, ahci_check_ready); | 
| Tejun Heo | 9b89391 | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1316 | 	/* link occupied, -ENODEV too is an error */ | 
 | 1317 | 	if (rc) { | 
 | 1318 | 		reason = "device not ready"; | 
 | 1319 | 		goto fail; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1320 | 	} | 
| Tejun Heo | 9b89391 | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1321 | 	*class = ahci_dev_classify(ap); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1322 |  | 
 | 1323 | 	DPRINTK("EXIT, class=%u\n", *class); | 
 | 1324 | 	return 0; | 
 | 1325 |  | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1326 |  fail: | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1327 | 	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1328 | 	return rc; | 
 | 1329 | } | 
 | 1330 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1331 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, | 
| Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1332 | 			  unsigned long deadline) | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1333 | { | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1334 | 	const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context); | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1335 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1336 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 1337 | 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
 | 1338 | 	struct ata_taskfile tf; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1339 | 	bool online; | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1340 | 	int rc; | 
 | 1341 |  | 
 | 1342 | 	DPRINTK("ENTER\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1343 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1344 | 	ahci_stop_engine(ap); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1345 |  | 
 | 1346 | 	/* clear D2H reception area to properly wait for D2H FIS */ | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1347 | 	ata_tf_init(link->device, &tf); | 
| Tejun Heo | dfd7a3d | 2007-01-26 15:37:20 +0900 | [diff] [blame] | 1348 | 	tf.command = 0x80; | 
| Tejun Heo | 9977126 | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1349 | 	ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1350 |  | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1351 | 	rc = sata_link_hardreset(link, timing, deadline, &online, | 
 | 1352 | 				 ahci_check_ready); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1353 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1354 | 	ahci_start_engine(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1355 |  | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1356 | 	if (online) | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1357 | 		*class = ahci_dev_classify(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1358 |  | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1359 | 	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
 | 1360 | 	return rc; | 
 | 1361 | } | 
 | 1362 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1363 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
| Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1364 | 				 unsigned long deadline) | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1365 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1366 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1367 | 	bool online; | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1368 | 	int rc; | 
 | 1369 |  | 
 | 1370 | 	DPRINTK("ENTER\n"); | 
 | 1371 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1372 | 	ahci_stop_engine(ap); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1373 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1374 | 	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1375 | 				 deadline, &online, NULL); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1376 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1377 | 	ahci_start_engine(ap); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1378 |  | 
 | 1379 | 	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
 | 1380 |  | 
 | 1381 | 	/* vt8251 doesn't clear BSY on signature FIS reception, | 
 | 1382 | 	 * request follow-up softreset. | 
 | 1383 | 	 */ | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1384 | 	return online ? -EAGAIN : rc; | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1385 | } | 
 | 1386 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1387 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
 | 1388 | 				unsigned long deadline) | 
 | 1389 | { | 
 | 1390 | 	struct ata_port *ap = link->ap; | 
 | 1391 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 1392 | 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
 | 1393 | 	struct ata_taskfile tf; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1394 | 	bool online; | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1395 | 	int rc; | 
 | 1396 |  | 
 | 1397 | 	ahci_stop_engine(ap); | 
 | 1398 |  | 
 | 1399 | 	/* clear D2H reception area to properly wait for D2H FIS */ | 
 | 1400 | 	ata_tf_init(link->device, &tf); | 
 | 1401 | 	tf.command = 0x80; | 
 | 1402 | 	ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
 | 1403 |  | 
 | 1404 | 	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1405 | 				 deadline, &online, NULL); | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1406 |  | 
 | 1407 | 	ahci_start_engine(ap); | 
 | 1408 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1409 | 	/* The pseudo configuration device on SIMG4726 attached to | 
 | 1410 | 	 * ASUS P5W-DH Deluxe doesn't send signature FIS after | 
 | 1411 | 	 * hardreset if no device is attached to the first downstream | 
 | 1412 | 	 * port && the pseudo device locks up on SRST w/ PMP==0.  To | 
 | 1413 | 	 * work around this, wait for !BSY only briefly.  If BSY isn't | 
 | 1414 | 	 * cleared, perform CLO and proceed to IDENTIFY (achieved by | 
 | 1415 | 	 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA). | 
 | 1416 | 	 * | 
 | 1417 | 	 * Wait for two seconds.  Devices attached to downstream port | 
 | 1418 | 	 * which can't process the following IDENTIFY after this will | 
 | 1419 | 	 * have to be reset again.  For most cases, this should | 
 | 1420 | 	 * suffice while making probing snappish enough. | 
 | 1421 | 	 */ | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1422 | 	if (online) { | 
 | 1423 | 		rc = ata_wait_after_reset(link, jiffies + 2 * HZ, | 
 | 1424 | 					  ahci_check_ready); | 
 | 1425 | 		if (rc) | 
 | 1426 | 			ahci_kick_engine(ap, 0); | 
 | 1427 | 	} | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1428 | 	return rc; | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1429 | } | 
 | 1430 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1431 | static void ahci_postreset(struct ata_link *link, unsigned int *class) | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1432 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1433 | 	struct ata_port *ap = link->ap; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1434 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1435 | 	u32 new_tmp, tmp; | 
 | 1436 |  | 
| Tejun Heo | 203c75b | 2008-04-07 22:47:18 +0900 | [diff] [blame] | 1437 | 	ata_std_postreset(link, class); | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 1438 |  | 
 | 1439 | 	/* Make sure port's ATAPI bit is set appropriately */ | 
 | 1440 | 	new_tmp = tmp = readl(port_mmio + PORT_CMD); | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1441 | 	if (*class == ATA_DEV_ATAPI) | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 1442 | 		new_tmp |= PORT_CMD_ATAPI; | 
 | 1443 | 	else | 
 | 1444 | 		new_tmp &= ~PORT_CMD_ATAPI; | 
 | 1445 | 	if (new_tmp != tmp) { | 
 | 1446 | 		writel(new_tmp, port_mmio + PORT_CMD); | 
 | 1447 | 		readl(port_mmio + PORT_CMD); /* flush */ | 
 | 1448 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1449 | } | 
 | 1450 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1451 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1452 | { | 
| Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 1453 | 	struct scatterlist *sg; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1454 | 	struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ; | 
 | 1455 | 	unsigned int si; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 |  | 
 | 1457 | 	VPRINTK("ENTER\n"); | 
 | 1458 |  | 
 | 1459 | 	/* | 
 | 1460 | 	 * Next, the S/G list. | 
 | 1461 | 	 */ | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1462 | 	for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
| Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 1463 | 		dma_addr_t addr = sg_dma_address(sg); | 
 | 1464 | 		u32 sg_len = sg_dma_len(sg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1465 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1466 | 		ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff); | 
 | 1467 | 		ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16); | 
 | 1468 | 		ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1469 | 	} | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1470 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1471 | 	return si; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1472 | } | 
 | 1473 |  | 
 | 1474 | static void ahci_qc_prep(struct ata_queued_cmd *qc) | 
 | 1475 | { | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 1476 | 	struct ata_port *ap = qc->ap; | 
 | 1477 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 1478 | 	int is_atapi = ata_is_atapi(qc->tf.protocol); | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1479 | 	void *cmd_tbl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1480 | 	u32 opts; | 
 | 1481 | 	const u32 cmd_fis_len = 5; /* five dwords */ | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1482 | 	unsigned int n_elem; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1483 |  | 
 | 1484 | 	/* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1485 | 	 * Fill in command table information.  First, the header, | 
 | 1486 | 	 * a SATA Register - Host to Device command FIS. | 
 | 1487 | 	 */ | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1488 | 	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ; | 
 | 1489 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1490 | 	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1491 | 	if (is_atapi) { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1492 | 		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32); | 
 | 1493 | 		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len); | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 1494 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1495 |  | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1496 | 	n_elem = 0; | 
 | 1497 | 	if (qc->flags & ATA_QCFLAG_DMAMAP) | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1498 | 		n_elem = ahci_fill_sg(qc, cmd_tbl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1499 |  | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1500 | 	/* | 
 | 1501 | 	 * Fill in command slot information. | 
 | 1502 | 	 */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1503 | 	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1504 | 	if (qc->tf.flags & ATA_TFLAG_WRITE) | 
 | 1505 | 		opts |= AHCI_CMD_WRITE; | 
 | 1506 | 	if (is_atapi) | 
| Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 1507 | 		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH; | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1508 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1509 | 	ahci_fill_cmd_slot(pp, qc->tag, opts); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1510 | } | 
 | 1511 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1512 | static void ahci_error_intr(struct ata_port *ap, u32 irq_stat) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1513 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1514 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1515 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1516 | 	struct ata_eh_info *host_ehi = &ap->link.eh_info; | 
 | 1517 | 	struct ata_link *link = NULL; | 
 | 1518 | 	struct ata_queued_cmd *active_qc; | 
 | 1519 | 	struct ata_eh_info *active_ehi; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1520 | 	u32 serror; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1521 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1522 | 	/* determine active link */ | 
 | 1523 | 	ata_port_for_each_link(link, ap) | 
 | 1524 | 		if (ata_link_active(link)) | 
 | 1525 | 			break; | 
 | 1526 | 	if (!link) | 
 | 1527 | 		link = &ap->link; | 
 | 1528 |  | 
 | 1529 | 	active_qc = ata_qc_from_tag(ap, link->active_tag); | 
 | 1530 | 	active_ehi = &link->eh_info; | 
 | 1531 |  | 
 | 1532 | 	/* record irq stat */ | 
 | 1533 | 	ata_ehi_clear_desc(host_ehi); | 
 | 1534 | 	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat); | 
| Jeff Garzik | 9f68a24 | 2005-11-15 14:03:47 -0500 | [diff] [blame] | 1535 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1536 | 	/* AHCI needs SError cleared; otherwise, it might lock up */ | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1537 | 	ahci_scr_read(ap, SCR_ERROR, &serror); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1538 | 	ahci_scr_write(ap, SCR_ERROR, serror); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1539 | 	host_ehi->serror |= serror; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1540 |  | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 1541 | 	/* some controllers set IRQ_IF_ERR on device errors, ignore it */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1542 | 	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR) | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 1543 | 		irq_stat &= ~PORT_IRQ_IF_ERR; | 
 | 1544 |  | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 1545 | 	if (irq_stat & PORT_IRQ_TF_ERR) { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1546 | 		/* If qc is active, charge it; otherwise, the active | 
 | 1547 | 		 * link.  There's no active qc on NCQ errors.  It will | 
 | 1548 | 		 * be determined by EH by reading log page 10h. | 
 | 1549 | 		 */ | 
 | 1550 | 		if (active_qc) | 
 | 1551 | 			active_qc->err_mask |= AC_ERR_DEV; | 
 | 1552 | 		else | 
 | 1553 | 			active_ehi->err_mask |= AC_ERR_DEV; | 
 | 1554 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1555 | 		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL) | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1556 | 			host_ehi->serror &= ~SERR_INTERNAL; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1557 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1558 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1559 | 	if (irq_stat & PORT_IRQ_UNK_FIS) { | 
 | 1560 | 		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1561 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1562 | 		active_ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1563 | 		active_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1564 | 		ata_ehi_push_desc(active_ehi, | 
 | 1565 | 				  "unknown FIS %08x %08x %08x %08x" , | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1566 | 				  unk[0], unk[1], unk[2], unk[3]); | 
 | 1567 | 	} | 
| Jeff Garzik | b8f6153 | 2005-08-25 22:01:20 -0400 | [diff] [blame] | 1568 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1569 | 	if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1570 | 		active_ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1571 | 		active_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1572 | 		ata_ehi_push_desc(active_ehi, "incorrect PMP"); | 
 | 1573 | 	} | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1574 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1575 | 	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) { | 
 | 1576 | 		host_ehi->err_mask |= AC_ERR_HOST_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1577 | 		host_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1578 | 		ata_ehi_push_desc(host_ehi, "host bus error"); | 
 | 1579 | 	} | 
 | 1580 |  | 
 | 1581 | 	if (irq_stat & PORT_IRQ_IF_ERR) { | 
 | 1582 | 		host_ehi->err_mask |= AC_ERR_ATA_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1583 | 		host_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1584 | 		ata_ehi_push_desc(host_ehi, "interface fatal error"); | 
 | 1585 | 	} | 
 | 1586 |  | 
 | 1587 | 	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) { | 
 | 1588 | 		ata_ehi_hotplugged(host_ehi); | 
 | 1589 | 		ata_ehi_push_desc(host_ehi, "%s", | 
 | 1590 | 			irq_stat & PORT_IRQ_CONNECT ? | 
 | 1591 | 			"connection status changed" : "PHY RDY changed"); | 
 | 1592 | 	} | 
 | 1593 |  | 
 | 1594 | 	/* okay, let's hand over to EH */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1595 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1596 | 	if (irq_stat & PORT_IRQ_FREEZE) | 
 | 1597 | 		ata_port_freeze(ap); | 
 | 1598 | 	else | 
 | 1599 | 		ata_port_abort(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1600 | } | 
 | 1601 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 1602 | static void ahci_port_intr(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1603 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1604 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 1605 | 	struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 1606 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 1607 | 	struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 1608 | 	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING); | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1609 | 	u32 status, qc_active; | 
| Tejun Heo | 459ad68 | 2007-12-07 12:46:23 +0900 | [diff] [blame] | 1610 | 	int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1611 |  | 
 | 1612 | 	status = readl(port_mmio + PORT_IRQ_STAT); | 
 | 1613 | 	writel(status, port_mmio + PORT_IRQ_STAT); | 
 | 1614 |  | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 1615 | 	/* ignore BAD_PMP while resetting */ | 
 | 1616 | 	if (unlikely(resetting)) | 
 | 1617 | 		status &= ~PORT_IRQ_BAD_PMP; | 
 | 1618 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 1619 | 	/* If we are getting PhyRdy, this is | 
 | 1620 |  	 * just a power state change, we should | 
 | 1621 |  	 * clear out this, plus the PhyRdy/Comm | 
 | 1622 |  	 * Wake bits from Serror | 
 | 1623 |  	 */ | 
 | 1624 | 	if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) && | 
 | 1625 | 		(status & PORT_IRQ_PHYRDY)) { | 
 | 1626 | 		status &= ~PORT_IRQ_PHYRDY; | 
 | 1627 | 		ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18))); | 
 | 1628 | 	} | 
 | 1629 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1630 | 	if (unlikely(status & PORT_IRQ_ERROR)) { | 
 | 1631 | 		ahci_error_intr(ap, status); | 
 | 1632 | 		return; | 
 | 1633 | 	} | 
 | 1634 |  | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 1635 | 	if (status & PORT_IRQ_SDB_FIS) { | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 1636 | 		/* If SNotification is available, leave notification | 
 | 1637 | 		 * handling to sata_async_notification().  If not, | 
 | 1638 | 		 * emulate it by snooping SDB FIS RX area. | 
 | 1639 | 		 * | 
 | 1640 | 		 * Snooping FIS RX area is probably cheaper than | 
 | 1641 | 		 * poking SNotification but some constrollers which | 
 | 1642 | 		 * implement SNotification, ICH9 for example, don't | 
 | 1643 | 		 * store AN SDB FIS into receive area. | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 1644 | 		 */ | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 1645 | 		if (hpriv->cap & HOST_CAP_SNTF) | 
| Tejun Heo | 7d77b24 | 2007-09-23 13:14:13 +0900 | [diff] [blame] | 1646 | 			sata_async_notification(ap); | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 1647 | 		else { | 
 | 1648 | 			/* If the 'N' bit in word 0 of the FIS is set, | 
 | 1649 | 			 * we just received asynchronous notification. | 
 | 1650 | 			 * Tell libata about it. | 
 | 1651 | 			 */ | 
 | 1652 | 			const __le32 *f = pp->rx_fis + RX_FIS_SDB; | 
 | 1653 | 			u32 f0 = le32_to_cpu(f[0]); | 
 | 1654 |  | 
 | 1655 | 			if (f0 & (1 << 15)) | 
 | 1656 | 				sata_async_notification(ap); | 
 | 1657 | 		} | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 1658 | 	} | 
 | 1659 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1660 | 	/* pp->active_link is valid iff any command is in flight */ | 
 | 1661 | 	if (ap->qc_active && pp->active_link->sactive) | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1662 | 		qc_active = readl(port_mmio + PORT_SCR_ACT); | 
 | 1663 | 	else | 
 | 1664 | 		qc_active = readl(port_mmio + PORT_CMD_ISSUE); | 
 | 1665 |  | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 1666 | 	rc = ata_qc_complete_multiple(ap, qc_active); | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 1667 |  | 
| Tejun Heo | 459ad68 | 2007-12-07 12:46:23 +0900 | [diff] [blame] | 1668 | 	/* while resetting, invalid completions are expected */ | 
 | 1669 | 	if (unlikely(rc < 0 && !resetting)) { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1670 | 		ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1671 | 		ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1672 | 		ata_port_freeze(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1673 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1674 | } | 
 | 1675 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1676 | static irqreturn_t ahci_interrupt(int irq, void *dev_instance) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1677 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1678 | 	struct ata_host *host = dev_instance; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1679 | 	struct ahci_host_priv *hpriv; | 
 | 1680 | 	unsigned int i, handled = 0; | 
| Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 1681 | 	void __iomem *mmio; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1682 | 	u32 irq_stat, irq_ack = 0; | 
 | 1683 |  | 
 | 1684 | 	VPRINTK("ENTER\n"); | 
 | 1685 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1686 | 	hpriv = host->private_data; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1687 | 	mmio = host->iomap[AHCI_PCI_BAR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1688 |  | 
 | 1689 | 	/* sigh.  0xffffffff is a valid return from h/w */ | 
 | 1690 | 	irq_stat = readl(mmio + HOST_IRQ_STAT); | 
 | 1691 | 	irq_stat &= hpriv->port_map; | 
 | 1692 | 	if (!irq_stat) | 
 | 1693 | 		return IRQ_NONE; | 
 | 1694 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1695 | 	spin_lock(&host->lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1696 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1697 | 	for (i = 0; i < host->n_ports; i++) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1698 | 		struct ata_port *ap; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1699 |  | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1700 | 		if (!(irq_stat & (1 << i))) | 
 | 1701 | 			continue; | 
 | 1702 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1703 | 		ap = host->ports[i]; | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1704 | 		if (ap) { | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 1705 | 			ahci_port_intr(ap); | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1706 | 			VPRINTK("port %u\n", i); | 
 | 1707 | 		} else { | 
 | 1708 | 			VPRINTK("port %u (no irq)\n", i); | 
| Tejun Heo | 6971ed1 | 2006-03-11 12:47:54 +0900 | [diff] [blame] | 1709 | 			if (ata_ratelimit()) | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1710 | 				dev_printk(KERN_WARNING, host->dev, | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1711 | 					"interrupt on disabled port %u\n", i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1712 | 		} | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 1713 |  | 
 | 1714 | 		irq_ack |= (1 << i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1715 | 	} | 
 | 1716 |  | 
 | 1717 | 	if (irq_ack) { | 
 | 1718 | 		writel(irq_ack, mmio + HOST_IRQ_STAT); | 
 | 1719 | 		handled = 1; | 
 | 1720 | 	} | 
 | 1721 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1722 | 	spin_unlock(&host->lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1723 |  | 
 | 1724 | 	VPRINTK("EXIT\n"); | 
 | 1725 |  | 
 | 1726 | 	return IRQ_RETVAL(handled); | 
 | 1727 | } | 
 | 1728 |  | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 1729 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1730 | { | 
 | 1731 | 	struct ata_port *ap = qc->ap; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1732 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1733 | 	struct ahci_port_priv *pp = ap->private_data; | 
 | 1734 |  | 
 | 1735 | 	/* Keep track of the currently active link.  It will be used | 
 | 1736 | 	 * in completion path to determine whether NCQ phase is in | 
 | 1737 | 	 * progress. | 
 | 1738 | 	 */ | 
 | 1739 | 	pp->active_link = qc->dev->link; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1740 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1741 | 	if (qc->tf.protocol == ATA_PROT_NCQ) | 
 | 1742 | 		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT); | 
 | 1743 | 	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1744 | 	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */ | 
 | 1745 |  | 
 | 1746 | 	return 0; | 
 | 1747 | } | 
 | 1748 |  | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 1749 | static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc) | 
 | 1750 | { | 
 | 1751 | 	struct ahci_port_priv *pp = qc->ap->private_data; | 
 | 1752 | 	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
 | 1753 |  | 
 | 1754 | 	ata_tf_from_fis(d2h_fis, &qc->result_tf); | 
 | 1755 | 	return true; | 
 | 1756 | } | 
 | 1757 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1758 | static void ahci_freeze(struct ata_port *ap) | 
 | 1759 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1760 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1761 |  | 
 | 1762 | 	/* turn IRQ off */ | 
 | 1763 | 	writel(0, port_mmio + PORT_IRQ_MASK); | 
 | 1764 | } | 
 | 1765 |  | 
 | 1766 | static void ahci_thaw(struct ata_port *ap) | 
 | 1767 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1768 | 	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1769 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1770 | 	u32 tmp; | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 1771 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1772 |  | 
 | 1773 | 	/* clear IRQ */ | 
 | 1774 | 	tmp = readl(port_mmio + PORT_IRQ_STAT); | 
 | 1775 | 	writel(tmp, port_mmio + PORT_IRQ_STAT); | 
| Tejun Heo | a718728 | 2007-01-27 11:04:26 +0900 | [diff] [blame] | 1776 | 	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1777 |  | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 1778 | 	/* turn IRQ back on */ | 
 | 1779 | 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1780 | } | 
 | 1781 |  | 
 | 1782 | static void ahci_error_handler(struct ata_port *ap) | 
 | 1783 | { | 
| Tejun Heo | b51e9e5 | 2006-06-29 01:29:30 +0900 | [diff] [blame] | 1784 | 	if (!(ap->pflags & ATA_PFLAG_FROZEN)) { | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1785 | 		/* restart engine */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1786 | 		ahci_stop_engine(ap); | 
 | 1787 | 		ahci_start_engine(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1788 | 	} | 
 | 1789 |  | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 1790 | 	sata_pmp_error_handler(ap); | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1791 | } | 
 | 1792 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1793 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc) | 
 | 1794 | { | 
 | 1795 | 	struct ata_port *ap = qc->ap; | 
 | 1796 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1797 | 	/* make DMA engine forget about the failed command */ | 
 | 1798 | 	if (qc->flags & ATA_QCFLAG_FAILED) | 
 | 1799 | 		ahci_kick_engine(ap, 1); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1800 | } | 
 | 1801 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1802 | static void ahci_pmp_attach(struct ata_port *ap) | 
 | 1803 | { | 
 | 1804 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 1805 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1806 | 	u32 cmd; | 
 | 1807 |  | 
 | 1808 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 1809 | 	cmd |= PORT_CMD_PMP; | 
 | 1810 | 	writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 1811 |  | 
 | 1812 | 	pp->intr_mask |= PORT_IRQ_BAD_PMP; | 
 | 1813 | 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1814 | } | 
 | 1815 |  | 
 | 1816 | static void ahci_pmp_detach(struct ata_port *ap) | 
 | 1817 | { | 
 | 1818 | 	void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 1819 | 	struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1820 | 	u32 cmd; | 
 | 1821 |  | 
 | 1822 | 	cmd = readl(port_mmio + PORT_CMD); | 
 | 1823 | 	cmd &= ~PORT_CMD_PMP; | 
 | 1824 | 	writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 1825 |  | 
 | 1826 | 	pp->intr_mask &= ~PORT_IRQ_BAD_PMP; | 
 | 1827 | 	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1828 | } | 
 | 1829 |  | 
| Alexey Dobriyan | 028a259 | 2007-07-17 23:48:48 +0400 | [diff] [blame] | 1830 | static int ahci_port_resume(struct ata_port *ap) | 
 | 1831 | { | 
 | 1832 | 	ahci_power_up(ap); | 
 | 1833 | 	ahci_start_port(ap); | 
 | 1834 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 1835 | 	if (sata_pmp_attached(ap)) | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1836 | 		ahci_pmp_attach(ap); | 
 | 1837 | 	else | 
 | 1838 | 		ahci_pmp_detach(ap); | 
 | 1839 |  | 
| Alexey Dobriyan | 028a259 | 2007-07-17 23:48:48 +0400 | [diff] [blame] | 1840 | 	return 0; | 
 | 1841 | } | 
 | 1842 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1843 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1844 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
 | 1845 | { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1846 | 	const char *emsg = NULL; | 
 | 1847 | 	int rc; | 
 | 1848 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1849 | 	rc = ahci_deinit_port(ap, &emsg); | 
| Tejun Heo | 8e16f94 | 2006-11-20 15:42:36 +0900 | [diff] [blame] | 1850 | 	if (rc == 0) | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1851 | 		ahci_power_down(ap); | 
| Tejun Heo | 8e16f94 | 2006-11-20 15:42:36 +0900 | [diff] [blame] | 1852 | 	else { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1853 | 		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc); | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 1854 | 		ahci_start_port(ap); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1855 | 	} | 
 | 1856 |  | 
 | 1857 | 	return rc; | 
 | 1858 | } | 
 | 1859 |  | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1860 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) | 
 | 1861 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1862 | 	struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1863 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1864 | 	u32 ctl; | 
 | 1865 |  | 
| Rafael J. Wysocki | 3a2d5b7 | 2008-02-23 19:13:25 +0100 | [diff] [blame] | 1866 | 	if (mesg.event & PM_EVENT_SLEEP) { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1867 | 		/* AHCI spec rev1.1 section 8.3.3: | 
 | 1868 | 		 * Software must disable interrupts prior to requesting a | 
 | 1869 | 		 * transition of the HBA to D3 state. | 
 | 1870 | 		 */ | 
 | 1871 | 		ctl = readl(mmio + HOST_CTL); | 
 | 1872 | 		ctl &= ~HOST_IRQ_EN; | 
 | 1873 | 		writel(ctl, mmio + HOST_CTL); | 
 | 1874 | 		readl(mmio + HOST_CTL); /* flush */ | 
 | 1875 | 	} | 
 | 1876 |  | 
 | 1877 | 	return ata_pci_device_suspend(pdev, mesg); | 
 | 1878 | } | 
 | 1879 |  | 
 | 1880 | static int ahci_pci_device_resume(struct pci_dev *pdev) | 
 | 1881 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1882 | 	struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1883 | 	int rc; | 
 | 1884 |  | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 1885 | 	rc = ata_pci_device_do_resume(pdev); | 
 | 1886 | 	if (rc) | 
 | 1887 | 		return rc; | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1888 |  | 
 | 1889 | 	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1890 | 		rc = ahci_reset_controller(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1891 | 		if (rc) | 
 | 1892 | 			return rc; | 
 | 1893 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1894 | 		ahci_init_controller(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1895 | 	} | 
 | 1896 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1897 | 	ata_host_resume(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1898 |  | 
 | 1899 | 	return 0; | 
 | 1900 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1901 | #endif | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1902 |  | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1903 | static int ahci_port_start(struct ata_port *ap) | 
 | 1904 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1905 | 	struct device *dev = ap->host->dev; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1906 | 	struct ahci_port_priv *pp; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1907 | 	void *mem; | 
 | 1908 | 	dma_addr_t mem_dma; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1909 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1910 | 	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1911 | 	if (!pp) | 
 | 1912 | 		return -ENOMEM; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1913 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1914 | 	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, | 
 | 1915 | 				  GFP_KERNEL); | 
 | 1916 | 	if (!mem) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1917 | 		return -ENOMEM; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1918 | 	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); | 
 | 1919 |  | 
 | 1920 | 	/* | 
 | 1921 | 	 * First item in chunk of DMA memory: 32-slot command table, | 
 | 1922 | 	 * 32 bytes each in size | 
 | 1923 | 	 */ | 
 | 1924 | 	pp->cmd_slot = mem; | 
 | 1925 | 	pp->cmd_slot_dma = mem_dma; | 
 | 1926 |  | 
 | 1927 | 	mem += AHCI_CMD_SLOT_SZ; | 
 | 1928 | 	mem_dma += AHCI_CMD_SLOT_SZ; | 
 | 1929 |  | 
 | 1930 | 	/* | 
 | 1931 | 	 * Second item: Received-FIS area | 
 | 1932 | 	 */ | 
 | 1933 | 	pp->rx_fis = mem; | 
 | 1934 | 	pp->rx_fis_dma = mem_dma; | 
 | 1935 |  | 
 | 1936 | 	mem += AHCI_RX_FIS_SZ; | 
 | 1937 | 	mem_dma += AHCI_RX_FIS_SZ; | 
 | 1938 |  | 
 | 1939 | 	/* | 
 | 1940 | 	 * Third item: data area for storing a single command | 
 | 1941 | 	 * and its scatter-gather table | 
 | 1942 | 	 */ | 
 | 1943 | 	pp->cmd_tbl = mem; | 
 | 1944 | 	pp->cmd_tbl_dma = mem_dma; | 
 | 1945 |  | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 1946 | 	/* | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1947 | 	 * Save off initial list of interrupts to be enabled. | 
 | 1948 | 	 * This could be changed later | 
 | 1949 | 	 */ | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 1950 | 	pp->intr_mask = DEF_PORT_IRQ; | 
 | 1951 |  | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1952 | 	ap->private_data = pp; | 
 | 1953 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 1954 | 	/* engage engines, captain */ | 
 | 1955 | 	return ahci_port_resume(ap); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1956 | } | 
 | 1957 |  | 
 | 1958 | static void ahci_port_stop(struct ata_port *ap) | 
 | 1959 | { | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1960 | 	const char *emsg = NULL; | 
 | 1961 | 	int rc; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1962 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1963 | 	/* de-initialize port */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1964 | 	rc = ahci_deinit_port(ap, &emsg); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1965 | 	if (rc) | 
 | 1966 | 		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 1967 | } | 
 | 1968 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1969 | static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1970 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1971 | 	int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1972 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1973 | 	if (using_dac && | 
 | 1974 | 	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { | 
 | 1975 | 		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); | 
 | 1976 | 		if (rc) { | 
 | 1977 | 			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | 
 | 1978 | 			if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1979 | 				dev_printk(KERN_ERR, &pdev->dev, | 
 | 1980 | 					   "64-bit DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1981 | 				return rc; | 
 | 1982 | 			} | 
 | 1983 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1984 | 	} else { | 
 | 1985 | 		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); | 
 | 1986 | 		if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1987 | 			dev_printk(KERN_ERR, &pdev->dev, | 
 | 1988 | 				   "32-bit DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1989 | 			return rc; | 
 | 1990 | 		} | 
 | 1991 | 		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); | 
 | 1992 | 		if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1993 | 			dev_printk(KERN_ERR, &pdev->dev, | 
 | 1994 | 				   "32-bit consistent DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1995 | 			return rc; | 
 | 1996 | 		} | 
 | 1997 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1998 | 	return 0; | 
 | 1999 | } | 
 | 2000 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2001 | static void ahci_print_info(struct ata_host *host) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2002 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2003 | 	struct ahci_host_priv *hpriv = host->private_data; | 
 | 2004 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
 | 2005 | 	void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2006 | 	u32 vers, cap, impl, speed; | 
 | 2007 | 	const char *speed_s; | 
 | 2008 | 	u16 cc; | 
 | 2009 | 	const char *scc_s; | 
 | 2010 |  | 
 | 2011 | 	vers = readl(mmio + HOST_VERSION); | 
 | 2012 | 	cap = hpriv->cap; | 
 | 2013 | 	impl = hpriv->port_map; | 
 | 2014 |  | 
 | 2015 | 	speed = (cap >> 20) & 0xf; | 
 | 2016 | 	if (speed == 1) | 
 | 2017 | 		speed_s = "1.5"; | 
 | 2018 | 	else if (speed == 2) | 
 | 2019 | 		speed_s = "3"; | 
 | 2020 | 	else | 
 | 2021 | 		speed_s = "?"; | 
 | 2022 |  | 
 | 2023 | 	pci_read_config_word(pdev, 0x0a, &cc); | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2024 | 	if (cc == PCI_CLASS_STORAGE_IDE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2025 | 		scc_s = "IDE"; | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2026 | 	else if (cc == PCI_CLASS_STORAGE_SATA) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2027 | 		scc_s = "SATA"; | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2028 | 	else if (cc == PCI_CLASS_STORAGE_RAID) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2029 | 		scc_s = "RAID"; | 
 | 2030 | 	else | 
 | 2031 | 		scc_s = "unknown"; | 
 | 2032 |  | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2033 | 	dev_printk(KERN_INFO, &pdev->dev, | 
 | 2034 | 		"AHCI %02x%02x.%02x%02x " | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2035 | 		"%u slots %u ports %s Gbps 0x%x impl %s mode\n" | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2036 | 		, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2037 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2038 | 		(vers >> 24) & 0xff, | 
 | 2039 | 		(vers >> 16) & 0xff, | 
 | 2040 | 		(vers >> 8) & 0xff, | 
 | 2041 | 		vers & 0xff, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2042 |  | 
 | 2043 | 		((cap >> 8) & 0x1f) + 1, | 
 | 2044 | 		(cap & 0x1f) + 1, | 
 | 2045 | 		speed_s, | 
 | 2046 | 		impl, | 
 | 2047 | 		scc_s); | 
 | 2048 |  | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2049 | 	dev_printk(KERN_INFO, &pdev->dev, | 
 | 2050 | 		"flags: " | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2051 | 		"%s%s%s%s%s%s%s" | 
 | 2052 | 		"%s%s%s%s%s%s%s\n" | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2053 | 		, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2054 |  | 
 | 2055 | 		cap & (1 << 31) ? "64bit " : "", | 
 | 2056 | 		cap & (1 << 30) ? "ncq " : "", | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2057 | 		cap & (1 << 29) ? "sntf " : "", | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2058 | 		cap & (1 << 28) ? "ilck " : "", | 
 | 2059 | 		cap & (1 << 27) ? "stag " : "", | 
 | 2060 | 		cap & (1 << 26) ? "pm " : "", | 
 | 2061 | 		cap & (1 << 25) ? "led " : "", | 
 | 2062 |  | 
 | 2063 | 		cap & (1 << 24) ? "clo " : "", | 
 | 2064 | 		cap & (1 << 19) ? "nz " : "", | 
 | 2065 | 		cap & (1 << 18) ? "only " : "", | 
 | 2066 | 		cap & (1 << 17) ? "pmp " : "", | 
 | 2067 | 		cap & (1 << 15) ? "pio " : "", | 
 | 2068 | 		cap & (1 << 14) ? "slum " : "", | 
 | 2069 | 		cap & (1 << 13) ? "part " : "" | 
 | 2070 | 		); | 
 | 2071 | } | 
 | 2072 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 2073 | /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is | 
 | 2074 |  * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't | 
 | 2075 |  * support PMP and the 4726 either directly exports the device | 
 | 2076 |  * attached to the first downstream port or acts as a hardware storage | 
 | 2077 |  * controller and emulate a single ATA device (can be RAID 0/1 or some | 
 | 2078 |  * other configuration). | 
 | 2079 |  * | 
 | 2080 |  * When there's no device attached to the first downstream port of the | 
 | 2081 |  * 4726, "Config Disk" appears, which is a pseudo ATA device to | 
 | 2082 |  * configure the 4726.  However, ATA emulation of the device is very | 
 | 2083 |  * lame.  It doesn't send signature D2H Reg FIS after the initial | 
 | 2084 |  * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues. | 
 | 2085 |  * | 
 | 2086 |  * The following function works around the problem by always using | 
 | 2087 |  * hardreset on the port and not depending on receiving signature FIS | 
 | 2088 |  * afterward.  If signature FIS isn't received soon, ATA class is | 
 | 2089 |  * assumed without follow-up softreset. | 
 | 2090 |  */ | 
 | 2091 | static void ahci_p5wdh_workaround(struct ata_host *host) | 
 | 2092 | { | 
 | 2093 | 	static struct dmi_system_id sysids[] = { | 
 | 2094 | 		{ | 
 | 2095 | 			.ident = "P5W DH Deluxe", | 
 | 2096 | 			.matches = { | 
 | 2097 | 				DMI_MATCH(DMI_SYS_VENDOR, | 
 | 2098 | 					  "ASUSTEK COMPUTER INC"), | 
 | 2099 | 				DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"), | 
 | 2100 | 			}, | 
 | 2101 | 		}, | 
 | 2102 | 		{ } | 
 | 2103 | 	}; | 
 | 2104 | 	struct pci_dev *pdev = to_pci_dev(host->dev); | 
 | 2105 |  | 
 | 2106 | 	if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) && | 
 | 2107 | 	    dmi_check_system(sysids)) { | 
 | 2108 | 		struct ata_port *ap = host->ports[1]; | 
 | 2109 |  | 
 | 2110 | 		dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH " | 
 | 2111 | 			   "Deluxe on-board SIMG4726 workaround\n"); | 
 | 2112 |  | 
 | 2113 | 		ap->ops = &ahci_p5wdh_ops; | 
 | 2114 | 		ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA; | 
 | 2115 | 	} | 
 | 2116 | } | 
 | 2117 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2118 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2119 | { | 
 | 2120 | 	static int printed_version; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2121 | 	struct ata_port_info pi = ahci_port_info[ent->driver_data]; | 
 | 2122 | 	const struct ata_port_info *ppi[] = { &pi, NULL }; | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2123 | 	struct device *dev = &pdev->dev; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2124 | 	struct ahci_host_priv *hpriv; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2125 | 	struct ata_host *host; | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 2126 | 	int n_ports, i, rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2127 |  | 
 | 2128 | 	VPRINTK("ENTER\n"); | 
 | 2129 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2130 | 	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS); | 
 | 2131 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2132 | 	if (!printed_version++) | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2133 | 		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2134 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2135 | 	/* acquire resources */ | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2136 | 	rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2137 | 	if (rc) | 
 | 2138 | 		return rc; | 
 | 2139 |  | 
| Tejun Heo | dea5513 | 2008-03-11 19:52:31 +0900 | [diff] [blame] | 2140 | 	/* AHCI controllers often implement SFF compatible interface. | 
 | 2141 | 	 * Grab all PCI BARs just in case. | 
 | 2142 | 	 */ | 
 | 2143 | 	rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2144 | 	if (rc == -EBUSY) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2145 | 		pcim_pin_device(pdev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2146 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2147 | 		return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2148 |  | 
| Tejun Heo | c4f7792 | 2007-12-06 15:09:43 +0900 | [diff] [blame] | 2149 | 	if (pdev->vendor == PCI_VENDOR_ID_INTEL && | 
 | 2150 | 	    (pdev->device == 0x2652 || pdev->device == 0x2653)) { | 
 | 2151 | 		u8 map; | 
 | 2152 |  | 
 | 2153 | 		/* ICH6s share the same PCI ID for both piix and ahci | 
 | 2154 | 		 * modes.  Enabling ahci mode while MAP indicates | 
 | 2155 | 		 * combined mode is a bad idea.  Yield to ata_piix. | 
 | 2156 | 		 */ | 
 | 2157 | 		pci_read_config_byte(pdev, ICH_MAP, &map); | 
 | 2158 | 		if (map & 0x3) { | 
 | 2159 | 			dev_printk(KERN_INFO, &pdev->dev, "controller is in " | 
 | 2160 | 				   "combined mode, can't enable AHCI mode\n"); | 
 | 2161 | 			return -ENODEV; | 
 | 2162 | 		} | 
 | 2163 | 	} | 
 | 2164 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2165 | 	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); | 
 | 2166 | 	if (!hpriv) | 
 | 2167 | 		return -ENOMEM; | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 2168 | 	hpriv->flags |= (unsigned long)pi.private_data; | 
 | 2169 |  | 
 | 2170 | 	if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev)) | 
 | 2171 | 		pci_intx(pdev, 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2172 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2173 | 	/* save initial config */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 2174 | 	ahci_save_initial_config(pdev, hpriv); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2175 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2176 | 	/* prepare host */ | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2177 | 	if (hpriv->cap & HOST_CAP_NCQ) | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2178 | 		pi.flags |= ATA_FLAG_NCQ; | 
 | 2179 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2180 | 	if (hpriv->cap & HOST_CAP_PMP) | 
 | 2181 | 		pi.flags |= ATA_FLAG_PMP; | 
 | 2182 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 2183 | 	/* CAP.NP sometimes indicate the index of the last enabled | 
 | 2184 | 	 * port, at other times, that of the last possible port, so | 
 | 2185 | 	 * determining the maximum port number requires looking at | 
 | 2186 | 	 * both CAP.NP and port_map. | 
 | 2187 | 	 */ | 
 | 2188 | 	n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map)); | 
 | 2189 |  | 
 | 2190 | 	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2191 | 	if (!host) | 
 | 2192 | 		return -ENOMEM; | 
 | 2193 | 	host->iomap = pcim_iomap_table(pdev); | 
 | 2194 | 	host->private_data = hpriv; | 
 | 2195 |  | 
 | 2196 | 	for (i = 0; i < host->n_ports; i++) { | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2197 | 		struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2198 |  | 
| Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 2199 | 		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar"); | 
 | 2200 | 		ata_port_pbar_desc(ap, AHCI_PCI_BAR, | 
 | 2201 | 				   0x100 + ap->port_no * 0x80, "port"); | 
 | 2202 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 2203 | 		/* set initial link pm policy */ | 
 | 2204 | 		ap->pm_policy = NOT_AVAILABLE; | 
 | 2205 |  | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2206 | 		/* disabled/not-implemented port */ | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 2207 | 		if (!(hpriv->port_map & (1 << i))) | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2208 | 			ap->ops = &ata_dummy_port_ops; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2209 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2210 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 2211 | 	/* apply workaround for ASUS P5W DH Deluxe mainboard */ | 
 | 2212 | 	ahci_p5wdh_workaround(host); | 
 | 2213 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2214 | 	/* initialize adapter */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2215 | 	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2216 | 	if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2217 | 		return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2218 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2219 | 	rc = ahci_reset_controller(host); | 
 | 2220 | 	if (rc) | 
 | 2221 | 		return rc; | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2222 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2223 | 	ahci_init_controller(host); | 
 | 2224 | 	ahci_print_info(host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2225 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2226 | 	pci_set_master(pdev); | 
 | 2227 | 	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED, | 
 | 2228 | 				 &ahci_sht); | 
| Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 2229 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2230 |  | 
 | 2231 | static int __init ahci_init(void) | 
 | 2232 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 2233 | 	return pci_register_driver(&ahci_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2234 | } | 
 | 2235 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2236 | static void __exit ahci_exit(void) | 
 | 2237 | { | 
 | 2238 | 	pci_unregister_driver(&ahci_pci_driver); | 
 | 2239 | } | 
 | 2240 |  | 
 | 2241 |  | 
 | 2242 | MODULE_AUTHOR("Jeff Garzik"); | 
 | 2243 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); | 
 | 2244 | MODULE_LICENSE("GPL"); | 
 | 2245 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); | 
| Jeff Garzik | 6885433 | 2005-08-23 02:53:51 -0400 | [diff] [blame] | 2246 | MODULE_VERSION(DRV_VERSION); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2247 |  | 
 | 2248 | module_init(ahci_init); | 
 | 2249 | module_exit(ahci_exit); |