blob: e6b448d6effefb8f39493d96ac790ba896189dcc [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/bitops.h>
18#include <linux/io.h>
19#include <linux/spinlock.h>
20#include <linux/delay.h>
21#include <linux/clk.h>
22
23#include <asm/clkdev.h>
24#include <asm/mach-types.h>
25
26#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/rpm-regulator.h>
Stephen Boyd94625ef2011-07-12 17:06:01 -070028#include <mach/socinfo.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
Matt Wagantalld55b90f2012-02-23 23:27:44 -080030#include "clock.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include "clock-local.h"
32#include "clock-rpm.h"
33#include "clock-voter.h"
34#include "clock-dss-8960.h"
35#include "devices.h"
Vikram Mulukutla681d8682012-03-09 23:56:20 -080036#include "clock-pll.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
38#define REG(off) (MSM_CLK_CTL_BASE + (off))
39#define REG_MM(off) (MSM_MMSS_CLK_CTL_BASE + (off))
40#define REG_LPA(off) (MSM_LPASS_CLK_CTL_BASE + (off))
Matt Wagantall8b38f942011-08-02 18:23:18 -070041#define REG_GCC(off) (MSM_APCS_GCC_BASE + (off))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042
43/* Peripheral clock registers. */
Stephen Boyda52d7e32011-11-10 11:59:00 -080044#define ADM0_PBUS_CLK_CTL_REG REG(0x2208)
Tianyi Gou352955d2012-05-18 19:44:01 -070045#define SFAB_SATA_S_HCLK_CTL_REG REG(0x2480)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define CE1_HCLK_CTL_REG REG(0x2720)
47#define CE1_CORE_CLK_CTL_REG REG(0x2724)
Tianyi Gou05e01102012-02-08 22:15:49 -080048#define PRNG_CLK_NS_REG REG(0x2E80)
Tianyi Gou41515e22011-09-01 19:37:43 -070049#define CE3_HCLK_CTL_REG REG(0x36C4)
50#define CE3_CORE_CLK_CTL_REG REG(0x36CC)
51#define CE3_CLK_SRC_NS_REG REG(0x36C0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define DMA_BAM_HCLK_CTL REG(0x25C0)
Tianyi Gou6613de52012-01-27 17:57:53 -080053#define CLK_HALT_AFAB_SFAB_STATEA_REG REG(0x2FC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070054#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070055#define CLK_HALT_CFPB_STATEA_REG REG(0x2FCC)
56#define CLK_HALT_CFPB_STATEB_REG REG(0x2FD0)
57#define CLK_HALT_CFPB_STATEC_REG REG(0x2FD4)
58#define CLK_HALT_DFAB_STATE_REG REG(0x2FC8)
Tianyi Gou41515e22011-09-01 19:37:43 -070059/* 8064 name CLK_HALT_GSS_KPSS_MISC_STATE_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define CLK_HALT_MSS_SMPSS_MISC_STATE_REG REG(0x2FDC)
61#define CLK_HALT_SFPB_MISC_STATE_REG REG(0x2FD8)
Stephen Boyd973e4ba2011-07-12 17:06:01 -070062#define CLK_HALT_AFAB_SFAB_STATEB_REG REG(0x2FC4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063#define CLK_TEST_REG REG(0x2FA0)
Matt Wagantall7625a4c2011-11-01 16:17:53 -070064#define GPn_MD_REG(n) REG(0x2D00+(0x20*(n)))
65#define GPn_NS_REG(n) REG(0x2D24+(0x20*(n)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066#define GSBIn_HCLK_CTL_REG(n) REG(0x29C0+(0x20*((n)-1)))
67#define GSBIn_QUP_APPS_MD_REG(n) REG(0x29C8+(0x20*((n)-1)))
68#define GSBIn_QUP_APPS_NS_REG(n) REG(0x29CC+(0x20*((n)-1)))
69#define GSBIn_RESET_REG(n) REG(0x29DC+(0x20*((n)-1)))
70#define GSBIn_UART_APPS_MD_REG(n) REG(0x29D0+(0x20*((n)-1)))
71#define GSBIn_UART_APPS_NS_REG(n) REG(0x29D4+(0x20*((n)-1)))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072#define PDM_CLK_NS_REG REG(0x2CC0)
Tianyi Gou41515e22011-09-01 19:37:43 -070073/* 8064 name BB_PLL_ENA_APCS_REG */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070074#define BB_PLL_ENA_SC0_REG REG(0x34C0)
Tianyi Gou59608a72012-01-31 22:19:30 -080075#define BB_PLL_ENA_RPM_REG REG(0x34A0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070076#define BB_PLL0_STATUS_REG REG(0x30D8)
77#define BB_PLL5_STATUS_REG REG(0x30F8)
78#define BB_PLL6_STATUS_REG REG(0x3118)
79#define BB_PLL7_STATUS_REG REG(0x3138)
80#define BB_PLL8_L_VAL_REG REG(0x3144)
81#define BB_PLL8_M_VAL_REG REG(0x3148)
82#define BB_PLL8_MODE_REG REG(0x3140)
83#define BB_PLL8_N_VAL_REG REG(0x314C)
84#define BB_PLL8_STATUS_REG REG(0x3158)
85#define BB_PLL8_CONFIG_REG REG(0x3154)
86#define BB_PLL8_TEST_CTL_REG REG(0x3150)
Stephen Boyd94625ef2011-07-12 17:06:01 -070087#define BB_MMCC_PLL2_MODE_REG REG(0x3160)
88#define BB_MMCC_PLL2_TEST_CTL_REG REG(0x3170)
Tianyi Gou41515e22011-09-01 19:37:43 -070089#define BB_PLL14_MODE_REG REG(0x31C0)
90#define BB_PLL14_L_VAL_REG REG(0x31C4)
91#define BB_PLL14_M_VAL_REG REG(0x31C8)
92#define BB_PLL14_N_VAL_REG REG(0x31CC)
93#define BB_PLL14_TEST_CTL_REG REG(0x31D0)
94#define BB_PLL14_CONFIG_REG REG(0x31D4)
Stephen Boyd94625ef2011-07-12 17:06:01 -070095#define BB_PLL14_STATUS_REG REG(0x31D8)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070096#define PLLTEST_PAD_CFG_REG REG(0x2FA4)
97#define PMEM_ACLK_CTL_REG REG(0x25A0)
98#define RINGOSC_NS_REG REG(0x2DC0)
99#define RINGOSC_STATUS_REG REG(0x2DCC)
100#define RINGOSC_TCXO_CTL_REG REG(0x2DC4)
Stephen Boyda52d7e32011-11-10 11:59:00 -0800101#define RPM_MSG_RAM_HCLK_CTL_REG REG(0x27E0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700102#define SC0_U_CLK_BRANCH_ENA_VOTE_REG REG(0x3080)
103#define SDCn_APPS_CLK_MD_REG(n) REG(0x2828+(0x20*((n)-1)))
104#define SDCn_APPS_CLK_NS_REG(n) REG(0x282C+(0x20*((n)-1)))
105#define SDCn_HCLK_CTL_REG(n) REG(0x2820+(0x20*((n)-1)))
106#define SDCn_RESET_REG(n) REG(0x2830+(0x20*((n)-1)))
107#define SLIMBUS_XO_SRC_CLK_CTL_REG REG(0x2628)
108#define TSIF_HCLK_CTL_REG REG(0x2700)
109#define TSIF_REF_CLK_MD_REG REG(0x270C)
110#define TSIF_REF_CLK_NS_REG REG(0x2710)
111#define TSSC_CLK_CTL_REG REG(0x2CA0)
Tianyi Gou352955d2012-05-18 19:44:01 -0700112#define SATA_HCLK_CTL_REG REG(0x2C00)
Tianyi Gou41515e22011-09-01 19:37:43 -0700113#define SATA_CLK_SRC_NS_REG REG(0x2C08)
114#define SATA_RXOOB_CLK_CTL_REG REG(0x2C0C)
115#define SATA_PMALIVE_CLK_CTL_REG REG(0x2C10)
116#define SATA_PHY_REF_CLK_CTL_REG REG(0x2C14)
Tianyi Gou352955d2012-05-18 19:44:01 -0700117#define SATA_ACLK_CTL_REG REG(0x2C20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700118#define SATA_PHY_CFG_CLK_CTL_REG REG(0x2C40)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119#define USB_FSn_HCLK_CTL_REG(n) REG(0x2960+(0x20*((n)-1)))
120#define USB_FSn_RESET_REG(n) REG(0x2974+(0x20*((n)-1)))
121#define USB_FSn_SYSTEM_CLK_CTL_REG(n) REG(0x296C+(0x20*((n)-1)))
122#define USB_FSn_XCVR_FS_CLK_MD_REG(n) REG(0x2964+(0x20*((n)-1)))
123#define USB_FSn_XCVR_FS_CLK_NS_REG(n) REG(0x2968+(0x20*((n)-1)))
124#define USB_HS1_HCLK_CTL_REG REG(0x2900)
Tianyi Gou41515e22011-09-01 19:37:43 -0700125#define USB_HS1_HCLK_FS_REG REG(0x2904)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700126#define USB_HS1_RESET_REG REG(0x2910)
127#define USB_HS1_XCVR_FS_CLK_MD_REG REG(0x2908)
128#define USB_HS1_XCVR_FS_CLK_NS_REG REG(0x290C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700129#define USB_HS3_HCLK_CTL_REG REG(0x3700)
130#define USB_HS3_HCLK_FS_REG REG(0x3704)
131#define USB_HS3_RESET_REG REG(0x3710)
132#define USB_HS3_XCVR_FS_CLK_MD_REG REG(0X3708)
133#define USB_HS3_XCVR_FS_CLK_NS_REG REG(0X370C)
134#define USB_HS4_HCLK_CTL_REG REG(0x3720)
135#define USB_HS4_HCLK_FS_REG REG(0x3724)
136#define USB_HS4_RESET_REG REG(0x3730)
137#define USB_HS4_XCVR_FS_CLK_MD_REG REG(0X3728)
138#define USB_HS4_XCVR_FS_CLK_NS_REG REG(0X372C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700139#define USB_HSIC_HCLK_CTL_REG REG(0x2920)
140#define USB_HSIC_HSIC_CLK_CTL_REG REG(0x2B44)
141#define USB_HSIC_HSIC_CLK_SRC_CTL_REG REG(0x2B40)
142#define USB_HSIC_HSIO_CAL_CLK_CTL_REG REG(0x2B48)
143#define USB_HSIC_RESET_REG REG(0x2934)
144#define USB_HSIC_SYSTEM_CLK_CTL_REG REG(0x292C)
145#define USB_HSIC_XCVR_FS_CLK_MD_REG REG(0x2924)
146#define USB_HSIC_XCVR_FS_CLK_NS_REG REG(0x2928)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147#define USB_PHY0_RESET_REG REG(0x2E20)
Tianyi Gou41515e22011-09-01 19:37:43 -0700148#define PCIE_ALT_REF_CLK_NS_REG REG(0x3860)
Tianyi Gou6613de52012-01-27 17:57:53 -0800149#define PCIE_ACLK_CTL_REG REG(0x22C0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700150#define PCIE_HCLK_CTL_REG REG(0x22CC)
Tianyi Gou6613de52012-01-27 17:57:53 -0800151#define PCIE_PCLK_CTL_REG REG(0x22D0)
Tianyi Gou41515e22011-09-01 19:37:43 -0700152#define GPLL1_MODE_REG REG(0x3160)
153#define GPLL1_L_VAL_REG REG(0x3164)
154#define GPLL1_M_VAL_REG REG(0x3168)
155#define GPLL1_N_VAL_REG REG(0x316C)
156#define GPLL1_CONFIG_REG REG(0x3174)
157#define GPLL1_STATUS_REG REG(0x3178)
158#define PXO_SRC_CLK_CTL_REG REG(0x2EA0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159
160/* Multimedia clock registers. */
161#define AHB_EN_REG REG_MM(0x0008)
162#define AHB_EN2_REG REG_MM(0x0038)
Tianyi Gou41515e22011-09-01 19:37:43 -0700163#define AHB_EN3_REG REG_MM(0x0248)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164#define AHB_NS_REG REG_MM(0x0004)
165#define AXI_NS_REG REG_MM(0x0014)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700166#define CAMCLK0_NS_REG REG_MM(0x0148)
167#define CAMCLK0_CC_REG REG_MM(0x0140)
168#define CAMCLK0_MD_REG REG_MM(0x0144)
169#define CAMCLK1_NS_REG REG_MM(0x015C)
170#define CAMCLK1_CC_REG REG_MM(0x0154)
171#define CAMCLK1_MD_REG REG_MM(0x0158)
172#define CAMCLK2_NS_REG REG_MM(0x0228)
173#define CAMCLK2_CC_REG REG_MM(0x0220)
174#define CAMCLK2_MD_REG REG_MM(0x0224)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175#define CSI0_NS_REG REG_MM(0x0048)
176#define CSI0_CC_REG REG_MM(0x0040)
177#define CSI0_MD_REG REG_MM(0x0044)
178#define CSI1_NS_REG REG_MM(0x0010)
179#define CSI1_CC_REG REG_MM(0x0024)
180#define CSI1_MD_REG REG_MM(0x0028)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700181#define CSI2_NS_REG REG_MM(0x0234)
182#define CSI2_CC_REG REG_MM(0x022C)
183#define CSI2_MD_REG REG_MM(0x0230)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700184#define CSIPHYTIMER_CC_REG REG_MM(0x0160)
185#define CSIPHYTIMER_MD_REG REG_MM(0x0164)
186#define CSIPHYTIMER_NS_REG REG_MM(0x0168)
187#define DSI1_BYTE_NS_REG REG_MM(0x00B0)
188#define DSI1_BYTE_CC_REG REG_MM(0x0090)
189#define DSI2_BYTE_NS_REG REG_MM(0x00BC)
190#define DSI2_BYTE_CC_REG REG_MM(0x00B4)
191#define DSI1_ESC_NS_REG REG_MM(0x011C)
192#define DSI1_ESC_CC_REG REG_MM(0x00CC)
193#define DSI2_ESC_NS_REG REG_MM(0x0150)
194#define DSI2_ESC_CC_REG REG_MM(0x013C)
195#define DSI_PIXEL_CC_REG REG_MM(0x0130)
196#define DSI2_PIXEL_CC_REG REG_MM(0x0094)
Patrick Dalye6f489042012-07-11 15:29:15 -0700197#define DSI2_PIXEL_CC2_REG REG_MM(0x0264)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700198#define DBG_BUS_VEC_A_REG REG_MM(0x01C8)
199#define DBG_BUS_VEC_B_REG REG_MM(0x01CC)
200#define DBG_BUS_VEC_C_REG REG_MM(0x01D0)
201#define DBG_BUS_VEC_D_REG REG_MM(0x01D4)
202#define DBG_BUS_VEC_E_REG REG_MM(0x01D8)
203#define DBG_BUS_VEC_F_REG REG_MM(0x01DC)
204#define DBG_BUS_VEC_G_REG REG_MM(0x01E0)
205#define DBG_BUS_VEC_H_REG REG_MM(0x01E4)
206#define DBG_BUS_VEC_I_REG REG_MM(0x01E8)
Tianyi Gou41515e22011-09-01 19:37:43 -0700207#define DBG_BUS_VEC_J_REG REG_MM(0x0240)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700208#define DBG_CFG_REG_HS_REG REG_MM(0x01B4)
209#define DBG_CFG_REG_LS_REG REG_MM(0x01B8)
210#define GFX2D0_CC_REG REG_MM(0x0060)
211#define GFX2D0_MD0_REG REG_MM(0x0064)
212#define GFX2D0_MD1_REG REG_MM(0x0068)
213#define GFX2D0_NS_REG REG_MM(0x0070)
214#define GFX2D1_CC_REG REG_MM(0x0074)
215#define GFX2D1_MD0_REG REG_MM(0x0078)
216#define GFX2D1_MD1_REG REG_MM(0x006C)
217#define GFX2D1_NS_REG REG_MM(0x007C)
218#define GFX3D_CC_REG REG_MM(0x0080)
219#define GFX3D_MD0_REG REG_MM(0x0084)
220#define GFX3D_MD1_REG REG_MM(0x0088)
221#define GFX3D_NS_REG REG_MM(0x008C)
222#define IJPEG_CC_REG REG_MM(0x0098)
223#define IJPEG_MD_REG REG_MM(0x009C)
224#define IJPEG_NS_REG REG_MM(0x00A0)
225#define JPEGD_CC_REG REG_MM(0x00A4)
226#define JPEGD_NS_REG REG_MM(0x00AC)
Tianyi Gou41515e22011-09-01 19:37:43 -0700227#define VCAP_CC_REG REG_MM(0x0178)
228#define VCAP_NS_REG REG_MM(0x021C)
229#define VCAP_MD0_REG REG_MM(0x01EC)
230#define VCAP_MD1_REG REG_MM(0x0218)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700231#define MAXI_EN_REG REG_MM(0x0018)
232#define MAXI_EN2_REG REG_MM(0x0020)
233#define MAXI_EN3_REG REG_MM(0x002C)
234#define MAXI_EN4_REG REG_MM(0x0114)
Tianyi Gou41515e22011-09-01 19:37:43 -0700235#define MAXI_EN5_REG REG_MM(0x0244)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700236#define MDP_CC_REG REG_MM(0x00C0)
237#define MDP_LUT_CC_REG REG_MM(0x016C)
238#define MDP_MD0_REG REG_MM(0x00C4)
239#define MDP_MD1_REG REG_MM(0x00C8)
240#define MDP_NS_REG REG_MM(0x00D0)
241#define MISC_CC_REG REG_MM(0x0058)
242#define MISC_CC2_REG REG_MM(0x005C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700243#define MISC_CC3_REG REG_MM(0x0238)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700244#define MM_PLL1_MODE_REG REG_MM(0x031C)
Tianyi Gou41515e22011-09-01 19:37:43 -0700245#define MM_PLL1_L_VAL_REG REG_MM(0x0320)
246#define MM_PLL1_M_VAL_REG REG_MM(0x0324)
247#define MM_PLL1_N_VAL_REG REG_MM(0x0328)
248#define MM_PLL1_CONFIG_REG REG_MM(0x032C)
249#define MM_PLL1_TEST_CTL_REG REG_MM(0x0330)
250#define MM_PLL1_STATUS_REG REG_MM(0x0334)
251#define MM_PLL3_MODE_REG REG_MM(0x0338)
Tianyi Gou621f8742011-09-01 21:45:01 -0700252#define MM_PLL3_L_VAL_REG REG_MM(0x033C)
253#define MM_PLL3_M_VAL_REG REG_MM(0x0340)
254#define MM_PLL3_N_VAL_REG REG_MM(0x0344)
255#define MM_PLL3_CONFIG_REG REG_MM(0x0348)
256#define MM_PLL3_TEST_CTL_REG REG_MM(0x034C)
257#define MM_PLL3_STATUS_REG REG_MM(0x0350)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258#define ROT_CC_REG REG_MM(0x00E0)
259#define ROT_NS_REG REG_MM(0x00E8)
260#define SAXI_EN_REG REG_MM(0x0030)
261#define SW_RESET_AHB_REG REG_MM(0x020C)
262#define SW_RESET_AHB2_REG REG_MM(0x0200)
263#define SW_RESET_ALL_REG REG_MM(0x0204)
264#define SW_RESET_AXI_REG REG_MM(0x0208)
265#define SW_RESET_CORE_REG REG_MM(0x0210)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700266#define SW_RESET_CORE2_REG REG_MM(0x0214)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700267#define TV_CC_REG REG_MM(0x00EC)
268#define TV_CC2_REG REG_MM(0x0124)
269#define TV_MD_REG REG_MM(0x00F0)
270#define TV_NS_REG REG_MM(0x00F4)
271#define VCODEC_CC_REG REG_MM(0x00F8)
272#define VCODEC_MD0_REG REG_MM(0x00FC)
273#define VCODEC_MD1_REG REG_MM(0x0128)
274#define VCODEC_NS_REG REG_MM(0x0100)
275#define VFE_CC_REG REG_MM(0x0104)
276#define VFE_MD_REG REG_MM(0x0108)
277#define VFE_NS_REG REG_MM(0x010C)
Stephen Boyd94625ef2011-07-12 17:06:01 -0700278#define VFE_CC2_REG REG_MM(0x023C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279#define VPE_CC_REG REG_MM(0x0110)
280#define VPE_NS_REG REG_MM(0x0118)
281
282/* Low-power Audio clock registers. */
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700283#define LCC_CLK_HS_DEBUG_CFG_REG REG_LPA(0x00A4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700284#define LCC_CLK_LS_DEBUG_CFG_REG REG_LPA(0x00A8)
285#define LCC_CODEC_I2S_MIC_MD_REG REG_LPA(0x0064)
286#define LCC_CODEC_I2S_MIC_NS_REG REG_LPA(0x0060)
287#define LCC_CODEC_I2S_MIC_STATUS_REG REG_LPA(0x0068)
288#define LCC_CODEC_I2S_SPKR_MD_REG REG_LPA(0x0070)
289#define LCC_CODEC_I2S_SPKR_NS_REG REG_LPA(0x006C)
290#define LCC_CODEC_I2S_SPKR_STATUS_REG REG_LPA(0x0074)
291#define LCC_MI2S_MD_REG REG_LPA(0x004C)
292#define LCC_MI2S_NS_REG REG_LPA(0x0048)
293#define LCC_MI2S_STATUS_REG REG_LPA(0x0050)
294#define LCC_PCM_MD_REG REG_LPA(0x0058)
295#define LCC_PCM_NS_REG REG_LPA(0x0054)
296#define LCC_PCM_STATUS_REG REG_LPA(0x005C)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700297#define LCC_PLL0_MODE_REG REG_LPA(0x0000)
298#define LCC_PLL0_L_VAL_REG REG_LPA(0x0004)
299#define LCC_PLL0_M_VAL_REG REG_LPA(0x0008)
300#define LCC_PLL0_N_VAL_REG REG_LPA(0x000C)
301#define LCC_PLL0_CONFIG_REG REG_LPA(0x0014)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700302#define LCC_PLL0_STATUS_REG REG_LPA(0x0018)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700303#define LCC_SPARE_I2S_MIC_MD_REG REG_LPA(0x007C)
304#define LCC_SPARE_I2S_MIC_NS_REG REG_LPA(0x0078)
305#define LCC_SPARE_I2S_MIC_STATUS_REG REG_LPA(0x0080)
306#define LCC_SPARE_I2S_SPKR_MD_REG REG_LPA(0x0088)
307#define LCC_SPARE_I2S_SPKR_NS_REG REG_LPA(0x0084)
308#define LCC_SPARE_I2S_SPKR_STATUS_REG REG_LPA(0x008C)
309#define LCC_SLIMBUS_NS_REG REG_LPA(0x00CC)
310#define LCC_SLIMBUS_MD_REG REG_LPA(0x00D0)
311#define LCC_SLIMBUS_STATUS_REG REG_LPA(0x00D4)
312#define LCC_AHBEX_BRANCH_CTL_REG REG_LPA(0x00E4)
Tianyi Gouc29c3242011-10-12 21:02:15 -0700313#define LCC_PRI_PLL_CLK_CTL_REG REG_LPA(0x00C4)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314
Matt Wagantall8b38f942011-08-02 18:23:18 -0700315#define GCC_APCS_CLK_DIAG REG_GCC(0x001C)
316
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700317/* MUX source input identifiers. */
318#define pxo_to_bb_mux 0
Matt Wagantall7625a4c2011-11-01 16:17:53 -0700319#define cxo_to_bb_mux 5
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320#define pll0_to_bb_mux 2
321#define pll8_to_bb_mux 3
322#define pll6_to_bb_mux 4
323#define gnd_to_bb_mux 5
Stephen Boyd94625ef2011-07-12 17:06:01 -0700324#define pll3_to_bb_mux 6
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325#define pxo_to_mm_mux 0
326#define pll1_to_mm_mux 1
Tianyi Gou41515e22011-09-01 19:37:43 -0700327#define pll2_to_mm_mux 1 /* or MMCC_PLL1 */
328#define pll8_to_mm_mux 2 /* or GCC_PERF */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700329#define pll0_to_mm_mux 3
Tianyi Gou41515e22011-09-01 19:37:43 -0700330#define pll15_to_mm_mux 3 /* or MM_PLL3 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700331#define gnd_to_mm_mux 4
Stephen Boyd7a776cd2011-10-20 12:46:04 -0700332#define pll3_to_mm_mux 3 /* or MMCC_PLL2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700333#define hdmi_pll_to_mm_mux 3
334#define cxo_to_xo_mux 0
335#define pxo_to_xo_mux 1
336#define gnd_to_xo_mux 3
337#define pxo_to_lpa_mux 0
338#define cxo_to_lpa_mux 1
339#define pll4_to_lpa_mux 2
340#define gnd_to_lpa_mux 6
Tianyi Gou41515e22011-09-01 19:37:43 -0700341#define pxo_to_pcie_mux 0
342#define pll3_to_pcie_mux 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700343
344/* Test Vector Macros */
345#define TEST_TYPE_PER_LS 1
346#define TEST_TYPE_PER_HS 2
347#define TEST_TYPE_MM_LS 3
348#define TEST_TYPE_MM_HS 4
349#define TEST_TYPE_LPA 5
Matt Wagantall8b38f942011-08-02 18:23:18 -0700350#define TEST_TYPE_CPUL2 6
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700351#define TEST_TYPE_LPA_HS 7
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700352#define TEST_TYPE_SHIFT 24
353#define TEST_CLK_SEL_MASK BM(23, 0)
354#define TEST_VECTOR(s, t) (((t) << TEST_TYPE_SHIFT) | BVAL(23, 0, (s)))
355#define TEST_PER_LS(s) TEST_VECTOR((s), TEST_TYPE_PER_LS)
356#define TEST_PER_HS(s) TEST_VECTOR((s), TEST_TYPE_PER_HS)
357#define TEST_MM_LS(s) TEST_VECTOR((s), TEST_TYPE_MM_LS)
358#define TEST_MM_HS(s) TEST_VECTOR((s), TEST_TYPE_MM_HS)
359#define TEST_LPA(s) TEST_VECTOR((s), TEST_TYPE_LPA)
Stephen Boyd3939c8d2011-08-29 17:36:22 -0700360#define TEST_LPA_HS(s) TEST_VECTOR((s), TEST_TYPE_LPA_HS)
Matt Wagantall8b38f942011-08-02 18:23:18 -0700361#define TEST_CPUL2(s) TEST_VECTOR((s), TEST_TYPE_CPUL2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700362
363#define MN_MODE_DUAL_EDGE 0x2
364
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700365struct pll_rate {
366 const uint32_t l_val;
367 const uint32_t m_val;
368 const uint32_t n_val;
369 const uint32_t vco;
370 const uint32_t post_div;
371 const uint32_t i_bits;
372};
373#define PLL_RATE(l, m, n, v, d, i) { l, m, n, v, (d>>1), i }
374
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700375enum vdd_dig_levels {
376 VDD_DIG_NONE,
377 VDD_DIG_LOW,
378 VDD_DIG_NOMINAL,
Saravana Kannan909e78e2012-10-15 22:16:04 -0700379 VDD_DIG_HIGH,
380 VDD_DIG_NUM
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700381};
382
Saravana Kannan298ec392012-02-08 19:21:47 -0800383static int set_vdd_dig_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700384{
385 static const int vdd_uv[] = {
386 [VDD_DIG_NONE] = 0,
387 [VDD_DIG_LOW] = 945000,
388 [VDD_DIG_NOMINAL] = 1050000,
389 [VDD_DIG_HIGH] = 1150000
390 };
Saravana Kannan298ec392012-02-08 19:21:47 -0800391 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S3, RPM_VREG_VOTER3,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700392 vdd_uv[level], 1150000, 1);
393}
394
Saravana Kannan909e78e2012-10-15 22:16:04 -0700395static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig_8960, VDD_DIG_NUM);
Saravana Kannan298ec392012-02-08 19:21:47 -0800396
Patrick Dalyc9f51b92012-08-27 16:10:26 -0700397static int rpm_vreg_dig_8930 = RPM_VREG_ID_PM8038_VDD_DIG_CORNER;
Saravana Kannan298ec392012-02-08 19:21:47 -0800398static int set_vdd_dig_8930(struct clk_vdd_class *vdd_class, int level)
399{
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800400 static const int vdd_corner[] = {
401 [VDD_DIG_NONE] = RPM_VREG_CORNER_NONE,
402 [VDD_DIG_LOW] = RPM_VREG_CORNER_LOW,
403 [VDD_DIG_NOMINAL] = RPM_VREG_CORNER_NOMINAL,
404 [VDD_DIG_HIGH] = RPM_VREG_CORNER_HIGH,
Saravana Kannan298ec392012-02-08 19:21:47 -0800405 };
Patrick Dalyc9f51b92012-08-27 16:10:26 -0700406 return rpm_vreg_set_voltage(rpm_vreg_dig_8930,
Saravana Kannanebaa3ac2012-02-08 19:55:44 -0800407 RPM_VREG_VOTER3,
408 vdd_corner[level],
409 RPM_VREG_CORNER_HIGH, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800410}
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700411
412#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700413 .vdd_class = &vdd_dig, \
414 .fmax = (unsigned long[VDD_DIG_NUM]) { \
415 [VDD_DIG_##l1] = (f1), \
416 }, \
417 .num_fmax = VDD_DIG_NUM
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700418#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700419 .vdd_class = &vdd_dig, \
420 .fmax = (unsigned long[VDD_DIG_NUM]) { \
421 [VDD_DIG_##l1] = (f1), \
422 [VDD_DIG_##l2] = (f2), \
423 }, \
424 .num_fmax = VDD_DIG_NUM
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700425#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700426 .vdd_class = &vdd_dig, \
427 .fmax = (unsigned long[VDD_DIG_NUM]) { \
428 [VDD_DIG_##l1] = (f1), \
429 [VDD_DIG_##l2] = (f2), \
430 [VDD_DIG_##l3] = (f3), \
431 }, \
432 .num_fmax = VDD_DIG_NUM
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700433
Matt Wagantall82feaa12012-07-09 10:54:49 -0700434enum vdd_sr2_hdmi_pll_levels {
435 VDD_SR2_HDMI_PLL_OFF,
Saravana Kannan909e78e2012-10-15 22:16:04 -0700436 VDD_SR2_HDMI_PLL_ON,
437 VDD_SR2_HDMI_PLL_NUM
Matt Wagantallc57577d2011-10-06 17:06:53 -0700438};
439
Matt Wagantall82feaa12012-07-09 10:54:49 -0700440static int set_vdd_sr2_hdmi_pll_8960(struct clk_vdd_class *vdd_class, int level)
Matt Wagantallc57577d2011-10-06 17:06:53 -0700441{
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800442 int rc = 0;
Saravana Kannan298ec392012-02-08 19:21:47 -0800443
Matt Wagantall82feaa12012-07-09 10:54:49 -0700444 if (level == VDD_SR2_HDMI_PLL_OFF) {
Saravana Kannan298ec392012-02-08 19:21:47 -0800445 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
446 RPM_VREG_VOTER3, 0, 0, 1);
447 if (rc)
448 return rc;
449 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
450 RPM_VREG_VOTER3, 0, 0, 1);
451 if (rc)
452 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
453 RPM_VREG_VOTER3, 1800000, 1800000, 1);
Tianyi Goue1faaf22012-01-24 16:07:19 -0800454 } else {
Saravana Kannan298ec392012-02-08 19:21:47 -0800455 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
David Collins9a81d6c2012-03-29 15:11:33 -0700456 RPM_VREG_VOTER3, 2050000, 2100000, 1);
Saravana Kannan298ec392012-02-08 19:21:47 -0800457 if (rc)
458 return rc;
459 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_L23,
460 RPM_VREG_VOTER3, 1800000, 1800000, 1);
461 if (rc)
462 rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_S8,
Tianyi Goubf3d0b12012-01-23 14:37:28 -0800463 RPM_VREG_VOTER3, 0, 0, 1);
Matt Wagantallc57577d2011-10-06 17:06:53 -0700464 }
465
466 return rc;
467}
468
Saravana Kannan909e78e2012-10-15 22:16:04 -0700469static DEFINE_VDD_CLASS(vdd_sr2_hdmi_pll, set_vdd_sr2_hdmi_pll_8960,
470 VDD_SR2_HDMI_PLL_NUM);
Saravana Kannan298ec392012-02-08 19:21:47 -0800471
472static int sr2_lreg_uv[] = {
Matt Wagantall82feaa12012-07-09 10:54:49 -0700473 [VDD_SR2_HDMI_PLL_OFF] = 0,
474 [VDD_SR2_HDMI_PLL_ON] = 1800000,
Saravana Kannan298ec392012-02-08 19:21:47 -0800475};
476
Matt Wagantall82feaa12012-07-09 10:54:49 -0700477static int set_vdd_sr2_hdmi_pll_8064(struct clk_vdd_class *vdd_class, int level)
Saravana Kannan298ec392012-02-08 19:21:47 -0800478{
479 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8921_LVS7, RPM_VREG_VOTER3,
480 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
481}
482
Patrick Dalyc9f51b92012-08-27 16:10:26 -0700483static int set_vdd_sr2_hdmi_pll_8930_pm8917(struct clk_vdd_class *vdd_class,
484 int level)
485{
486 int rc = 0;
487
488 if (level == VDD_SR2_HDMI_PLL_OFF) {
489 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_L23,
490 RPM_VREG_VOTER3, 0, 0, 1);
491 if (rc)
492 return rc;
493 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_S8,
494 RPM_VREG_VOTER3, 0, 0, 1);
495 if (rc)
496 rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_L23,
497 RPM_VREG_VOTER3, 1800000, 1800000, 1);
498 } else {
499 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_S8,
500 RPM_VREG_VOTER3, 2050000, 2100000, 1);
501 if (rc)
502 return rc;
503 rc = rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_L23,
504 RPM_VREG_VOTER3, 1800000, 1800000, 1);
505 if (rc)
506 rpm_vreg_set_voltage(RPM_VREG_ID_PM8917_S8,
507 RPM_VREG_VOTER3, 0, 0, 1);
508 }
509
510 return rc;
511}
512
Matt Wagantall82feaa12012-07-09 10:54:49 -0700513static int set_vdd_sr2_hdmi_pll_8930(struct clk_vdd_class *vdd_class, int level)
Saravana Kannan298ec392012-02-08 19:21:47 -0800514{
515 return rpm_vreg_set_voltage(RPM_VREG_ID_PM8038_L23, RPM_VREG_VOTER3,
516 sr2_lreg_uv[level], sr2_lreg_uv[level], 1);
517}
Matt Wagantallc57577d2011-10-06 17:06:53 -0700518
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700519/*
520 * Clock Descriptions
521 */
522
Stephen Boyd72a80352012-01-26 15:57:38 -0800523DEFINE_CLK_RPM_BRANCH(pxo_clk, pxo_a_clk, PXO, 27000000);
524DEFINE_CLK_RPM_BRANCH(cxo_clk, cxo_a_clk, CXO, 19200000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700525
526static struct pll_clk pll2_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700527 .mode_reg = MM_PLL1_MODE_REG,
528 .parent = &pxo_clk.c,
529 .c = {
530 .dbg_name = "pll2_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800531 .rate = 800000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800532 .ops = &clk_ops_local_pll,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 CLK_INIT(pll2_clk.c),
534 },
535};
536
Stephen Boyd94625ef2011-07-12 17:06:01 -0700537static struct pll_clk pll3_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700538 .mode_reg = BB_MMCC_PLL2_MODE_REG,
539 .parent = &pxo_clk.c,
540 .c = {
541 .dbg_name = "pll3_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800542 .rate = 1200000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800543 .ops = &clk_ops_local_pll,
Matt Wagantall82feaa12012-07-09 10:54:49 -0700544 .vdd_class = &vdd_sr2_hdmi_pll,
Saravana Kannan909e78e2012-10-15 22:16:04 -0700545 .fmax = (unsigned long[VDD_SR2_HDMI_PLL_NUM]) {
546 [VDD_SR2_HDMI_PLL_ON] = ULONG_MAX
547 },
548 .num_fmax = VDD_SR2_HDMI_PLL_NUM,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700549 CLK_INIT(pll3_clk.c),
550 },
551};
552
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700553static struct pll_vote_clk pll4_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700554 .en_reg = BB_PLL_ENA_SC0_REG,
555 .en_mask = BIT(4),
556 .status_reg = LCC_PLL0_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800557 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558 .parent = &pxo_clk.c,
559 .c = {
560 .dbg_name = "pll4_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800561 .rate = 393216000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700562 .ops = &clk_ops_pll_vote,
563 CLK_INIT(pll4_clk.c),
564 },
565};
566
567static struct pll_vote_clk pll8_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700568 .en_reg = BB_PLL_ENA_SC0_REG,
569 .en_mask = BIT(8),
570 .status_reg = BB_PLL8_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800571 .status_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700572 .parent = &pxo_clk.c,
573 .c = {
574 .dbg_name = "pll8_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800575 .rate = 384000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700576 .ops = &clk_ops_pll_vote,
577 CLK_INIT(pll8_clk.c),
578 },
579};
580
Stephen Boyd94625ef2011-07-12 17:06:01 -0700581static struct pll_vote_clk pll14_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -0700582 .en_reg = BB_PLL_ENA_SC0_REG,
583 .en_mask = BIT(14),
584 .status_reg = BB_PLL14_STATUS_REG,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800585 .status_mask = BIT(16),
Stephen Boyd94625ef2011-07-12 17:06:01 -0700586 .parent = &pxo_clk.c,
587 .c = {
588 .dbg_name = "pll14_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800589 .rate = 480000000,
Stephen Boyd94625ef2011-07-12 17:06:01 -0700590 .ops = &clk_ops_pll_vote,
591 CLK_INIT(pll14_clk.c),
592 },
593};
594
Tianyi Gou41515e22011-09-01 19:37:43 -0700595static struct pll_clk pll15_clk = {
Tianyi Gou41515e22011-09-01 19:37:43 -0700596 .mode_reg = MM_PLL3_MODE_REG,
597 .parent = &pxo_clk.c,
598 .c = {
599 .dbg_name = "pll15_clk",
Tianyi Gou7949ecb2012-02-14 14:25:32 -0800600 .rate = 975000000,
Vikram Mulukutla681d8682012-03-09 23:56:20 -0800601 .ops = &clk_ops_local_pll,
Tianyi Gou41515e22011-09-01 19:37:43 -0700602 CLK_INIT(pll15_clk.c),
603 },
604};
605
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606/* AXI Interfaces */
607static struct branch_clk gmem_axi_clk = {
608 .b = {
609 .ctl_reg = MAXI_EN_REG,
610 .en_mask = BIT(24),
611 .halt_reg = DBG_BUS_VEC_E_REG,
612 .halt_bit = 6,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800613 .retain_reg = MAXI_EN2_REG,
614 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700615 },
616 .c = {
617 .dbg_name = "gmem_axi_clk",
618 .ops = &clk_ops_branch,
619 CLK_INIT(gmem_axi_clk.c),
620 },
621};
622
623static struct branch_clk ijpeg_axi_clk = {
624 .b = {
625 .ctl_reg = MAXI_EN_REG,
626 .en_mask = BIT(21),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800627 .hwcg_reg = MAXI_EN_REG,
628 .hwcg_mask = BIT(11),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700629 .reset_reg = SW_RESET_AXI_REG,
630 .reset_mask = BIT(14),
631 .halt_reg = DBG_BUS_VEC_E_REG,
632 .halt_bit = 4,
633 },
634 .c = {
635 .dbg_name = "ijpeg_axi_clk",
636 .ops = &clk_ops_branch,
637 CLK_INIT(ijpeg_axi_clk.c),
638 },
639};
640
641static struct branch_clk imem_axi_clk = {
642 .b = {
643 .ctl_reg = MAXI_EN_REG,
644 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800645 .hwcg_reg = MAXI_EN_REG,
646 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700647 .reset_reg = SW_RESET_CORE_REG,
648 .reset_mask = BIT(10),
649 .halt_reg = DBG_BUS_VEC_E_REG,
650 .halt_bit = 7,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800651 .retain_reg = MAXI_EN2_REG,
652 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700653 },
654 .c = {
655 .dbg_name = "imem_axi_clk",
656 .ops = &clk_ops_branch,
657 CLK_INIT(imem_axi_clk.c),
658 },
659};
660
661static struct branch_clk jpegd_axi_clk = {
662 .b = {
663 .ctl_reg = MAXI_EN_REG,
664 .en_mask = BIT(25),
665 .halt_reg = DBG_BUS_VEC_E_REG,
666 .halt_bit = 5,
667 },
668 .c = {
669 .dbg_name = "jpegd_axi_clk",
670 .ops = &clk_ops_branch,
671 CLK_INIT(jpegd_axi_clk.c),
672 },
673};
674
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700675static struct branch_clk vcodec_axi_b_clk = {
676 .b = {
677 .ctl_reg = MAXI_EN4_REG,
678 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800679 .hwcg_reg = MAXI_EN4_REG,
680 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 .halt_reg = DBG_BUS_VEC_I_REG,
682 .halt_bit = 25,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800683 .retain_reg = MAXI_EN4_REG,
684 .retain_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685 },
686 .c = {
687 .dbg_name = "vcodec_axi_b_clk",
688 .ops = &clk_ops_branch,
689 CLK_INIT(vcodec_axi_b_clk.c),
690 },
691};
692
Matt Wagantall91f42702011-07-14 12:01:15 -0700693static struct branch_clk vcodec_axi_a_clk = {
694 .b = {
695 .ctl_reg = MAXI_EN4_REG,
696 .en_mask = BIT(25),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800697 .hwcg_reg = MAXI_EN4_REG,
698 .hwcg_mask = BIT(24),
Matt Wagantall91f42702011-07-14 12:01:15 -0700699 .halt_reg = DBG_BUS_VEC_I_REG,
700 .halt_bit = 26,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800701 .retain_reg = MAXI_EN4_REG,
702 .retain_mask = BIT(10),
Matt Wagantall91f42702011-07-14 12:01:15 -0700703 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700704 .c = {
705 .dbg_name = "vcodec_axi_a_clk",
706 .ops = &clk_ops_branch,
707 CLK_INIT(vcodec_axi_a_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700708 .depends = &vcodec_axi_b_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700709 },
710};
711
712static struct branch_clk vcodec_axi_clk = {
713 .b = {
714 .ctl_reg = MAXI_EN_REG,
715 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800716 .hwcg_reg = MAXI_EN_REG,
717 .hwcg_mask = BIT(13),
Matt Wagantall91f42702011-07-14 12:01:15 -0700718 .reset_reg = SW_RESET_AXI_REG,
Gopikrishnaiah Anandan83b6e852012-01-05 17:47:02 -0800719 .reset_mask = BIT(4)|BIT(5)|BIT(7),
Matt Wagantall91f42702011-07-14 12:01:15 -0700720 .halt_reg = DBG_BUS_VEC_E_REG,
721 .halt_bit = 3,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800722 .retain_reg = MAXI_EN2_REG,
723 .retain_mask = BIT(28),
Matt Wagantall91f42702011-07-14 12:01:15 -0700724 },
Matt Wagantall91f42702011-07-14 12:01:15 -0700725 .c = {
726 .dbg_name = "vcodec_axi_clk",
727 .ops = &clk_ops_branch,
728 CLK_INIT(vcodec_axi_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -0700729 .depends = &vcodec_axi_a_clk.c,
Matt Wagantall91f42702011-07-14 12:01:15 -0700730 },
731};
732
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733static struct branch_clk vfe_axi_clk = {
734 .b = {
735 .ctl_reg = MAXI_EN_REG,
736 .en_mask = BIT(18),
737 .reset_reg = SW_RESET_AXI_REG,
738 .reset_mask = BIT(9),
739 .halt_reg = DBG_BUS_VEC_E_REG,
740 .halt_bit = 0,
741 },
742 .c = {
743 .dbg_name = "vfe_axi_clk",
744 .ops = &clk_ops_branch,
745 CLK_INIT(vfe_axi_clk.c),
746 },
747};
748
749static struct branch_clk mdp_axi_clk = {
750 .b = {
751 .ctl_reg = MAXI_EN_REG,
752 .en_mask = BIT(23),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800753 .hwcg_reg = MAXI_EN_REG,
754 .hwcg_mask = BIT(16),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755 .reset_reg = SW_RESET_AXI_REG,
756 .reset_mask = BIT(13),
757 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700758 .halt_bit = 8,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800759 .retain_reg = MAXI_EN_REG,
760 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761 },
762 .c = {
763 .dbg_name = "mdp_axi_clk",
764 .ops = &clk_ops_branch,
765 CLK_INIT(mdp_axi_clk.c),
766 },
767};
768
769static struct branch_clk rot_axi_clk = {
770 .b = {
771 .ctl_reg = MAXI_EN2_REG,
772 .en_mask = BIT(24),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800773 .hwcg_reg = MAXI_EN2_REG,
774 .hwcg_mask = BIT(25),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700775 .reset_reg = SW_RESET_AXI_REG,
776 .reset_mask = BIT(6),
777 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700778 .halt_bit = 2,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800779 .retain_reg = MAXI_EN3_REG,
780 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700781 },
782 .c = {
783 .dbg_name = "rot_axi_clk",
784 .ops = &clk_ops_branch,
785 CLK_INIT(rot_axi_clk.c),
786 },
787};
788
789static struct branch_clk vpe_axi_clk = {
790 .b = {
791 .ctl_reg = MAXI_EN2_REG,
792 .en_mask = BIT(26),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800793 .hwcg_reg = MAXI_EN2_REG,
794 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700795 .reset_reg = SW_RESET_AXI_REG,
796 .reset_mask = BIT(15),
797 .halt_reg = DBG_BUS_VEC_E_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700798 .halt_bit = 1,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -0800799 .retain_reg = MAXI_EN3_REG,
800 .retain_mask = BIT(21),
801
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700802 },
803 .c = {
804 .dbg_name = "vpe_axi_clk",
805 .ops = &clk_ops_branch,
806 CLK_INIT(vpe_axi_clk.c),
807 },
808};
809
Tianyi Gou41515e22011-09-01 19:37:43 -0700810static struct branch_clk vcap_axi_clk = {
811 .b = {
812 .ctl_reg = MAXI_EN5_REG,
813 .en_mask = BIT(12),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700814 .hwcg_reg = MAXI_EN5_REG,
815 .hwcg_mask = BIT(11),
Tianyi Gou41515e22011-09-01 19:37:43 -0700816 .reset_reg = SW_RESET_AXI_REG,
817 .reset_mask = BIT(16),
818 .halt_reg = DBG_BUS_VEC_J_REG,
819 .halt_bit = 20,
820 },
821 .c = {
822 .dbg_name = "vcap_axi_clk",
823 .ops = &clk_ops_branch,
824 CLK_INIT(vcap_axi_clk.c),
825 },
826};
827
Tianyi Goue3d4f542012-03-15 17:06:45 -0700828/* gfx3d_axi_clk is set as a dependency of gmem_axi_clk at runtime */
Patrick Dalye6f489042012-07-11 15:29:15 -0700829static struct branch_clk gfx3d_axi_clk = {
Tianyi Gou621f8742011-09-01 21:45:01 -0700830 .b = {
831 .ctl_reg = MAXI_EN5_REG,
832 .en_mask = BIT(25),
Tianyi Gouf3095ea2012-05-22 14:16:06 -0700833 .hwcg_reg = MAXI_EN5_REG,
834 .hwcg_mask = BIT(24),
Tianyi Gou621f8742011-09-01 21:45:01 -0700835 .reset_reg = SW_RESET_AXI_REG,
836 .reset_mask = BIT(17),
837 .halt_reg = DBG_BUS_VEC_J_REG,
838 .halt_bit = 30,
839 },
840 .c = {
841 .dbg_name = "gfx3d_axi_clk",
842 .ops = &clk_ops_branch,
Patrick Dalye6f489042012-07-11 15:29:15 -0700843 CLK_INIT(gfx3d_axi_clk.c),
Tianyi Goue3d4f542012-03-15 17:06:45 -0700844 },
845};
846
847static struct branch_clk gfx3d_axi_clk_8930 = {
848 .b = {
849 .ctl_reg = MAXI_EN5_REG,
850 .en_mask = BIT(12),
851 .reset_reg = SW_RESET_AXI_REG,
852 .reset_mask = BIT(16),
853 .halt_reg = DBG_BUS_VEC_J_REG,
854 .halt_bit = 12,
855 },
856 .c = {
857 .dbg_name = "gfx3d_axi_clk",
858 .ops = &clk_ops_branch,
859 CLK_INIT(gfx3d_axi_clk_8930.c),
Tianyi Gou621f8742011-09-01 21:45:01 -0700860 },
861};
862
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700863/* AHB Interfaces */
864static struct branch_clk amp_p_clk = {
865 .b = {
866 .ctl_reg = AHB_EN_REG,
867 .en_mask = BIT(24),
Matt Wagantalld40857a2012-04-10 19:15:43 -0700868 .reset_reg = SW_RESET_CORE_REG,
869 .reset_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700870 .halt_reg = DBG_BUS_VEC_F_REG,
871 .halt_bit = 18,
872 },
873 .c = {
874 .dbg_name = "amp_p_clk",
875 .ops = &clk_ops_branch,
876 CLK_INIT(amp_p_clk.c),
877 },
878};
879
Matt Wagantallc23eee92011-08-16 23:06:52 -0700880static struct branch_clk csi_p_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700881 .b = {
882 .ctl_reg = AHB_EN_REG,
883 .en_mask = BIT(7),
884 .reset_reg = SW_RESET_AHB_REG,
885 .reset_mask = BIT(17),
886 .halt_reg = DBG_BUS_VEC_F_REG,
887 .halt_bit = 16,
888 },
889 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -0700890 .dbg_name = "csi_p_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700891 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -0700892 CLK_INIT(csi_p_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700893 },
894};
895
896static struct branch_clk dsi1_m_p_clk = {
897 .b = {
898 .ctl_reg = AHB_EN_REG,
899 .en_mask = BIT(9),
900 .reset_reg = SW_RESET_AHB_REG,
901 .reset_mask = BIT(6),
902 .halt_reg = DBG_BUS_VEC_F_REG,
903 .halt_bit = 19,
904 },
905 .c = {
906 .dbg_name = "dsi1_m_p_clk",
907 .ops = &clk_ops_branch,
908 CLK_INIT(dsi1_m_p_clk.c),
909 },
910};
911
912static struct branch_clk dsi1_s_p_clk = {
913 .b = {
914 .ctl_reg = AHB_EN_REG,
915 .en_mask = BIT(18),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800916 .hwcg_reg = AHB_EN2_REG,
917 .hwcg_mask = BIT(20),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700918 .reset_reg = SW_RESET_AHB_REG,
919 .reset_mask = BIT(5),
920 .halt_reg = DBG_BUS_VEC_F_REG,
921 .halt_bit = 21,
922 },
923 .c = {
924 .dbg_name = "dsi1_s_p_clk",
925 .ops = &clk_ops_branch,
926 CLK_INIT(dsi1_s_p_clk.c),
927 },
928};
929
930static struct branch_clk dsi2_m_p_clk = {
931 .b = {
932 .ctl_reg = AHB_EN_REG,
933 .en_mask = BIT(17),
934 .reset_reg = SW_RESET_AHB2_REG,
935 .reset_mask = BIT(1),
936 .halt_reg = DBG_BUS_VEC_E_REG,
937 .halt_bit = 18,
938 },
939 .c = {
940 .dbg_name = "dsi2_m_p_clk",
941 .ops = &clk_ops_branch,
942 CLK_INIT(dsi2_m_p_clk.c),
943 },
944};
945
946static struct branch_clk dsi2_s_p_clk = {
947 .b = {
948 .ctl_reg = AHB_EN_REG,
949 .en_mask = BIT(22),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800950 .hwcg_reg = AHB_EN2_REG,
951 .hwcg_mask = BIT(15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952 .reset_reg = SW_RESET_AHB2_REG,
953 .reset_mask = BIT(0),
954 .halt_reg = DBG_BUS_VEC_F_REG,
955 .halt_bit = 20,
956 },
957 .c = {
958 .dbg_name = "dsi2_s_p_clk",
959 .ops = &clk_ops_branch,
960 CLK_INIT(dsi2_s_p_clk.c),
961 },
962};
963
964static struct branch_clk gfx2d0_p_clk = {
965 .b = {
966 .ctl_reg = AHB_EN_REG,
967 .en_mask = BIT(19),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800968 .hwcg_reg = AHB_EN2_REG,
969 .hwcg_mask = BIT(28),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700970 .reset_reg = SW_RESET_AHB_REG,
971 .reset_mask = BIT(12),
972 .halt_reg = DBG_BUS_VEC_F_REG,
973 .halt_bit = 2,
974 },
975 .c = {
976 .dbg_name = "gfx2d0_p_clk",
977 .ops = &clk_ops_branch,
Matt Wagantall158f73b2012-05-16 11:29:35 -0700978 .flags = CLKFLAG_SKIP_HANDOFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700979 CLK_INIT(gfx2d0_p_clk.c),
980 },
981};
982
983static struct branch_clk gfx2d1_p_clk = {
984 .b = {
985 .ctl_reg = AHB_EN_REG,
986 .en_mask = BIT(2),
Stephen Boyda52d7e32011-11-10 11:59:00 -0800987 .hwcg_reg = AHB_EN2_REG,
988 .hwcg_mask = BIT(29),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700989 .reset_reg = SW_RESET_AHB_REG,
990 .reset_mask = BIT(11),
991 .halt_reg = DBG_BUS_VEC_F_REG,
992 .halt_bit = 3,
993 },
994 .c = {
995 .dbg_name = "gfx2d1_p_clk",
996 .ops = &clk_ops_branch,
Matt Wagantall158f73b2012-05-16 11:29:35 -0700997 .flags = CLKFLAG_SKIP_HANDOFF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700998 CLK_INIT(gfx2d1_p_clk.c),
999 },
1000};
1001
1002static struct branch_clk gfx3d_p_clk = {
1003 .b = {
1004 .ctl_reg = AHB_EN_REG,
1005 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001006 .hwcg_reg = AHB_EN2_REG,
1007 .hwcg_mask = BIT(27),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001008 .reset_reg = SW_RESET_AHB_REG,
1009 .reset_mask = BIT(10),
1010 .halt_reg = DBG_BUS_VEC_F_REG,
1011 .halt_bit = 4,
1012 },
1013 .c = {
1014 .dbg_name = "gfx3d_p_clk",
1015 .ops = &clk_ops_branch,
1016 CLK_INIT(gfx3d_p_clk.c),
1017 },
1018};
1019
1020static struct branch_clk hdmi_m_p_clk = {
1021 .b = {
1022 .ctl_reg = AHB_EN_REG,
1023 .en_mask = BIT(14),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001024 .hwcg_reg = AHB_EN2_REG,
1025 .hwcg_mask = BIT(21),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026 .reset_reg = SW_RESET_AHB_REG,
1027 .reset_mask = BIT(9),
1028 .halt_reg = DBG_BUS_VEC_F_REG,
1029 .halt_bit = 5,
1030 },
1031 .c = {
1032 .dbg_name = "hdmi_m_p_clk",
1033 .ops = &clk_ops_branch,
1034 CLK_INIT(hdmi_m_p_clk.c),
1035 },
1036};
1037
1038static struct branch_clk hdmi_s_p_clk = {
1039 .b = {
1040 .ctl_reg = AHB_EN_REG,
1041 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001042 .hwcg_reg = AHB_EN2_REG,
1043 .hwcg_mask = BIT(22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001044 .reset_reg = SW_RESET_AHB_REG,
1045 .reset_mask = BIT(9),
1046 .halt_reg = DBG_BUS_VEC_F_REG,
1047 .halt_bit = 6,
1048 },
1049 .c = {
1050 .dbg_name = "hdmi_s_p_clk",
1051 .ops = &clk_ops_branch,
1052 CLK_INIT(hdmi_s_p_clk.c),
1053 },
1054};
1055
1056static struct branch_clk ijpeg_p_clk = {
1057 .b = {
1058 .ctl_reg = AHB_EN_REG,
1059 .en_mask = BIT(5),
1060 .reset_reg = SW_RESET_AHB_REG,
1061 .reset_mask = BIT(7),
1062 .halt_reg = DBG_BUS_VEC_F_REG,
1063 .halt_bit = 9,
1064 },
1065 .c = {
1066 .dbg_name = "ijpeg_p_clk",
1067 .ops = &clk_ops_branch,
1068 CLK_INIT(ijpeg_p_clk.c),
1069 },
1070};
1071
1072static struct branch_clk imem_p_clk = {
1073 .b = {
1074 .ctl_reg = AHB_EN_REG,
1075 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001076 .hwcg_reg = AHB_EN2_REG,
1077 .hwcg_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001078 .reset_reg = SW_RESET_AHB_REG,
1079 .reset_mask = BIT(8),
1080 .halt_reg = DBG_BUS_VEC_F_REG,
1081 .halt_bit = 10,
1082 },
1083 .c = {
1084 .dbg_name = "imem_p_clk",
1085 .ops = &clk_ops_branch,
1086 CLK_INIT(imem_p_clk.c),
1087 },
1088};
1089
1090static struct branch_clk jpegd_p_clk = {
1091 .b = {
1092 .ctl_reg = AHB_EN_REG,
1093 .en_mask = BIT(21),
1094 .reset_reg = SW_RESET_AHB_REG,
1095 .reset_mask = BIT(4),
1096 .halt_reg = DBG_BUS_VEC_F_REG,
1097 .halt_bit = 7,
1098 },
1099 .c = {
1100 .dbg_name = "jpegd_p_clk",
1101 .ops = &clk_ops_branch,
1102 CLK_INIT(jpegd_p_clk.c),
1103 },
1104};
1105
1106static struct branch_clk mdp_p_clk = {
1107 .b = {
1108 .ctl_reg = AHB_EN_REG,
1109 .en_mask = BIT(10),
1110 .reset_reg = SW_RESET_AHB_REG,
1111 .reset_mask = BIT(3),
1112 .halt_reg = DBG_BUS_VEC_F_REG,
1113 .halt_bit = 11,
1114 },
1115 .c = {
1116 .dbg_name = "mdp_p_clk",
1117 .ops = &clk_ops_branch,
1118 CLK_INIT(mdp_p_clk.c),
1119 },
1120};
1121
1122static struct branch_clk rot_p_clk = {
1123 .b = {
1124 .ctl_reg = AHB_EN_REG,
1125 .en_mask = BIT(12),
1126 .reset_reg = SW_RESET_AHB_REG,
1127 .reset_mask = BIT(2),
1128 .halt_reg = DBG_BUS_VEC_F_REG,
1129 .halt_bit = 13,
1130 },
1131 .c = {
1132 .dbg_name = "rot_p_clk",
1133 .ops = &clk_ops_branch,
1134 CLK_INIT(rot_p_clk.c),
1135 },
1136};
1137
1138static struct branch_clk smmu_p_clk = {
1139 .b = {
1140 .ctl_reg = AHB_EN_REG,
1141 .en_mask = BIT(15),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001142 .hwcg_reg = AHB_EN_REG,
1143 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001144 .halt_reg = DBG_BUS_VEC_F_REG,
1145 .halt_bit = 22,
1146 },
1147 .c = {
1148 .dbg_name = "smmu_p_clk",
1149 .ops = &clk_ops_branch,
1150 CLK_INIT(smmu_p_clk.c),
1151 },
1152};
1153
1154static struct branch_clk tv_enc_p_clk = {
1155 .b = {
1156 .ctl_reg = AHB_EN_REG,
1157 .en_mask = BIT(25),
1158 .reset_reg = SW_RESET_AHB_REG,
1159 .reset_mask = BIT(15),
1160 .halt_reg = DBG_BUS_VEC_F_REG,
1161 .halt_bit = 23,
1162 },
1163 .c = {
1164 .dbg_name = "tv_enc_p_clk",
1165 .ops = &clk_ops_branch,
1166 CLK_INIT(tv_enc_p_clk.c),
1167 },
1168};
1169
1170static struct branch_clk vcodec_p_clk = {
1171 .b = {
1172 .ctl_reg = AHB_EN_REG,
1173 .en_mask = BIT(11),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001174 .hwcg_reg = AHB_EN2_REG,
1175 .hwcg_mask = BIT(26),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 .reset_reg = SW_RESET_AHB_REG,
1177 .reset_mask = BIT(1),
1178 .halt_reg = DBG_BUS_VEC_F_REG,
1179 .halt_bit = 12,
1180 },
1181 .c = {
1182 .dbg_name = "vcodec_p_clk",
1183 .ops = &clk_ops_branch,
1184 CLK_INIT(vcodec_p_clk.c),
1185 },
1186};
1187
1188static struct branch_clk vfe_p_clk = {
1189 .b = {
1190 .ctl_reg = AHB_EN_REG,
1191 .en_mask = BIT(13),
1192 .reset_reg = SW_RESET_AHB_REG,
1193 .reset_mask = BIT(0),
1194 .halt_reg = DBG_BUS_VEC_F_REG,
1195 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08001196 .retain_reg = AHB_EN2_REG,
1197 .retain_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001198 },
1199 .c = {
1200 .dbg_name = "vfe_p_clk",
1201 .ops = &clk_ops_branch,
1202 CLK_INIT(vfe_p_clk.c),
1203 },
1204};
1205
1206static struct branch_clk vpe_p_clk = {
1207 .b = {
1208 .ctl_reg = AHB_EN_REG,
1209 .en_mask = BIT(16),
1210 .reset_reg = SW_RESET_AHB_REG,
1211 .reset_mask = BIT(14),
1212 .halt_reg = DBG_BUS_VEC_F_REG,
1213 .halt_bit = 15,
1214 },
1215 .c = {
1216 .dbg_name = "vpe_p_clk",
1217 .ops = &clk_ops_branch,
1218 CLK_INIT(vpe_p_clk.c),
1219 },
1220};
1221
Tianyi Gou41515e22011-09-01 19:37:43 -07001222static struct branch_clk vcap_p_clk = {
1223 .b = {
1224 .ctl_reg = AHB_EN3_REG,
1225 .en_mask = BIT(1),
Tianyi Gouf3095ea2012-05-22 14:16:06 -07001226 .hwcg_reg = AHB_EN3_REG,
1227 .hwcg_mask = BIT(0),
Tianyi Gou41515e22011-09-01 19:37:43 -07001228 .reset_reg = SW_RESET_AHB2_REG,
1229 .reset_mask = BIT(2),
1230 .halt_reg = DBG_BUS_VEC_J_REG,
1231 .halt_bit = 23,
1232 },
1233 .c = {
1234 .dbg_name = "vcap_p_clk",
1235 .ops = &clk_ops_branch,
1236 CLK_INIT(vcap_p_clk.c),
1237 },
1238};
1239
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001240/*
1241 * Peripheral Clocks
1242 */
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001243#define CLK_GP(i, n, h_r, h_b) \
1244 struct rcg_clk i##_clk = { \
1245 .b = { \
1246 .ctl_reg = GPn_NS_REG(n), \
1247 .en_mask = BIT(9), \
1248 .halt_reg = h_r, \
1249 .halt_bit = h_b, \
1250 }, \
1251 .ns_reg = GPn_NS_REG(n), \
1252 .md_reg = GPn_MD_REG(n), \
1253 .root_en_mask = BIT(11), \
1254 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001255 .mnd_en_mask = BIT(8), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001256 .set_rate = set_rate_mnd, \
1257 .freq_tbl = clk_tbl_gp, \
1258 .current_freq = &rcg_dummy_freq, \
1259 .c = { \
1260 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001261 .ops = &clk_ops_rcg, \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001262 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000), \
1263 CLK_INIT(i##_clk.c), \
1264 }, \
1265 }
1266#define F_GP(f, s, d, m, n) \
1267 { \
1268 .freq_hz = f, \
1269 .src_clk = &s##_clk.c, \
1270 .md_val = MD8(16, m, 0, n), \
1271 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001272 }
1273static struct clk_freq_tbl clk_tbl_gp[] = {
1274 F_GP( 0, gnd, 1, 0, 0),
1275 F_GP( 9600000, cxo, 2, 0, 0),
1276 F_GP( 13500000, pxo, 2, 0, 0),
1277 F_GP( 19200000, cxo, 1, 0, 0),
1278 F_GP( 27000000, pxo, 1, 0, 0),
1279 F_GP( 64000000, pll8, 2, 1, 3),
1280 F_GP( 76800000, pll8, 1, 1, 5),
1281 F_GP( 96000000, pll8, 4, 0, 0),
1282 F_GP(128000000, pll8, 3, 0, 0),
1283 F_GP(192000000, pll8, 2, 0, 0),
Matt Wagantall7625a4c2011-11-01 16:17:53 -07001284 F_END
1285};
1286
1287static CLK_GP(gp0, 0, CLK_HALT_SFPB_MISC_STATE_REG, 7);
1288static CLK_GP(gp1, 1, CLK_HALT_SFPB_MISC_STATE_REG, 6);
1289static CLK_GP(gp2, 2, CLK_HALT_SFPB_MISC_STATE_REG, 5);
1290
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291#define CLK_GSBI_UART(i, n, h_r, h_b) \
1292 struct rcg_clk i##_clk = { \
1293 .b = { \
1294 .ctl_reg = GSBIn_UART_APPS_NS_REG(n), \
1295 .en_mask = BIT(9), \
1296 .reset_reg = GSBIn_RESET_REG(n), \
1297 .reset_mask = BIT(0), \
1298 .halt_reg = h_r, \
1299 .halt_bit = h_b, \
1300 }, \
1301 .ns_reg = GSBIn_UART_APPS_NS_REG(n), \
1302 .md_reg = GSBIn_UART_APPS_MD_REG(n), \
1303 .root_en_mask = BIT(11), \
1304 .ns_mask = (BM(31, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001305 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001306 .set_rate = set_rate_mnd, \
1307 .freq_tbl = clk_tbl_gsbi_uart, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001308 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001309 .c = { \
1310 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001311 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001312 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001313 CLK_INIT(i##_clk.c), \
1314 }, \
1315 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001316#define F_GSBI_UART(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001317 { \
1318 .freq_hz = f, \
1319 .src_clk = &s##_clk.c, \
1320 .md_val = MD16(m, n), \
1321 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001322 }
1323static struct clk_freq_tbl clk_tbl_gsbi_uart[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001324 F_GSBI_UART( 0, gnd, 1, 0, 0),
Matt Wagantall9a561f72012-01-19 16:13:12 -08001325 F_GSBI_UART( 1843200, pll8, 2, 6, 625),
1326 F_GSBI_UART( 3686400, pll8, 2, 12, 625),
1327 F_GSBI_UART( 7372800, pll8, 2, 24, 625),
1328 F_GSBI_UART(14745600, pll8, 2, 48, 625),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001329 F_GSBI_UART(16000000, pll8, 4, 1, 6),
1330 F_GSBI_UART(24000000, pll8, 4, 1, 4),
1331 F_GSBI_UART(32000000, pll8, 4, 1, 3),
1332 F_GSBI_UART(40000000, pll8, 1, 5, 48),
1333 F_GSBI_UART(46400000, pll8, 1, 29, 240),
1334 F_GSBI_UART(48000000, pll8, 4, 1, 2),
1335 F_GSBI_UART(51200000, pll8, 1, 2, 15),
1336 F_GSBI_UART(56000000, pll8, 1, 7, 48),
1337 F_GSBI_UART(58982400, pll8, 1, 96, 625),
1338 F_GSBI_UART(64000000, pll8, 2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001339 F_END
1340};
1341
1342static CLK_GSBI_UART(gsbi1_uart, 1, CLK_HALT_CFPB_STATEA_REG, 10);
1343static CLK_GSBI_UART(gsbi2_uart, 2, CLK_HALT_CFPB_STATEA_REG, 6);
1344static CLK_GSBI_UART(gsbi3_uart, 3, CLK_HALT_CFPB_STATEA_REG, 2);
1345static CLK_GSBI_UART(gsbi4_uart, 4, CLK_HALT_CFPB_STATEB_REG, 26);
1346static CLK_GSBI_UART(gsbi5_uart, 5, CLK_HALT_CFPB_STATEB_REG, 22);
1347static CLK_GSBI_UART(gsbi6_uart, 6, CLK_HALT_CFPB_STATEB_REG, 18);
1348static CLK_GSBI_UART(gsbi7_uart, 7, CLK_HALT_CFPB_STATEB_REG, 14);
1349static CLK_GSBI_UART(gsbi8_uart, 8, CLK_HALT_CFPB_STATEB_REG, 10);
1350static CLK_GSBI_UART(gsbi9_uart, 9, CLK_HALT_CFPB_STATEB_REG, 6);
1351static CLK_GSBI_UART(gsbi10_uart, 10, CLK_HALT_CFPB_STATEB_REG, 2);
1352static CLK_GSBI_UART(gsbi11_uart, 11, CLK_HALT_CFPB_STATEC_REG, 17);
1353static CLK_GSBI_UART(gsbi12_uart, 12, CLK_HALT_CFPB_STATEC_REG, 13);
1354
1355#define CLK_GSBI_QUP(i, n, h_r, h_b) \
1356 struct rcg_clk i##_clk = { \
1357 .b = { \
1358 .ctl_reg = GSBIn_QUP_APPS_NS_REG(n), \
1359 .en_mask = BIT(9), \
1360 .reset_reg = GSBIn_RESET_REG(n), \
1361 .reset_mask = BIT(0), \
1362 .halt_reg = h_r, \
1363 .halt_bit = h_b, \
1364 }, \
1365 .ns_reg = GSBIn_QUP_APPS_NS_REG(n), \
1366 .md_reg = GSBIn_QUP_APPS_MD_REG(n), \
1367 .root_en_mask = BIT(11), \
1368 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001369 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001370 .set_rate = set_rate_mnd, \
1371 .freq_tbl = clk_tbl_gsbi_qup, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001372 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001373 .c = { \
1374 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001375 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001376 VDD_DIG_FMAX_MAP2(LOW, 24000000, NOMINAL, 52000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001377 CLK_INIT(i##_clk.c), \
1378 }, \
1379 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001380#define F_GSBI_QUP(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 { \
1382 .freq_hz = f, \
1383 .src_clk = &s##_clk.c, \
1384 .md_val = MD8(16, m, 0, n), \
1385 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001386 }
1387static struct clk_freq_tbl clk_tbl_gsbi_qup[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001388 F_GSBI_QUP( 0, gnd, 1, 0, 0),
1389 F_GSBI_QUP( 1100000, pxo, 1, 2, 49),
1390 F_GSBI_QUP( 5400000, pxo, 1, 1, 5),
1391 F_GSBI_QUP(10800000, pxo, 1, 2, 5),
1392 F_GSBI_QUP(15060000, pll8, 1, 2, 51),
1393 F_GSBI_QUP(24000000, pll8, 4, 1, 4),
1394 F_GSBI_QUP(25600000, pll8, 1, 1, 15),
1395 F_GSBI_QUP(27000000, pxo, 1, 0, 0),
1396 F_GSBI_QUP(48000000, pll8, 4, 1, 2),
1397 F_GSBI_QUP(51200000, pll8, 1, 2, 15),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001398 F_END
1399};
1400
1401static CLK_GSBI_QUP(gsbi1_qup, 1, CLK_HALT_CFPB_STATEA_REG, 9);
1402static CLK_GSBI_QUP(gsbi2_qup, 2, CLK_HALT_CFPB_STATEA_REG, 4);
1403static CLK_GSBI_QUP(gsbi3_qup, 3, CLK_HALT_CFPB_STATEA_REG, 0);
1404static CLK_GSBI_QUP(gsbi4_qup, 4, CLK_HALT_CFPB_STATEB_REG, 24);
1405static CLK_GSBI_QUP(gsbi5_qup, 5, CLK_HALT_CFPB_STATEB_REG, 20);
1406static CLK_GSBI_QUP(gsbi6_qup, 6, CLK_HALT_CFPB_STATEB_REG, 16);
1407static CLK_GSBI_QUP(gsbi7_qup, 7, CLK_HALT_CFPB_STATEB_REG, 12);
1408static CLK_GSBI_QUP(gsbi8_qup, 8, CLK_HALT_CFPB_STATEB_REG, 8);
1409static CLK_GSBI_QUP(gsbi9_qup, 9, CLK_HALT_CFPB_STATEB_REG, 4);
1410static CLK_GSBI_QUP(gsbi10_qup, 10, CLK_HALT_CFPB_STATEB_REG, 0);
1411static CLK_GSBI_QUP(gsbi11_qup, 11, CLK_HALT_CFPB_STATEC_REG, 15);
1412static CLK_GSBI_QUP(gsbi12_qup, 12, CLK_HALT_CFPB_STATEC_REG, 11);
1413
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001414#define F_PDM(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001415 { \
1416 .freq_hz = f, \
1417 .src_clk = &s##_clk.c, \
1418 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001419 }
1420static struct clk_freq_tbl clk_tbl_pdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001421 F_PDM( 0, gnd, 1),
1422 F_PDM(27000000, pxo, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001423 F_END
1424};
1425
1426static struct rcg_clk pdm_clk = {
1427 .b = {
1428 .ctl_reg = PDM_CLK_NS_REG,
1429 .en_mask = BIT(9),
1430 .reset_reg = PDM_CLK_NS_REG,
1431 .reset_mask = BIT(12),
1432 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1433 .halt_bit = 3,
1434 },
1435 .ns_reg = PDM_CLK_NS_REG,
1436 .root_en_mask = BIT(11),
1437 .ns_mask = BM(1, 0),
1438 .set_rate = set_rate_nop,
1439 .freq_tbl = clk_tbl_pdm,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001440 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001441 .c = {
1442 .dbg_name = "pdm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001443 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001444 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 CLK_INIT(pdm_clk.c),
1446 },
1447};
1448
1449static struct branch_clk pmem_clk = {
1450 .b = {
1451 .ctl_reg = PMEM_ACLK_CTL_REG,
1452 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001453 .hwcg_reg = PMEM_ACLK_CTL_REG,
1454 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001455 .halt_reg = CLK_HALT_DFAB_STATE_REG,
1456 .halt_bit = 20,
1457 },
1458 .c = {
1459 .dbg_name = "pmem_clk",
1460 .ops = &clk_ops_branch,
1461 CLK_INIT(pmem_clk.c),
1462 },
1463};
1464
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001465#define F_PRNG(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001466 { \
1467 .freq_hz = f, \
1468 .src_clk = &s##_clk.c, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001469 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07001470static struct clk_freq_tbl clk_tbl_prng_32[] = {
1471 F_PRNG(32000000, pll8),
1472 F_END
1473};
1474
1475static struct clk_freq_tbl clk_tbl_prng_64[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001476 F_PRNG(64000000, pll8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477 F_END
1478};
1479
1480static struct rcg_clk prng_clk = {
1481 .b = {
1482 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
1483 .en_mask = BIT(10),
1484 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
1485 .halt_check = HALT_VOTED,
1486 .halt_bit = 10,
1487 },
1488 .set_rate = set_rate_nop,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001489 .freq_tbl = clk_tbl_prng_32,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001490 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001491 .c = {
1492 .dbg_name = "prng_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001493 .ops = &clk_ops_rcg,
Stephen Boyd842a1f62012-04-26 19:07:38 -07001494 VDD_DIG_FMAX_MAP2(LOW, 32000000, NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001495 CLK_INIT(prng_clk.c),
1496 },
1497};
1498
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001499#define CLK_SDC(name, n, h_b, fmax_low, fmax_nom) \
Stephen Boyda78a7402011-08-02 11:23:39 -07001500 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001501 .b = { \
1502 .ctl_reg = SDCn_APPS_CLK_NS_REG(n), \
1503 .en_mask = BIT(9), \
1504 .reset_reg = SDCn_RESET_REG(n), \
1505 .reset_mask = BIT(0), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001506 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001507 .halt_bit = h_b, \
1508 }, \
1509 .ns_reg = SDCn_APPS_CLK_NS_REG(n), \
1510 .md_reg = SDCn_APPS_CLK_MD_REG(n), \
1511 .root_en_mask = BIT(11), \
1512 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001513 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001514 .set_rate = set_rate_mnd, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001515 .freq_tbl = clk_tbl_sdc, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001516 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001517 .c = { \
Stephen Boyda78a7402011-08-02 11:23:39 -07001518 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001519 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001520 VDD_DIG_FMAX_MAP2(LOW, fmax_low, NOMINAL, fmax_nom), \
Stephen Boyda78a7402011-08-02 11:23:39 -07001521 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001522 }, \
1523 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001524#define F_SDC(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001525 { \
1526 .freq_hz = f, \
1527 .src_clk = &s##_clk.c, \
1528 .md_val = MD8(16, m, 0, n), \
1529 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001530 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001531static struct clk_freq_tbl clk_tbl_sdc[] = {
1532 F_SDC( 0, gnd, 1, 0, 0),
1533 F_SDC( 144000, pxo, 3, 2, 125),
1534 F_SDC( 400000, pll8, 4, 1, 240),
1535 F_SDC( 16000000, pll8, 4, 1, 6),
1536 F_SDC( 17070000, pll8, 1, 2, 45),
1537 F_SDC( 20210000, pll8, 1, 1, 19),
1538 F_SDC( 24000000, pll8, 4, 1, 4),
1539 F_SDC( 48000000, pll8, 4, 1, 2),
1540 F_SDC( 64000000, pll8, 3, 1, 2),
1541 F_SDC( 96000000, pll8, 4, 0, 0),
Subhash Jadavanibd238ba2011-11-24 15:12:39 +05301542 F_SDC(192000000, pll8, 2, 0, 0),
Stephen Boyda78a7402011-08-02 11:23:39 -07001543 F_END
1544};
1545
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001546static CLK_SDC(sdc1_clk, 1, 6, 52000000, 104000000);
1547static CLK_SDC(sdc2_clk, 2, 5, 52000000, 104000000);
1548static CLK_SDC(sdc3_clk, 3, 4, 104000000, 208000000);
1549static CLK_SDC(sdc4_clk, 4, 3, 33000000, 67000000);
1550static CLK_SDC(sdc5_clk, 5, 2, 33000000, 67000000);
Stephen Boyda78a7402011-08-02 11:23:39 -07001551
Saravana Kannan909e78e2012-10-15 22:16:04 -07001552static unsigned long fmax_sdc1_8064v2[VDD_DIG_NUM] = {
Patrick Dalyedb86f42012-08-23 19:07:30 -07001553 [VDD_DIG_LOW] = 100000000,
1554 [VDD_DIG_NOMINAL] = 200000000,
1555};
1556
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001557#define F_TSIF_REF(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001558 { \
1559 .freq_hz = f, \
1560 .src_clk = &s##_clk.c, \
1561 .md_val = MD16(m, n), \
1562 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 }
1564static struct clk_freq_tbl clk_tbl_tsif_ref[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001565 F_TSIF_REF( 0, gnd, 1, 0, 0),
1566 F_TSIF_REF(105000, pxo, 1, 1, 256),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001567 F_END
1568};
1569
1570static struct rcg_clk tsif_ref_clk = {
1571 .b = {
1572 .ctl_reg = TSIF_REF_CLK_NS_REG,
1573 .en_mask = BIT(9),
1574 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1575 .halt_bit = 5,
1576 },
1577 .ns_reg = TSIF_REF_CLK_NS_REG,
1578 .md_reg = TSIF_REF_CLK_MD_REG,
1579 .root_en_mask = BIT(11),
1580 .ns_mask = (BM(31, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001581 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001582 .set_rate = set_rate_mnd,
1583 .freq_tbl = clk_tbl_tsif_ref,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001584 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001585 .c = {
1586 .dbg_name = "tsif_ref_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001587 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001588 VDD_DIG_FMAX_MAP2(LOW, 27000000, NOMINAL, 54000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001589 CLK_INIT(tsif_ref_clk.c),
1590 },
1591};
1592
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001593#define F_TSSC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001594 { \
1595 .freq_hz = f, \
1596 .src_clk = &s##_clk.c, \
1597 .ns_val = NS_SRC_SEL(1, 0, s##_to_xo_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001598 }
1599static struct clk_freq_tbl clk_tbl_tssc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001600 F_TSSC( 0, gnd),
1601 F_TSSC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001602 F_END
1603};
1604
1605static struct rcg_clk tssc_clk = {
1606 .b = {
1607 .ctl_reg = TSSC_CLK_CTL_REG,
1608 .en_mask = BIT(4),
1609 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1610 .halt_bit = 4,
1611 },
1612 .ns_reg = TSSC_CLK_CTL_REG,
1613 .ns_mask = BM(1, 0),
1614 .set_rate = set_rate_nop,
1615 .freq_tbl = clk_tbl_tssc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001616 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001617 .c = {
1618 .dbg_name = "tssc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001619 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001620 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001621 CLK_INIT(tssc_clk.c),
1622 },
1623};
1624
Tianyi Gou41515e22011-09-01 19:37:43 -07001625#define CLK_USB_HS(name, n, h_b) \
1626 static struct rcg_clk name = { \
1627 .b = { \
1628 .ctl_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1629 .en_mask = BIT(9), \
1630 .reset_reg = USB_HS##n##_RESET_REG, \
1631 .reset_mask = BIT(0), \
1632 .halt_reg = CLK_HALT_DFAB_STATE_REG, \
1633 .halt_bit = h_b, \
1634 }, \
1635 .ns_reg = USB_HS##n##_XCVR_FS_CLK_NS_REG, \
1636 .md_reg = USB_HS##n##_XCVR_FS_CLK_MD_REG, \
1637 .root_en_mask = BIT(11), \
1638 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001639 .mnd_en_mask = BIT(8), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001640 .set_rate = set_rate_mnd, \
1641 .freq_tbl = clk_tbl_usb, \
1642 .current_freq = &rcg_dummy_freq, \
1643 .c = { \
1644 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001645 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001646 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001647 CLK_INIT(name.c), \
1648 }, \
1649}
1650
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001651#define F_USB(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001652 { \
1653 .freq_hz = f, \
1654 .src_clk = &s##_clk.c, \
1655 .md_val = MD8(16, m, 0, n), \
1656 .ns_val = NS(23, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001657 }
1658static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001659 F_USB( 0, gnd, 1, 0, 0),
1660 F_USB(60000000, pll8, 1, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001661 F_END
1662};
1663
Tianyi Gou41515e22011-09-01 19:37:43 -07001664CLK_USB_HS(usb_hs1_xcvr_clk, 1, 0);
1665CLK_USB_HS(usb_hs3_xcvr_clk, 3, 30);
1666CLK_USB_HS(usb_hs4_xcvr_clk, 4, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001667
Stephen Boyd94625ef2011-07-12 17:06:01 -07001668static struct clk_freq_tbl clk_tbl_usb_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001669 F_USB( 0, gnd, 1, 0, 0),
1670 F_USB(60000000, pll8, 1, 5, 32),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001671 F_END
1672};
1673
1674static struct rcg_clk usb_hsic_xcvr_fs_clk = {
1675 .b = {
1676 .ctl_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1677 .en_mask = BIT(9),
1678 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1679 .halt_bit = 26,
1680 },
1681 .ns_reg = USB_HSIC_XCVR_FS_CLK_NS_REG,
1682 .md_reg = USB_HSIC_XCVR_FS_CLK_MD_REG,
1683 .root_en_mask = BIT(11),
1684 .ns_mask = (BM(23, 16) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08001685 .mnd_en_mask = BIT(8),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001686 .set_rate = set_rate_mnd,
1687 .freq_tbl = clk_tbl_usb_hsic,
1688 .current_freq = &rcg_dummy_freq,
1689 .c = {
1690 .dbg_name = "usb_hsic_xcvr_fs_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001691 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001692 VDD_DIG_FMAX_MAP1(LOW, 60000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001693 CLK_INIT(usb_hsic_xcvr_fs_clk.c),
1694 },
1695};
1696
1697static struct branch_clk usb_hsic_system_clk = {
1698 .b = {
1699 .ctl_reg = USB_HSIC_SYSTEM_CLK_CTL_REG,
1700 .en_mask = BIT(4),
1701 .reset_reg = USB_HSIC_RESET_REG,
1702 .reset_mask = BIT(0),
1703 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1704 .halt_bit = 24,
1705 },
1706 .parent = &usb_hsic_xcvr_fs_clk.c,
1707 .c = {
1708 .dbg_name = "usb_hsic_system_clk",
1709 .ops = &clk_ops_branch,
1710 CLK_INIT(usb_hsic_system_clk.c),
1711 },
1712};
1713
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001714#define F_USB_HSIC(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001715 { \
1716 .freq_hz = f, \
1717 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001718 }
1719static struct clk_freq_tbl clk_tbl_usb2_hsic[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001720 F_USB_HSIC(480000000, pll14),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001721 F_END
1722};
1723
1724static struct rcg_clk usb_hsic_hsic_src_clk = {
1725 .b = {
1726 .ctl_reg = USB_HSIC_HSIC_CLK_SRC_CTL_REG,
1727 .halt_check = NOCHECK,
1728 },
1729 .root_en_mask = BIT(0),
1730 .set_rate = set_rate_nop,
1731 .freq_tbl = clk_tbl_usb2_hsic,
1732 .current_freq = &rcg_dummy_freq,
1733 .c = {
1734 .dbg_name = "usb_hsic_hsic_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001735 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001736 VDD_DIG_FMAX_MAP1(LOW, 480000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001737 CLK_INIT(usb_hsic_hsic_src_clk.c),
1738 },
1739};
1740
1741static struct branch_clk usb_hsic_hsic_clk = {
1742 .b = {
1743 .ctl_reg = USB_HSIC_HSIC_CLK_CTL_REG,
1744 .en_mask = BIT(0),
1745 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1746 .halt_bit = 19,
1747 },
1748 .parent = &usb_hsic_hsic_src_clk.c,
1749 .c = {
1750 .dbg_name = "usb_hsic_hsic_clk",
1751 .ops = &clk_ops_branch,
1752 CLK_INIT(usb_hsic_hsic_clk.c),
1753 },
1754};
1755
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001756#define F_USB_HSIO_CAL(f, s) \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001757 { \
1758 .freq_hz = f, \
1759 .src_clk = &s##_clk.c, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07001760 }
1761static struct clk_freq_tbl clk_tbl_usb_hsio_cal[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001762 F_USB_HSIO_CAL(9000000, pxo),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001763 F_END
1764};
1765
1766static struct rcg_clk usb_hsic_hsio_cal_clk = {
1767 .b = {
1768 .ctl_reg = USB_HSIC_HSIO_CAL_CLK_CTL_REG,
1769 .en_mask = BIT(0),
1770 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1771 .halt_bit = 23,
1772 },
1773 .set_rate = set_rate_nop,
1774 .freq_tbl = clk_tbl_usb_hsio_cal,
1775 .current_freq = &rcg_dummy_freq,
1776 .c = {
1777 .dbg_name = "usb_hsic_hsio_cal_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001778 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001779 VDD_DIG_FMAX_MAP1(LOW, 10000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07001780 CLK_INIT(usb_hsic_hsio_cal_clk.c),
1781 },
1782};
1783
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001784static struct branch_clk usb_phy0_clk = {
1785 .b = {
1786 .reset_reg = USB_PHY0_RESET_REG,
1787 .reset_mask = BIT(0),
1788 },
1789 .c = {
1790 .dbg_name = "usb_phy0_clk",
1791 .ops = &clk_ops_reset,
1792 CLK_INIT(usb_phy0_clk.c),
1793 },
1794};
1795
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001796#define CLK_USB_FS(i, n, fmax_nom) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001797 struct rcg_clk i##_clk = { \
1798 .ns_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1799 .b = { \
1800 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(n), \
1801 .halt_check = NOCHECK, \
1802 }, \
1803 .md_reg = USB_FSn_XCVR_FS_CLK_MD_REG(n), \
1804 .root_en_mask = BIT(11), \
1805 .ns_mask = (BM(23, 16) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08001806 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001807 .set_rate = set_rate_mnd, \
1808 .freq_tbl = clk_tbl_usb, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001809 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810 .c = { \
1811 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07001812 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001813 VDD_DIG_FMAX_MAP1(NOMINAL, fmax_nom), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001814 CLK_INIT(i##_clk.c), \
1815 }, \
1816 }
1817
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001818static CLK_USB_FS(usb_fs1_src, 1, 64000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001819static struct branch_clk usb_fs1_xcvr_clk = {
1820 .b = {
1821 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(1),
1822 .en_mask = BIT(9),
1823 .reset_reg = USB_FSn_RESET_REG(1),
1824 .reset_mask = BIT(1),
1825 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1826 .halt_bit = 15,
1827 },
1828 .parent = &usb_fs1_src_clk.c,
1829 .c = {
1830 .dbg_name = "usb_fs1_xcvr_clk",
1831 .ops = &clk_ops_branch,
1832 CLK_INIT(usb_fs1_xcvr_clk.c),
1833 },
1834};
1835
1836static struct branch_clk usb_fs1_sys_clk = {
1837 .b = {
1838 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(1),
1839 .en_mask = BIT(4),
1840 .reset_reg = USB_FSn_RESET_REG(1),
1841 .reset_mask = BIT(0),
1842 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1843 .halt_bit = 16,
1844 },
1845 .parent = &usb_fs1_src_clk.c,
1846 .c = {
1847 .dbg_name = "usb_fs1_sys_clk",
1848 .ops = &clk_ops_branch,
1849 CLK_INIT(usb_fs1_sys_clk.c),
1850 },
1851};
1852
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001853static CLK_USB_FS(usb_fs2_src, 2, 60000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001854static struct branch_clk usb_fs2_xcvr_clk = {
1855 .b = {
1856 .ctl_reg = USB_FSn_XCVR_FS_CLK_NS_REG(2),
1857 .en_mask = BIT(9),
1858 .reset_reg = USB_FSn_RESET_REG(2),
1859 .reset_mask = BIT(1),
1860 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1861 .halt_bit = 12,
1862 },
1863 .parent = &usb_fs2_src_clk.c,
1864 .c = {
1865 .dbg_name = "usb_fs2_xcvr_clk",
1866 .ops = &clk_ops_branch,
1867 CLK_INIT(usb_fs2_xcvr_clk.c),
1868 },
1869};
1870
1871static struct branch_clk usb_fs2_sys_clk = {
1872 .b = {
1873 .ctl_reg = USB_FSn_SYSTEM_CLK_CTL_REG(2),
1874 .en_mask = BIT(4),
1875 .reset_reg = USB_FSn_RESET_REG(2),
1876 .reset_mask = BIT(0),
1877 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
1878 .halt_bit = 13,
1879 },
1880 .parent = &usb_fs2_src_clk.c,
1881 .c = {
1882 .dbg_name = "usb_fs2_sys_clk",
1883 .ops = &clk_ops_branch,
1884 CLK_INIT(usb_fs2_sys_clk.c),
1885 },
1886};
1887
1888/* Fast Peripheral Bus Clocks */
1889static struct branch_clk ce1_core_clk = {
1890 .b = {
1891 .ctl_reg = CE1_CORE_CLK_CTL_REG,
1892 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08001893 .hwcg_reg = CE1_CORE_CLK_CTL_REG,
1894 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001895 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1896 .halt_bit = 27,
1897 },
1898 .c = {
1899 .dbg_name = "ce1_core_clk",
1900 .ops = &clk_ops_branch,
1901 CLK_INIT(ce1_core_clk.c),
1902 },
1903};
Tianyi Gou41515e22011-09-01 19:37:43 -07001904
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001905static struct branch_clk ce1_p_clk = {
1906 .b = {
1907 .ctl_reg = CE1_HCLK_CTL_REG,
1908 .en_mask = BIT(4),
1909 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
1910 .halt_bit = 1,
1911 },
1912 .c = {
1913 .dbg_name = "ce1_p_clk",
1914 .ops = &clk_ops_branch,
1915 CLK_INIT(ce1_p_clk.c),
1916 },
1917};
1918
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001919#define F_CE3(f, s, d) \
Tianyi Gou41515e22011-09-01 19:37:43 -07001920 { \
1921 .freq_hz = f, \
1922 .src_clk = &s##_clk.c, \
1923 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
Tianyi Gou41515e22011-09-01 19:37:43 -07001924 }
1925
1926static struct clk_freq_tbl clk_tbl_ce3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001927 F_CE3( 0, gnd, 1),
1928 F_CE3( 48000000, pll8, 8),
1929 F_CE3(100000000, pll3, 12),
Patrick Dalyedb86f42012-08-23 19:07:30 -07001930 F_CE3(120000000, pll3, 10),
Tianyi Gou41515e22011-09-01 19:37:43 -07001931 F_END
1932};
1933
1934static struct rcg_clk ce3_src_clk = {
1935 .b = {
1936 .ctl_reg = CE3_CLK_SRC_NS_REG,
1937 .halt_check = NOCHECK,
1938 },
1939 .ns_reg = CE3_CLK_SRC_NS_REG,
1940 .root_en_mask = BIT(7),
1941 .ns_mask = BM(6, 0),
1942 .set_rate = set_rate_nop,
1943 .freq_tbl = clk_tbl_ce3,
1944 .current_freq = &rcg_dummy_freq,
1945 .c = {
1946 .dbg_name = "ce3_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07001947 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001948 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
Tianyi Gou41515e22011-09-01 19:37:43 -07001949 CLK_INIT(ce3_src_clk.c),
1950 },
1951};
1952
Saravana Kannan909e78e2012-10-15 22:16:04 -07001953static unsigned long fmax_ce3_8064v2[VDD_DIG_NUM] = {
Patrick Dalyedb86f42012-08-23 19:07:30 -07001954 [VDD_DIG_LOW] = 57000000,
1955 [VDD_DIG_NOMINAL] = 120000000,
1956};
1957
Tianyi Gou41515e22011-09-01 19:37:43 -07001958static struct branch_clk ce3_core_clk = {
1959 .b = {
1960 .ctl_reg = CE3_CORE_CLK_CTL_REG,
1961 .en_mask = BIT(4),
1962 .reset_reg = CE3_CORE_CLK_CTL_REG,
1963 .reset_mask = BIT(7),
1964 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
1965 .halt_bit = 5,
1966 },
1967 .parent = &ce3_src_clk.c,
1968 .c = {
1969 .dbg_name = "ce3_core_clk",
1970 .ops = &clk_ops_branch,
1971 CLK_INIT(ce3_core_clk.c),
1972 }
1973};
1974
1975static struct branch_clk ce3_p_clk = {
1976 .b = {
1977 .ctl_reg = CE3_HCLK_CTL_REG,
1978 .en_mask = BIT(4),
1979 .reset_reg = CE3_HCLK_CTL_REG,
1980 .reset_mask = BIT(7),
1981 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
1982 .halt_bit = 16,
1983 },
1984 .parent = &ce3_src_clk.c,
1985 .c = {
1986 .dbg_name = "ce3_p_clk",
1987 .ops = &clk_ops_branch,
1988 CLK_INIT(ce3_p_clk.c),
1989 }
1990};
1991
Tianyi Gou352955d2012-05-18 19:44:01 -07001992#define F_SATA(f, s, d) \
1993 { \
1994 .freq_hz = f, \
1995 .src_clk = &s##_clk.c, \
1996 .ns_val = NS_DIVSRC(6, 3, d, 2, 0, s##_to_bb_mux), \
1997 }
1998
1999static struct clk_freq_tbl clk_tbl_sata[] = {
2000 F_SATA( 0, gnd, 1),
2001 F_SATA( 48000000, pll8, 8),
2002 F_SATA(100000000, pll3, 12),
2003 F_END
2004};
2005
2006static struct rcg_clk sata_src_clk = {
2007 .b = {
2008 .ctl_reg = SATA_CLK_SRC_NS_REG,
2009 .halt_check = NOCHECK,
2010 },
2011 .ns_reg = SATA_CLK_SRC_NS_REG,
2012 .root_en_mask = BIT(7),
2013 .ns_mask = BM(6, 0),
2014 .set_rate = set_rate_nop,
2015 .freq_tbl = clk_tbl_sata,
2016 .current_freq = &rcg_dummy_freq,
2017 .c = {
2018 .dbg_name = "sata_src_clk",
2019 .ops = &clk_ops_rcg,
2020 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
2021 CLK_INIT(sata_src_clk.c),
2022 },
2023};
2024
2025static struct branch_clk sata_rxoob_clk = {
2026 .b = {
2027 .ctl_reg = SATA_RXOOB_CLK_CTL_REG,
2028 .en_mask = BIT(4),
2029 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2030 .halt_bit = 26,
2031 },
2032 .parent = &sata_src_clk.c,
2033 .c = {
2034 .dbg_name = "sata_rxoob_clk",
2035 .ops = &clk_ops_branch,
2036 CLK_INIT(sata_rxoob_clk.c),
2037 },
2038};
2039
2040static struct branch_clk sata_pmalive_clk = {
2041 .b = {
2042 .ctl_reg = SATA_PMALIVE_CLK_CTL_REG,
2043 .en_mask = BIT(4),
2044 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2045 .halt_bit = 25,
2046 },
2047 .parent = &sata_src_clk.c,
2048 .c = {
2049 .dbg_name = "sata_pmalive_clk",
2050 .ops = &clk_ops_branch,
2051 CLK_INIT(sata_pmalive_clk.c),
2052 },
2053};
2054
Tianyi Gou41515e22011-09-01 19:37:43 -07002055static struct branch_clk sata_phy_ref_clk = {
2056 .b = {
2057 .ctl_reg = SATA_PHY_REF_CLK_CTL_REG,
2058 .en_mask = BIT(4),
2059 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2060 .halt_bit = 24,
2061 },
2062 .parent = &pxo_clk.c,
2063 .c = {
2064 .dbg_name = "sata_phy_ref_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(sata_phy_ref_clk.c),
2067 },
2068};
2069
Tianyi Gou352955d2012-05-18 19:44:01 -07002070static struct branch_clk sata_a_clk = {
2071 .b = {
2072 .ctl_reg = SATA_ACLK_CTL_REG,
2073 .en_mask = BIT(4),
2074 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2075 .halt_bit = 12,
2076 },
2077 .c = {
2078 .dbg_name = "sata_a_clk",
2079 .ops = &clk_ops_branch,
2080 CLK_INIT(sata_a_clk.c),
2081 },
2082};
2083
2084static struct branch_clk sata_p_clk = {
2085 .b = {
2086 .ctl_reg = SATA_HCLK_CTL_REG,
2087 .en_mask = BIT(4),
2088 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2089 .halt_bit = 27,
2090 },
2091 .c = {
2092 .dbg_name = "sata_p_clk",
2093 .ops = &clk_ops_branch,
2094 CLK_INIT(sata_p_clk.c),
2095 },
2096};
2097
2098static struct branch_clk sfab_sata_s_p_clk = {
2099 .b = {
2100 .ctl_reg = SFAB_SATA_S_HCLK_CTL_REG,
2101 .en_mask = BIT(4),
2102 .halt_reg = CLK_HALT_AFAB_SFAB_STATEB_REG,
2103 .halt_bit = 14,
2104 },
2105 .c = {
2106 .dbg_name = "sfab_sata_s_p_clk",
2107 .ops = &clk_ops_branch,
2108 CLK_INIT(sfab_sata_s_p_clk.c),
2109 },
2110};
Tianyi Gou41515e22011-09-01 19:37:43 -07002111static struct branch_clk pcie_p_clk = {
2112 .b = {
2113 .ctl_reg = PCIE_HCLK_CTL_REG,
2114 .en_mask = BIT(4),
2115 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2116 .halt_bit = 8,
2117 },
2118 .c = {
2119 .dbg_name = "pcie_p_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(pcie_p_clk.c),
2122 },
2123};
2124
Tianyi Gou6613de52012-01-27 17:57:53 -08002125static struct branch_clk pcie_phy_ref_clk = {
2126 .b = {
2127 .ctl_reg = PCIE_PCLK_CTL_REG,
2128 .en_mask = BIT(4),
2129 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2130 .halt_bit = 29,
2131 },
2132 .c = {
2133 .dbg_name = "pcie_phy_ref_clk",
2134 .ops = &clk_ops_branch,
2135 CLK_INIT(pcie_phy_ref_clk.c),
2136 },
2137};
2138
2139static struct branch_clk pcie_a_clk = {
2140 .b = {
2141 .ctl_reg = PCIE_ACLK_CTL_REG,
2142 .en_mask = BIT(4),
2143 .halt_reg = CLK_HALT_AFAB_SFAB_STATEA_REG,
2144 .halt_bit = 13,
2145 },
2146 .c = {
2147 .dbg_name = "pcie_a_clk",
2148 .ops = &clk_ops_branch,
2149 CLK_INIT(pcie_a_clk.c),
2150 },
2151};
2152
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002153static struct branch_clk dma_bam_p_clk = {
2154 .b = {
2155 .ctl_reg = DMA_BAM_HCLK_CTL,
2156 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002157 .hwcg_reg = DMA_BAM_HCLK_CTL,
2158 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002159 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2160 .halt_bit = 12,
2161 },
2162 .c = {
2163 .dbg_name = "dma_bam_p_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(dma_bam_p_clk.c),
2166 },
2167};
2168
2169static struct branch_clk gsbi1_p_clk = {
2170 .b = {
2171 .ctl_reg = GSBIn_HCLK_CTL_REG(1),
2172 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002173 .hwcg_reg = GSBIn_HCLK_CTL_REG(1),
2174 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002175 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2176 .halt_bit = 11,
2177 },
2178 .c = {
2179 .dbg_name = "gsbi1_p_clk",
2180 .ops = &clk_ops_branch,
2181 CLK_INIT(gsbi1_p_clk.c),
2182 },
2183};
2184
2185static struct branch_clk gsbi2_p_clk = {
2186 .b = {
2187 .ctl_reg = GSBIn_HCLK_CTL_REG(2),
2188 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002189 .hwcg_reg = GSBIn_HCLK_CTL_REG(2),
2190 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002191 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2192 .halt_bit = 7,
2193 },
2194 .c = {
2195 .dbg_name = "gsbi2_p_clk",
2196 .ops = &clk_ops_branch,
2197 CLK_INIT(gsbi2_p_clk.c),
2198 },
2199};
2200
2201static struct branch_clk gsbi3_p_clk = {
2202 .b = {
2203 .ctl_reg = GSBIn_HCLK_CTL_REG(3),
2204 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002205 .hwcg_reg = GSBIn_HCLK_CTL_REG(3),
2206 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002207 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2208 .halt_bit = 3,
2209 },
2210 .c = {
2211 .dbg_name = "gsbi3_p_clk",
2212 .ops = &clk_ops_branch,
2213 CLK_INIT(gsbi3_p_clk.c),
2214 },
2215};
2216
2217static struct branch_clk gsbi4_p_clk = {
2218 .b = {
2219 .ctl_reg = GSBIn_HCLK_CTL_REG(4),
2220 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002221 .hwcg_reg = GSBIn_HCLK_CTL_REG(4),
2222 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002223 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2224 .halt_bit = 27,
2225 },
2226 .c = {
2227 .dbg_name = "gsbi4_p_clk",
2228 .ops = &clk_ops_branch,
2229 CLK_INIT(gsbi4_p_clk.c),
2230 },
2231};
2232
2233static struct branch_clk gsbi5_p_clk = {
2234 .b = {
2235 .ctl_reg = GSBIn_HCLK_CTL_REG(5),
2236 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002237 .hwcg_reg = GSBIn_HCLK_CTL_REG(5),
2238 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002239 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2240 .halt_bit = 23,
2241 },
2242 .c = {
2243 .dbg_name = "gsbi5_p_clk",
2244 .ops = &clk_ops_branch,
2245 CLK_INIT(gsbi5_p_clk.c),
2246 },
2247};
2248
2249static struct branch_clk gsbi6_p_clk = {
2250 .b = {
2251 .ctl_reg = GSBIn_HCLK_CTL_REG(6),
2252 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002253 .hwcg_reg = GSBIn_HCLK_CTL_REG(6),
2254 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002255 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2256 .halt_bit = 19,
2257 },
2258 .c = {
2259 .dbg_name = "gsbi6_p_clk",
2260 .ops = &clk_ops_branch,
2261 CLK_INIT(gsbi6_p_clk.c),
2262 },
2263};
2264
2265static struct branch_clk gsbi7_p_clk = {
2266 .b = {
2267 .ctl_reg = GSBIn_HCLK_CTL_REG(7),
2268 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002269 .hwcg_reg = GSBIn_HCLK_CTL_REG(7),
2270 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002271 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2272 .halt_bit = 15,
2273 },
2274 .c = {
2275 .dbg_name = "gsbi7_p_clk",
2276 .ops = &clk_ops_branch,
2277 CLK_INIT(gsbi7_p_clk.c),
2278 },
2279};
2280
2281static struct branch_clk gsbi8_p_clk = {
2282 .b = {
2283 .ctl_reg = GSBIn_HCLK_CTL_REG(8),
2284 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002285 .hwcg_reg = GSBIn_HCLK_CTL_REG(8),
2286 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002287 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2288 .halt_bit = 11,
2289 },
2290 .c = {
2291 .dbg_name = "gsbi8_p_clk",
2292 .ops = &clk_ops_branch,
2293 CLK_INIT(gsbi8_p_clk.c),
2294 },
2295};
2296
2297static struct branch_clk gsbi9_p_clk = {
2298 .b = {
2299 .ctl_reg = GSBIn_HCLK_CTL_REG(9),
2300 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002301 .hwcg_reg = GSBIn_HCLK_CTL_REG(9),
2302 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002303 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2304 .halt_bit = 7,
2305 },
2306 .c = {
2307 .dbg_name = "gsbi9_p_clk",
2308 .ops = &clk_ops_branch,
2309 CLK_INIT(gsbi9_p_clk.c),
2310 },
2311};
2312
2313static struct branch_clk gsbi10_p_clk = {
2314 .b = {
2315 .ctl_reg = GSBIn_HCLK_CTL_REG(10),
2316 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002317 .hwcg_reg = GSBIn_HCLK_CTL_REG(10),
2318 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002319 .halt_reg = CLK_HALT_CFPB_STATEB_REG,
2320 .halt_bit = 3,
2321 },
2322 .c = {
2323 .dbg_name = "gsbi10_p_clk",
2324 .ops = &clk_ops_branch,
2325 CLK_INIT(gsbi10_p_clk.c),
2326 },
2327};
2328
2329static struct branch_clk gsbi11_p_clk = {
2330 .b = {
2331 .ctl_reg = GSBIn_HCLK_CTL_REG(11),
2332 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002333 .hwcg_reg = GSBIn_HCLK_CTL_REG(11),
2334 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002335 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2336 .halt_bit = 18,
2337 },
2338 .c = {
2339 .dbg_name = "gsbi11_p_clk",
2340 .ops = &clk_ops_branch,
2341 CLK_INIT(gsbi11_p_clk.c),
2342 },
2343};
2344
2345static struct branch_clk gsbi12_p_clk = {
2346 .b = {
2347 .ctl_reg = GSBIn_HCLK_CTL_REG(12),
2348 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002349 .hwcg_reg = GSBIn_HCLK_CTL_REG(12),
2350 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002351 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2352 .halt_bit = 14,
2353 },
2354 .c = {
2355 .dbg_name = "gsbi12_p_clk",
2356 .ops = &clk_ops_branch,
2357 CLK_INIT(gsbi12_p_clk.c),
2358 },
2359};
2360
Tianyi Gou41515e22011-09-01 19:37:43 -07002361static struct branch_clk sata_phy_cfg_clk = {
2362 .b = {
2363 .ctl_reg = SATA_PHY_CFG_CLK_CTL_REG,
2364 .en_mask = BIT(4),
2365 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2366 .halt_bit = 12,
2367 },
2368 .c = {
2369 .dbg_name = "sata_phy_cfg_clk",
2370 .ops = &clk_ops_branch,
2371 CLK_INIT(sata_phy_cfg_clk.c),
Stephen Boyd973e4ba2011-07-12 17:06:01 -07002372 },
2373};
2374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002375static struct branch_clk tsif_p_clk = {
2376 .b = {
2377 .ctl_reg = TSIF_HCLK_CTL_REG,
2378 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002379 .hwcg_reg = TSIF_HCLK_CTL_REG,
2380 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002381 .halt_reg = CLK_HALT_CFPB_STATEC_REG,
2382 .halt_bit = 7,
2383 },
2384 .c = {
2385 .dbg_name = "tsif_p_clk",
2386 .ops = &clk_ops_branch,
2387 CLK_INIT(tsif_p_clk.c),
2388 },
2389};
2390
2391static struct branch_clk usb_fs1_p_clk = {
2392 .b = {
2393 .ctl_reg = USB_FSn_HCLK_CTL_REG(1),
2394 .en_mask = BIT(4),
2395 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2396 .halt_bit = 17,
2397 },
2398 .c = {
2399 .dbg_name = "usb_fs1_p_clk",
2400 .ops = &clk_ops_branch,
2401 CLK_INIT(usb_fs1_p_clk.c),
2402 },
2403};
2404
2405static struct branch_clk usb_fs2_p_clk = {
2406 .b = {
2407 .ctl_reg = USB_FSn_HCLK_CTL_REG(2),
2408 .en_mask = BIT(4),
2409 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2410 .halt_bit = 14,
2411 },
2412 .c = {
2413 .dbg_name = "usb_fs2_p_clk",
2414 .ops = &clk_ops_branch,
2415 CLK_INIT(usb_fs2_p_clk.c),
2416 },
2417};
2418
2419static struct branch_clk usb_hs1_p_clk = {
2420 .b = {
2421 .ctl_reg = USB_HS1_HCLK_CTL_REG,
2422 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002423 .hwcg_reg = USB_HS1_HCLK_CTL_REG,
2424 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002425 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2426 .halt_bit = 1,
2427 },
2428 .c = {
2429 .dbg_name = "usb_hs1_p_clk",
2430 .ops = &clk_ops_branch,
2431 CLK_INIT(usb_hs1_p_clk.c),
2432 },
2433};
2434
Tianyi Gou41515e22011-09-01 19:37:43 -07002435static struct branch_clk usb_hs3_p_clk = {
2436 .b = {
2437 .ctl_reg = USB_HS3_HCLK_CTL_REG,
2438 .en_mask = BIT(4),
2439 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2440 .halt_bit = 31,
2441 },
2442 .c = {
2443 .dbg_name = "usb_hs3_p_clk",
2444 .ops = &clk_ops_branch,
2445 CLK_INIT(usb_hs3_p_clk.c),
2446 },
2447};
2448
2449static struct branch_clk usb_hs4_p_clk = {
2450 .b = {
2451 .ctl_reg = USB_HS4_HCLK_CTL_REG,
2452 .en_mask = BIT(4),
2453 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2454 .halt_bit = 7,
2455 },
2456 .c = {
2457 .dbg_name = "usb_hs4_p_clk",
2458 .ops = &clk_ops_branch,
2459 CLK_INIT(usb_hs4_p_clk.c),
2460 },
2461};
2462
Stephen Boyd94625ef2011-07-12 17:06:01 -07002463static struct branch_clk usb_hsic_p_clk = {
2464 .b = {
2465 .ctl_reg = USB_HSIC_HCLK_CTL_REG,
2466 .en_mask = BIT(4),
2467 .halt_reg = CLK_HALT_CFPB_STATEA_REG,
2468 .halt_bit = 28,
2469 },
2470 .c = {
2471 .dbg_name = "usb_hsic_p_clk",
2472 .ops = &clk_ops_branch,
2473 CLK_INIT(usb_hsic_p_clk.c),
2474 },
2475};
2476
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002477static struct branch_clk sdc1_p_clk = {
2478 .b = {
2479 .ctl_reg = SDCn_HCLK_CTL_REG(1),
2480 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002481 .hwcg_reg = SDCn_HCLK_CTL_REG(1),
2482 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002483 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2484 .halt_bit = 11,
2485 },
2486 .c = {
2487 .dbg_name = "sdc1_p_clk",
2488 .ops = &clk_ops_branch,
2489 CLK_INIT(sdc1_p_clk.c),
2490 },
2491};
2492
2493static struct branch_clk sdc2_p_clk = {
2494 .b = {
2495 .ctl_reg = SDCn_HCLK_CTL_REG(2),
2496 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002497 .hwcg_reg = SDCn_HCLK_CTL_REG(2),
2498 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002499 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2500 .halt_bit = 10,
2501 },
2502 .c = {
2503 .dbg_name = "sdc2_p_clk",
2504 .ops = &clk_ops_branch,
2505 CLK_INIT(sdc2_p_clk.c),
2506 },
2507};
2508
2509static struct branch_clk sdc3_p_clk = {
2510 .b = {
2511 .ctl_reg = SDCn_HCLK_CTL_REG(3),
2512 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002513 .hwcg_reg = SDCn_HCLK_CTL_REG(3),
2514 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002515 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2516 .halt_bit = 9,
2517 },
2518 .c = {
2519 .dbg_name = "sdc3_p_clk",
2520 .ops = &clk_ops_branch,
2521 CLK_INIT(sdc3_p_clk.c),
2522 },
2523};
2524
2525static struct branch_clk sdc4_p_clk = {
2526 .b = {
2527 .ctl_reg = SDCn_HCLK_CTL_REG(4),
2528 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002529 .hwcg_reg = SDCn_HCLK_CTL_REG(4),
2530 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002531 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2532 .halt_bit = 8,
2533 },
2534 .c = {
2535 .dbg_name = "sdc4_p_clk",
2536 .ops = &clk_ops_branch,
2537 CLK_INIT(sdc4_p_clk.c),
2538 },
2539};
2540
2541static struct branch_clk sdc5_p_clk = {
2542 .b = {
2543 .ctl_reg = SDCn_HCLK_CTL_REG(5),
2544 .en_mask = BIT(4),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002545 .hwcg_reg = SDCn_HCLK_CTL_REG(5),
2546 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002547 .halt_reg = CLK_HALT_DFAB_STATE_REG,
2548 .halt_bit = 7,
2549 },
2550 .c = {
2551 .dbg_name = "sdc5_p_clk",
2552 .ops = &clk_ops_branch,
2553 CLK_INIT(sdc5_p_clk.c),
2554 },
2555};
2556
2557/* HW-Voteable Clocks */
2558static struct branch_clk adm0_clk = {
2559 .b = {
2560 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2561 .en_mask = BIT(2),
2562 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2563 .halt_check = HALT_VOTED,
2564 .halt_bit = 14,
2565 },
2566 .c = {
2567 .dbg_name = "adm0_clk",
2568 .ops = &clk_ops_branch,
2569 CLK_INIT(adm0_clk.c),
2570 },
2571};
2572
2573static struct branch_clk adm0_p_clk = {
2574 .b = {
2575 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2576 .en_mask = BIT(3),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002577 .hwcg_reg = ADM0_PBUS_CLK_CTL_REG,
2578 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002579 .halt_reg = CLK_HALT_MSS_SMPSS_MISC_STATE_REG,
2580 .halt_check = HALT_VOTED,
2581 .halt_bit = 13,
2582 },
2583 .c = {
2584 .dbg_name = "adm0_p_clk",
2585 .ops = &clk_ops_branch,
2586 CLK_INIT(adm0_p_clk.c),
2587 },
2588};
2589
2590static struct branch_clk pmic_arb0_p_clk = {
2591 .b = {
2592 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2593 .en_mask = BIT(8),
2594 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2595 .halt_check = HALT_VOTED,
2596 .halt_bit = 22,
2597 },
2598 .c = {
2599 .dbg_name = "pmic_arb0_p_clk",
2600 .ops = &clk_ops_branch,
2601 CLK_INIT(pmic_arb0_p_clk.c),
2602 },
2603};
2604
2605static struct branch_clk pmic_arb1_p_clk = {
2606 .b = {
2607 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2608 .en_mask = BIT(9),
2609 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2610 .halt_check = HALT_VOTED,
2611 .halt_bit = 21,
2612 },
2613 .c = {
2614 .dbg_name = "pmic_arb1_p_clk",
2615 .ops = &clk_ops_branch,
2616 CLK_INIT(pmic_arb1_p_clk.c),
2617 },
2618};
2619
2620static struct branch_clk pmic_ssbi2_clk = {
2621 .b = {
2622 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2623 .en_mask = BIT(7),
2624 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2625 .halt_check = HALT_VOTED,
2626 .halt_bit = 23,
2627 },
2628 .c = {
2629 .dbg_name = "pmic_ssbi2_clk",
2630 .ops = &clk_ops_branch,
2631 CLK_INIT(pmic_ssbi2_clk.c),
2632 },
2633};
2634
2635static struct branch_clk rpm_msg_ram_p_clk = {
2636 .b = {
2637 .ctl_reg = SC0_U_CLK_BRANCH_ENA_VOTE_REG,
2638 .en_mask = BIT(6),
Stephen Boyda52d7e32011-11-10 11:59:00 -08002639 .hwcg_reg = RPM_MSG_RAM_HCLK_CTL_REG,
2640 .hwcg_mask = BIT(6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002641 .halt_reg = CLK_HALT_SFPB_MISC_STATE_REG,
2642 .halt_check = HALT_VOTED,
2643 .halt_bit = 12,
2644 },
2645 .c = {
2646 .dbg_name = "rpm_msg_ram_p_clk",
2647 .ops = &clk_ops_branch,
2648 CLK_INIT(rpm_msg_ram_p_clk.c),
2649 },
2650};
2651
2652/*
2653 * Multimedia Clocks
2654 */
2655
Stephen Boyd94625ef2011-07-12 17:06:01 -07002656#define CLK_CAM(name, n, hb) \
2657 struct rcg_clk name = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002658 .b = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002659 .ctl_reg = CAMCLK##n##_CC_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002660 .en_mask = BIT(0), \
2661 .halt_reg = DBG_BUS_VEC_I_REG, \
2662 .halt_bit = hb, \
2663 }, \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002664 .ns_reg = CAMCLK##n##_NS_REG, \
2665 .md_reg = CAMCLK##n##_MD_REG, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002666 .root_en_mask = BIT(2), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002667 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0), \
Matt Wagantall07c45472012-02-10 23:27:24 -08002668 .mnd_en_mask = BIT(5), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002669 .ctl_mask = BM(7, 6), \
2670 .set_rate = set_rate_mnd_8, \
2671 .freq_tbl = clk_tbl_cam, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002672 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002673 .c = { \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002674 .dbg_name = #name, \
Stephen Boyd409b8b42012-04-10 12:12:56 -07002675 .ops = &clk_ops_rcg, \
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002676 VDD_DIG_FMAX_MAP2(LOW, 64000000, NOMINAL, 128000000), \
Stephen Boyd94625ef2011-07-12 17:06:01 -07002677 CLK_INIT(name.c), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678 }, \
2679 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002680#define F_CAM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002681 { \
2682 .freq_hz = f, \
2683 .src_clk = &s##_clk.c, \
2684 .md_val = MD8(8, m, 0, n), \
2685 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2686 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002687 }
2688static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002689 F_CAM( 0, gnd, 1, 0, 0),
2690 F_CAM( 6000000, pll8, 4, 1, 16),
2691 F_CAM( 8000000, pll8, 4, 1, 12),
2692 F_CAM( 12000000, pll8, 4, 1, 8),
2693 F_CAM( 16000000, pll8, 4, 1, 6),
2694 F_CAM( 19200000, pll8, 4, 1, 5),
2695 F_CAM( 24000000, pll8, 4, 1, 4),
2696 F_CAM( 32000000, pll8, 4, 1, 3),
2697 F_CAM( 48000000, pll8, 4, 1, 2),
2698 F_CAM( 64000000, pll8, 3, 1, 2),
2699 F_CAM( 96000000, pll8, 4, 0, 0),
2700 F_CAM(128000000, pll8, 3, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002701 F_END
2702};
2703
Stephen Boyd94625ef2011-07-12 17:06:01 -07002704static CLK_CAM(cam0_clk, 0, 15);
2705static CLK_CAM(cam1_clk, 1, 16);
2706static CLK_CAM(cam2_clk, 2, 31);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002707
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002708#define F_CSI(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002709 { \
2710 .freq_hz = f, \
2711 .src_clk = &s##_clk.c, \
2712 .md_val = MD8(8, m, 0, n), \
2713 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
2714 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002715 }
2716static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002717 F_CSI( 0, gnd, 1, 0, 0),
Stephen Boyd092fd182011-10-21 15:56:30 -07002718 F_CSI( 27000000, pxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002719 F_CSI( 85330000, pll8, 1, 2, 9),
2720 F_CSI(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002721 F_END
2722};
2723
2724static struct rcg_clk csi0_src_clk = {
2725 .ns_reg = CSI0_NS_REG,
2726 .b = {
2727 .ctl_reg = CSI0_CC_REG,
2728 .halt_check = NOCHECK,
2729 },
2730 .md_reg = CSI0_MD_REG,
2731 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002732 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002733 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734 .ctl_mask = BM(7, 6),
2735 .set_rate = set_rate_mnd,
2736 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002737 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002738 .c = {
2739 .dbg_name = "csi0_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002740 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002741 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002742 CLK_INIT(csi0_src_clk.c),
2743 },
2744};
2745
2746static struct branch_clk csi0_clk = {
2747 .b = {
2748 .ctl_reg = CSI0_CC_REG,
2749 .en_mask = BIT(0),
2750 .reset_reg = SW_RESET_CORE_REG,
2751 .reset_mask = BIT(8),
2752 .halt_reg = DBG_BUS_VEC_B_REG,
2753 .halt_bit = 13,
2754 },
2755 .parent = &csi0_src_clk.c,
2756 .c = {
2757 .dbg_name = "csi0_clk",
2758 .ops = &clk_ops_branch,
2759 CLK_INIT(csi0_clk.c),
2760 },
2761};
2762
2763static struct branch_clk csi0_phy_clk = {
2764 .b = {
2765 .ctl_reg = CSI0_CC_REG,
2766 .en_mask = BIT(8),
2767 .reset_reg = SW_RESET_CORE_REG,
2768 .reset_mask = BIT(29),
2769 .halt_reg = DBG_BUS_VEC_I_REG,
2770 .halt_bit = 9,
2771 },
2772 .parent = &csi0_src_clk.c,
2773 .c = {
2774 .dbg_name = "csi0_phy_clk",
2775 .ops = &clk_ops_branch,
2776 CLK_INIT(csi0_phy_clk.c),
2777 },
2778};
2779
2780static struct rcg_clk csi1_src_clk = {
2781 .ns_reg = CSI1_NS_REG,
2782 .b = {
2783 .ctl_reg = CSI1_CC_REG,
2784 .halt_check = NOCHECK,
2785 },
2786 .md_reg = CSI1_MD_REG,
2787 .root_en_mask = BIT(2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002788 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002789 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002790 .ctl_mask = BM(7, 6),
2791 .set_rate = set_rate_mnd,
2792 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002793 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002794 .c = {
2795 .dbg_name = "csi1_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002796 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002797 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002798 CLK_INIT(csi1_src_clk.c),
2799 },
2800};
2801
2802static struct branch_clk csi1_clk = {
2803 .b = {
2804 .ctl_reg = CSI1_CC_REG,
2805 .en_mask = BIT(0),
2806 .reset_reg = SW_RESET_CORE_REG,
2807 .reset_mask = BIT(18),
2808 .halt_reg = DBG_BUS_VEC_B_REG,
2809 .halt_bit = 14,
2810 },
2811 .parent = &csi1_src_clk.c,
2812 .c = {
2813 .dbg_name = "csi1_clk",
2814 .ops = &clk_ops_branch,
2815 CLK_INIT(csi1_clk.c),
2816 },
2817};
2818
2819static struct branch_clk csi1_phy_clk = {
2820 .b = {
2821 .ctl_reg = CSI1_CC_REG,
2822 .en_mask = BIT(8),
2823 .reset_reg = SW_RESET_CORE_REG,
2824 .reset_mask = BIT(28),
2825 .halt_reg = DBG_BUS_VEC_I_REG,
2826 .halt_bit = 10,
2827 },
2828 .parent = &csi1_src_clk.c,
2829 .c = {
2830 .dbg_name = "csi1_phy_clk",
2831 .ops = &clk_ops_branch,
2832 CLK_INIT(csi1_phy_clk.c),
2833 },
2834};
2835
Stephen Boyd94625ef2011-07-12 17:06:01 -07002836static struct rcg_clk csi2_src_clk = {
2837 .ns_reg = CSI2_NS_REG,
2838 .b = {
2839 .ctl_reg = CSI2_CC_REG,
2840 .halt_check = NOCHECK,
2841 },
2842 .md_reg = CSI2_MD_REG,
2843 .root_en_mask = BIT(2),
2844 .ns_mask = BM(31, 24) | BM(15, 14) | BM(2, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08002845 .mnd_en_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002846 .ctl_mask = BM(7, 6),
2847 .set_rate = set_rate_mnd,
2848 .freq_tbl = clk_tbl_csi,
2849 .current_freq = &rcg_dummy_freq,
2850 .c = {
2851 .dbg_name = "csi2_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07002852 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002853 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Stephen Boyd94625ef2011-07-12 17:06:01 -07002854 CLK_INIT(csi2_src_clk.c),
2855 },
2856};
2857
2858static struct branch_clk csi2_clk = {
2859 .b = {
2860 .ctl_reg = CSI2_CC_REG,
2861 .en_mask = BIT(0),
2862 .reset_reg = SW_RESET_CORE2_REG,
2863 .reset_mask = BIT(2),
2864 .halt_reg = DBG_BUS_VEC_B_REG,
2865 .halt_bit = 29,
2866 },
2867 .parent = &csi2_src_clk.c,
2868 .c = {
2869 .dbg_name = "csi2_clk",
2870 .ops = &clk_ops_branch,
2871 CLK_INIT(csi2_clk.c),
2872 },
2873};
2874
2875static struct branch_clk csi2_phy_clk = {
2876 .b = {
2877 .ctl_reg = CSI2_CC_REG,
2878 .en_mask = BIT(8),
2879 .reset_reg = SW_RESET_CORE_REG,
2880 .reset_mask = BIT(31),
2881 .halt_reg = DBG_BUS_VEC_I_REG,
2882 .halt_bit = 29,
2883 },
2884 .parent = &csi2_src_clk.c,
2885 .c = {
2886 .dbg_name = "csi2_phy_clk",
2887 .ops = &clk_ops_branch,
2888 CLK_INIT(csi2_phy_clk.c),
2889 },
2890};
2891
Stephen Boyd092fd182011-10-21 15:56:30 -07002892static struct clk *pix_rdi_mux_map[] = {
2893 [0] = &csi0_clk.c,
2894 [1] = &csi1_clk.c,
2895 [2] = &csi2_clk.c,
2896 NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002897};
2898
Stephen Boyd092fd182011-10-21 15:56:30 -07002899struct pix_rdi_clk {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002900 bool prepared;
Stephen Boyd092fd182011-10-21 15:56:30 -07002901 bool enabled;
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002902 unsigned long cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002903
2904 void __iomem *const s_reg;
2905 u32 s_mask;
2906
2907 void __iomem *const s2_reg;
2908 u32 s2_mask;
2909
2910 struct branch b;
2911 struct clk c;
2912};
2913
Matt Wagantallf82f2942012-01-27 13:56:13 -08002914static inline struct pix_rdi_clk *to_pix_rdi_clk(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002915{
Matt Wagantallf82f2942012-01-27 13:56:13 -08002916 return container_of(c, struct pix_rdi_clk, c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002917}
2918
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002919static int pix_rdi_clk_set_rate(struct clk *c, unsigned long rate)
Stephen Boyd092fd182011-10-21 15:56:30 -07002920{
2921 int ret, i;
2922 u32 reg;
2923 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08002924 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07002925 struct clk **mux_map = pix_rdi_mux_map;
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002926 unsigned long old_rate = rdi->cur_rate;
Stephen Boyd092fd182011-10-21 15:56:30 -07002927
2928 /*
2929 * These clocks select three inputs via two muxes. One mux selects
2930 * between csi0 and csi1 and the second mux selects between that mux's
2931 * output and csi2. The source and destination selections for each
2932 * mux must be clocking for the switch to succeed so just turn on
2933 * all three sources because it's easier than figuring out what source
2934 * needs to be on at what time.
2935 */
2936 for (i = 0; mux_map[i]; i++) {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002937 ret = clk_prepare_enable(mux_map[i]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002938 if (ret)
2939 goto err;
2940 }
2941 if (rate >= i) {
2942 ret = -EINVAL;
2943 goto err;
2944 }
2945 /* Keep the new source on when switching inputs of an enabled clock */
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002946 if (rdi->prepared) {
2947 ret = clk_prepare(mux_map[rate]);
2948 if (ret)
2949 goto err;
Stephen Boyd092fd182011-10-21 15:56:30 -07002950 }
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002951 spin_lock_irqsave(&c->lock, flags);
2952 if (rdi->enabled) {
2953 ret = clk_enable(mux_map[rate]);
2954 if (ret) {
2955 spin_unlock_irqrestore(&c->lock, flags);
2956 clk_unprepare(mux_map[rate]);
2957 goto err;
2958 }
2959 }
2960 spin_lock(&local_clock_reg_lock);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002961 reg = readl_relaxed(rdi->s2_reg);
2962 reg &= ~rdi->s2_mask;
2963 reg |= rate == 2 ? rdi->s2_mask : 0;
2964 writel_relaxed(reg, rdi->s2_reg);
Stephen Boyd092fd182011-10-21 15:56:30 -07002965 /*
2966 * Wait at least 6 cycles of slowest clock
2967 * for the glitch-free MUX to fully switch sources.
2968 */
2969 mb();
2970 udelay(1);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002971 reg = readl_relaxed(rdi->s_reg);
2972 reg &= ~rdi->s_mask;
2973 reg |= rate == 1 ? rdi->s_mask : 0;
2974 writel_relaxed(reg, rdi->s_reg);
Stephen Boyd092fd182011-10-21 15:56:30 -07002975 /*
2976 * Wait at least 6 cycles of slowest clock
2977 * for the glitch-free MUX to fully switch sources.
2978 */
2979 mb();
2980 udelay(1);
Matt Wagantallf82f2942012-01-27 13:56:13 -08002981 rdi->cur_rate = rate;
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002982 spin_unlock(&local_clock_reg_lock);
2983
2984 if (rdi->enabled)
2985 clk_disable(mux_map[old_rate]);
2986 spin_unlock_irqrestore(&c->lock, flags);
2987 if (rdi->prepared)
2988 clk_unprepare(mux_map[old_rate]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002989err:
2990 for (i--; i >= 0; i--)
Stephen Boyd2c2875f2012-01-24 17:36:34 -08002991 clk_disable_unprepare(mux_map[i]);
Stephen Boyd092fd182011-10-21 15:56:30 -07002992
2993 return 0;
2994}
2995
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002996static unsigned long pix_rdi_clk_get_rate(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07002997{
2998 return to_pix_rdi_clk(c)->cur_rate;
2999}
3000
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003001static int pix_rdi_clk_prepare(struct clk *c)
3002{
3003 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
3004 rdi->prepared = true;
3005 return 0;
3006}
3007
Stephen Boyd092fd182011-10-21 15:56:30 -07003008static int pix_rdi_clk_enable(struct clk *c)
3009{
3010 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08003011 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07003012
3013 spin_lock_irqsave(&local_clock_reg_lock, flags);
Matt Wagantall0de1b3f2012-06-05 19:52:43 -07003014 __branch_enable_reg(&rdi->b, rdi->c.dbg_name);
Stephen Boyd092fd182011-10-21 15:56:30 -07003015 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
Matt Wagantallf82f2942012-01-27 13:56:13 -08003016 rdi->enabled = true;
Stephen Boyd092fd182011-10-21 15:56:30 -07003017
3018 return 0;
3019}
3020
3021static void pix_rdi_clk_disable(struct clk *c)
3022{
3023 unsigned long flags;
Matt Wagantallf82f2942012-01-27 13:56:13 -08003024 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Stephen Boyd092fd182011-10-21 15:56:30 -07003025
3026 spin_lock_irqsave(&local_clock_reg_lock, flags);
Matt Wagantall0de1b3f2012-06-05 19:52:43 -07003027 __branch_disable_reg(&rdi->b, rdi->c.dbg_name);
Stephen Boyd092fd182011-10-21 15:56:30 -07003028 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
Matt Wagantallf82f2942012-01-27 13:56:13 -08003029 rdi->enabled = false;
Stephen Boyd092fd182011-10-21 15:56:30 -07003030}
3031
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003032static void pix_rdi_clk_unprepare(struct clk *c)
3033{
3034 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
3035 rdi->prepared = false;
3036}
3037
Matt Wagantallf82f2942012-01-27 13:56:13 -08003038static int pix_rdi_clk_reset(struct clk *c, enum clk_reset_action action)
Stephen Boyd092fd182011-10-21 15:56:30 -07003039{
Matt Wagantallf82f2942012-01-27 13:56:13 -08003040 return branch_reset(&to_pix_rdi_clk(c)->b, action);
Stephen Boyd092fd182011-10-21 15:56:30 -07003041}
3042
3043static struct clk *pix_rdi_clk_get_parent(struct clk *c)
3044{
Matt Wagantallf82f2942012-01-27 13:56:13 -08003045 return pix_rdi_mux_map[to_pix_rdi_clk(c)->cur_rate];
Stephen Boyd092fd182011-10-21 15:56:30 -07003046}
3047
3048static int pix_rdi_clk_list_rate(struct clk *c, unsigned n)
3049{
3050 if (pix_rdi_mux_map[n])
3051 return n;
3052 return -ENXIO;
3053}
3054
Matt Wagantalla15833b2012-04-03 11:00:56 -07003055static enum handoff pix_rdi_clk_handoff(struct clk *c)
Stephen Boyd092fd182011-10-21 15:56:30 -07003056{
3057 u32 reg;
Matt Wagantallf82f2942012-01-27 13:56:13 -08003058 struct pix_rdi_clk *rdi = to_pix_rdi_clk(c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07003059 enum handoff ret;
3060
Matt Wagantallf82f2942012-01-27 13:56:13 -08003061 ret = branch_handoff(&rdi->b, &rdi->c);
Matt Wagantalla15833b2012-04-03 11:00:56 -07003062 if (ret == HANDOFF_DISABLED_CLK)
3063 return ret;
Stephen Boyd092fd182011-10-21 15:56:30 -07003064
Matt Wagantallf82f2942012-01-27 13:56:13 -08003065 reg = readl_relaxed(rdi->s_reg);
3066 rdi->cur_rate = reg & rdi->s_mask ? 1 : 0;
3067 reg = readl_relaxed(rdi->s2_reg);
3068 rdi->cur_rate = reg & rdi->s2_mask ? 2 : rdi->cur_rate;
Matt Wagantalla15833b2012-04-03 11:00:56 -07003069
3070 return HANDOFF_ENABLED_CLK;
Stephen Boyd092fd182011-10-21 15:56:30 -07003071}
3072
3073static struct clk_ops clk_ops_pix_rdi_8960 = {
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003074 .prepare = pix_rdi_clk_prepare,
Stephen Boyd092fd182011-10-21 15:56:30 -07003075 .enable = pix_rdi_clk_enable,
3076 .disable = pix_rdi_clk_disable,
Stephen Boyd2c2875f2012-01-24 17:36:34 -08003077 .unprepare = pix_rdi_clk_unprepare,
Stephen Boyd092fd182011-10-21 15:56:30 -07003078 .handoff = pix_rdi_clk_handoff,
3079 .set_rate = pix_rdi_clk_set_rate,
3080 .get_rate = pix_rdi_clk_get_rate,
3081 .list_rate = pix_rdi_clk_list_rate,
3082 .reset = pix_rdi_clk_reset,
Stephen Boyd092fd182011-10-21 15:56:30 -07003083 .get_parent = pix_rdi_clk_get_parent,
3084};
3085
3086static struct pix_rdi_clk csi_pix_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003087 .b = {
3088 .ctl_reg = MISC_CC_REG,
3089 .en_mask = BIT(26),
3090 .halt_check = DELAY,
3091 .reset_reg = SW_RESET_CORE_REG,
3092 .reset_mask = BIT(26),
3093 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003094 .s_reg = MISC_CC_REG,
3095 .s_mask = BIT(25),
3096 .s2_reg = MISC_CC3_REG,
3097 .s2_mask = BIT(13),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003098 .c = {
3099 .dbg_name = "csi_pix_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003100 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003101 CLK_INIT(csi_pix_clk.c),
3102 },
3103};
3104
Stephen Boyd092fd182011-10-21 15:56:30 -07003105static struct pix_rdi_clk csi_pix1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003106 .b = {
3107 .ctl_reg = MISC_CC3_REG,
3108 .en_mask = BIT(10),
3109 .halt_check = DELAY,
3110 .reset_reg = SW_RESET_CORE_REG,
3111 .reset_mask = BIT(30),
3112 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003113 .s_reg = MISC_CC3_REG,
3114 .s_mask = BIT(8),
3115 .s2_reg = MISC_CC3_REG,
3116 .s2_mask = BIT(9),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003117 .c = {
3118 .dbg_name = "csi_pix1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003119 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003120 CLK_INIT(csi_pix1_clk.c),
3121 },
3122};
3123
Stephen Boyd092fd182011-10-21 15:56:30 -07003124static struct pix_rdi_clk csi_rdi_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003125 .b = {
3126 .ctl_reg = MISC_CC_REG,
3127 .en_mask = BIT(13),
3128 .halt_check = DELAY,
3129 .reset_reg = SW_RESET_CORE_REG,
3130 .reset_mask = BIT(27),
3131 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003132 .s_reg = MISC_CC_REG,
3133 .s_mask = BIT(12),
3134 .s2_reg = MISC_CC3_REG,
3135 .s2_mask = BIT(12),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003136 .c = {
3137 .dbg_name = "csi_rdi_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003138 .ops = &clk_ops_pix_rdi_8960,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003139 CLK_INIT(csi_rdi_clk.c),
3140 },
3141};
3142
Stephen Boyd092fd182011-10-21 15:56:30 -07003143static struct pix_rdi_clk csi_rdi1_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003144 .b = {
3145 .ctl_reg = MISC_CC3_REG,
3146 .en_mask = BIT(2),
3147 .halt_check = DELAY,
3148 .reset_reg = SW_RESET_CORE2_REG,
3149 .reset_mask = BIT(1),
3150 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003151 .s_reg = MISC_CC3_REG,
3152 .s_mask = BIT(0),
3153 .s2_reg = MISC_CC3_REG,
3154 .s2_mask = BIT(1),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003155 .c = {
3156 .dbg_name = "csi_rdi1_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003157 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003158 CLK_INIT(csi_rdi1_clk.c),
3159 },
3160};
3161
Stephen Boyd092fd182011-10-21 15:56:30 -07003162static struct pix_rdi_clk csi_rdi2_clk = {
Stephen Boyd94625ef2011-07-12 17:06:01 -07003163 .b = {
3164 .ctl_reg = MISC_CC3_REG,
3165 .en_mask = BIT(6),
3166 .halt_check = DELAY,
3167 .reset_reg = SW_RESET_CORE2_REG,
3168 .reset_mask = BIT(0),
3169 },
Stephen Boyd092fd182011-10-21 15:56:30 -07003170 .s_reg = MISC_CC3_REG,
3171 .s_mask = BIT(4),
3172 .s2_reg = MISC_CC3_REG,
3173 .s2_mask = BIT(5),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003174 .c = {
3175 .dbg_name = "csi_rdi2_clk",
Stephen Boyd092fd182011-10-21 15:56:30 -07003176 .ops = &clk_ops_pix_rdi_8960,
Stephen Boyd94625ef2011-07-12 17:06:01 -07003177 CLK_INIT(csi_rdi2_clk.c),
3178 },
3179};
3180
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003181#define F_CSI_PHYTIMER(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003182 { \
3183 .freq_hz = f, \
3184 .src_clk = &s##_clk.c, \
3185 .md_val = MD8(8, m, 0, n), \
3186 .ns_val = NS_MM(31, 24, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
3187 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003188 }
3189static struct clk_freq_tbl clk_tbl_csi_phytimer[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003190 F_CSI_PHYTIMER( 0, gnd, 1, 0, 0),
3191 F_CSI_PHYTIMER( 85330000, pll8, 1, 2, 9),
3192 F_CSI_PHYTIMER(177780000, pll2, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003193 F_END
3194};
3195
3196static struct rcg_clk csiphy_timer_src_clk = {
3197 .ns_reg = CSIPHYTIMER_NS_REG,
3198 .b = {
3199 .ctl_reg = CSIPHYTIMER_CC_REG,
3200 .halt_check = NOCHECK,
3201 },
3202 .md_reg = CSIPHYTIMER_MD_REG,
3203 .root_en_mask = BIT(2),
3204 .ns_mask = (BM(31, 24) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003205 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003206 .ctl_mask = BM(7, 6),
3207 .set_rate = set_rate_mnd_8,
3208 .freq_tbl = clk_tbl_csi_phytimer,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003209 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003210 .c = {
3211 .dbg_name = "csiphy_timer_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003212 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003213 VDD_DIG_FMAX_MAP2(LOW, 86000000, NOMINAL, 178000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003214 CLK_INIT(csiphy_timer_src_clk.c),
3215 },
3216};
3217
3218static struct branch_clk csi0phy_timer_clk = {
3219 .b = {
3220 .ctl_reg = CSIPHYTIMER_CC_REG,
3221 .en_mask = BIT(0),
3222 .halt_reg = DBG_BUS_VEC_I_REG,
3223 .halt_bit = 17,
3224 },
3225 .parent = &csiphy_timer_src_clk.c,
3226 .c = {
3227 .dbg_name = "csi0phy_timer_clk",
3228 .ops = &clk_ops_branch,
3229 CLK_INIT(csi0phy_timer_clk.c),
3230 },
3231};
3232
3233static struct branch_clk csi1phy_timer_clk = {
3234 .b = {
3235 .ctl_reg = CSIPHYTIMER_CC_REG,
3236 .en_mask = BIT(9),
3237 .halt_reg = DBG_BUS_VEC_I_REG,
3238 .halt_bit = 18,
3239 },
3240 .parent = &csiphy_timer_src_clk.c,
3241 .c = {
3242 .dbg_name = "csi1phy_timer_clk",
3243 .ops = &clk_ops_branch,
3244 CLK_INIT(csi1phy_timer_clk.c),
3245 },
3246};
3247
Stephen Boyd94625ef2011-07-12 17:06:01 -07003248static struct branch_clk csi2phy_timer_clk = {
3249 .b = {
3250 .ctl_reg = CSIPHYTIMER_CC_REG,
3251 .en_mask = BIT(11),
3252 .halt_reg = DBG_BUS_VEC_I_REG,
3253 .halt_bit = 30,
3254 },
3255 .parent = &csiphy_timer_src_clk.c,
3256 .c = {
3257 .dbg_name = "csi2phy_timer_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(csi2phy_timer_clk.c),
3260 },
3261};
3262
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003263#define F_DSI(d) \
3264 { \
3265 .freq_hz = d, \
3266 .ns_val = BVAL(15, 12, (d-1)), \
3267 }
3268/*
3269 * The DSI_BYTE/ESC clock is sourced from the DSI PHY PLL, which may change rate
3270 * without this clock driver knowing. So, overload the clk_set_rate() to set
3271 * the divider (1 to 16) of the clock with respect to the PLL rate.
3272 */
3273static struct clk_freq_tbl clk_tbl_dsi_byte[] = {
3274 F_DSI(1), F_DSI(2), F_DSI(3), F_DSI(4),
3275 F_DSI(5), F_DSI(6), F_DSI(7), F_DSI(8),
3276 F_DSI(9), F_DSI(10), F_DSI(11), F_DSI(12),
3277 F_DSI(13), F_DSI(14), F_DSI(15), F_DSI(16),
3278 F_END
3279};
3280
Matt Wagantall735e41b2012-07-23 17:18:58 -07003281static struct branch_clk dsi1_reset_clk = {
3282 .b = {
3283 .reset_reg = SW_RESET_CORE_REG,
3284 .reset_mask = BIT(7),
3285 .halt_check = NOCHECK,
3286 },
3287 .c = {
3288 .dbg_name = "dsi1_reset_clk",
3289 .ops = &clk_ops_branch,
3290 CLK_INIT(dsi1_reset_clk.c),
3291 },
3292};
3293
3294static struct branch_clk dsi2_reset_clk = {
3295 .b = {
3296 .reset_reg = SW_RESET_CORE_REG,
3297 .reset_mask = BIT(25),
3298 .halt_check = NOCHECK,
3299 },
3300 .c = {
3301 .dbg_name = "dsi2_reset_clk",
3302 .ops = &clk_ops_branch,
3303 CLK_INIT(dsi2_reset_clk.c),
3304 },
3305};
3306
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003307static struct rcg_clk dsi1_byte_clk = {
3308 .b = {
3309 .ctl_reg = DSI1_BYTE_CC_REG,
3310 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003311 .halt_reg = DBG_BUS_VEC_B_REG,
3312 .halt_bit = 21,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003313 .retain_reg = DSI1_BYTE_CC_REG,
3314 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003315 },
3316 .ns_reg = DSI1_BYTE_NS_REG,
3317 .root_en_mask = BIT(2),
3318 .ns_mask = BM(15, 12),
3319 .set_rate = set_rate_nop,
3320 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003321 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003322 .c = {
3323 .dbg_name = "dsi1_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003324 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003325 CLK_INIT(dsi1_byte_clk.c),
3326 },
3327};
3328
3329static struct rcg_clk dsi2_byte_clk = {
3330 .b = {
3331 .ctl_reg = DSI2_BYTE_CC_REG,
3332 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003333 .halt_reg = DBG_BUS_VEC_B_REG,
3334 .halt_bit = 20,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003335 .retain_reg = DSI2_BYTE_CC_REG,
3336 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003337 },
3338 .ns_reg = DSI2_BYTE_NS_REG,
3339 .root_en_mask = BIT(2),
3340 .ns_mask = BM(15, 12),
3341 .set_rate = set_rate_nop,
3342 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003343 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003344 .c = {
3345 .dbg_name = "dsi2_byte_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003346 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003347 CLK_INIT(dsi2_byte_clk.c),
3348 },
3349};
3350
3351static struct rcg_clk dsi1_esc_clk = {
3352 .b = {
3353 .ctl_reg = DSI1_ESC_CC_REG,
3354 .en_mask = BIT(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003355 .halt_reg = DBG_BUS_VEC_I_REG,
3356 .halt_bit = 1,
3357 },
3358 .ns_reg = DSI1_ESC_NS_REG,
3359 .root_en_mask = BIT(2),
3360 .ns_mask = BM(15, 12),
3361 .set_rate = set_rate_nop,
3362 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003363 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003364 .c = {
3365 .dbg_name = "dsi1_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003366 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003367 CLK_INIT(dsi1_esc_clk.c),
3368 },
3369};
3370
3371static struct rcg_clk dsi2_esc_clk = {
3372 .b = {
3373 .ctl_reg = DSI2_ESC_CC_REG,
3374 .en_mask = BIT(0),
3375 .halt_reg = DBG_BUS_VEC_I_REG,
3376 .halt_bit = 3,
3377 },
3378 .ns_reg = DSI2_ESC_NS_REG,
3379 .root_en_mask = BIT(2),
3380 .ns_mask = BM(15, 12),
3381 .set_rate = set_rate_nop,
3382 .freq_tbl = clk_tbl_dsi_byte,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003383 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003384 .c = {
3385 .dbg_name = "dsi2_esc_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003386 .ops = &clk_ops_rcg,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003387 CLK_INIT(dsi2_esc_clk.c),
3388 },
3389};
3390
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003391#define F_GFX2D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003392 { \
3393 .freq_hz = f, \
3394 .src_clk = &s##_clk.c, \
3395 .md_val = MD4(4, m, 0, n), \
3396 .ns_val = NS_MND_BANKED4(20, 16, n, m, 3, 0, s##_to_mm_mux), \
3397 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003398 }
3399static struct clk_freq_tbl clk_tbl_gfx2d[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003400 F_GFX2D( 0, gnd, 0, 0),
3401 F_GFX2D( 27000000, pxo, 0, 0),
3402 F_GFX2D( 48000000, pll8, 1, 8),
3403 F_GFX2D( 54857000, pll8, 1, 7),
3404 F_GFX2D( 64000000, pll8, 1, 6),
3405 F_GFX2D( 76800000, pll8, 1, 5),
3406 F_GFX2D( 96000000, pll8, 1, 4),
3407 F_GFX2D(128000000, pll8, 1, 3),
3408 F_GFX2D(145455000, pll2, 2, 11),
3409 F_GFX2D(160000000, pll2, 1, 5),
3410 F_GFX2D(177778000, pll2, 2, 9),
3411 F_GFX2D(200000000, pll2, 1, 4),
3412 F_GFX2D(228571000, pll2, 2, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003413 F_END
3414};
3415
3416static struct bank_masks bmnd_info_gfx2d0 = {
3417 .bank_sel_mask = BIT(11),
3418 .bank0_mask = {
3419 .md_reg = GFX2D0_MD0_REG,
3420 .ns_mask = BM(23, 20) | BM(5, 3),
3421 .rst_mask = BIT(25),
3422 .mnd_en_mask = BIT(8),
3423 .mode_mask = BM(10, 9),
3424 },
3425 .bank1_mask = {
3426 .md_reg = GFX2D0_MD1_REG,
3427 .ns_mask = BM(19, 16) | BM(2, 0),
3428 .rst_mask = BIT(24),
3429 .mnd_en_mask = BIT(5),
3430 .mode_mask = BM(7, 6),
3431 },
3432};
3433
3434static struct rcg_clk gfx2d0_clk = {
3435 .b = {
3436 .ctl_reg = GFX2D0_CC_REG,
3437 .en_mask = BIT(0),
3438 .reset_reg = SW_RESET_CORE_REG,
3439 .reset_mask = BIT(14),
3440 .halt_reg = DBG_BUS_VEC_A_REG,
3441 .halt_bit = 9,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003442 .retain_reg = GFX2D0_CC_REG,
3443 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003444 },
3445 .ns_reg = GFX2D0_NS_REG,
3446 .root_en_mask = BIT(2),
3447 .set_rate = set_rate_mnd_banked,
3448 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003449 .bank_info = &bmnd_info_gfx2d0,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003450 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003451 .c = {
3452 .dbg_name = "gfx2d0_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003453 .ops = &clk_ops_rcg,
Matt Wagantall158f73b2012-05-16 11:29:35 -07003454 .flags = CLKFLAG_SKIP_HANDOFF,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003455 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3456 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003457 CLK_INIT(gfx2d0_clk.c),
3458 },
3459};
3460
3461static struct bank_masks bmnd_info_gfx2d1 = {
3462 .bank_sel_mask = BIT(11),
3463 .bank0_mask = {
3464 .md_reg = GFX2D1_MD0_REG,
3465 .ns_mask = BM(23, 20) | BM(5, 3),
3466 .rst_mask = BIT(25),
3467 .mnd_en_mask = BIT(8),
3468 .mode_mask = BM(10, 9),
3469 },
3470 .bank1_mask = {
3471 .md_reg = GFX2D1_MD1_REG,
3472 .ns_mask = BM(19, 16) | BM(2, 0),
3473 .rst_mask = BIT(24),
3474 .mnd_en_mask = BIT(5),
3475 .mode_mask = BM(7, 6),
3476 },
3477};
3478
3479static struct rcg_clk gfx2d1_clk = {
3480 .b = {
3481 .ctl_reg = GFX2D1_CC_REG,
3482 .en_mask = BIT(0),
3483 .reset_reg = SW_RESET_CORE_REG,
3484 .reset_mask = BIT(13),
3485 .halt_reg = DBG_BUS_VEC_A_REG,
3486 .halt_bit = 14,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003487 .retain_reg = GFX2D1_CC_REG,
3488 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003489 },
3490 .ns_reg = GFX2D1_NS_REG,
3491 .root_en_mask = BIT(2),
3492 .set_rate = set_rate_mnd_banked,
3493 .freq_tbl = clk_tbl_gfx2d,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003494 .bank_info = &bmnd_info_gfx2d1,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003495 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003496 .c = {
3497 .dbg_name = "gfx2d1_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003498 .ops = &clk_ops_rcg,
Matt Wagantall158f73b2012-05-16 11:29:35 -07003499 .flags = CLKFLAG_SKIP_HANDOFF,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003500 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
3501 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003502 CLK_INIT(gfx2d1_clk.c),
3503 },
3504};
3505
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003506#define F_GFX3D(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003507 { \
3508 .freq_hz = f, \
3509 .src_clk = &s##_clk.c, \
3510 .md_val = MD4(4, m, 0, n), \
3511 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3512 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003513 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003514
Patrick Dalye6f489042012-07-11 15:29:15 -07003515static struct clk_freq_tbl clk_tbl_gfx3d_8960ab[] = {
3516 F_GFX3D( 0, gnd, 0, 0),
3517 F_GFX3D( 27000000, pxo, 0, 0),
3518 F_GFX3D( 48000000, pll8, 1, 8),
3519 F_GFX3D( 54857000, pll8, 1, 7),
3520 F_GFX3D( 64000000, pll8, 1, 6),
3521 F_GFX3D( 76800000, pll8, 1, 5),
3522 F_GFX3D( 96000000, pll8, 1, 4),
3523 F_GFX3D(128000000, pll8, 1, 3),
3524 F_GFX3D(145455000, pll2, 2, 11),
3525 F_GFX3D(160000000, pll2, 1, 5),
3526 F_GFX3D(177778000, pll2, 2, 9),
3527 F_GFX3D(200000000, pll2, 1, 4),
3528 F_GFX3D(228571000, pll2, 2, 7),
3529 F_GFX3D(266667000, pll2, 1, 3),
3530 F_GFX3D(320000000, pll2, 2, 5),
3531 F_GFX3D(325000000, pll3, 1, 2),
3532 F_GFX3D(400000000, pll2, 1, 2),
3533 F_END
3534};
3535
Tianyi Gou41515e22011-09-01 19:37:43 -07003536static struct clk_freq_tbl clk_tbl_gfx3d_8960[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003537 F_GFX3D( 0, gnd, 0, 0),
3538 F_GFX3D( 27000000, pxo, 0, 0),
3539 F_GFX3D( 48000000, pll8, 1, 8),
3540 F_GFX3D( 54857000, pll8, 1, 7),
3541 F_GFX3D( 64000000, pll8, 1, 6),
3542 F_GFX3D( 76800000, pll8, 1, 5),
3543 F_GFX3D( 96000000, pll8, 1, 4),
3544 F_GFX3D(128000000, pll8, 1, 3),
3545 F_GFX3D(145455000, pll2, 2, 11),
3546 F_GFX3D(160000000, pll2, 1, 5),
3547 F_GFX3D(177778000, pll2, 2, 9),
3548 F_GFX3D(200000000, pll2, 1, 4),
3549 F_GFX3D(228571000, pll2, 2, 7),
3550 F_GFX3D(266667000, pll2, 1, 3),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003551 F_GFX3D(300000000, pll3, 1, 4),
3552 F_GFX3D(320000000, pll2, 2, 5),
3553 F_GFX3D(400000000, pll2, 1, 2),
Stephen Boyd94625ef2011-07-12 17:06:01 -07003554 F_END
3555};
3556
Tianyi Gou41515e22011-09-01 19:37:43 -07003557static struct clk_freq_tbl clk_tbl_gfx3d_8064[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003558 F_GFX3D( 0, gnd, 0, 0),
3559 F_GFX3D( 27000000, pxo, 0, 0),
3560 F_GFX3D( 48000000, pll8, 1, 8),
3561 F_GFX3D( 54857000, pll8, 1, 7),
3562 F_GFX3D( 64000000, pll8, 1, 6),
3563 F_GFX3D( 76800000, pll8, 1, 5),
3564 F_GFX3D( 96000000, pll8, 1, 4),
3565 F_GFX3D(128000000, pll8, 1, 3),
3566 F_GFX3D(145455000, pll2, 2, 11),
3567 F_GFX3D(160000000, pll2, 1, 5),
3568 F_GFX3D(177778000, pll2, 2, 9),
Patrick Dalyedb86f42012-08-23 19:07:30 -07003569 F_GFX3D(192000000, pll8, 1, 2),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003570 F_GFX3D(200000000, pll2, 1, 4),
3571 F_GFX3D(228571000, pll2, 2, 7),
3572 F_GFX3D(266667000, pll2, 1, 3),
3573 F_GFX3D(400000000, pll2, 1, 2),
Patrick Dalyedb86f42012-08-23 19:07:30 -07003574 F_GFX3D(450000000, pll15, 1, 2),
Tianyi Gou41515e22011-09-01 19:37:43 -07003575 F_END
3576};
3577
Tianyi Goue3d4f542012-03-15 17:06:45 -07003578static struct clk_freq_tbl clk_tbl_gfx3d_8930[] = {
3579 F_GFX3D( 0, gnd, 0, 0),
3580 F_GFX3D( 27000000, pxo, 0, 0),
3581 F_GFX3D( 48000000, pll8, 1, 8),
3582 F_GFX3D( 54857000, pll8, 1, 7),
3583 F_GFX3D( 64000000, pll8, 1, 6),
3584 F_GFX3D( 76800000, pll8, 1, 5),
3585 F_GFX3D( 96000000, pll8, 1, 4),
3586 F_GFX3D(128000000, pll8, 1, 3),
3587 F_GFX3D(145455000, pll2, 2, 11),
3588 F_GFX3D(160000000, pll2, 1, 5),
3589 F_GFX3D(177778000, pll2, 2, 9),
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003590 F_GFX3D(192000000, pll8, 1, 2),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003591 F_GFX3D(200000000, pll2, 1, 4),
3592 F_GFX3D(228571000, pll2, 2, 7),
3593 F_GFX3D(266667000, pll2, 1, 3),
Tianyi Goue3d4f542012-03-15 17:06:45 -07003594 F_GFX3D(320000000, pll2, 2, 5),
3595 F_GFX3D(400000000, pll2, 1, 2),
3596 F_GFX3D(450000000, pll15, 1, 2),
3597 F_END
3598};
3599
Saravana Kannan909e78e2012-10-15 22:16:04 -07003600static unsigned long fmax_gfx3d_8064ab[VDD_DIG_NUM] = {
Patrick Dalyedb86f42012-08-23 19:07:30 -07003601 [VDD_DIG_LOW] = 128000000,
3602 [VDD_DIG_NOMINAL] = 325000000,
3603 [VDD_DIG_HIGH] = 450000000
3604};
3605
Saravana Kannan909e78e2012-10-15 22:16:04 -07003606static unsigned long fmax_gfx3d_8064[VDD_DIG_NUM] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003607 [VDD_DIG_LOW] = 128000000,
3608 [VDD_DIG_NOMINAL] = 325000000,
3609 [VDD_DIG_HIGH] = 400000000
3610};
3611
Saravana Kannan909e78e2012-10-15 22:16:04 -07003612static unsigned long fmax_gfx3d_8930[VDD_DIG_NUM] = {
Tianyi Gou4d33c9c2012-03-30 11:10:15 -07003613 [VDD_DIG_LOW] = 192000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003614 [VDD_DIG_NOMINAL] = 320000000,
Patrick Dalyebe63c52012-08-07 15:41:30 -07003615 [VDD_DIG_HIGH] = 400000000
3616};
3617
Saravana Kannan909e78e2012-10-15 22:16:04 -07003618static unsigned long fmax_gfx3d_8930aa[VDD_DIG_NUM] = {
Patrick Dalyebe63c52012-08-07 15:41:30 -07003619 [VDD_DIG_LOW] = 192000000,
3620 [VDD_DIG_NOMINAL] = 320000000,
Tianyi Goue3d4f542012-03-15 17:06:45 -07003621 [VDD_DIG_HIGH] = 450000000
3622};
3623
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003624static struct bank_masks bmnd_info_gfx3d = {
3625 .bank_sel_mask = BIT(11),
3626 .bank0_mask = {
3627 .md_reg = GFX3D_MD0_REG,
3628 .ns_mask = BM(21, 18) | BM(5, 3),
3629 .rst_mask = BIT(23),
3630 .mnd_en_mask = BIT(8),
3631 .mode_mask = BM(10, 9),
3632 },
3633 .bank1_mask = {
3634 .md_reg = GFX3D_MD1_REG,
3635 .ns_mask = BM(17, 14) | BM(2, 0),
3636 .rst_mask = BIT(22),
3637 .mnd_en_mask = BIT(5),
3638 .mode_mask = BM(7, 6),
3639 },
3640};
3641
3642static struct rcg_clk gfx3d_clk = {
3643 .b = {
3644 .ctl_reg = GFX3D_CC_REG,
3645 .en_mask = BIT(0),
3646 .reset_reg = SW_RESET_CORE_REG,
3647 .reset_mask = BIT(12),
3648 .halt_reg = DBG_BUS_VEC_A_REG,
3649 .halt_bit = 4,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003650 .retain_reg = GFX3D_CC_REG,
3651 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003652 },
3653 .ns_reg = GFX3D_NS_REG,
3654 .root_en_mask = BIT(2),
3655 .set_rate = set_rate_mnd_banked,
Tianyi Gou41515e22011-09-01 19:37:43 -07003656 .freq_tbl = clk_tbl_gfx3d_8960,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003657 .bank_info = &bmnd_info_gfx3d,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003658 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003659 .c = {
3660 .dbg_name = "gfx3d_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003661 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003662 VDD_DIG_FMAX_MAP3(LOW, 128000000, NOMINAL, 300000000,
3663 HIGH, 400000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003664 CLK_INIT(gfx3d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003665 .depends = &gmem_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003666 },
3667};
3668
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003669#define F_VCAP(f, s, m, n) \
Tianyi Gou621f8742011-09-01 21:45:01 -07003670 { \
3671 .freq_hz = f, \
3672 .src_clk = &s##_clk.c, \
3673 .md_val = MD4(4, m, 0, n), \
3674 .ns_val = NS_MND_BANKED4(18, 14, n, m, 3, 0, s##_to_mm_mux), \
3675 .ctl_val = CC_BANKED(9, 6, n), \
Tianyi Gou621f8742011-09-01 21:45:01 -07003676 }
3677
3678static struct clk_freq_tbl clk_tbl_vcap[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003679 F_VCAP( 0, gnd, 0, 0),
3680 F_VCAP( 27000000, pxo, 0, 0),
3681 F_VCAP( 54860000, pll8, 1, 7),
3682 F_VCAP( 64000000, pll8, 1, 6),
3683 F_VCAP( 76800000, pll8, 1, 5),
3684 F_VCAP(128000000, pll8, 1, 3),
3685 F_VCAP(160000000, pll2, 1, 5),
3686 F_VCAP(200000000, pll2, 1, 4),
Tianyi Gou621f8742011-09-01 21:45:01 -07003687 F_END
3688};
3689
3690static struct bank_masks bmnd_info_vcap = {
3691 .bank_sel_mask = BIT(11),
3692 .bank0_mask = {
3693 .md_reg = VCAP_MD0_REG,
3694 .ns_mask = BM(21, 18) | BM(5, 3),
3695 .rst_mask = BIT(23),
3696 .mnd_en_mask = BIT(8),
3697 .mode_mask = BM(10, 9),
3698 },
3699 .bank1_mask = {
3700 .md_reg = VCAP_MD1_REG,
3701 .ns_mask = BM(17, 14) | BM(2, 0),
3702 .rst_mask = BIT(22),
3703 .mnd_en_mask = BIT(5),
3704 .mode_mask = BM(7, 6),
3705 },
3706};
3707
3708static struct rcg_clk vcap_clk = {
3709 .b = {
3710 .ctl_reg = VCAP_CC_REG,
3711 .en_mask = BIT(0),
3712 .halt_reg = DBG_BUS_VEC_J_REG,
3713 .halt_bit = 15,
3714 },
3715 .ns_reg = VCAP_NS_REG,
3716 .root_en_mask = BIT(2),
3717 .set_rate = set_rate_mnd_banked,
3718 .freq_tbl = clk_tbl_vcap,
3719 .bank_info = &bmnd_info_vcap,
3720 .current_freq = &rcg_dummy_freq,
3721 .c = {
3722 .dbg_name = "vcap_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003723 .ops = &clk_ops_rcg,
Tianyi Gou621f8742011-09-01 21:45:01 -07003724 .depends = &vcap_axi_clk.c,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003725 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
Tianyi Gou621f8742011-09-01 21:45:01 -07003726 CLK_INIT(vcap_clk.c),
3727 },
3728};
3729
3730static struct branch_clk vcap_npl_clk = {
3731 .b = {
3732 .ctl_reg = VCAP_CC_REG,
3733 .en_mask = BIT(13),
3734 .halt_reg = DBG_BUS_VEC_J_REG,
3735 .halt_bit = 25,
3736 },
3737 .parent = &vcap_clk.c,
3738 .c = {
3739 .dbg_name = "vcap_npl_clk",
3740 .ops = &clk_ops_branch,
3741 CLK_INIT(vcap_npl_clk.c),
3742 },
3743};
3744
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003745#define F_IJPEG(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003746 { \
3747 .freq_hz = f, \
3748 .src_clk = &s##_clk.c, \
3749 .md_val = MD8(8, m, 0, n), \
3750 .ns_val = NS_MM(23, 16, n, m, 15, 12, d, 2, 0, s##_to_mm_mux), \
3751 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003752 }
Tianyi Gou41515e22011-09-01 19:37:43 -07003753
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003754static struct clk_freq_tbl clk_tbl_ijpeg[] = {
3755 F_IJPEG( 0, gnd, 1, 0, 0),
3756 F_IJPEG( 27000000, pxo, 1, 0, 0),
3757 F_IJPEG( 36570000, pll8, 1, 2, 21),
3758 F_IJPEG( 54860000, pll8, 7, 0, 0),
3759 F_IJPEG( 96000000, pll8, 4, 0, 0),
3760 F_IJPEG(109710000, pll8, 1, 2, 7),
3761 F_IJPEG(128000000, pll8, 3, 0, 0),
3762 F_IJPEG(153600000, pll8, 1, 2, 5),
3763 F_IJPEG(200000000, pll2, 4, 0, 0),
3764 F_IJPEG(228571000, pll2, 1, 2, 7),
3765 F_IJPEG(266667000, pll2, 1, 1, 3),
3766 F_IJPEG(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003767 F_END
3768};
3769
Saravana Kannan909e78e2012-10-15 22:16:04 -07003770static unsigned long fmax_ijpeg_8064[VDD_DIG_NUM] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003771 [VDD_DIG_LOW] = 128000000,
3772 [VDD_DIG_NOMINAL] = 266667000,
3773 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07003774};
3775
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003776static struct rcg_clk ijpeg_clk = {
3777 .b = {
3778 .ctl_reg = IJPEG_CC_REG,
3779 .en_mask = BIT(0),
3780 .reset_reg = SW_RESET_CORE_REG,
3781 .reset_mask = BIT(9),
3782 .halt_reg = DBG_BUS_VEC_A_REG,
3783 .halt_bit = 24,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003784 .retain_reg = IJPEG_CC_REG,
3785 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003786 },
3787 .ns_reg = IJPEG_NS_REG,
3788 .md_reg = IJPEG_MD_REG,
3789 .root_en_mask = BIT(2),
3790 .ns_mask = (BM(23, 16) | BM(15, 12) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08003791 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003792 .ctl_mask = BM(7, 6),
3793 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003794 .freq_tbl = clk_tbl_ijpeg,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003795 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003796 .c = {
3797 .dbg_name = "ijpeg_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003798 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08003799 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
3800 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003801 CLK_INIT(ijpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003802 .depends = &ijpeg_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003803 },
3804};
3805
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003806#define F_JPEGD(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003807 { \
3808 .freq_hz = f, \
3809 .src_clk = &s##_clk.c, \
3810 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003811 }
3812static struct clk_freq_tbl clk_tbl_jpegd[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003813 F_JPEGD( 0, gnd, 1),
3814 F_JPEGD( 64000000, pll8, 6),
3815 F_JPEGD( 76800000, pll8, 5),
3816 F_JPEGD( 96000000, pll8, 4),
3817 F_JPEGD(160000000, pll2, 5),
3818 F_JPEGD(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003819 F_END
3820};
3821
3822static struct rcg_clk jpegd_clk = {
3823 .b = {
3824 .ctl_reg = JPEGD_CC_REG,
3825 .en_mask = BIT(0),
3826 .reset_reg = SW_RESET_CORE_REG,
3827 .reset_mask = BIT(19),
3828 .halt_reg = DBG_BUS_VEC_A_REG,
3829 .halt_bit = 19,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003830 .retain_reg = JPEGD_CC_REG,
3831 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003832 },
3833 .ns_reg = JPEGD_NS_REG,
3834 .root_en_mask = BIT(2),
3835 .ns_mask = (BM(15, 12) | BM(2, 0)),
3836 .set_rate = set_rate_nop,
3837 .freq_tbl = clk_tbl_jpegd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003838 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003839 .c = {
3840 .dbg_name = "jpegd_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003841 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003842 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003843 CLK_INIT(jpegd_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003844 .depends = &jpegd_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003845 },
3846};
3847
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003848#define F_MDP(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003849 { \
3850 .freq_hz = f, \
3851 .src_clk = &s##_clk.c, \
3852 .md_val = MD8(8, m, 0, n), \
3853 .ns_val = NS_MND_BANKED8(22, 14, n, m, 3, 0, s##_to_mm_mux), \
3854 .ctl_val = CC_BANKED(9, 6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003855 }
Patrick Dalye6f489042012-07-11 15:29:15 -07003856static struct clk_freq_tbl clk_tbl_mdp_8960ab[] = {
3857 F_MDP( 0, gnd, 0, 0),
3858 F_MDP( 9600000, pll8, 1, 40),
3859 F_MDP( 13710000, pll8, 1, 28),
3860 F_MDP( 27000000, pxo, 0, 0),
3861 F_MDP( 29540000, pll8, 1, 13),
3862 F_MDP( 34910000, pll8, 1, 11),
3863 F_MDP( 38400000, pll8, 1, 10),
3864 F_MDP( 59080000, pll8, 2, 13),
3865 F_MDP( 76800000, pll8, 1, 5),
3866 F_MDP( 85330000, pll8, 2, 9),
3867 F_MDP( 96000000, pll8, 1, 4),
3868 F_MDP(128000000, pll8, 1, 3),
3869 F_MDP(160000000, pll2, 1, 5),
3870 F_MDP(177780000, pll2, 2, 9),
3871 F_MDP(200000000, pll2, 1, 4),
3872 F_MDP(228571000, pll2, 2, 7),
3873 F_MDP(266667000, pll2, 1, 3),
3874 F_END
3875};
3876
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003877static struct clk_freq_tbl clk_tbl_mdp[] = {
3878 F_MDP( 0, gnd, 0, 0),
3879 F_MDP( 9600000, pll8, 1, 40),
3880 F_MDP( 13710000, pll8, 1, 28),
3881 F_MDP( 27000000, pxo, 0, 0),
3882 F_MDP( 29540000, pll8, 1, 13),
3883 F_MDP( 34910000, pll8, 1, 11),
3884 F_MDP( 38400000, pll8, 1, 10),
3885 F_MDP( 59080000, pll8, 2, 13),
3886 F_MDP( 76800000, pll8, 1, 5),
3887 F_MDP( 85330000, pll8, 2, 9),
3888 F_MDP( 96000000, pll8, 1, 4),
3889 F_MDP(128000000, pll8, 1, 3),
3890 F_MDP(160000000, pll2, 1, 5),
3891 F_MDP(177780000, pll2, 2, 9),
3892 F_MDP(200000000, pll2, 1, 4),
3893 F_MDP(266667000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003894 F_END
3895};
3896
Saravana Kannan909e78e2012-10-15 22:16:04 -07003897static unsigned long fmax_mdp_8064[VDD_DIG_NUM] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003898 [VDD_DIG_LOW] = 128000000,
3899 [VDD_DIG_NOMINAL] = 266667000
Tianyi Gou621f8742011-09-01 21:45:01 -07003900};
3901
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003902static struct bank_masks bmnd_info_mdp = {
3903 .bank_sel_mask = BIT(11),
3904 .bank0_mask = {
3905 .md_reg = MDP_MD0_REG,
3906 .ns_mask = BM(29, 22) | BM(5, 3),
3907 .rst_mask = BIT(31),
3908 .mnd_en_mask = BIT(8),
3909 .mode_mask = BM(10, 9),
3910 },
3911 .bank1_mask = {
3912 .md_reg = MDP_MD1_REG,
3913 .ns_mask = BM(21, 14) | BM(2, 0),
3914 .rst_mask = BIT(30),
3915 .mnd_en_mask = BIT(5),
3916 .mode_mask = BM(7, 6),
3917 },
3918};
3919
3920static struct rcg_clk mdp_clk = {
3921 .b = {
3922 .ctl_reg = MDP_CC_REG,
3923 .en_mask = BIT(0),
3924 .reset_reg = SW_RESET_CORE_REG,
3925 .reset_mask = BIT(21),
3926 .halt_reg = DBG_BUS_VEC_C_REG,
3927 .halt_bit = 10,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003928 .retain_reg = MDP_CC_REG,
3929 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003930 },
3931 .ns_reg = MDP_NS_REG,
3932 .root_en_mask = BIT(2),
3933 .set_rate = set_rate_mnd_banked,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003934 .freq_tbl = clk_tbl_mdp,
Stephen Boydc78d9a72011-07-20 00:46:24 -07003935 .bank_info = &bmnd_info_mdp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003936 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003937 .c = {
3938 .dbg_name = "mdp_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003939 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003940 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003941 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07003942 .depends = &mdp_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003943 },
3944};
3945
3946static struct branch_clk lut_mdp_clk = {
3947 .b = {
3948 .ctl_reg = MDP_LUT_CC_REG,
3949 .en_mask = BIT(0),
3950 .halt_reg = DBG_BUS_VEC_I_REG,
3951 .halt_bit = 13,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08003952 .retain_reg = MDP_LUT_CC_REG,
3953 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003954 },
3955 .parent = &mdp_clk.c,
3956 .c = {
3957 .dbg_name = "lut_mdp_clk",
3958 .ops = &clk_ops_branch,
3959 CLK_INIT(lut_mdp_clk.c),
3960 },
3961};
3962
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003963#define F_MDP_VSYNC(f, s) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003964 { \
3965 .freq_hz = f, \
3966 .src_clk = &s##_clk.c, \
3967 .ns_val = NS_SRC_SEL(13, 13, s##_to_bb_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003968 }
3969static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003970 F_MDP_VSYNC(27000000, pxo),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003971 F_END
3972};
3973
3974static struct rcg_clk mdp_vsync_clk = {
3975 .b = {
3976 .ctl_reg = MISC_CC_REG,
3977 .en_mask = BIT(6),
3978 .reset_reg = SW_RESET_CORE_REG,
3979 .reset_mask = BIT(3),
3980 .halt_reg = DBG_BUS_VEC_B_REG,
3981 .halt_bit = 22,
3982 },
3983 .ns_reg = MISC_CC2_REG,
3984 .ns_mask = BIT(13),
3985 .set_rate = set_rate_nop,
3986 .freq_tbl = clk_tbl_mdp_vsync,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07003987 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003988 .c = {
3989 .dbg_name = "mdp_vsync_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07003990 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003991 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003992 CLK_INIT(mdp_vsync_clk.c),
3993 },
3994};
3995
Matt Wagantalle18bbc82011-10-06 10:07:28 -07003996#define F_ROT(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003997 { \
3998 .freq_hz = f, \
3999 .src_clk = &s##_clk.c, \
4000 .ns_val = NS_DIVSRC_BANKED(29, 26, 25, 22, d, \
4001 21, 19, 18, 16, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004002 }
4003static struct clk_freq_tbl clk_tbl_rot[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004004 F_ROT( 0, gnd, 1),
4005 F_ROT( 27000000, pxo, 1),
4006 F_ROT( 29540000, pll8, 13),
4007 F_ROT( 32000000, pll8, 12),
4008 F_ROT( 38400000, pll8, 10),
4009 F_ROT( 48000000, pll8, 8),
4010 F_ROT( 54860000, pll8, 7),
4011 F_ROT( 64000000, pll8, 6),
4012 F_ROT( 76800000, pll8, 5),
4013 F_ROT( 96000000, pll8, 4),
4014 F_ROT(100000000, pll2, 8),
4015 F_ROT(114290000, pll2, 7),
4016 F_ROT(133330000, pll2, 6),
4017 F_ROT(160000000, pll2, 5),
4018 F_ROT(200000000, pll2, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004019 F_END
4020};
4021
4022static struct bank_masks bdiv_info_rot = {
4023 .bank_sel_mask = BIT(30),
4024 .bank0_mask = {
4025 .ns_mask = BM(25, 22) | BM(18, 16),
4026 },
4027 .bank1_mask = {
4028 .ns_mask = BM(29, 26) | BM(21, 19),
4029 },
4030};
4031
4032static struct rcg_clk rot_clk = {
4033 .b = {
4034 .ctl_reg = ROT_CC_REG,
4035 .en_mask = BIT(0),
4036 .reset_reg = SW_RESET_CORE_REG,
4037 .reset_mask = BIT(2),
4038 .halt_reg = DBG_BUS_VEC_C_REG,
4039 .halt_bit = 15,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004040 .retain_reg = ROT_CC_REG,
4041 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004042 },
4043 .ns_reg = ROT_NS_REG,
4044 .root_en_mask = BIT(2),
4045 .set_rate = set_rate_div_banked,
4046 .freq_tbl = clk_tbl_rot,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004047 .bank_info = &bdiv_info_rot,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004048 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004049 .c = {
4050 .dbg_name = "rot_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004051 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004052 VDD_DIG_FMAX_MAP2(LOW, 96000000, NOMINAL, 200000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004053 CLK_INIT(rot_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004054 .depends = &rot_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004055 },
4056};
4057
Jaeseong GIMefd46332012-06-19 06:30:38 -07004058#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
Matt Wagantallf82f2942012-01-27 13:56:13 -08004059static int hdmi_pll_clk_enable(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004060{
4061 int ret;
4062 unsigned long flags;
4063 spin_lock_irqsave(&local_clock_reg_lock, flags);
4064 ret = hdmi_pll_enable();
4065 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4066 return ret;
4067}
4068
Matt Wagantallf82f2942012-01-27 13:56:13 -08004069static void hdmi_pll_clk_disable(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004070{
4071 unsigned long flags;
4072 spin_lock_irqsave(&local_clock_reg_lock, flags);
4073 hdmi_pll_disable();
4074 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4075}
4076
Matt Wagantallf82f2942012-01-27 13:56:13 -08004077static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
Stephen Boyd5b35dee2011-09-21 12:17:38 -07004078{
4079 return &pxo_clk.c;
4080}
4081
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004082static struct clk_ops clk_ops_hdmi_pll = {
4083 .enable = hdmi_pll_clk_enable,
4084 .disable = hdmi_pll_clk_disable,
Stephen Boyd5b35dee2011-09-21 12:17:38 -07004085 .get_parent = hdmi_pll_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004086};
4087
4088static struct clk hdmi_pll_clk = {
4089 .dbg_name = "hdmi_pll_clk",
4090 .ops = &clk_ops_hdmi_pll,
Matt Wagantall82feaa12012-07-09 10:54:49 -07004091 .vdd_class = &vdd_sr2_hdmi_pll,
Saravana Kannan909e78e2012-10-15 22:16:04 -07004092 .fmax = (unsigned long [VDD_SR2_HDMI_PLL_NUM]) {
4093 [VDD_SR2_HDMI_PLL_ON] = ULONG_MAX,
4094 },
4095 .num_fmax = VDD_SR2_HDMI_PLL_NUM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004096 CLK_INIT(hdmi_pll_clk),
4097};
4098
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004099#define F_TV_GND(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004100 { \
4101 .freq_hz = f, \
4102 .src_clk = &s##_clk.c, \
4103 .md_val = MD8(8, m, 0, n), \
4104 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
4105 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004106 }
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004107#define F_TV(f, s, p_r, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004108 { \
4109 .freq_hz = f, \
4110 .src_clk = &s##_clk, \
4111 .md_val = MD8(8, m, 0, n), \
4112 .ns_val = NS_MM(23, 16, n, m, 15, 14, d, 2, 0, s##_to_mm_mux), \
4113 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004114 .extra_freq_data = (void *)p_r, \
4115 }
4116/* Switching TV freqs requires PLL reconfiguration. */
4117static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004118 F_TV_GND( 0, gnd, 0, 1, 0, 0),
4119 F_TV( 25200000, hdmi_pll, 25200000, 1, 0, 0),
4120 F_TV( 27000000, hdmi_pll, 27000000, 1, 0, 0),
4121 F_TV( 27030000, hdmi_pll, 27030000, 1, 0, 0),
4122 F_TV( 74250000, hdmi_pll, 74250000, 1, 0, 0),
4123 F_TV(148500000, hdmi_pll, 148500000, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004124 F_END
4125};
Jaeseong GIMefd46332012-06-19 06:30:38 -07004126#else
4127static struct clk_freq_tbl clk_tbl_tv[] = {
4128};
4129#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004130
Saravana Kannan909e78e2012-10-15 22:16:04 -07004131static unsigned long fmax_tv_src_8064[VDD_DIG_NUM] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004132 [VDD_DIG_LOW] = 74250000,
4133 [VDD_DIG_NOMINAL] = 149000000
4134};
4135
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004136/*
4137 * Unlike other clocks, the TV rate is adjusted through PLL
4138 * re-programming. It is also routed through an MND divider.
4139 */
Matt Wagantallf82f2942012-01-27 13:56:13 -08004140void set_rate_tv(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004141{
Jaeseong GIM20676622012-06-19 18:20:35 -07004142#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004143 unsigned long pll_rate = (unsigned long)nf->extra_freq_data;
Matt Wagantallf6c39a12012-07-09 19:24:42 -07004144 if (pll_rate) {
Devin Kim4bdc71f2012-09-17 21:15:02 -07004145 hdmi_pll_set_rate(pll_rate);
Matt Wagantallf6c39a12012-07-09 19:24:42 -07004146 hdmi_pll_clk.rate = pll_rate;
4147 }
Jaeseong GIM20676622012-06-19 18:20:35 -07004148#endif
Matt Wagantallf82f2942012-01-27 13:56:13 -08004149 set_rate_mnd(rcg, nf);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004150}
4151
4152static struct rcg_clk tv_src_clk = {
4153 .ns_reg = TV_NS_REG,
4154 .b = {
4155 .ctl_reg = TV_CC_REG,
4156 .halt_check = NOCHECK,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004157 .retain_reg = TV_CC_REG,
4158 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004159 },
4160 .md_reg = TV_MD_REG,
4161 .root_en_mask = BIT(2),
4162 .ns_mask = (BM(23, 16) | BM(15, 14) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004163 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004164 .ctl_mask = BM(7, 6),
4165 .set_rate = set_rate_tv,
4166 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004167 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004168 .c = {
4169 .dbg_name = "tv_src_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004170 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004171 VDD_DIG_FMAX_MAP2(LOW, 27030000, NOMINAL, 149000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004172 CLK_INIT(tv_src_clk.c),
4173 },
4174};
4175
Tianyi Gou51918802012-01-26 14:05:43 -08004176static struct cdiv_clk tv_src_div_clk = {
4177 .b = {
4178 .ctl_reg = TV_NS_REG,
4179 .halt_check = NOCHECK,
4180 },
4181 .ns_reg = TV_NS_REG,
4182 .div_offset = 6,
4183 .max_div = 2,
4184 .c = {
4185 .dbg_name = "tv_src_div_clk",
4186 .ops = &clk_ops_cdiv,
4187 CLK_INIT(tv_src_div_clk.c),
Stephen Boydd51d5e82012-06-18 18:09:50 -07004188 .rate = ULONG_MAX,
Tianyi Gou51918802012-01-26 14:05:43 -08004189 },
4190};
4191
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004192static struct branch_clk tv_enc_clk = {
4193 .b = {
4194 .ctl_reg = TV_CC_REG,
4195 .en_mask = BIT(8),
4196 .reset_reg = SW_RESET_CORE_REG,
4197 .reset_mask = BIT(0),
4198 .halt_reg = DBG_BUS_VEC_D_REG,
4199 .halt_bit = 9,
4200 },
4201 .parent = &tv_src_clk.c,
4202 .c = {
4203 .dbg_name = "tv_enc_clk",
4204 .ops = &clk_ops_branch,
4205 CLK_INIT(tv_enc_clk.c),
4206 },
4207};
4208
4209static struct branch_clk tv_dac_clk = {
4210 .b = {
4211 .ctl_reg = TV_CC_REG,
4212 .en_mask = BIT(10),
4213 .halt_reg = DBG_BUS_VEC_D_REG,
4214 .halt_bit = 10,
4215 },
4216 .parent = &tv_src_clk.c,
4217 .c = {
4218 .dbg_name = "tv_dac_clk",
4219 .ops = &clk_ops_branch,
4220 CLK_INIT(tv_dac_clk.c),
4221 },
4222};
4223
4224static struct branch_clk mdp_tv_clk = {
4225 .b = {
4226 .ctl_reg = TV_CC_REG,
4227 .en_mask = BIT(0),
4228 .reset_reg = SW_RESET_CORE_REG,
4229 .reset_mask = BIT(4),
4230 .halt_reg = DBG_BUS_VEC_D_REG,
4231 .halt_bit = 12,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004232 .retain_reg = TV_CC2_REG,
4233 .retain_mask = BIT(10),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004234 },
4235 .parent = &tv_src_clk.c,
4236 .c = {
4237 .dbg_name = "mdp_tv_clk",
4238 .ops = &clk_ops_branch,
4239 CLK_INIT(mdp_tv_clk.c),
4240 },
4241};
4242
4243static struct branch_clk hdmi_tv_clk = {
4244 .b = {
4245 .ctl_reg = TV_CC_REG,
4246 .en_mask = BIT(12),
4247 .reset_reg = SW_RESET_CORE_REG,
4248 .reset_mask = BIT(1),
4249 .halt_reg = DBG_BUS_VEC_D_REG,
4250 .halt_bit = 11,
4251 },
4252 .parent = &tv_src_clk.c,
4253 .c = {
4254 .dbg_name = "hdmi_tv_clk",
4255 .ops = &clk_ops_branch,
4256 CLK_INIT(hdmi_tv_clk.c),
4257 },
4258};
4259
Tianyi Gou51918802012-01-26 14:05:43 -08004260static struct branch_clk rgb_tv_clk = {
4261 .b = {
4262 .ctl_reg = TV_CC2_REG,
4263 .en_mask = BIT(14),
4264 .halt_reg = DBG_BUS_VEC_J_REG,
4265 .halt_bit = 27,
4266 },
4267 .parent = &tv_src_clk.c,
4268 .c = {
4269 .dbg_name = "rgb_tv_clk",
4270 .ops = &clk_ops_branch,
4271 CLK_INIT(rgb_tv_clk.c),
4272 },
4273};
4274
4275static struct branch_clk npl_tv_clk = {
4276 .b = {
4277 .ctl_reg = TV_CC2_REG,
4278 .en_mask = BIT(16),
4279 .halt_reg = DBG_BUS_VEC_J_REG,
4280 .halt_bit = 26,
4281 },
4282 .parent = &tv_src_clk.c,
4283 .c = {
4284 .dbg_name = "npl_tv_clk",
4285 .ops = &clk_ops_branch,
4286 CLK_INIT(npl_tv_clk.c),
4287 },
4288};
4289
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004290static struct branch_clk hdmi_app_clk = {
4291 .b = {
4292 .ctl_reg = MISC_CC2_REG,
4293 .en_mask = BIT(11),
4294 .reset_reg = SW_RESET_CORE_REG,
4295 .reset_mask = BIT(11),
4296 .halt_reg = DBG_BUS_VEC_B_REG,
4297 .halt_bit = 25,
4298 },
4299 .c = {
4300 .dbg_name = "hdmi_app_clk",
4301 .ops = &clk_ops_branch,
4302 CLK_INIT(hdmi_app_clk.c),
4303 },
4304};
4305
4306static struct bank_masks bmnd_info_vcodec = {
4307 .bank_sel_mask = BIT(13),
4308 .bank0_mask = {
4309 .md_reg = VCODEC_MD0_REG,
4310 .ns_mask = BM(18, 11) | BM(2, 0),
4311 .rst_mask = BIT(31),
4312 .mnd_en_mask = BIT(5),
4313 .mode_mask = BM(7, 6),
4314 },
4315 .bank1_mask = {
4316 .md_reg = VCODEC_MD1_REG,
4317 .ns_mask = BM(26, 19) | BM(29, 27),
4318 .rst_mask = BIT(30),
4319 .mnd_en_mask = BIT(10),
4320 .mode_mask = BM(12, 11),
4321 },
4322};
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004323#define F_VCODEC(f, s, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004324 { \
4325 .freq_hz = f, \
4326 .src_clk = &s##_clk.c, \
4327 .md_val = MD8(8, m, 0, n), \
4328 .ns_val = NS_MND_BANKED8(11, 19, n, m, 0, 27, s##_to_mm_mux), \
4329 .ctl_val = CC_BANKED(6, 11, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004330 }
4331static struct clk_freq_tbl clk_tbl_vcodec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004332 F_VCODEC( 0, gnd, 0, 0),
4333 F_VCODEC( 27000000, pxo, 0, 0),
4334 F_VCODEC( 32000000, pll8, 1, 12),
4335 F_VCODEC( 48000000, pll8, 1, 8),
4336 F_VCODEC( 54860000, pll8, 1, 7),
4337 F_VCODEC( 96000000, pll8, 1, 4),
4338 F_VCODEC(133330000, pll2, 1, 6),
4339 F_VCODEC(200000000, pll2, 1, 4),
4340 F_VCODEC(228570000, pll2, 2, 7),
Patrick Dalyedb86f42012-08-23 19:07:30 -07004341 F_VCODEC(266670000, pll2, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004342 F_END
4343};
4344
4345static struct rcg_clk vcodec_clk = {
4346 .b = {
4347 .ctl_reg = VCODEC_CC_REG,
4348 .en_mask = BIT(0),
4349 .reset_reg = SW_RESET_CORE_REG,
4350 .reset_mask = BIT(6),
4351 .halt_reg = DBG_BUS_VEC_C_REG,
4352 .halt_bit = 29,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004353 .retain_reg = VCODEC_CC_REG,
4354 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004355 },
4356 .ns_reg = VCODEC_NS_REG,
4357 .root_en_mask = BIT(2),
4358 .set_rate = set_rate_mnd_banked,
Stephen Boydc78d9a72011-07-20 00:46:24 -07004359 .bank_info = &bmnd_info_vcodec,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004360 .freq_tbl = clk_tbl_vcodec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004361 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004362 .c = {
4363 .dbg_name = "vcodec_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004364 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004365 VDD_DIG_FMAX_MAP3(LOW, 100000000, NOMINAL, 200000000,
4366 HIGH, 228571000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004367 CLK_INIT(vcodec_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004368 .depends = &vcodec_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004369 },
4370};
4371
Saravana Kannan909e78e2012-10-15 22:16:04 -07004372static unsigned long fmax_vcodec_8064v2[VDD_DIG_NUM] = {
Patrick Dalyedb86f42012-08-23 19:07:30 -07004373 [VDD_DIG_LOW] = 100000000,
4374 [VDD_DIG_NOMINAL] = 200000000,
4375 [VDD_DIG_HIGH] = 266670000,
4376};
4377
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004378#define F_VPE(f, s, d) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004379 { \
4380 .freq_hz = f, \
4381 .src_clk = &s##_clk.c, \
4382 .ns_val = NS_DIVSRC(15, 12, d, 2, 0, s##_to_mm_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004383 }
4384static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004385 F_VPE( 0, gnd, 1),
4386 F_VPE( 27000000, pxo, 1),
4387 F_VPE( 34909000, pll8, 11),
4388 F_VPE( 38400000, pll8, 10),
4389 F_VPE( 64000000, pll8, 6),
4390 F_VPE( 76800000, pll8, 5),
4391 F_VPE( 96000000, pll8, 4),
4392 F_VPE(100000000, pll2, 8),
4393 F_VPE(160000000, pll2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004394 F_END
4395};
4396
4397static struct rcg_clk vpe_clk = {
4398 .b = {
4399 .ctl_reg = VPE_CC_REG,
4400 .en_mask = BIT(0),
4401 .reset_reg = SW_RESET_CORE_REG,
4402 .reset_mask = BIT(17),
4403 .halt_reg = DBG_BUS_VEC_A_REG,
4404 .halt_bit = 28,
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004405 .retain_reg = VPE_CC_REG,
4406 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004407 },
4408 .ns_reg = VPE_NS_REG,
4409 .root_en_mask = BIT(2),
4410 .ns_mask = (BM(15, 12) | BM(2, 0)),
4411 .set_rate = set_rate_nop,
4412 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004413 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004414 .c = {
4415 .dbg_name = "vpe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004416 .ops = &clk_ops_rcg,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004417 VDD_DIG_FMAX_MAP2(LOW, 76800000, NOMINAL, 160000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004418 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004419 .depends = &vpe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004420 },
4421};
4422
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004423#define F_VFE(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004424 { \
4425 .freq_hz = f, \
4426 .src_clk = &s##_clk.c, \
4427 .md_val = MD8(8, m, 0, n), \
4428 .ns_val = NS_MM(23, 16, n, m, 11, 10, d, 2, 0, s##_to_mm_mux), \
4429 .ctl_val = CC(6, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004430 }
Tianyi Gou41515e22011-09-01 19:37:43 -07004431
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004432static struct clk_freq_tbl clk_tbl_vfe[] = {
4433 F_VFE( 0, gnd, 1, 0, 0),
4434 F_VFE( 13960000, pll8, 1, 2, 55),
4435 F_VFE( 27000000, pxo, 1, 0, 0),
4436 F_VFE( 36570000, pll8, 1, 2, 21),
4437 F_VFE( 38400000, pll8, 2, 1, 5),
4438 F_VFE( 45180000, pll8, 1, 2, 17),
4439 F_VFE( 48000000, pll8, 2, 1, 4),
4440 F_VFE( 54860000, pll8, 1, 1, 7),
4441 F_VFE( 64000000, pll8, 2, 1, 3),
4442 F_VFE( 76800000, pll8, 1, 1, 5),
4443 F_VFE( 96000000, pll8, 2, 1, 2),
4444 F_VFE(109710000, pll8, 1, 2, 7),
4445 F_VFE(128000000, pll8, 1, 1, 3),
4446 F_VFE(153600000, pll8, 1, 2, 5),
4447 F_VFE(200000000, pll2, 2, 1, 2),
4448 F_VFE(228570000, pll2, 1, 2, 7),
4449 F_VFE(266667000, pll2, 1, 1, 3),
4450 F_VFE(320000000, pll2, 1, 2, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004451 F_END
4452};
4453
Saravana Kannan909e78e2012-10-15 22:16:04 -07004454static unsigned long fmax_vfe_8064[VDD_DIG_NUM] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004455 [VDD_DIG_LOW] = 128000000,
4456 [VDD_DIG_NOMINAL] = 266667000,
4457 [VDD_DIG_HIGH] = 320000000
Tianyi Gou41515e22011-09-01 19:37:43 -07004458};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004459
4460static struct rcg_clk vfe_clk = {
4461 .b = {
4462 .ctl_reg = VFE_CC_REG,
4463 .reset_reg = SW_RESET_CORE_REG,
4464 .reset_mask = BIT(15),
4465 .halt_reg = DBG_BUS_VEC_B_REG,
4466 .halt_bit = 6,
4467 .en_mask = BIT(0),
Matt Wagantall7e0b6c92012-01-20 18:48:05 -08004468 .retain_reg = VFE_CC2_REG,
4469 .retain_mask = BIT(31),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004470 },
4471 .ns_reg = VFE_NS_REG,
4472 .md_reg = VFE_MD_REG,
4473 .root_en_mask = BIT(2),
4474 .ns_mask = (BM(23, 16) | BM(11, 10) | BM(2, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004475 .mnd_en_mask = BIT(5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004476 .ctl_mask = BM(7, 6),
4477 .set_rate = set_rate_mnd,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004478 .freq_tbl = clk_tbl_vfe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004479 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004480 .c = {
4481 .dbg_name = "vfe_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004482 .ops = &clk_ops_rcg,
Tianyi Gou3022dfd2012-01-25 15:50:05 -08004483 VDD_DIG_FMAX_MAP3(LOW, 110000000, NOMINAL, 266667000,
4484 HIGH, 320000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004485 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07004486 .depends = &vfe_axi_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004487 },
4488};
4489
Matt Wagantallc23eee92011-08-16 23:06:52 -07004490static struct branch_clk csi_vfe_clk = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004491 .b = {
4492 .ctl_reg = VFE_CC_REG,
4493 .en_mask = BIT(12),
4494 .reset_reg = SW_RESET_CORE_REG,
4495 .reset_mask = BIT(24),
4496 .halt_reg = DBG_BUS_VEC_B_REG,
4497 .halt_bit = 8,
4498 },
4499 .parent = &vfe_clk.c,
4500 .c = {
Matt Wagantallc23eee92011-08-16 23:06:52 -07004501 .dbg_name = "csi_vfe_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004502 .ops = &clk_ops_branch,
Matt Wagantallc23eee92011-08-16 23:06:52 -07004503 CLK_INIT(csi_vfe_clk.c),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004504 },
4505};
4506
4507/*
4508 * Low Power Audio Clocks
4509 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004510#define F_AIF_OSR(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004511 { \
4512 .freq_hz = f, \
4513 .src_clk = &s##_clk.c, \
4514 .md_val = MD8(8, m, 0, n), \
4515 .ns_val = NS(31, 24, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004516 }
Matt Wagantall86e03822011-12-12 10:59:24 -08004517static struct clk_freq_tbl clk_tbl_aif_osr_492[] = {
4518 F_AIF_OSR( 0, gnd, 1, 0, 0),
4519 F_AIF_OSR( 512000, pll4, 4, 1, 240),
4520 F_AIF_OSR( 768000, pll4, 4, 1, 160),
4521 F_AIF_OSR( 1024000, pll4, 4, 1, 120),
4522 F_AIF_OSR( 1536000, pll4, 4, 1, 80),
4523 F_AIF_OSR( 2048000, pll4, 4, 1, 60),
4524 F_AIF_OSR( 3072000, pll4, 4, 1, 40),
4525 F_AIF_OSR( 4096000, pll4, 4, 1, 30),
4526 F_AIF_OSR( 6144000, pll4, 4, 1, 20),
4527 F_AIF_OSR( 8192000, pll4, 4, 1, 15),
4528 F_AIF_OSR(12288000, pll4, 4, 1, 10),
4529 F_AIF_OSR(24576000, pll4, 4, 1, 5),
Matt Wagantall988e4432012-10-10 23:36:20 -07004530 F_AIF_OSR(27000000, pxo, 1, 0, 0),
Matt Wagantall86e03822011-12-12 10:59:24 -08004531 F_END
4532};
4533
4534static struct clk_freq_tbl clk_tbl_aif_osr_393[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004535 F_AIF_OSR( 0, gnd, 1, 0, 0),
4536 F_AIF_OSR( 512000, pll4, 4, 1, 192),
4537 F_AIF_OSR( 768000, pll4, 4, 1, 128),
4538 F_AIF_OSR( 1024000, pll4, 4, 1, 96),
4539 F_AIF_OSR( 1536000, pll4, 4, 1, 64),
4540 F_AIF_OSR( 2048000, pll4, 4, 1, 48),
4541 F_AIF_OSR( 3072000, pll4, 4, 1, 32),
4542 F_AIF_OSR( 4096000, pll4, 4, 1, 24),
4543 F_AIF_OSR( 6144000, pll4, 4, 1, 16),
4544 F_AIF_OSR( 8192000, pll4, 4, 1, 12),
4545 F_AIF_OSR(12288000, pll4, 4, 1, 8),
4546 F_AIF_OSR(24576000, pll4, 4, 1, 4),
Matt Wagantall988e4432012-10-10 23:36:20 -07004547 F_AIF_OSR(27000000, pxo, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004548 F_END
4549};
4550
4551#define CLK_AIF_OSR(i, ns, md, h_r) \
4552 struct rcg_clk i##_clk = { \
4553 .b = { \
4554 .ctl_reg = ns, \
4555 .en_mask = BIT(17), \
4556 .reset_reg = ns, \
4557 .reset_mask = BIT(19), \
4558 .halt_reg = h_r, \
4559 .halt_check = ENABLE, \
4560 .halt_bit = 1, \
4561 }, \
4562 .ns_reg = ns, \
4563 .md_reg = md, \
4564 .root_en_mask = BIT(9), \
4565 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004566 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004567 .set_rate = set_rate_mnd, \
Matt Wagantall86e03822011-12-12 10:59:24 -08004568 .freq_tbl = clk_tbl_aif_osr_393, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004569 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004570 .c = { \
4571 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004572 .ops = &clk_ops_rcg, \
Matt Wagantall988e4432012-10-10 23:36:20 -07004573 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004574 CLK_INIT(i##_clk.c), \
4575 }, \
4576 }
4577#define CLK_AIF_OSR_DIV(i, ns, md, h_r) \
4578 struct rcg_clk i##_clk = { \
4579 .b = { \
4580 .ctl_reg = ns, \
4581 .en_mask = BIT(21), \
4582 .reset_reg = ns, \
4583 .reset_mask = BIT(23), \
4584 .halt_reg = h_r, \
4585 .halt_check = ENABLE, \
4586 .halt_bit = 1, \
4587 }, \
4588 .ns_reg = ns, \
4589 .md_reg = md, \
4590 .root_en_mask = BIT(9), \
4591 .ns_mask = (BM(31, 24) | BM(6, 0)), \
Matt Wagantall07c45472012-02-10 23:27:24 -08004592 .mnd_en_mask = BIT(8), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004593 .set_rate = set_rate_mnd, \
Matt Wagantall86e03822011-12-12 10:59:24 -08004594 .freq_tbl = clk_tbl_aif_osr_393, \
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004595 .current_freq = &rcg_dummy_freq, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004596 .c = { \
4597 .dbg_name = #i "_clk", \
Stephen Boyd409b8b42012-04-10 12:12:56 -07004598 .ops = &clk_ops_rcg, \
Matt Wagantall988e4432012-10-10 23:36:20 -07004599 VDD_DIG_FMAX_MAP1(LOW, 27000000), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004600 CLK_INIT(i##_clk.c), \
4601 }, \
4602 }
4603
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004604#define CLK_AIF_BIT(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004605 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004606 .b = { \
4607 .ctl_reg = ns, \
4608 .en_mask = BIT(15), \
4609 .halt_reg = h_r, \
4610 .halt_check = DELAY, \
4611 }, \
4612 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004613 .ext_mask = BIT(14), \
4614 .div_offset = 10, \
4615 .max_div = 16, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004616 .c = { \
4617 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004618 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004619 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07004620 .rate = ULONG_MAX, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004621 }, \
4622 }
4623
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004624#define CLK_AIF_BIT_DIV(i, ns, h_r) \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004625 struct cdiv_clk i##_clk = { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004626 .b = { \
4627 .ctl_reg = ns, \
4628 .en_mask = BIT(19), \
4629 .halt_reg = h_r, \
Stephen Boyd7bb9cf82012-01-25 18:09:01 -08004630 .halt_check = DELAY, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004631 }, \
4632 .ns_reg = ns, \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004633 .ext_mask = BIT(18), \
4634 .div_offset = 10, \
4635 .max_div = 256, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004636 .c = { \
4637 .dbg_name = #i "_clk", \
Stephen Boyd9fd19642011-11-16 11:11:09 -08004638 .ops = &clk_ops_cdiv, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004639 CLK_INIT(i##_clk.c), \
Stephen Boydd51d5e82012-06-18 18:09:50 -07004640 .rate = ULONG_MAX, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004641 }, \
4642 }
4643
4644static CLK_AIF_OSR(mi2s_osr, LCC_MI2S_NS_REG, LCC_MI2S_MD_REG,
4645 LCC_MI2S_STATUS_REG);
4646static CLK_AIF_BIT(mi2s_bit, LCC_MI2S_NS_REG, LCC_MI2S_STATUS_REG);
4647
4648static CLK_AIF_OSR_DIV(codec_i2s_mic_osr, LCC_CODEC_I2S_MIC_NS_REG,
4649 LCC_CODEC_I2S_MIC_MD_REG, LCC_CODEC_I2S_MIC_STATUS_REG);
4650static CLK_AIF_BIT_DIV(codec_i2s_mic_bit, LCC_CODEC_I2S_MIC_NS_REG,
4651 LCC_CODEC_I2S_MIC_STATUS_REG);
4652
4653static CLK_AIF_OSR_DIV(spare_i2s_mic_osr, LCC_SPARE_I2S_MIC_NS_REG,
4654 LCC_SPARE_I2S_MIC_MD_REG, LCC_SPARE_I2S_MIC_STATUS_REG);
4655static CLK_AIF_BIT_DIV(spare_i2s_mic_bit, LCC_SPARE_I2S_MIC_NS_REG,
4656 LCC_SPARE_I2S_MIC_STATUS_REG);
4657
4658static CLK_AIF_OSR_DIV(codec_i2s_spkr_osr, LCC_CODEC_I2S_SPKR_NS_REG,
4659 LCC_CODEC_I2S_SPKR_MD_REG, LCC_CODEC_I2S_SPKR_STATUS_REG);
4660static CLK_AIF_BIT_DIV(codec_i2s_spkr_bit, LCC_CODEC_I2S_SPKR_NS_REG,
4661 LCC_CODEC_I2S_SPKR_STATUS_REG);
4662
4663static CLK_AIF_OSR_DIV(spare_i2s_spkr_osr, LCC_SPARE_I2S_SPKR_NS_REG,
4664 LCC_SPARE_I2S_SPKR_MD_REG, LCC_SPARE_I2S_SPKR_STATUS_REG);
4665static CLK_AIF_BIT_DIV(spare_i2s_spkr_bit, LCC_SPARE_I2S_SPKR_NS_REG,
4666 LCC_SPARE_I2S_SPKR_STATUS_REG);
4667
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004668#define F_PCM(f, s, d, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004669 { \
4670 .freq_hz = f, \
4671 .src_clk = &s##_clk.c, \
4672 .md_val = MD16(m, n), \
4673 .ns_val = NS(31, 16, n, m, 5, 4, 3, d, 2, 0, s##_to_lpa_mux), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004674 }
Matt Wagantall86e03822011-12-12 10:59:24 -08004675static struct clk_freq_tbl clk_tbl_pcm_492[] = {
4676 { .ns_val = BIT(10) /* external input */ },
Stephen Boyde9ed94d2012-08-02 10:57:11 -07004677 F_PCM( 256000, pll4, 4, 1, 480),
Matt Wagantall86e03822011-12-12 10:59:24 -08004678 F_PCM( 512000, pll4, 4, 1, 240),
4679 F_PCM( 768000, pll4, 4, 1, 160),
4680 F_PCM( 1024000, pll4, 4, 1, 120),
4681 F_PCM( 1536000, pll4, 4, 1, 80),
4682 F_PCM( 2048000, pll4, 4, 1, 60),
4683 F_PCM( 3072000, pll4, 4, 1, 40),
4684 F_PCM( 4096000, pll4, 4, 1, 30),
4685 F_PCM( 6144000, pll4, 4, 1, 20),
4686 F_PCM( 8192000, pll4, 4, 1, 15),
4687 F_PCM(12288000, pll4, 4, 1, 10),
4688 F_PCM(24576000, pll4, 4, 1, 5),
Matt Wagantall988e4432012-10-10 23:36:20 -07004689 F_PCM(27000000, pxo, 1, 0, 0),
Matt Wagantall86e03822011-12-12 10:59:24 -08004690 F_END
4691};
4692
4693static struct clk_freq_tbl clk_tbl_pcm_393[] = {
Stephen Boyd630f3252012-01-31 00:10:08 -08004694 { .ns_val = BIT(10) /* external input */ },
Stephen Boyde9ed94d2012-08-02 10:57:11 -07004695 F_PCM( 256000, pll4, 4, 1, 384),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07004696 F_PCM( 512000, pll4, 4, 1, 192),
4697 F_PCM( 768000, pll4, 4, 1, 128),
4698 F_PCM( 1024000, pll4, 4, 1, 96),
4699 F_PCM( 1536000, pll4, 4, 1, 64),
4700 F_PCM( 2048000, pll4, 4, 1, 48),
4701 F_PCM( 3072000, pll4, 4, 1, 32),
4702 F_PCM( 4096000, pll4, 4, 1, 24),
4703 F_PCM( 6144000, pll4, 4, 1, 16),
4704 F_PCM( 8192000, pll4, 4, 1, 12),
4705 F_PCM(12288000, pll4, 4, 1, 8),
4706 F_PCM(24576000, pll4, 4, 1, 4),
Matt Wagantall988e4432012-10-10 23:36:20 -07004707 F_PCM(27000000, pxo, 1, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004708 F_END
4709};
4710
4711static struct rcg_clk pcm_clk = {
4712 .b = {
4713 .ctl_reg = LCC_PCM_NS_REG,
4714 .en_mask = BIT(11),
4715 .reset_reg = LCC_PCM_NS_REG,
4716 .reset_mask = BIT(13),
4717 .halt_reg = LCC_PCM_STATUS_REG,
4718 .halt_check = ENABLE,
4719 .halt_bit = 0,
4720 },
4721 .ns_reg = LCC_PCM_NS_REG,
4722 .md_reg = LCC_PCM_MD_REG,
4723 .root_en_mask = BIT(9),
Stephen Boyd630f3252012-01-31 00:10:08 -08004724 .ns_mask = BM(31, 16) | BIT(10) | BM(6, 0),
Matt Wagantall07c45472012-02-10 23:27:24 -08004725 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004726 .set_rate = set_rate_mnd,
Matt Wagantall86e03822011-12-12 10:59:24 -08004727 .freq_tbl = clk_tbl_pcm_393,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004728 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004729 .c = {
4730 .dbg_name = "pcm_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004731 .ops = &clk_ops_rcg,
Matt Wagantall988e4432012-10-10 23:36:20 -07004732 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004733 CLK_INIT(pcm_clk.c),
Stephen Boydc5492fc2012-06-18 18:47:03 -07004734 .rate = ULONG_MAX,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004735 },
4736};
4737
4738static struct rcg_clk audio_slimbus_clk = {
4739 .b = {
4740 .ctl_reg = LCC_SLIMBUS_NS_REG,
4741 .en_mask = BIT(10),
4742 .reset_reg = LCC_AHBEX_BRANCH_CTL_REG,
4743 .reset_mask = BIT(5),
4744 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4745 .halt_check = ENABLE,
4746 .halt_bit = 0,
4747 },
4748 .ns_reg = LCC_SLIMBUS_NS_REG,
4749 .md_reg = LCC_SLIMBUS_MD_REG,
4750 .root_en_mask = BIT(9),
4751 .ns_mask = (BM(31, 24) | BM(6, 0)),
Matt Wagantall07c45472012-02-10 23:27:24 -08004752 .mnd_en_mask = BIT(8),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004753 .set_rate = set_rate_mnd,
Matt Wagantall86e03822011-12-12 10:59:24 -08004754 .freq_tbl = clk_tbl_aif_osr_393,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07004755 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004756 .c = {
4757 .dbg_name = "audio_slimbus_clk",
Stephen Boyd409b8b42012-04-10 12:12:56 -07004758 .ops = &clk_ops_rcg,
Matt Wagantall988e4432012-10-10 23:36:20 -07004759 VDD_DIG_FMAX_MAP1(LOW, 27000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004760 CLK_INIT(audio_slimbus_clk.c),
4761 },
4762};
4763
4764static struct branch_clk sps_slimbus_clk = {
4765 .b = {
4766 .ctl_reg = LCC_SLIMBUS_NS_REG,
4767 .en_mask = BIT(12),
4768 .halt_reg = LCC_SLIMBUS_STATUS_REG,
4769 .halt_check = ENABLE,
4770 .halt_bit = 1,
4771 },
4772 .parent = &audio_slimbus_clk.c,
4773 .c = {
4774 .dbg_name = "sps_slimbus_clk",
4775 .ops = &clk_ops_branch,
4776 CLK_INIT(sps_slimbus_clk.c),
4777 },
4778};
4779
4780static struct branch_clk slimbus_xo_src_clk = {
4781 .b = {
4782 .ctl_reg = SLIMBUS_XO_SRC_CLK_CTL_REG,
4783 .en_mask = BIT(2),
4784 .halt_reg = CLK_HALT_DFAB_STATE_REG,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004785 .halt_bit = 28,
4786 },
4787 .parent = &sps_slimbus_clk.c,
4788 .c = {
4789 .dbg_name = "slimbus_xo_src_clk",
4790 .ops = &clk_ops_branch,
4791 CLK_INIT(slimbus_xo_src_clk.c),
4792 },
4793};
4794
Matt Wagantall735f01a2011-08-12 12:40:28 -07004795DEFINE_CLK_RPM(afab_clk, afab_a_clk, APPS_FABRIC, NULL);
4796DEFINE_CLK_RPM(cfpb_clk, cfpb_a_clk, CFPB, NULL);
4797DEFINE_CLK_RPM(dfab_clk, dfab_a_clk, DAYTONA_FABRIC, NULL);
4798DEFINE_CLK_RPM(ebi1_clk, ebi1_a_clk, EBI1, NULL);
4799DEFINE_CLK_RPM(mmfab_clk, mmfab_a_clk, MM_FABRIC, NULL);
4800DEFINE_CLK_RPM(mmfpb_clk, mmfpb_a_clk, MMFPB, NULL);
4801DEFINE_CLK_RPM(sfab_clk, sfab_a_clk, SYSTEM_FABRIC, NULL);
4802DEFINE_CLK_RPM(sfpb_clk, sfpb_a_clk, SFPB, NULL);
Stephen Boydc7fc3b12012-05-17 14:42:46 -07004803DEFINE_CLK_RPM_QDSS(qdss_clk, qdss_a_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004804
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004805static DEFINE_CLK_VOTER(sfab_msmbus_a_clk, &sfab_a_clk.c, 0);
4806static DEFINE_CLK_VOTER(sfab_tmr_a_clk, &sfab_a_clk.c, 0);
Stephen Boydd7a143a2012-02-16 17:59:26 -08004807
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004808static DEFINE_CLK_VOTER(dfab_dsps_clk, &dfab_clk.c, 0);
4809static DEFINE_CLK_VOTER(dfab_usb_hs_clk, &dfab_clk.c, 0);
4810static DEFINE_CLK_VOTER(dfab_usb_hs3_clk, &dfab_clk.c, 0);
4811static DEFINE_CLK_VOTER(dfab_usb_hs4_clk, &dfab_clk.c, 0);
4812static DEFINE_CLK_VOTER(dfab_sdc1_clk, &dfab_clk.c, 0);
4813static DEFINE_CLK_VOTER(dfab_sdc2_clk, &dfab_clk.c, 0);
4814static DEFINE_CLK_VOTER(dfab_sdc3_clk, &dfab_clk.c, 0);
4815static DEFINE_CLK_VOTER(dfab_sdc4_clk, &dfab_clk.c, 0);
4816static DEFINE_CLK_VOTER(dfab_sdc5_clk, &dfab_clk.c, 0);
4817static DEFINE_CLK_VOTER(dfab_sps_clk, &dfab_clk.c, 0);
4818static DEFINE_CLK_VOTER(dfab_bam_dmux_clk, &dfab_clk.c, 0);
4819static DEFINE_CLK_VOTER(dfab_scm_clk, &dfab_clk.c, 0);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004820static DEFINE_CLK_VOTER(dfab_msmbus_clk, &dfab_clk.c, 0);
4821static DEFINE_CLK_VOTER(dfab_msmbus_a_clk, &dfab_a_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004822
Matt Wagantall42cd12a2012-03-30 18:02:40 -07004823static DEFINE_CLK_VOTER(ebi1_msmbus_clk, &ebi1_clk.c, LONG_MAX);
Matt Wagantall35e78fc2012-04-05 14:18:44 -07004824static DEFINE_CLK_VOTER(ebi1_adm_clk, &ebi1_clk.c, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004825
Matt Wagantall33bac7e2012-05-22 14:59:05 -07004826static DEFINE_CLK_VOTER(ebi1_acpu_a_clk, &ebi1_a_clk.c, LONG_MAX);
4827static DEFINE_CLK_VOTER(ebi1_msmbus_a_clk, &ebi1_a_clk.c, LONG_MAX);
4828static DEFINE_CLK_VOTER(afab_acpu_a_clk, &afab_a_clk.c, LONG_MAX);
4829static DEFINE_CLK_VOTER(afab_msmbus_a_clk, &afab_a_clk.c, LONG_MAX);
4830
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004831#ifdef CONFIG_DEBUG_FS
4832struct measure_sel {
4833 u32 test_vector;
Matt Wagantallf82f2942012-01-27 13:56:13 -08004834 struct clk *c;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004835};
4836
Matt Wagantall8b38f942011-08-02 18:23:18 -07004837static DEFINE_CLK_MEASURE(l2_m_clk);
4838static DEFINE_CLK_MEASURE(krait0_m_clk);
4839static DEFINE_CLK_MEASURE(krait1_m_clk);
Tianyi Gou455c13c2012-02-02 16:33:24 -08004840static DEFINE_CLK_MEASURE(krait2_m_clk);
4841static DEFINE_CLK_MEASURE(krait3_m_clk);
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004842static DEFINE_CLK_MEASURE(q6sw_clk);
4843static DEFINE_CLK_MEASURE(q6fw_clk);
4844static DEFINE_CLK_MEASURE(q6_func_clk);
Matt Wagantall8b38f942011-08-02 18:23:18 -07004845
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004846static struct measure_sel measure_mux[] = {
4847 { TEST_PER_LS(0x08), &slimbus_xo_src_clk.c },
4848 { TEST_PER_LS(0x12), &sdc1_p_clk.c },
4849 { TEST_PER_LS(0x13), &sdc1_clk.c },
4850 { TEST_PER_LS(0x14), &sdc2_p_clk.c },
4851 { TEST_PER_LS(0x15), &sdc2_clk.c },
4852 { TEST_PER_LS(0x16), &sdc3_p_clk.c },
4853 { TEST_PER_LS(0x17), &sdc3_clk.c },
4854 { TEST_PER_LS(0x18), &sdc4_p_clk.c },
4855 { TEST_PER_LS(0x19), &sdc4_clk.c },
4856 { TEST_PER_LS(0x1A), &sdc5_p_clk.c },
4857 { TEST_PER_LS(0x1B), &sdc5_clk.c },
Matt Wagantall7625a4c2011-11-01 16:17:53 -07004858 { TEST_PER_LS(0x1F), &gp0_clk.c },
4859 { TEST_PER_LS(0x20), &gp1_clk.c },
4860 { TEST_PER_LS(0x21), &gp2_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004861 { TEST_PER_LS(0x25), &dfab_clk.c },
4862 { TEST_PER_LS(0x25), &dfab_a_clk.c },
4863 { TEST_PER_LS(0x26), &pmem_clk.c },
4864 { TEST_PER_LS(0x32), &dma_bam_p_clk.c },
4865 { TEST_PER_LS(0x33), &cfpb_clk.c },
4866 { TEST_PER_LS(0x33), &cfpb_a_clk.c },
4867 { TEST_PER_LS(0x3D), &gsbi1_p_clk.c },
4868 { TEST_PER_LS(0x3E), &gsbi1_uart_clk.c },
4869 { TEST_PER_LS(0x3F), &gsbi1_qup_clk.c },
4870 { TEST_PER_LS(0x41), &gsbi2_p_clk.c },
4871 { TEST_PER_LS(0x42), &gsbi2_uart_clk.c },
4872 { TEST_PER_LS(0x44), &gsbi2_qup_clk.c },
4873 { TEST_PER_LS(0x45), &gsbi3_p_clk.c },
4874 { TEST_PER_LS(0x46), &gsbi3_uart_clk.c },
4875 { TEST_PER_LS(0x48), &gsbi3_qup_clk.c },
4876 { TEST_PER_LS(0x49), &gsbi4_p_clk.c },
4877 { TEST_PER_LS(0x4A), &gsbi4_uart_clk.c },
4878 { TEST_PER_LS(0x4C), &gsbi4_qup_clk.c },
4879 { TEST_PER_LS(0x4D), &gsbi5_p_clk.c },
4880 { TEST_PER_LS(0x4E), &gsbi5_uart_clk.c },
4881 { TEST_PER_LS(0x50), &gsbi5_qup_clk.c },
4882 { TEST_PER_LS(0x51), &gsbi6_p_clk.c },
4883 { TEST_PER_LS(0x52), &gsbi6_uart_clk.c },
4884 { TEST_PER_LS(0x54), &gsbi6_qup_clk.c },
4885 { TEST_PER_LS(0x55), &gsbi7_p_clk.c },
4886 { TEST_PER_LS(0x56), &gsbi7_uart_clk.c },
4887 { TEST_PER_LS(0x58), &gsbi7_qup_clk.c },
4888 { TEST_PER_LS(0x59), &gsbi8_p_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004889 { TEST_PER_LS(0x59), &sfab_sata_s_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004890 { TEST_PER_LS(0x5A), &gsbi8_uart_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004891 { TEST_PER_LS(0x5A), &sata_p_clk.c },
4892 { TEST_PER_LS(0x5B), &sata_rxoob_clk.c },
4893 { TEST_PER_LS(0x5C), &sata_pmalive_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004894 { TEST_PER_LS(0x5C), &gsbi8_qup_clk.c },
4895 { TEST_PER_LS(0x5D), &gsbi9_p_clk.c },
4896 { TEST_PER_LS(0x5E), &gsbi9_uart_clk.c },
4897 { TEST_PER_LS(0x60), &gsbi9_qup_clk.c },
4898 { TEST_PER_LS(0x61), &gsbi10_p_clk.c },
4899 { TEST_PER_LS(0x62), &gsbi10_uart_clk.c },
4900 { TEST_PER_LS(0x64), &gsbi10_qup_clk.c },
4901 { TEST_PER_LS(0x65), &gsbi11_p_clk.c },
4902 { TEST_PER_LS(0x66), &gsbi11_uart_clk.c },
4903 { TEST_PER_LS(0x68), &gsbi11_qup_clk.c },
4904 { TEST_PER_LS(0x69), &gsbi12_p_clk.c },
4905 { TEST_PER_LS(0x6A), &gsbi12_uart_clk.c },
4906 { TEST_PER_LS(0x6C), &gsbi12_qup_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004907 { TEST_PER_LS(0x5E), &pcie_p_clk.c },
4908 { TEST_PER_LS(0x5F), &ce3_p_clk.c },
4909 { TEST_PER_LS(0x60), &ce3_core_clk.c },
4910 { TEST_PER_LS(0x63), &usb_hs3_p_clk.c },
4911 { TEST_PER_LS(0x64), &usb_hs3_xcvr_clk.c },
4912 { TEST_PER_LS(0x65), &usb_hs4_p_clk.c },
4913 { TEST_PER_LS(0x66), &usb_hs4_xcvr_clk.c },
4914 { TEST_PER_LS(0x6B), &sata_phy_ref_clk.c },
4915 { TEST_PER_LS(0x6C), &sata_phy_cfg_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004916 { TEST_PER_LS(0x78), &sfpb_clk.c },
4917 { TEST_PER_LS(0x78), &sfpb_a_clk.c },
4918 { TEST_PER_LS(0x7A), &pmic_ssbi2_clk.c },
4919 { TEST_PER_LS(0x7B), &pmic_arb0_p_clk.c },
4920 { TEST_PER_LS(0x7C), &pmic_arb1_p_clk.c },
4921 { TEST_PER_LS(0x7D), &prng_clk.c },
4922 { TEST_PER_LS(0x7F), &rpm_msg_ram_p_clk.c },
4923 { TEST_PER_LS(0x80), &adm0_p_clk.c },
4924 { TEST_PER_LS(0x84), &usb_hs1_p_clk.c },
4925 { TEST_PER_LS(0x85), &usb_hs1_xcvr_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004926 { TEST_PER_LS(0x86), &usb_hsic_p_clk.c },
4927 { TEST_PER_LS(0x87), &usb_hsic_system_clk.c },
4928 { TEST_PER_LS(0x88), &usb_hsic_xcvr_fs_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004929 { TEST_PER_LS(0x89), &usb_fs1_p_clk.c },
4930 { TEST_PER_LS(0x8A), &usb_fs1_sys_clk.c },
4931 { TEST_PER_LS(0x8B), &usb_fs1_xcvr_clk.c },
4932 { TEST_PER_LS(0x8C), &usb_fs2_p_clk.c },
4933 { TEST_PER_LS(0x8D), &usb_fs2_sys_clk.c },
4934 { TEST_PER_LS(0x8E), &usb_fs2_xcvr_clk.c },
4935 { TEST_PER_LS(0x8F), &tsif_p_clk.c },
4936 { TEST_PER_LS(0x91), &tsif_ref_clk.c },
4937 { TEST_PER_LS(0x92), &ce1_p_clk.c },
4938 { TEST_PER_LS(0x94), &tssc_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004939 { TEST_PER_LS(0x9D), &usb_hsic_hsio_cal_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004940 { TEST_PER_LS(0xA4), &ce1_core_clk.c },
4941
4942 { TEST_PER_HS(0x07), &afab_clk.c },
4943 { TEST_PER_HS(0x07), &afab_a_clk.c },
4944 { TEST_PER_HS(0x18), &sfab_clk.c },
4945 { TEST_PER_HS(0x18), &sfab_a_clk.c },
Stephen Boyd3939c8d2011-08-29 17:36:22 -07004946 { TEST_PER_HS(0x26), &q6sw_clk },
4947 { TEST_PER_HS(0x27), &q6fw_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004948 { TEST_PER_HS(0x2A), &adm0_clk.c },
Tianyi Gou352955d2012-05-18 19:44:01 -07004949 { TEST_PER_HS(0x31), &sata_a_clk.c },
Tianyi Gou6613de52012-01-27 17:57:53 -08004950 { TEST_PER_HS(0x2D), &pcie_phy_ref_clk.c },
4951 { TEST_PER_HS(0x32), &pcie_a_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004952 { TEST_PER_HS(0x34), &ebi1_clk.c },
4953 { TEST_PER_HS(0x34), &ebi1_a_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004954 { TEST_PER_HS(0x50), &usb_hsic_hsic_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004955
4956 { TEST_MM_LS(0x00), &dsi1_byte_clk.c },
4957 { TEST_MM_LS(0x01), &dsi2_byte_clk.c },
4958 { TEST_MM_LS(0x02), &cam1_clk.c },
4959 { TEST_MM_LS(0x06), &amp_p_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004960 { TEST_MM_LS(0x07), &csi_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004961 { TEST_MM_LS(0x08), &dsi2_s_p_clk.c },
4962 { TEST_MM_LS(0x09), &dsi1_m_p_clk.c },
4963 { TEST_MM_LS(0x0A), &dsi1_s_p_clk.c },
4964 { TEST_MM_LS(0x0C), &gfx2d0_p_clk.c },
4965 { TEST_MM_LS(0x0D), &gfx2d1_p_clk.c },
4966 { TEST_MM_LS(0x0E), &gfx3d_p_clk.c },
4967 { TEST_MM_LS(0x0F), &hdmi_m_p_clk.c },
4968 { TEST_MM_LS(0x10), &hdmi_s_p_clk.c },
4969 { TEST_MM_LS(0x11), &ijpeg_p_clk.c },
4970 { TEST_MM_LS(0x12), &imem_p_clk.c },
4971 { TEST_MM_LS(0x13), &jpegd_p_clk.c },
4972 { TEST_MM_LS(0x14), &mdp_p_clk.c },
4973 { TEST_MM_LS(0x16), &rot_p_clk.c },
4974 { TEST_MM_LS(0x17), &dsi1_esc_clk.c },
4975 { TEST_MM_LS(0x18), &smmu_p_clk.c },
4976 { TEST_MM_LS(0x19), &tv_enc_p_clk.c },
4977 { TEST_MM_LS(0x1A), &vcodec_p_clk.c },
4978 { TEST_MM_LS(0x1B), &vfe_p_clk.c },
4979 { TEST_MM_LS(0x1C), &vpe_p_clk.c },
4980 { TEST_MM_LS(0x1D), &cam0_clk.c },
4981 { TEST_MM_LS(0x1F), &hdmi_app_clk.c },
4982 { TEST_MM_LS(0x20), &mdp_vsync_clk.c },
4983 { TEST_MM_LS(0x21), &tv_dac_clk.c },
4984 { TEST_MM_LS(0x22), &tv_enc_clk.c },
4985 { TEST_MM_LS(0x23), &dsi2_esc_clk.c },
4986 { TEST_MM_LS(0x25), &mmfpb_clk.c },
4987 { TEST_MM_LS(0x25), &mmfpb_a_clk.c },
4988 { TEST_MM_LS(0x26), &dsi2_m_p_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07004989 { TEST_MM_LS(0x27), &cam2_clk.c },
Tianyi Gou41515e22011-09-01 19:37:43 -07004990 { TEST_MM_LS(0x28), &vcap_p_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004991
4992 { TEST_MM_HS(0x00), &csi0_clk.c },
4993 { TEST_MM_HS(0x01), &csi1_clk.c },
Matt Wagantallc23eee92011-08-16 23:06:52 -07004994 { TEST_MM_HS(0x04), &csi_vfe_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004995 { TEST_MM_HS(0x05), &ijpeg_clk.c },
4996 { TEST_MM_HS(0x06), &vfe_clk.c },
4997 { TEST_MM_HS(0x07), &gfx2d0_clk.c },
4998 { TEST_MM_HS(0x08), &gfx2d1_clk.c },
4999 { TEST_MM_HS(0x09), &gfx3d_clk.c },
5000 { TEST_MM_HS(0x0A), &jpegd_clk.c },
5001 { TEST_MM_HS(0x0B), &vcodec_clk.c },
5002 { TEST_MM_HS(0x0F), &mmfab_clk.c },
5003 { TEST_MM_HS(0x0F), &mmfab_a_clk.c },
5004 { TEST_MM_HS(0x11), &gmem_axi_clk.c },
5005 { TEST_MM_HS(0x12), &ijpeg_axi_clk.c },
5006 { TEST_MM_HS(0x13), &imem_axi_clk.c },
5007 { TEST_MM_HS(0x14), &jpegd_axi_clk.c },
5008 { TEST_MM_HS(0x15), &mdp_axi_clk.c },
5009 { TEST_MM_HS(0x16), &rot_axi_clk.c },
5010 { TEST_MM_HS(0x17), &vcodec_axi_clk.c },
5011 { TEST_MM_HS(0x18), &vfe_axi_clk.c },
5012 { TEST_MM_HS(0x19), &vpe_axi_clk.c },
5013 { TEST_MM_HS(0x1A), &mdp_clk.c },
5014 { TEST_MM_HS(0x1B), &rot_clk.c },
5015 { TEST_MM_HS(0x1C), &vpe_clk.c },
5016 { TEST_MM_HS(0x1E), &hdmi_tv_clk.c },
5017 { TEST_MM_HS(0x1F), &mdp_tv_clk.c },
5018 { TEST_MM_HS(0x24), &csi0_phy_clk.c },
5019 { TEST_MM_HS(0x25), &csi1_phy_clk.c },
5020 { TEST_MM_HS(0x26), &csi_pix_clk.c },
5021 { TEST_MM_HS(0x27), &csi_rdi_clk.c },
5022 { TEST_MM_HS(0x28), &lut_mdp_clk.c },
5023 { TEST_MM_HS(0x29), &vcodec_axi_a_clk.c },
5024 { TEST_MM_HS(0x2A), &vcodec_axi_b_clk.c },
5025 { TEST_MM_HS(0x2B), &csi1phy_timer_clk.c },
5026 { TEST_MM_HS(0x2C), &csi0phy_timer_clk.c },
Stephen Boyd94625ef2011-07-12 17:06:01 -07005027 { TEST_MM_HS(0x2D), &csi2_clk.c },
5028 { TEST_MM_HS(0x2E), &csi2_phy_clk.c },
5029 { TEST_MM_HS(0x2F), &csi2phy_timer_clk.c },
5030 { TEST_MM_HS(0x30), &csi_pix1_clk.c },
5031 { TEST_MM_HS(0x31), &csi_rdi1_clk.c },
5032 { TEST_MM_HS(0x32), &csi_rdi2_clk.c },
Tianyi Gou621f8742011-09-01 21:45:01 -07005033 { TEST_MM_HS(0x33), &vcap_clk.c },
5034 { TEST_MM_HS(0x34), &vcap_npl_clk.c },
Tianyi Goue3d4f542012-03-15 17:06:45 -07005035 { TEST_MM_HS(0x34), &gfx3d_axi_clk_8930.c },
Tianyi Gou7747a962012-02-03 15:03:55 -08005036 { TEST_MM_HS(0x35), &vcap_axi_clk.c },
Tianyi Gou51918802012-01-26 14:05:43 -08005037 { TEST_MM_HS(0x36), &rgb_tv_clk.c },
5038 { TEST_MM_HS(0x37), &npl_tv_clk.c },
Patrick Dalye6f489042012-07-11 15:29:15 -07005039 { TEST_MM_HS(0x38), &gfx3d_axi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005040
5041 { TEST_LPA(0x0F), &mi2s_bit_clk.c },
5042 { TEST_LPA(0x10), &codec_i2s_mic_bit_clk.c },
5043 { TEST_LPA(0x11), &codec_i2s_spkr_bit_clk.c },
5044 { TEST_LPA(0x12), &spare_i2s_mic_bit_clk.c },
5045 { TEST_LPA(0x13), &spare_i2s_spkr_bit_clk.c },
5046 { TEST_LPA(0x14), &pcm_clk.c },
5047 { TEST_LPA(0x1D), &audio_slimbus_clk.c },
Matt Wagantall8b38f942011-08-02 18:23:18 -07005048
Stephen Boyd3939c8d2011-08-29 17:36:22 -07005049 { TEST_LPA_HS(0x00), &q6_func_clk },
5050
Stephen Boyd46fdf0d2011-11-22 12:25:09 -08005051 { TEST_CPUL2(0x2), &l2_m_clk },
5052 { TEST_CPUL2(0x0), &krait0_m_clk },
5053 { TEST_CPUL2(0x1), &krait1_m_clk },
Tianyi Gou455c13c2012-02-02 16:33:24 -08005054 { TEST_CPUL2(0x4), &krait2_m_clk },
5055 { TEST_CPUL2(0x5), &krait3_m_clk },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005056};
5057
Matt Wagantallf82f2942012-01-27 13:56:13 -08005058static struct measure_sel *find_measure_sel(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005059{
5060 int i;
5061
5062 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
Matt Wagantallf82f2942012-01-27 13:56:13 -08005063 if (measure_mux[i].c == c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005064 return &measure_mux[i];
5065 return NULL;
5066}
5067
Matt Wagantall8b38f942011-08-02 18:23:18 -07005068static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005069{
5070 int ret = 0;
5071 u32 clk_sel;
5072 struct measure_sel *p;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005073 struct measure_clk *measure = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005074 unsigned long flags;
5075
5076 if (!parent)
5077 return -EINVAL;
5078
5079 p = find_measure_sel(parent);
5080 if (!p)
5081 return -EINVAL;
5082
5083 spin_lock_irqsave(&local_clock_reg_lock, flags);
5084
Matt Wagantall8b38f942011-08-02 18:23:18 -07005085 /*
5086 * Program the test vector, measurement period (sample_ticks)
5087 * and scaling multiplier.
5088 */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005089 measure->sample_ticks = 0x10000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005090 clk_sel = p->test_vector & TEST_CLK_SEL_MASK;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005091 measure->multiplier = 1;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005092 switch (p->test_vector >> TEST_TYPE_SHIFT) {
5093 case TEST_TYPE_PER_LS:
5094 writel_relaxed(0x4030D00|BVAL(7, 0, clk_sel), CLK_TEST_REG);
5095 break;
5096 case TEST_TYPE_PER_HS:
5097 writel_relaxed(0x4020000|BVAL(16, 10, clk_sel), CLK_TEST_REG);
5098 break;
5099 case TEST_TYPE_MM_LS:
5100 writel_relaxed(0x4030D97, CLK_TEST_REG);
5101 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_LS_REG);
5102 break;
5103 case TEST_TYPE_MM_HS:
5104 writel_relaxed(0x402B800, CLK_TEST_REG);
5105 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0), DBG_CFG_REG_HS_REG);
5106 break;
5107 case TEST_TYPE_LPA:
5108 writel_relaxed(0x4030D98, CLK_TEST_REG);
5109 writel_relaxed(BVAL(6, 1, clk_sel)|BIT(0),
5110 LCC_CLK_LS_DEBUG_CFG_REG);
5111 break;
Stephen Boyd3939c8d2011-08-29 17:36:22 -07005112 case TEST_TYPE_LPA_HS:
5113 writel_relaxed(0x402BC00, CLK_TEST_REG);
5114 writel_relaxed(BVAL(2, 1, clk_sel)|BIT(0),
5115 LCC_CLK_HS_DEBUG_CFG_REG);
5116 break;
Matt Wagantall8b38f942011-08-02 18:23:18 -07005117 case TEST_TYPE_CPUL2:
5118 writel_relaxed(0x4030400, CLK_TEST_REG);
5119 writel_relaxed(0x80|BVAL(5, 3, clk_sel), GCC_APCS_CLK_DIAG);
Matt Wagantallf82f2942012-01-27 13:56:13 -08005120 measure->sample_ticks = 0x4000;
5121 measure->multiplier = 2;
Matt Wagantall8b38f942011-08-02 18:23:18 -07005122 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005123 default:
5124 ret = -EPERM;
5125 }
5126 /* Make sure test vector is set before starting measurements. */
5127 mb();
5128
5129 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
5130
5131 return ret;
5132}
5133
5134/* Sample clock for 'ticks' reference clock ticks. */
5135static u32 run_measurement(unsigned ticks)
5136{
5137 /* Stop counters and set the XO4 counter start value. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005138 writel_relaxed(ticks, RINGOSC_TCXO_CTL_REG);
5139
5140 /* Wait for timer to become ready. */
5141 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) != 0)
5142 cpu_relax();
5143
5144 /* Run measurement and wait for completion. */
5145 writel_relaxed(BIT(20)|ticks, RINGOSC_TCXO_CTL_REG);
5146 while ((readl_relaxed(RINGOSC_STATUS_REG) & BIT(25)) == 0)
5147 cpu_relax();
5148
5149 /* Stop counters. */
5150 writel_relaxed(0x0, RINGOSC_TCXO_CTL_REG);
5151
5152 /* Return measured ticks. */
5153 return readl_relaxed(RINGOSC_STATUS_REG) & BM(24, 0);
5154}
5155
5156
5157/* Perform a hardware rate measurement for a given clock.
5158 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07005159static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005160{
5161 unsigned long flags;
5162 u32 pdm_reg_backup, ringosc_reg_backup;
5163 u64 raw_count_short, raw_count_full;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005164 struct measure_clk *measure = to_measure_clk(c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005165 unsigned ret;
5166
Stephen Boyde334aeb2012-01-24 12:17:29 -08005167 ret = clk_prepare_enable(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08005168 if (ret) {
5169 pr_warning("CXO clock failed to enable. Can't measure\n");
5170 return 0;
5171 }
5172
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005173 spin_lock_irqsave(&local_clock_reg_lock, flags);
5174
5175 /* Enable CXO/4 and RINGOSC branch and root. */
5176 pdm_reg_backup = readl_relaxed(PDM_CLK_NS_REG);
5177 ringosc_reg_backup = readl_relaxed(RINGOSC_NS_REG);
5178 writel_relaxed(0x2898, PDM_CLK_NS_REG);
5179 writel_relaxed(0xA00, RINGOSC_NS_REG);
5180
5181 /*
5182 * The ring oscillator counter will not reset if the measured clock
5183 * is not running. To detect this, run a short measurement before
5184 * the full measurement. If the raw results of the two are the same
5185 * then the clock must be off.
5186 */
5187
5188 /* Run a short measurement. (~1 ms) */
5189 raw_count_short = run_measurement(0x1000);
5190 /* Run a full measurement. (~14 ms) */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005191 raw_count_full = run_measurement(measure->sample_ticks);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005192
5193 writel_relaxed(ringosc_reg_backup, RINGOSC_NS_REG);
5194 writel_relaxed(pdm_reg_backup, PDM_CLK_NS_REG);
5195
5196 /* Return 0 if the clock is off. */
5197 if (raw_count_full == raw_count_short)
5198 ret = 0;
5199 else {
5200 /* Compute rate in Hz. */
5201 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
Matt Wagantallf82f2942012-01-27 13:56:13 -08005202 do_div(raw_count_full, ((measure->sample_ticks * 10) + 35));
5203 ret = (raw_count_full * measure->multiplier);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005204 }
5205
5206 /* Route dbg_hs_clk to PLLTEST. 300mV single-ended amplitude. */
Stephen Boyd69da8402011-07-14 17:45:31 -07005207 writel_relaxed(0x38F8, PLLTEST_PAD_CFG_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005208 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
5209
Stephen Boyde334aeb2012-01-24 12:17:29 -08005210 clk_disable_unprepare(&cxo_clk.c);
Stephen Boyd3a35f0b2012-01-11 16:18:26 -08005211
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005212 return ret;
5213}
5214#else /* !CONFIG_DEBUG_FS */
Matt Wagantallf82f2942012-01-27 13:56:13 -08005215static int measure_clk_set_parent(struct clk *c, struct clk *parent)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005216{
5217 return -EINVAL;
5218}
5219
Matt Wagantallf82f2942012-01-27 13:56:13 -08005220static unsigned long measure_clk_get_rate(struct clk *c)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005221{
5222 return 0;
5223}
5224#endif /* CONFIG_DEBUG_FS */
5225
Matt Wagantallae053222012-05-14 19:42:07 -07005226static struct clk_ops clk_ops_measure = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005227 .set_parent = measure_clk_set_parent,
5228 .get_rate = measure_clk_get_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005229};
5230
Matt Wagantall8b38f942011-08-02 18:23:18 -07005231static struct measure_clk measure_clk = {
5232 .c = {
5233 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07005234 .ops = &clk_ops_measure,
Matt Wagantall8b38f942011-08-02 18:23:18 -07005235 CLK_INIT(measure_clk.c),
5236 },
5237 .multiplier = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005238};
5239
Tianyi Goua8b3cce2011-11-08 14:37:26 -08005240static struct clk_lookup msm_clocks_8064[] = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005241 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5242 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Mohan Pallaka804ca592012-06-14 14:37:38 +05305243 CLK_LOOKUP("pwm_clk", cxo_clk.c, "0-0048"),
Stephen Boyded630b02012-01-26 15:26:47 -08005244 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5245 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5246 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5247 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5248 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Matt Wagantall292aace2012-01-26 19:12:34 -08005249 CLK_LOOKUP("xo", cxo_clk.c, "pil_gss"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005250 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005251 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
David Collinsa7d23532012-08-02 10:48:16 -07005252 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Stephen Boyded630b02012-01-26 15:26:47 -08005253 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5254 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5255 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5256 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005257
Matt Wagantalld75f1312012-05-23 16:17:35 -07005258 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5259 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5260 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5261 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5262 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5263 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5264 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5265 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5266 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5267 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5268 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5269 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5270 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5271 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5272 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5273 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5274
Tianyi Gou21a0e802012-02-04 22:34:10 -08005275 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005276 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005277 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5278 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5279 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005280 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005281 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5282 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5283 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5284 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5285 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005286 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005287 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5288 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07005289 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07005290 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
5291 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
5292 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
5293 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
5294 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
5295 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
5296 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005297
Tianyi Gou21a0e802012-02-04 22:34:10 -08005298 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005299 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, ""),
5300 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5301 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005302
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005303 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5304 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5305 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005306#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005307 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005308#else
5309 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, "msm_serial_hsl.1"),
5310#endif
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005311 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5312 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005313#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005314 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, "msm_serial_hsl.0"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005315#else
5316 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
5317#endif
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005318 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, ""),
5319 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005320#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005321 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005322#else
5323 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, "msm_serial_hsl.0"),
5324#endif
David Keitel3c40fc52012-02-09 17:53:52 -08005325 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005326 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005327 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
Kevin Chand07220e2012-02-13 15:52:22 -08005328 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005329 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005330 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005331 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5332 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5333 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Tianyi Gou50f23812012-02-06 16:04:19 -08005334 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Tianyi Gou05e01102012-02-08 22:15:49 -08005335 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005336 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5337 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5338 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5339 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
Joel Nider6cbe66a2012-06-26 11:11:59 +03005340 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.0"),
5341 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.0"),
5342 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tsif.1"),
5343 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tsif.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005344 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005345 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5346 CLK_LOOKUP("alt_core_clk", usb_hs3_xcvr_clk.c, "msm_ehci_host.0"),
5347 CLK_LOOKUP("alt_core_clk", usb_hs4_xcvr_clk.c, "msm_ehci_host.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005348 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5349 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5350 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005351 CLK_LOOKUP("ref_clk", sata_phy_ref_clk.c, ""),
5352 CLK_LOOKUP("cfg_clk", sata_phy_cfg_clk.c, ""),
Tianyi Gou352955d2012-05-18 19:44:01 -07005353 CLK_LOOKUP("src_clk", sata_src_clk.c, ""),
5354 CLK_LOOKUP("core_rxoob_clk", sata_rxoob_clk.c, ""),
5355 CLK_LOOKUP("core_pmalive_clk", sata_pmalive_clk.c, ""),
5356 CLK_LOOKUP("bus_clk", sata_a_clk.c, ""),
5357 CLK_LOOKUP("iface_clk", sata_p_clk.c, ""),
5358 CLK_LOOKUP("slave_iface_clk", sfab_sata_s_p_clk.c, ""),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07005359 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qce.0"),
5360 CLK_LOOKUP("iface_clk", ce3_p_clk.c, "qcrypto.0"),
5361 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qce.0"),
5362 CLK_LOOKUP("core_clk", ce3_core_clk.c, "qcrypto.0"),
5363 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qce.0"),
5364 CLK_LOOKUP("ce3_core_src_clk", ce3_src_clk.c, "qcrypto.0"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005365 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Devin Kimb0a55c82012-06-26 12:44:15 -07005366#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005367 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005368#else
5369 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "msm_serial_hsl.1"),
5370#endif
David Keitel3c40fc52012-02-09 17:53:52 -08005371 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "qup_i2c.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005372 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Jing Lin04601f92012-02-05 15:36:07 -08005373 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005374#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005375 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "msm_serial_hsl.0"),
Devin Kimb0a55c82012-06-26 12:44:15 -07005376#endif
Kevin Chand07220e2012-02-13 15:52:22 -08005377 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Stepan Moskovchenko64999002012-01-31 15:52:59 -08005378 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "spi_qsd.0"),
Joel King8f839b92012-04-01 14:37:46 -07005379 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "qup_i2c.5"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005380 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005381#ifdef CONFIG_MACH_LGE
Devin Kima3085422012-06-14 18:23:41 -07005382 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Devin Kimb0a55c82012-06-26 12:44:15 -07005383#else
5384 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, "msm_serial_hsl.0"),
5385#endif
Joel Nider6d7d16c2012-05-30 18:02:42 +03005386 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tspp.0"),
5387 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tspp.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005388 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005389 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Manu Gautam7483f172011-11-08 15:22:26 +05305390 CLK_LOOKUP("iface_clk", usb_hs3_p_clk.c, "msm_ehci_host.0"),
5391 CLK_LOOKUP("iface_clk", usb_hs4_p_clk.c, "msm_ehci_host.1"),
Tianyi Gou43208a02011-09-27 15:35:13 -07005392 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5393 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5394 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5395 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
Devin Kim52a79fa2012-06-27 13:14:23 -07005396#ifdef CONFIG_MSM_PCIE
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06005397 CLK_LOOKUP("iface_clk", pcie_p_clk.c, "msm_pcie"),
5398 CLK_LOOKUP("ref_clk", pcie_phy_ref_clk.c, "msm_pcie"),
5399 CLK_LOOKUP("bus_clk", pcie_a_clk.c, "msm_pcie"),
Devin Kim52a79fa2012-06-27 13:14:23 -07005400#endif
Tianyi Gou41515e22011-09-01 19:37:43 -07005401 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5402 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005403 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5404 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5405 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5406 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chand07220e2012-02-13 15:52:22 -08005407 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005408 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Sreesudhan Ramakrish Ramkumar8002a792012-04-09 17:42:58 -07005409 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar6c6f57c2012-02-21 15:12:44 -08005410 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Kevin Chand07220e2012-02-13 15:52:22 -08005411 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
5412 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5413 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
5414 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
5415 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5416 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
5417 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
5418 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5419 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
5420 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
5421 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5422 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5423 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
5424 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5425 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5426 CLK_LOOKUP("csiphy_timer_src_clk",
5427 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5428 CLK_LOOKUP("csiphy_timer_src_clk",
5429 csiphy_timer_src_clk.c, "msm_csiphy.1"),
5430 CLK_LOOKUP("csiphy_timer_src_clk",
5431 csiphy_timer_src_clk.c, "msm_csiphy.2"),
5432 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5433 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
5434 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005435 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5436 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5437 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5438 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Tianyi Gou51918802012-01-26 14:05:43 -08005439 CLK_LOOKUP("rgb_clk", rgb_tv_clk.c, ""),
5440 CLK_LOOKUP("npl_clk", npl_tv_clk.c, ""),
5441
Pu Chen86b4be92011-11-03 17:27:57 -07005442 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005443 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005444 CLK_LOOKUP("bus_clk",
Patrick Dalye6f489042012-07-11 15:29:15 -07005445 gfx3d_axi_clk.c, "footswitch-8x60.2"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005446 CLK_LOOKUP("iface_clk", vcap_p_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005447 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005448 CLK_LOOKUP("iface_clk", vcap_p_clk.c, "footswitch-8x60.10"),
5449 CLK_LOOKUP("bus_clk", vcap_axi_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005450 CLK_LOOKUP("core_clk", vcap_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005451 CLK_LOOKUP("core_clk", vcap_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005452 CLK_LOOKUP("core_clk", vcap_clk.c, "footswitch-8x60.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005453 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, ""),
Terence Hampson2e1705f2012-04-11 19:55:29 -04005454 CLK_LOOKUP("vcap_npl_clk", vcap_npl_clk.c, "msm_vcap.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005455 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005456 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5457 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005458 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005459 CLK_LOOKUP("core_clk", jpegd_clk.c, ""),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005460 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005461 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005462 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005463 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005464 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005465 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005466 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005467 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Matt Wagantall61286312012-02-22 15:55:09 -08005468 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005469 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5470 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
Greg Griscofa47b532011-11-11 10:32:06 -08005471 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005472 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005473 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
Tianyi Gou51918802012-01-26 14:05:43 -08005474 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005475 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005476 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Ujwal Pateld041f982012-03-27 19:51:44 -07005477 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005478 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chand07220e2012-02-13 15:52:22 -08005479 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005480 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chand07220e2012-02-13 15:52:22 -08005481 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005482 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5483 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5484 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5485 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5486 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5487 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5488 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005489 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5490 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chand07220e2012-02-13 15:52:22 -08005491 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5492 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
5493 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005494 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5495 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5496 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5497 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Pu Chen86b4be92011-11-03 17:27:57 -07005498 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005499 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Aravind Venkateswaran0507c8c2012-02-16 17:16:05 -08005500 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5501 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005502 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005503 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005504 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005505 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005506 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005507 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005508 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005509 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005510 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Greg Griscofa47b532011-11-11 10:32:06 -08005511 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005512 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chand07220e2012-02-13 15:52:22 -08005513 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantallc9a780c2011-10-28 12:12:18 -07005514 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chanb20742b2012-02-27 15:47:35 -08005515 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall61286312012-02-22 15:55:09 -08005516 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005517
Patrick Lai04baee942012-05-01 14:38:47 -07005518 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5519 "msm-dai-q6-mi2s"),
5520 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5521 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005522 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5523 "msm-dai-q6.1"),
5524 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5525 "msm-dai-q6.1"),
5526 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5527 "msm-dai-q6.5"),
5528 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5529 "msm-dai-q6.5"),
5530 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5531 "msm-dai-q6.16384"),
5532 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5533 "msm-dai-q6.16384"),
5534 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5535 "msm-dai-q6.4"),
5536 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5537 "msm-dai-q6.4"),
5538 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005539 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005540 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, ""),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005541 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005542 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, ""),
5543 CLK_LOOKUP("core_clk", vpe_axi_clk.c, ""),
5544 CLK_LOOKUP("core_clk", mdp_axi_clk.c, ""),
5545 CLK_LOOKUP("core_clk", vcap_axi_clk.c, ""),
5546 CLK_LOOKUP("core_clk", rot_axi_clk.c, ""),
5547 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, ""),
5548 CLK_LOOKUP("core_clk", vfe_axi_clk.c, ""),
5549 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, ""),
5550 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, ""),
Patrick Dalye6f489042012-07-11 15:29:15 -07005551 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, ""),
Tianyi Gou21a0e802012-02-04 22:34:10 -08005552
5553 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
5554 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
5555 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.0"),
5556 CLK_LOOKUP("core_clk", dfab_usb_hs3_clk.c, "msm_ehci_host.1"),
5557 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5558 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5559 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5560 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5561 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
5562 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
5563 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
5564
Manu Gautam5143b252012-01-05 19:25:23 -08005565 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5566 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5567 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5568 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5569 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Tianyi Gou41515e22011-09-01 19:37:43 -07005570
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005571 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5572 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5573 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5574 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5575 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5576 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5577 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5578 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5579 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
Patrick Dalye6f489042012-07-11 15:29:15 -07005580 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, "msm_iommu.9"),
5581 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, "msm_iommu.10"),
5582
Stepan Moskovchenko279b7852012-01-31 20:42:46 -08005583 CLK_LOOKUP("core_clk", vcap_axi_clk.c, "msm_iommu.11"),
5584
Deepak Kotur954b1782012-04-24 17:58:19 -07005585 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5586 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5587 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5588 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5589 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005590 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5591 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
5592
Jeff Ohlstein8c116c72011-10-27 17:34:48 -07005593 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005594 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5595 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005596
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07005597 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
5598 CLK_LOOKUP("reset2_clk", dsi2_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07005599
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005600 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5601 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5602 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
Tianyi Gou455c13c2012-02-02 16:33:24 -08005603 CLK_LOOKUP("krait2_mclk", krait2_m_clk, ""),
5604 CLK_LOOKUP("krait3_mclk", krait3_m_clk, ""),
Tianyi Gou41515e22011-09-01 19:37:43 -07005605};
5606
Patrick Dalye6f489042012-07-11 15:29:15 -07005607static struct clk_lookup msm_clocks_8960_common[] __initdata = {
Stephen Boyd72a80352012-01-26 15:57:38 -08005608 CLK_LOOKUP("xo", cxo_a_clk.c, ""),
5609 CLK_LOOKUP("xo", pxo_a_clk.c, ""),
Stephen Boyded630b02012-01-26 15:26:47 -08005610 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5611 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5612 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5613 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5614 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
Stephen Boyd69d35e32012-02-14 15:33:30 -08005615 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
Stephen Boyd5a190a82012-03-01 14:45:15 -08005616 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
David Collinsa7d23532012-08-02 10:48:16 -07005617 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Stephen Boyded630b02012-01-26 15:26:47 -08005618 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5619 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5620 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5621 CLK_LOOKUP("measure", measure_clk.c, "debug"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005622
Matt Wagantalld75f1312012-05-23 16:17:35 -07005623 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5624 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5625 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5626 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5627 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5628 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5629 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5630 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5631 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5632 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5633 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5634 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5635 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5636 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5637 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5638 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5639
Matt Wagantallb2710b82011-11-16 19:55:17 -08005640 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005641 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005642 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5643 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5644 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
Stephen Boydd7a143a2012-02-16 17:59:26 -08005645 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005646 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5647 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5648 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5649 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5650 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005651 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06005652 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
5653 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07005654 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07005655 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
5656 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
5657 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
5658 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
5659 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
5660 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
5661 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005662
5663 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Matt Wagantallb2710b82011-11-16 19:55:17 -08005664 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
5665 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
5666 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005667
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005668 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
5669 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
5670 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
5671 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
5672 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
5673 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
5674 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
Matt Wagantalle2522372011-08-17 14:52:21 -07005675 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
5676 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005677 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
Mayank Rana1f02d952012-07-04 19:11:20 +05305678 /* used on 8960 SGLTE for console */
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005679 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hsl.1"),
Mayank Rana1f02d952012-07-04 19:11:20 +05305680 /* used on 8960 standalone with Atheros Bluetooth */
5681 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, "msm_serial_hs.2"),
Mayank Ranae009c922012-03-22 03:02:06 +05305682 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, "msm_serial_hs.1"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005683 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
5684 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
5685 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005686 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005687 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005688 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
5689 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005690 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
5691 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
5692 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
5693 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005694 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005695 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005696 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005697 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005698 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
Vikram Mulukutladd0a2372011-09-19 15:58:21 -07005699 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
Matt Wagantallc1205292011-08-11 17:19:31 -07005700 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005701 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
5702 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
5703 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
5704 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
5705 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005706 CLK_LOOKUP("slimbus_xo_src_clk", slimbus_xo_src_clk.c, NULL),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005707 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005708 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
5709 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005710 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
5711 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
5712 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
5713 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
5714 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
5715 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005716 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
5717 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
5718 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
5719 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
5720 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005721 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005722 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07005723 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07005724 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005725 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07005726 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005727 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005728 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
5729 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07005730 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
5731 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005732 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
Mayank Rana1f02d952012-07-04 19:11:20 +05305733 /* used on 8960 SGLTE for serial console */
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -07005734 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hsl.1"),
Mayank Rana1f02d952012-07-04 19:11:20 +05305735 /* used on 8960 standalone with Atheros Bluetooth */
5736 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, "msm_serial_hs.2"),
Mayank Ranae009c922012-03-22 03:02:06 +05305737 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "msm_serial_hs.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07005738 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005739 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
Matt Wagantallac294852011-08-17 15:44:58 -07005740 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005741 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
Joel Nider6d7d16c2012-05-30 18:02:42 +03005742 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, "msm_tspp.0"),
5743 CLK_LOOKUP("iface_clk", tsif_p_clk.c, "msm_tspp.0"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005744 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
5745 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
Manu Gautam5143b252012-01-05 19:25:23 -08005746 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005747 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
5748 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
5749 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
5750 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
5751 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
Matt Wagantalle1a86062011-08-18 17:46:10 -07005752 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
5753 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005754 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
5755 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
5756 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
5757 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Kevin Chan09f4e662011-12-16 08:17:02 -08005758 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
5759 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-006c"),
5760 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0048"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005761 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
Sreesudhan Ramakrish Ramkumar8f11b8b2012-01-04 17:09:05 -08005762 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
Sreesudhan Ramakrish Ramkumar3381da72012-01-27 08:08:32 -08005763 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0034"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005764 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
5765 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005766 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005767 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
5768 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005769 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005770 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
5771 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005772 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
Kevin Chane12c6672011-10-26 11:55:26 -07005773 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
5774 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
Tianyi Gou3022dfd2012-01-25 15:50:05 -08005775 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
5776 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
5777 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
5778 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
5779 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
5780 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
5781 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
Kevin Chanf6216f22011-10-25 18:40:11 -07005782 CLK_LOOKUP("csiphy_timer_src_clk",
5783 csiphy_timer_src_clk.c, "msm_csiphy.0"),
5784 CLK_LOOKUP("csiphy_timer_src_clk",
5785 csiphy_timer_src_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005786 CLK_LOOKUP("csiphy_timer_src_clk",
5787 csiphy_timer_src_clk.c, "msm_csiphy.2"),
Kevin Chanf6216f22011-10-25 18:40:11 -07005788 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
5789 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005790 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005791 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
5792 CLK_LOOKUP("byte_clk", dsi2_byte_clk.c, "mipi_dsi.2"),
5793 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
5794 CLK_LOOKUP("esc_clk", dsi2_esc_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005795 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005796 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
5797 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005798 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
5799 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005800 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07005801 CLK_LOOKUP("core_clk", jpegd_clk.c, "msm_mercury.0"),
5802 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, "msm_mercury.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005803 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005804 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005805 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005806 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005807 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005808 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005809 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005810 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005811 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
5812 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005813 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005814 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005815 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005816 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
5817 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Matt Wagantallb82a5132011-12-12 22:26:41 -08005818 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005819 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005820 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
Kevin Chana0853122011-11-07 19:48:44 -08005821 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005822 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
Kevin Chan5827c552011-10-28 18:36:32 -07005823 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005824 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
Kevin Chan5827c552011-10-28 18:36:32 -07005825 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005826 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
5827 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
5828 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
5829 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
5830 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
5831 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
5832 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005833 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
5834 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.2"),
Kevin Chanc8b52e82011-10-25 23:20:21 -07005835 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
5836 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08005837 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005838 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
5839 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
5840 CLK_LOOKUP("master_iface_clk", dsi2_m_p_clk.c, "mipi_dsi.2"),
5841 CLK_LOOKUP("slave_iface_clk", dsi2_s_p_clk.c, "mipi_dsi.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07005842 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005843 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07005844 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
5845 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07005846 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005847 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005848 CLK_LOOKUP("iface_clk", jpegd_p_clk.c, ""),
Matt Wagantall5d44ef22012-01-23 11:01:05 -08005849 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07005850 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005851 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005852 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07005853 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005854 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07005855 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005856 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
Kevin Chan5827c552011-10-28 18:36:32 -07005857 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005858 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
Kevin Chana0853122011-11-07 19:48:44 -08005859 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07005860 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
Patrick Lai04baee942012-05-01 14:38:47 -07005861 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c,
5862 "msm-dai-q6-mi2s"),
5863 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c,
5864 "msm-dai-q6-mi2s"),
Kuirong Wanga9c3acc2012-02-09 17:00:45 -08005865 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
5866 "msm-dai-q6.1"),
5867 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
5868 "msm-dai-q6.1"),
5869 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
5870 "msm-dai-q6.5"),
5871 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
5872 "msm-dai-q6.5"),
5873 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
5874 "msm-dai-q6.16384"),
5875 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
5876 "msm-dai-q6.16384"),
5877 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
5878 "msm-dai-q6.4"),
5879 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
5880 "msm-dai-q6.4"),
5881 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
Kiran Kandi5f4ab692012-02-23 11:23:56 -08005882 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.3"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005883 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
Tianyi Gou44a81b02012-02-06 17:49:07 -08005884 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
Matt Wagantalle604d712011-10-21 15:38:18 -07005885 CLK_LOOKUP("core_clk", jpegd_axi_clk.c, "msm_iommu.0"),
5886 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
5887 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
5888 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
5889 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
5890 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
5891 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
5892 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
5893 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
5894 CLK_LOOKUP("core_clk", gfx3d_clk.c, "msm_iommu.9"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005895
5896 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
5897 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
5898 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
5899 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
5900 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08005901 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
5902 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Gopikrishnaiah Anandan4d05ed32012-01-13 11:08:44 -08005903
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005904 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
Manu Gautam5143b252012-01-05 19:25:23 -08005905 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
Matt Wagantall37ce3842011-08-17 16:00:36 -07005906 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
5907 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
5908 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
5909 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
5910 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
Yan He160633e2011-06-30 12:18:56 -07005911 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
Stephen Boyd1c51a492011-10-26 12:11:47 -07005912 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
Stephen Boydef5d1c42011-12-15 20:47:14 -08005913 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005914
Matt Wagantalle1a86062011-08-18 17:46:10 -07005915 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005916 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
5917 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Matt Wagantall8b38f942011-08-02 18:23:18 -07005918
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07005919 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
5920 CLK_LOOKUP("reset2_clk", dsi2_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07005921
Matt Wagantallc00f95d2012-01-05 14:22:45 -08005922 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
5923 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
5924 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
5925 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
5926 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
5927 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005928};
5929
Patrick Dalye6f489042012-07-11 15:29:15 -07005930static struct clk_lookup msm_clocks_8960_only[] __initdata = {
5931 CLK_LOOKUP("enc_clk", tv_enc_clk.c, "tvenc.0"),
5932 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
5933 CLK_LOOKUP("iface_clk", tv_enc_p_clk.c, "tvenc.0"),
5934
5935 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "kgsl-2d0.0"),
5936 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "footswitch-8x60.0"),
5937 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "kgsl-2d1.1"),
5938 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "footswitch-8x60.1"),
5939 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "kgsl-2d0.0"),
5940 CLK_LOOKUP("iface_clk", gfx2d0_p_clk.c, "footswitch-8x60.0"),
5941 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "kgsl-2d1.1"),
5942 CLK_LOOKUP("iface_clk", gfx2d1_p_clk.c, "footswitch-8x60.1"),
5943 CLK_LOOKUP("core_clk", gfx2d0_clk.c, "msm_iommu.10"),
5944 CLK_LOOKUP("core_clk", gfx2d1_clk.c, "msm_iommu.11"),
5945};
5946
5947static struct clk_lookup msm_clocks_8960ab_only[] __initdata = {
5948 CLK_LOOKUP("bus_clk", gfx3d_axi_clk.c, "footswitch-8x60.2"),
Joel King336f2242012-08-19 22:32:14 -07005949 CLK_LOOKUP("core_clk", gfx3d_axi_clk.c, "msm_iommu.10"),
Patrick Dalye6f489042012-07-11 15:29:15 -07005950 CLK_LOOKUP("div_clk", tv_src_div_clk.c, ""),
5951};
5952
5953static struct clk_lookup msm_clocks_8960[ARRAY_SIZE(msm_clocks_8960_common)
5954 + ARRAY_SIZE(msm_clocks_8960_only)
5955 + ARRAY_SIZE(msm_clocks_8960ab_only)];
5956
Tianyi Goue3d4f542012-03-15 17:06:45 -07005957static struct clk_lookup msm_clocks_8930[] = {
Stephen Boydbe1a7392012-04-02 20:17:11 -07005958 CLK_LOOKUP("xo", cxo_clk.c, "msm_xo"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005959 CLK_LOOKUP("cxo", cxo_clk.c, "wcnss_wlan.0"),
5960 CLK_LOOKUP("cxo", cxo_clk.c, "pil_riva"),
5961 CLK_LOOKUP("xo", pxo_clk.c, "pil_qdsp6v4.0"),
5962 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.1"),
5963 CLK_LOOKUP("xo", cxo_clk.c, "pil_qdsp6v4.2"),
5964 CLK_LOOKUP("xo", cxo_clk.c, "BAM_RMNT"),
David Collinsa7d23532012-08-02 10:48:16 -07005965 CLK_LOOKUP("vref_buff", cxo_clk.c, "rpm-regulator"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005966 CLK_LOOKUP("pll2", pll2_clk.c, NULL),
5967 CLK_LOOKUP("pll8", pll8_clk.c, NULL),
5968 CLK_LOOKUP("pll4", pll4_clk.c, NULL),
5969 CLK_LOOKUP("measure", measure_clk.c, "debug"),
5970
Matt Wagantalld75f1312012-05-23 16:17:35 -07005971 CLK_LOOKUP("bus_clk", afab_clk.c, ""),
5972 CLK_LOOKUP("bus_clk", afab_a_clk.c, ""),
5973 CLK_LOOKUP("bus_clk", cfpb_clk.c, ""),
5974 CLK_LOOKUP("bus_clk", cfpb_a_clk.c, ""),
5975 CLK_LOOKUP("bus_clk", dfab_clk.c, ""),
5976 CLK_LOOKUP("bus_clk", dfab_a_clk.c, ""),
5977 CLK_LOOKUP("mem_clk", ebi1_clk.c, ""),
5978 CLK_LOOKUP("mem_clk", ebi1_a_clk.c, ""),
5979 CLK_LOOKUP("bus_clk", mmfab_clk.c, ""),
5980 CLK_LOOKUP("bus_clk", mmfab_a_clk.c, ""),
5981 CLK_LOOKUP("bus_clk", mmfpb_clk.c, ""),
5982 CLK_LOOKUP("bus_clk", mmfpb_a_clk.c, ""),
5983 CLK_LOOKUP("bus_clk", sfab_clk.c, ""),
5984 CLK_LOOKUP("bus_clk", sfab_a_clk.c, ""),
5985 CLK_LOOKUP("bus_clk", sfpb_clk.c, ""),
5986 CLK_LOOKUP("bus_clk", sfpb_a_clk.c, ""),
5987
Tianyi Goue3d4f542012-03-15 17:06:45 -07005988 CLK_LOOKUP("bus_clk", afab_clk.c, "msm_apps_fab"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005989 CLK_LOOKUP("bus_a_clk", afab_msmbus_a_clk.c, "msm_apps_fab"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07005990 CLK_LOOKUP("bus_clk", cfpb_clk.c, "msm_cpss_fpb"),
5991 CLK_LOOKUP("bus_a_clk", cfpb_a_clk.c, "msm_cpss_fpb"),
5992 CLK_LOOKUP("bus_clk", sfab_clk.c, "msm_sys_fab"),
5993 CLK_LOOKUP("bus_a_clk", sfab_msmbus_a_clk.c, "msm_sys_fab"),
5994 CLK_LOOKUP("bus_clk", sfpb_clk.c, "msm_sys_fpb"),
5995 CLK_LOOKUP("bus_a_clk", sfpb_a_clk.c, "msm_sys_fpb"),
5996 CLK_LOOKUP("bus_clk", mmfab_clk.c, "msm_mm_fab"),
5997 CLK_LOOKUP("bus_a_clk", mmfab_a_clk.c, "msm_mm_fab"),
5998 CLK_LOOKUP("mem_clk", ebi1_msmbus_clk.c, "msm_bus"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07005999 CLK_LOOKUP("mem_a_clk", ebi1_msmbus_a_clk.c, "msm_bus"),
Gagan Macbc5f81d2012-04-04 15:03:12 -06006000 CLK_LOOKUP("dfab_clk", dfab_msmbus_clk.c, "msm_bus"),
6001 CLK_LOOKUP("dfab_a_clk", dfab_msmbus_a_clk.c, "msm_bus"),
Pratik Patelf17b1472012-05-25 22:23:52 -07006002 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, ""),
Pratik Patel3b0ca882012-06-01 16:54:14 -07006003 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu.0"),
6004 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etb.0"),
6005 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel.0"),
6006 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.0"),
6007 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.1"),
6008 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.2"),
6009 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm.3"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006010
6011 CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006012 CLK_LOOKUP("mmfpb_clk", mmfpb_clk.c, NULL),
6013 CLK_LOOKUP("mmfpb_a_clk", mmfpb_a_clk.c, "clock-8960"),
6014 CLK_LOOKUP("cfpb_a_clk", cfpb_a_clk.c, "clock-8960"),
6015
6016 CLK_LOOKUP("core_clk", gp0_clk.c, ""),
6017 CLK_LOOKUP("core_clk", gp1_clk.c, ""),
6018 CLK_LOOKUP("core_clk", gp2_clk.c, ""),
6019 CLK_LOOKUP("core_clk", gsbi1_uart_clk.c, ""),
6020 CLK_LOOKUP("core_clk", gsbi2_uart_clk.c, ""),
6021 CLK_LOOKUP("core_clk", gsbi3_uart_clk.c, ""),
6022 CLK_LOOKUP("core_clk", gsbi4_uart_clk.c, ""),
6023 CLK_LOOKUP("core_clk", gsbi5_uart_clk.c, "msm_serial_hsl.0"),
6024 CLK_LOOKUP("core_clk", gsbi6_uart_clk.c, "msm_serial_hs.0"),
6025 CLK_LOOKUP("core_clk", gsbi7_uart_clk.c, ""),
6026 CLK_LOOKUP("core_clk", gsbi8_uart_clk.c, ""),
6027 CLK_LOOKUP("core_clk", gsbi9_uart_clk.c, ""),
6028 CLK_LOOKUP("core_clk", gsbi10_uart_clk.c, ""),
6029 CLK_LOOKUP("core_clk", gsbi11_uart_clk.c, ""),
6030 CLK_LOOKUP("core_clk", gsbi12_uart_clk.c, ""),
6031 CLK_LOOKUP("core_clk", gsbi1_qup_clk.c, "spi_qsd.0"),
6032 CLK_LOOKUP("core_clk", gsbi2_qup_clk.c, ""),
6033 CLK_LOOKUP("core_clk", gsbi3_qup_clk.c, "qup_i2c.3"),
6034 CLK_LOOKUP("core_clk", gsbi4_qup_clk.c, "qup_i2c.4"),
6035 CLK_LOOKUP("core_clk", gsbi5_qup_clk.c, ""),
6036 CLK_LOOKUP("core_clk", gsbi6_qup_clk.c, ""),
6037 CLK_LOOKUP("core_clk", gsbi7_qup_clk.c, ""),
6038 CLK_LOOKUP("core_clk", gsbi8_qup_clk.c, ""),
6039 CLK_LOOKUP("core_clk", gsbi9_qup_clk.c, "qup_i2c.0"),
6040 CLK_LOOKUP("core_clk", gsbi10_qup_clk.c, "qup_i2c.10"),
6041 CLK_LOOKUP("core_clk", gsbi11_qup_clk.c, ""),
6042 CLK_LOOKUP("core_clk", gsbi12_qup_clk.c, "qup_i2c.12"),
6043 CLK_LOOKUP("core_clk", pdm_clk.c, ""),
6044 CLK_LOOKUP("mem_clk", pmem_clk.c, "msm_sps"),
6045 CLK_LOOKUP("core_clk", prng_clk.c, "msm_rng.0"),
6046 CLK_LOOKUP("core_clk", sdc1_clk.c, "msm_sdcc.1"),
6047 CLK_LOOKUP("core_clk", sdc2_clk.c, "msm_sdcc.2"),
6048 CLK_LOOKUP("core_clk", sdc3_clk.c, "msm_sdcc.3"),
6049 CLK_LOOKUP("core_clk", sdc4_clk.c, "msm_sdcc.4"),
6050 CLK_LOOKUP("core_clk", sdc5_clk.c, "msm_sdcc.5"),
6051 CLK_LOOKUP("ref_clk", tsif_ref_clk.c, ""),
6052 CLK_LOOKUP("core_clk", tssc_clk.c, ""),
6053 CLK_LOOKUP("alt_core_clk", usb_hs1_xcvr_clk.c, "msm_otg"),
6054 CLK_LOOKUP("phy_clk", usb_phy0_clk.c, "msm_otg"),
6055 CLK_LOOKUP("alt_core_clk", usb_fs1_xcvr_clk.c, ""),
6056 CLK_LOOKUP("sys_clk", usb_fs1_sys_clk.c, ""),
6057 CLK_LOOKUP("src_clk", usb_fs1_src_clk.c, ""),
6058 CLK_LOOKUP("alt_core_clk", usb_fs2_xcvr_clk.c, ""),
6059 CLK_LOOKUP("sys_clk", usb_fs2_sys_clk.c, ""),
6060 CLK_LOOKUP("src_clk", usb_fs2_src_clk.c, ""),
6061 CLK_LOOKUP("alt_core_clk", usb_hsic_xcvr_fs_clk.c, "msm_hsic_host"),
6062 CLK_LOOKUP("phy_clk", usb_hsic_hsic_clk.c, "msm_hsic_host"),
6063 CLK_LOOKUP("cal_clk", usb_hsic_hsio_cal_clk.c, "msm_hsic_host"),
6064 CLK_LOOKUP("core_clk", usb_hsic_system_clk.c, "msm_hsic_host"),
6065 CLK_LOOKUP("iface_clk", usb_hsic_p_clk.c, "msm_hsic_host"),
6066 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qce.0"),
6067 CLK_LOOKUP("iface_clk", ce1_p_clk.c, "qcrypto.0"),
6068 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qce.0"),
6069 CLK_LOOKUP("core_clk", ce1_core_clk.c, "qcrypto.0"),
6070 CLK_LOOKUP("dma_bam_pclk", dma_bam_p_clk.c, NULL),
6071 CLK_LOOKUP("iface_clk", gsbi1_p_clk.c, "spi_qsd.0"),
6072 CLK_LOOKUP("iface_clk", gsbi2_p_clk.c, ""),
6073 CLK_LOOKUP("iface_clk", gsbi3_p_clk.c, "qup_i2c.3"),
6074 CLK_LOOKUP("iface_clk", gsbi4_p_clk.c, "qup_i2c.4"),
6075 CLK_LOOKUP("iface_clk", gsbi5_p_clk.c, "msm_serial_hsl.0"),
6076 CLK_LOOKUP("iface_clk", gsbi6_p_clk.c, "msm_serial_hs.0"),
6077 CLK_LOOKUP("iface_clk", gsbi7_p_clk.c, ""),
6078 CLK_LOOKUP("iface_clk", gsbi8_p_clk.c, ""),
6079 CLK_LOOKUP("iface_clk", gsbi9_p_clk.c, "qup_i2c.0"),
6080 CLK_LOOKUP("iface_clk", gsbi10_p_clk.c, "qup_i2c.10"),
6081 CLK_LOOKUP("iface_clk", gsbi11_p_clk.c, ""),
6082 CLK_LOOKUP("iface_clk", gsbi12_p_clk.c, "qup_i2c.12"),
6083 CLK_LOOKUP("iface_clk", tsif_p_clk.c, ""),
6084 CLK_LOOKUP("iface_clk", usb_fs1_p_clk.c, ""),
6085 CLK_LOOKUP("iface_clk", usb_fs2_p_clk.c, ""),
6086 CLK_LOOKUP("iface_clk", usb_hs1_p_clk.c, "msm_otg"),
6087 CLK_LOOKUP("iface_clk", sdc1_p_clk.c, "msm_sdcc.1"),
6088 CLK_LOOKUP("iface_clk", sdc2_p_clk.c, "msm_sdcc.2"),
6089 CLK_LOOKUP("iface_clk", sdc3_p_clk.c, "msm_sdcc.3"),
6090 CLK_LOOKUP("iface_clk", sdc4_p_clk.c, "msm_sdcc.4"),
6091 CLK_LOOKUP("iface_clk", sdc5_p_clk.c, "msm_sdcc.5"),
6092 CLK_LOOKUP("core_clk", adm0_clk.c, "msm_dmov"),
6093 CLK_LOOKUP("iface_clk", adm0_p_clk.c, "msm_dmov"),
6094 CLK_LOOKUP("iface_clk", pmic_arb0_p_clk.c, ""),
6095 CLK_LOOKUP("iface_clk", pmic_arb1_p_clk.c, ""),
6096 CLK_LOOKUP("core_clk", pmic_ssbi2_clk.c, ""),
6097 CLK_LOOKUP("mem_clk", rpm_msg_ram_p_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006098 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-001a"),
Hody Hung994f4622012-04-24 10:27:45 -07006099 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-006c"),
Sreesudhan Ramakrish Ramkumar981c82c2012-04-30 17:31:37 -07006100 CLK_LOOKUP("cam_clk", cam1_clk.c, "4-0048"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006101 CLK_LOOKUP("cam_clk", cam2_clk.c, NULL),
6102 CLK_LOOKUP("cam_clk", cam0_clk.c, "4-0020"),
6103 CLK_LOOKUP("csi_src_clk", csi0_src_clk.c, "msm_csid.0"),
6104 CLK_LOOKUP("csi_src_clk", csi1_src_clk.c, "msm_csid.1"),
6105 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, "msm_csid.2"),
6106 CLK_LOOKUP("csi_clk", csi0_clk.c, "msm_csid.0"),
6107 CLK_LOOKUP("csi_clk", csi1_clk.c, "msm_csid.1"),
6108 CLK_LOOKUP("csi_clk", csi2_clk.c, "msm_csid.2"),
6109 CLK_LOOKUP("csi_phy_clk", csi0_phy_clk.c, "msm_csid.0"),
6110 CLK_LOOKUP("csi_phy_clk", csi1_phy_clk.c, "msm_csid.1"),
6111 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, "msm_csid.2"),
6112 CLK_LOOKUP("csi_pix_clk", csi_pix_clk.c, "msm_ispif.0"),
6113 CLK_LOOKUP("csi_rdi_clk", csi_rdi_clk.c, "msm_ispif.0"),
6114 CLK_LOOKUP("csi_src_clk", csi2_src_clk.c, NULL),
6115 CLK_LOOKUP("csi_clk", csi2_clk.c, NULL),
6116 CLK_LOOKUP("csi_pix1_clk", csi_pix1_clk.c, "msm_ispif.0"),
6117 CLK_LOOKUP("csi_rdi1_clk", csi_rdi1_clk.c, "msm_ispif.0"),
6118 CLK_LOOKUP("csi_rdi2_clk", csi_rdi2_clk.c, "msm_ispif.0"),
6119 CLK_LOOKUP("csi_phy_clk", csi2_phy_clk.c, NULL),
6120 CLK_LOOKUP("csi2phy_timer_clk", csi2phy_timer_clk.c, NULL),
6121 CLK_LOOKUP("csiphy_timer_src_clk",
6122 csiphy_timer_src_clk.c, "msm_csiphy.0"),
6123 CLK_LOOKUP("csiphy_timer_src_clk",
6124 csiphy_timer_src_clk.c, "msm_csiphy.1"),
6125 CLK_LOOKUP("csiphy_timer_src_clk",
6126 csiphy_timer_src_clk.c, "msm_csiphy.2"),
6127 CLK_LOOKUP("csiphy_timer_clk", csi0phy_timer_clk.c, "msm_csiphy.0"),
6128 CLK_LOOKUP("csiphy_timer_clk", csi1phy_timer_clk.c, "msm_csiphy.1"),
6129 CLK_LOOKUP("csiphy_timer_clk", csi2phy_timer_clk.c, "msm_csiphy.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006130 CLK_LOOKUP("byte_clk", dsi1_byte_clk.c, "mipi_dsi.1"),
6131 CLK_LOOKUP("esc_clk", dsi1_esc_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006132 CLK_LOOKUP("core_clk", gfx3d_clk.c, "kgsl-3d0.0"),
6133 CLK_LOOKUP("core_clk", gfx3d_clk.c, "footswitch-8x60.2"),
6134 CLK_LOOKUP("bus_clk",
6135 gfx3d_axi_clk_8930.c, "footswitch-8x60.2"),
6136 CLK_LOOKUP("bus_clk", ijpeg_axi_clk.c, "footswitch-8x60.3"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07006137 CLK_LOOKUP("mem_clk", imem_axi_clk.c, "msm_gemini.0"),
6138 CLK_LOOKUP("core_clk", ijpeg_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006139 CLK_LOOKUP("core_clk", ijpeg_clk.c, "footswitch-8x60.3"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006140 CLK_LOOKUP("core_clk", mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006141 CLK_LOOKUP("core_clk", mdp_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006142 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006143 CLK_LOOKUP("vsync_clk", mdp_vsync_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006144 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006145 CLK_LOOKUP("lut_clk", lut_mdp_clk.c, "footswitch-8x60.4"),
6146 CLK_LOOKUP("core_clk", rot_clk.c, "msm_rotator.0"),
6147 CLK_LOOKUP("core_clk", rot_clk.c, "footswitch-8x60.6"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006148 CLK_LOOKUP("src_clk", tv_src_clk.c, "dtv.0"),
6149 CLK_LOOKUP("src_clk", tv_src_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006150 CLK_LOOKUP("tv_src_clk", tv_src_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006151 CLK_LOOKUP("dac_clk", tv_dac_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006152 CLK_LOOKUP("core_clk", vcodec_clk.c, "msm_vidc.0"),
6153 CLK_LOOKUP("core_clk", vcodec_clk.c, "footswitch-8x60.7"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006154 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "dtv.0"),
6155 CLK_LOOKUP("mdp_clk", mdp_tv_clk.c, "tvenc.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006156 CLK_LOOKUP("tv_clk", mdp_tv_clk.c, "footswitch-8x60.4"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006157 CLK_LOOKUP("hdmi_clk", hdmi_tv_clk.c, "dtv.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006158 CLK_LOOKUP("core_clk", hdmi_app_clk.c, "hdmi_msm.1"),
6159 CLK_LOOKUP("vpe_clk", vpe_clk.c, "msm_vpe.0"),
6160 CLK_LOOKUP("core_clk", vpe_clk.c, "footswitch-8x60.9"),
6161 CLK_LOOKUP("vfe_clk", vfe_clk.c, "msm_vfe.0"),
6162 CLK_LOOKUP("core_clk", vfe_clk.c, "footswitch-8x60.8"),
6163 CLK_LOOKUP("csi_vfe_clk", csi_vfe_clk.c, "msm_vfe.0"),
6164 CLK_LOOKUP("bus_clk", vfe_axi_clk.c, "footswitch-8x60.8"),
6165 CLK_LOOKUP("bus_clk", mdp_axi_clk.c, "footswitch-8x60.4"),
6166 CLK_LOOKUP("bus_clk", rot_axi_clk.c, "footswitch-8x60.6"),
6167 CLK_LOOKUP("bus_clk", vcodec_axi_clk.c, "footswitch-8x60.7"),
6168 CLK_LOOKUP("bus_a_clk", vcodec_axi_a_clk.c, "footswitch-8x60.7"),
6169 CLK_LOOKUP("bus_b_clk", vcodec_axi_b_clk.c, "footswitch-8x60.7"),
6170 CLK_LOOKUP("bus_clk", vpe_axi_clk.c, "footswitch-8x60.9"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006171 CLK_LOOKUP("arb_clk", amp_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006172 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.0"),
6173 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.1"),
6174 CLK_LOOKUP("csi_pclk", csi_p_clk.c, "msm_csid.2"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006175 CLK_LOOKUP("master_iface_clk", dsi1_m_p_clk.c, "mipi_dsi.1"),
6176 CLK_LOOKUP("slave_iface_clk", dsi1_s_p_clk.c, "mipi_dsi.1"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006177 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "kgsl-3d0.0"),
6178 CLK_LOOKUP("iface_clk", gfx3d_p_clk.c, "footswitch-8x60.2"),
6179 CLK_LOOKUP("master_iface_clk", hdmi_m_p_clk.c, "hdmi_msm.1"),
6180 CLK_LOOKUP("slave_iface_clk", hdmi_s_p_clk.c, "hdmi_msm.1"),
Matt Wagantallf45cd362012-05-03 21:09:44 -07006181 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "msm_gemini.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006182 CLK_LOOKUP("iface_clk", ijpeg_p_clk.c, "footswitch-8x60.3"),
6183 CLK_LOOKUP("mem_iface_clk", imem_p_clk.c, "kgsl-3d0.0"),
Ravishangar Kalyanam1b064f52012-03-15 18:17:54 -07006184 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "mdp.0"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006185 CLK_LOOKUP("iface_clk", mdp_p_clk.c, "footswitch-8x60.4"),
6186 CLK_LOOKUP("iface_clk", smmu_p_clk.c, "msm_iommu"),
6187 CLK_LOOKUP("iface_clk", rot_p_clk.c, "msm_rotator.0"),
6188 CLK_LOOKUP("iface_clk", rot_p_clk.c, "footswitch-8x60.6"),
6189 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "msm_vidc.0"),
6190 CLK_LOOKUP("iface_clk", vcodec_p_clk.c, "footswitch-8x60.7"),
6191 CLK_LOOKUP("vfe_pclk", vfe_p_clk.c, "msm_vfe.0"),
6192 CLK_LOOKUP("iface_clk", vfe_p_clk.c, "footswitch-8x60.8"),
6193 CLK_LOOKUP("vpe_pclk", vpe_p_clk.c, "msm_vpe.0"),
6194 CLK_LOOKUP("iface_clk", vpe_p_clk.c, "footswitch-8x60.9"),
6195 CLK_LOOKUP("bit_clk", mi2s_bit_clk.c, "msm-dai-q6.6"),
6196 CLK_LOOKUP("osr_clk", mi2s_osr_clk.c, "msm-dai-q6.6"),
6197 CLK_LOOKUP("bit_clk", codec_i2s_mic_bit_clk.c,
6198 "msm-dai-q6.1"),
6199 CLK_LOOKUP("osr_clk", codec_i2s_mic_osr_clk.c,
6200 "msm-dai-q6.1"),
6201 CLK_LOOKUP("bit_clk", spare_i2s_mic_bit_clk.c,
6202 "msm-dai-q6.5"),
6203 CLK_LOOKUP("osr_clk", spare_i2s_mic_osr_clk.c,
6204 "msm-dai-q6.5"),
6205 CLK_LOOKUP("bit_clk", codec_i2s_spkr_bit_clk.c,
6206 "msm-dai-q6.16384"),
6207 CLK_LOOKUP("osr_clk", codec_i2s_spkr_osr_clk.c,
6208 "msm-dai-q6.16384"),
6209 CLK_LOOKUP("bit_clk", spare_i2s_spkr_bit_clk.c,
6210 "msm-dai-q6.4"),
6211 CLK_LOOKUP("osr_clk", spare_i2s_spkr_osr_clk.c,
6212 "msm-dai-q6.4"),
6213 CLK_LOOKUP("pcm_clk", pcm_clk.c, "msm-dai-q6.2"),
6214 CLK_LOOKUP("sps_slimbus_clk", sps_slimbus_clk.c, NULL),
6215 CLK_LOOKUP("core_clk", audio_slimbus_clk.c, "msm_slim_ctrl.1"),
6216 CLK_LOOKUP("core_clk", vpe_axi_clk.c, "msm_iommu.1"),
6217 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.2"),
6218 CLK_LOOKUP("core_clk", mdp_axi_clk.c, "msm_iommu.3"),
6219 CLK_LOOKUP("core_clk", rot_axi_clk.c, "msm_iommu.4"),
6220 CLK_LOOKUP("core_clk", ijpeg_axi_clk.c, "msm_iommu.5"),
6221 CLK_LOOKUP("core_clk", vfe_axi_clk.c, "msm_iommu.6"),
6222 CLK_LOOKUP("core_clk", vcodec_axi_a_clk.c, "msm_iommu.7"),
6223 CLK_LOOKUP("core_clk", vcodec_axi_b_clk.c, "msm_iommu.8"),
6224 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.9"),
6225 CLK_LOOKUP("core_clk", gfx3d_axi_clk_8930.c, "msm_iommu.10"),
6226
6227 CLK_LOOKUP("mdp_iommu_clk", mdp_axi_clk.c, "msm_vidc.0"),
6228 CLK_LOOKUP("rot_iommu_clk", rot_axi_clk.c, "msm_vidc.0"),
6229 CLK_LOOKUP("vcodec_iommu0_clk", vcodec_axi_a_clk.c, "msm_vidc.0"),
6230 CLK_LOOKUP("vcodec_iommu1_clk", vcodec_axi_b_clk.c, "msm_vidc.0"),
6231 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "msm_vidc.0"),
Stephen Boyd7b973de2012-03-09 12:26:16 -08006232 CLK_LOOKUP("core_clk", vcodec_axi_clk.c, "pil_vidc"),
6233 CLK_LOOKUP("smmu_iface_clk", smmu_p_clk.c, "pil_vidc"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006234
6235 CLK_LOOKUP("dfab_dsps_clk", dfab_dsps_clk.c, NULL),
6236 CLK_LOOKUP("core_clk", dfab_usb_hs_clk.c, "msm_otg"),
6237 CLK_LOOKUP("bus_clk", dfab_sdc1_clk.c, "msm_sdcc.1"),
6238 CLK_LOOKUP("bus_clk", dfab_sdc2_clk.c, "msm_sdcc.2"),
6239 CLK_LOOKUP("bus_clk", dfab_sdc3_clk.c, "msm_sdcc.3"),
6240 CLK_LOOKUP("bus_clk", dfab_sdc4_clk.c, "msm_sdcc.4"),
6241 CLK_LOOKUP("bus_clk", dfab_sdc5_clk.c, "msm_sdcc.5"),
6242 CLK_LOOKUP("dfab_clk", dfab_sps_clk.c, "msm_sps"),
6243 CLK_LOOKUP("bus_clk", dfab_bam_dmux_clk.c, "BAM_RMNT"),
6244 CLK_LOOKUP("bus_clk", dfab_scm_clk.c, "scm"),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006245
6246 CLK_LOOKUP("mem_clk", ebi1_adm_clk.c, "msm_dmov"),
Matt Wagantall33bac7e2012-05-22 14:59:05 -07006247 CLK_LOOKUP("mem_clk", ebi1_acpu_a_clk.c, ""),
6248 CLK_LOOKUP("bus_clk", afab_acpu_a_clk.c, ""),
Tianyi Goue3d4f542012-03-15 17:06:45 -07006249
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07006250 CLK_LOOKUP("reset1_clk", dsi1_reset_clk.c, "footswitch-8x60.4"),
Matt Wagantall735e41b2012-07-23 17:18:58 -07006251
Tianyi Goue3d4f542012-03-15 17:06:45 -07006252 CLK_LOOKUP("l2_mclk", l2_m_clk, ""),
6253 CLK_LOOKUP("krait0_mclk", krait0_m_clk, ""),
6254 CLK_LOOKUP("krait1_mclk", krait1_m_clk, ""),
6255 CLK_LOOKUP("q6sw_clk", q6sw_clk, ""),
6256 CLK_LOOKUP("q6fw_clk", q6fw_clk, ""),
6257 CLK_LOOKUP("q6_func_clk", q6_func_clk, ""),
6258};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006259/*
6260 * Miscellaneous clock register initializations
6261 */
6262
6263/* Read, modify, then write-back a register. */
6264static void __init rmwreg(uint32_t val, void *reg, uint32_t mask)
6265{
6266 uint32_t regval = readl_relaxed(reg);
6267 regval &= ~mask;
6268 regval |= val;
6269 writel_relaxed(regval, reg);
6270}
6271
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006272static struct pll_config_regs pll4_regs __initdata = {
6273 .l_reg = LCC_PLL0_L_VAL_REG,
6274 .m_reg = LCC_PLL0_M_VAL_REG,
6275 .n_reg = LCC_PLL0_N_VAL_REG,
6276 .config_reg = LCC_PLL0_CONFIG_REG,
6277 .mode_reg = LCC_PLL0_MODE_REG,
6278};
Tianyi Gou41515e22011-09-01 19:37:43 -07006279
Matt Wagantall86e03822011-12-12 10:59:24 -08006280static struct pll_config pll4_config_393 __initdata = {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006281 .l = 0xE,
6282 .m = 0x27A,
6283 .n = 0x465,
6284 .vco_val = 0x0,
6285 .vco_mask = BM(17, 16),
6286 .pre_div_val = 0x0,
6287 .pre_div_mask = BIT(19),
6288 .post_div_val = 0x0,
6289 .post_div_mask = BM(21, 20),
6290 .mn_ena_val = BIT(22),
6291 .mn_ena_mask = BIT(22),
6292 .main_output_val = BIT(23),
6293 .main_output_mask = BIT(23),
6294};
Tianyi Gou41515e22011-09-01 19:37:43 -07006295
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006296static struct pll_config_regs pll15_regs __initdata = {
6297 .l_reg = MM_PLL3_L_VAL_REG,
6298 .m_reg = MM_PLL3_M_VAL_REG,
6299 .n_reg = MM_PLL3_N_VAL_REG,
6300 .config_reg = MM_PLL3_CONFIG_REG,
6301 .mode_reg = MM_PLL3_MODE_REG,
6302};
Tianyi Gou358c3862011-10-18 17:03:41 -07006303
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006304static struct pll_config pll15_config __initdata = {
6305 .l = (0x24 | BVAL(31, 7, 0x620)),
6306 .m = 0x1,
6307 .n = 0x9,
6308 .vco_val = BVAL(17, 16, 0x2),
6309 .vco_mask = BM(17, 16),
6310 .pre_div_val = 0x0,
6311 .pre_div_mask = BIT(19),
6312 .post_div_val = 0x0,
6313 .post_div_mask = BM(21, 20),
6314 .mn_ena_val = BIT(22),
6315 .mn_ena_mask = BIT(22),
6316 .main_output_val = BIT(23),
6317 .main_output_mask = BIT(23),
6318};
Tianyi Gou41515e22011-09-01 19:37:43 -07006319
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006320static struct pll_config_regs pll14_regs __initdata = {
6321 .l_reg = BB_PLL14_L_VAL_REG,
6322 .m_reg = BB_PLL14_M_VAL_REG,
6323 .n_reg = BB_PLL14_N_VAL_REG,
6324 .config_reg = BB_PLL14_CONFIG_REG,
6325 .mode_reg = BB_PLL14_MODE_REG,
6326};
6327
6328static struct pll_config pll14_config __initdata = {
6329 .l = (0x11 | BVAL(31, 7, 0x620)),
6330 .m = 0x7,
6331 .n = 0x9,
6332 .vco_val = 0x0,
6333 .vco_mask = BM(17, 16),
6334 .pre_div_val = 0x0,
6335 .pre_div_mask = BIT(19),
6336 .post_div_val = 0x0,
6337 .post_div_mask = BM(21, 20),
6338 .mn_ena_val = BIT(22),
6339 .mn_ena_mask = BIT(22),
6340 .main_output_val = BIT(23),
6341 .main_output_mask = BIT(23),
6342};
Tianyi Gou41515e22011-09-01 19:37:43 -07006343
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006344static void __init reg_init(void)
6345{
Stephen Boydd471e7a2011-11-19 01:37:39 -08006346 void __iomem *imem_reg;
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006347
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006348 /* Deassert MM SW_RESET_ALL signal. */
6349 writel_relaxed(0, SW_RESET_ALL_REG);
6350
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006351 /*
Tianyi Goue3d4f542012-03-15 17:06:45 -07006352 * Some bits are only used on 8960 or 8064 or 8930 and are marked as
6353 * reserved bits on the other SoCs. Writing to these reserved bits
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006354 * should have no effect.
6355 */
Stephen Boydd471e7a2011-11-19 01:37:39 -08006356 /*
6357 * Initialize MM AHB registers: Enable the FPB clock and disable HW
Patrick Dalye6f489042012-07-11 15:29:15 -07006358 * gating on 8627 and 8960 for all clocks. Also set VFE_AHB's
Stephen Boydd471e7a2011-11-19 01:37:39 -08006359 * FORCE_CORE_ON bit to prevent its memory from being collapsed when
6360 * the clock is halted. The sleep and wake-up delays are set to safe
6361 * values.
6362 */
Patrick Dalye6f489042012-07-11 15:29:15 -07006363 if (cpu_is_msm8627() || cpu_is_msm8960ab()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006364 rmwreg(0x00000003, AHB_EN_REG, 0x6C000103);
6365 writel_relaxed(0x000007F9, AHB_EN2_REG);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006366 } else {
David Garibaldie93bdc72012-08-17 16:05:22 -07006367 rmwreg(0x40000000, AHB_EN_REG, 0x6C000103);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006368 writel_relaxed(0x3C7097F9, AHB_EN2_REG);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006369 }
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006370
Patrick Dalyedb86f42012-08-23 19:07:30 -07006371 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006372 rmwreg(0x00000001, AHB_EN3_REG, 0x00000001);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006373
6374 /* Deassert all locally-owned MM AHB resets. */
6375 rmwreg(0, SW_RESET_AHB_REG, 0xFFF7DFFF);
Tianyi Gou41515e22011-09-01 19:37:43 -07006376 rmwreg(0, SW_RESET_AHB2_REG, 0x0000000F);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006377
6378 /* Initialize MM AXI registers: Enable HW gating for all clocks that
6379 * support it. Also set FORCE_CORE_ON bits, and any sleep and wake-up
6380 * delays to safe values. */
Patrick Dalye6f489042012-07-11 15:29:15 -07006381 if (cpu_is_msm8960ab() || (cpu_is_msm8960() &&
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006382 SOCINFO_VERSION_MAJOR(socinfo_get_version()) < 3) ||
6383 cpu_is_msm8627()) {
Stephen Boydd471e7a2011-11-19 01:37:39 -08006384 rmwreg(0x000007F9, MAXI_EN_REG, 0x0803FFFF);
6385 rmwreg(0x3027FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006386 } else {
6387 rmwreg(0x0003AFF9, MAXI_EN_REG, 0x0803FFFF);
6388 rmwreg(0x3A27FCFF, MAXI_EN2_REG, 0x3A3FFFFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006389 }
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006390
Matt Wagantall53d968f2011-07-19 13:22:53 -07006391 rmwreg(0x0027FCFF, MAXI_EN3_REG, 0x003FFFFF);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006392 rmwreg(0x0027FCFF, MAXI_EN4_REG, 0x017FFFFF);
6393
Patrick Dalyedb86f42012-08-23 19:07:30 -07006394 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Tianyi Gouf3095ea2012-05-22 14:16:06 -07006395 rmwreg(0x019FECFF, MAXI_EN5_REG, 0x01FFEFFF);
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006396 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627())
Tianyi Goue3d4f542012-03-15 17:06:45 -07006397 rmwreg(0x000004FF, MAXI_EN5_REG, 0x00000FFF);
Patrick Dalye6f489042012-07-11 15:29:15 -07006398 if (cpu_is_msm8960ab())
6399 rmwreg(0x009FE000, MAXI_EN5_REG, 0x01FFE000);
6400
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006401 if (cpu_is_msm8627())
Stephen Boydd471e7a2011-11-19 01:37:39 -08006402 rmwreg(0x000003C7, SAXI_EN_REG, 0x00003FFF);
Patrick Dalye6f489042012-07-11 15:29:15 -07006403 else if (cpu_is_msm8960ab())
6404 rmwreg(0x000001C6, SAXI_EN_REG, 0x00001DF6);
Tianyi Gou33caa5d2012-06-18 12:04:11 -07006405 else
6406 rmwreg(0x00003C38, SAXI_EN_REG, 0x00003FFF);
Stephen Boydd471e7a2011-11-19 01:37:39 -08006407
6408 /* Enable IMEM's clk_on signal */
6409 imem_reg = ioremap(0x04b00040, 4);
6410 if (imem_reg) {
6411 writel_relaxed(0x3, imem_reg);
6412 iounmap(imem_reg);
6413 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006414
6415 /* Initialize MM CC registers: Set MM FORCE_CORE_ON bits so that core
6416 * memories retain state even when not clocked. Also, set sleep and
6417 * wake-up delays to safe values. */
Matt Wagantall53d968f2011-07-19 13:22:53 -07006418 rmwreg(0x00000000, CSI0_CC_REG, 0x00000410);
6419 rmwreg(0x00000000, CSI1_CC_REG, 0x00000410);
6420 rmwreg(0x80FF0000, DSI1_BYTE_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006421 rmwreg(0x80FF0000, DSI_PIXEL_CC_REG, 0xE0FF0010);
Tarun Karra6fbc00a2011-12-13 09:23:47 -07006422 rmwreg(0xC0FF0000, GFX3D_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006423 rmwreg(0x80FF0000, IJPEG_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006424 rmwreg(0x80FF0000, MDP_CC_REG, 0xE1FF0010);
6425 rmwreg(0x80FF0000, MDP_LUT_CC_REG, 0xE0FF0010);
6426 rmwreg(0x80FF0000, ROT_CC_REG, 0xE0FF0010);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006427 rmwreg(0x000004FF, TV_CC2_REG, 0x000007FF);
6428 rmwreg(0xC0FF0000, VCODEC_CC_REG, 0xE0FF0010);
6429 rmwreg(0x80FF0000, VFE_CC_REG, 0xE0FF4010);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006430 rmwreg(0x800000FF, VFE_CC2_REG, 0xE00000FF);
Matt Wagantall53d968f2011-07-19 13:22:53 -07006431 rmwreg(0x80FF0000, VPE_CC_REG, 0xE0FF0010);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006432 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_apq8064()
6433 || cpu_is_apq8064ab()) {
Tianyi Goue3d4f542012-03-15 17:06:45 -07006434 rmwreg(0x80FF0000, DSI2_BYTE_CC_REG, 0xE0FF0010);
6435 rmwreg(0x80FF0000, DSI2_PIXEL_CC_REG, 0xE0FF0010);
6436 rmwreg(0x80FF0000, JPEGD_CC_REG, 0xE0FF0010);
6437 }
Patrick Dalye6f489042012-07-11 15:29:15 -07006438 if (cpu_is_msm8960ab())
6439 rmwreg(0x00000001, DSI2_PIXEL_CC2_REG, 0x00000001);
6440
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006441 if (cpu_is_msm8960() || cpu_is_msm8930() || cpu_is_msm8930aa() ||
6442 cpu_is_msm8627())
Patrick Dalye6f489042012-07-11 15:29:15 -07006443 rmwreg(0x80FF0000, TV_CC_REG, 0xE1FFC010);
6444 if (cpu_is_msm8960ab())
6445 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Goue3d4f542012-03-15 17:06:45 -07006446
6447 if (cpu_is_msm8960()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006448 rmwreg(0x80FF0000, GFX2D0_CC_REG, 0xE0FF0010);
6449 rmwreg(0x80FF0000, GFX2D1_CC_REG, 0xE0FF0010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006450 }
Patrick Dalyedb86f42012-08-23 19:07:30 -07006451 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006452 rmwreg(0x00000000, TV_CC_REG, 0x00004010);
Tianyi Gou621f8742011-09-01 21:45:01 -07006453 rmwreg(0x80FF0000, VCAP_CC_REG, 0xE0FF1010);
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006454 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006455
Tianyi Gou41515e22011-09-01 19:37:43 -07006456 /*
6457 * Initialize USB_HS_HCLK_FS registers: Set FORCE_C_ON bits so that
6458 * core remain active during halt state of the clk. Also, set sleep
6459 * and wake-up value to max.
6460 */
6461 rmwreg(0x0000004F, USB_HS1_HCLK_FS_REG, 0x0000007F);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006462 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006463 rmwreg(0x0000004F, USB_HS3_HCLK_FS_REG, 0x0000007F);
6464 rmwreg(0x0000004F, USB_HS4_HCLK_FS_REG, 0x0000007F);
6465 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006466
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006467 /* De-assert MM AXI resets to all hardware blocks. */
6468 writel_relaxed(0, SW_RESET_AXI_REG);
6469
6470 /* Deassert all MM core resets. */
6471 writel_relaxed(0, SW_RESET_CORE_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006472 writel_relaxed(0, SW_RESET_CORE2_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006473
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006474 /* Enable TSSC and PDM PXO sources. */
6475 writel_relaxed(BIT(11), TSSC_CLK_CTL_REG);
6476 writel_relaxed(BIT(15), PDM_CLK_NS_REG);
6477
6478 /* Source SLIMBus xo src from slimbus reference clock */
Patrick Dalye6f489042012-07-11 15:29:15 -07006479 if (cpu_is_msm8960ab() || cpu_is_msm8960())
Tianyi Gou8c1a1182011-10-10 14:47:11 -07006480 writel_relaxed(0x3, SLIMBUS_XO_SRC_CLK_CTL_REG);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006481
6482 /* Source the dsi_byte_clks from the DSI PHY PLLs */
6483 rmwreg(0x1, DSI1_BYTE_NS_REG, 0x7);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006484 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_apq8064()
6485 || cpu_is_apq8064ab())
Tianyi Goue3d4f542012-03-15 17:06:45 -07006486 rmwreg(0x2, DSI2_BYTE_NS_REG, 0x7);
Tianyi Gou41515e22011-09-01 19:37:43 -07006487
Siddhartha Agrawal482459c2012-05-24 15:28:53 -07006488 /* Source the dsi1_esc_clk from the DSI1 PHY PLLs */
6489 rmwreg(0x1, DSI1_ESC_NS_REG, 0x7);
6490
Tianyi Gou352955d2012-05-18 19:44:01 -07006491 /*
6492 * Source the sata_phy_ref_clk from PXO and set predivider of
6493 * sata_pmalive_clk to 1.
6494 */
Patrick Dalyedb86f42012-08-23 19:07:30 -07006495 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006496 rmwreg(0, SATA_PHY_REF_CLK_CTL_REG, 0x1);
Tianyi Gou352955d2012-05-18 19:44:01 -07006497 rmwreg(0, SATA_PMALIVE_CLK_CTL_REG, 0x3);
6498 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006499
6500 /*
Tianyi Gou05e01102012-02-08 22:15:49 -08006501 * TODO: Programming below PLLs and prng_clk is temporary and
6502 * needs to be removed after bootloaders program them.
Tianyi Gou41515e22011-09-01 19:37:43 -07006503 */
Patrick Dalyedb86f42012-08-23 19:07:30 -07006504 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou317aa862012-02-06 14:31:07 -08006505 u32 is_pll_enabled;
Tianyi Gou41515e22011-09-01 19:37:43 -07006506
6507 /* Program pxo_src_clk to source from PXO */
6508 rmwreg(0x1, PXO_SRC_CLK_CTL_REG, 0x7);
6509
Tianyi Gou41515e22011-09-01 19:37:43 -07006510 /* Check if PLL14 is active */
6511 is_pll_enabled = readl_relaxed(BB_PLL14_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006512 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006513 /* Ref clk = 27MHz and program pll14 to 480MHz */
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006514 configure_sr_pll(&pll14_config, &pll14_regs, 1);
6515
6516 /* Program PLL15 to 975MHz with ref clk = 27MHz */
6517 configure_sr_pll(&pll15_config, &pll15_regs, 0);
Tianyi Gou621f8742011-09-01 21:45:01 -07006518
Tianyi Gouc29c3242011-10-12 21:02:15 -07006519 /* Check if PLL4 is active */
6520 is_pll_enabled = readl_relaxed(LCC_PLL0_STATUS_REG) & BIT(16);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006521 if (!is_pll_enabled)
Tianyi Goudf71f2e2011-10-24 22:25:04 -07006522 /* Ref clk = 27MHz and program pll4 to 393.2160MHz */
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006523 configure_sr_pll(&pll4_config_393, &pll4_regs, 1);
Tianyi Gouc29c3242011-10-12 21:02:15 -07006524
6525 /* Enable PLL4 source on the LPASS Primary PLL Mux */
6526 writel_relaxed(0x1, LCC_PRI_PLL_CLK_CTL_REG);
Tianyi Gou05e01102012-02-08 22:15:49 -08006527
6528 /* Program prng_clk to 64MHz if it isn't configured */
6529 if (!readl_relaxed(PRNG_CLK_NS_REG))
6530 writel_relaxed(0x2B, PRNG_CLK_NS_REG);
Tianyi Gou41515e22011-09-01 19:37:43 -07006531 }
Tianyi Gou65c536a2012-03-20 23:20:29 -07006532
Patrick Dalyedb86f42012-08-23 19:07:30 -07006533 if (cpu_is_apq8064()) {
6534 /* Program PLL15 to 975MHz with ref clk = 27MHz */
6535 configure_sr_pll(&pll15_config, &pll15_regs, 0);
6536 } else if (cpu_is_apq8064ab()) {
6537 /* Program PLL15 to 900MHZ */
6538 pll15_config.l = 0x21 | BVAL(31, 7, 0x620);
6539 pll15_config.m = 0x1;
6540 pll15_config.n = 0x3;
6541 configure_sr_pll(&pll15_config, &pll15_regs, 0);
6542 }
6543
Tianyi Gou65c536a2012-03-20 23:20:29 -07006544 /*
6545 * Program PLL15 to 900MHz with ref clk = 27MHz and
6546 * only enable PLL main output.
6547 */
Stepan Moskovchenko0df9bb22012-07-06 18:19:15 -07006548 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006549 pll15_config.l = 0x21 | BVAL(31, 7, 0x600);
6550 pll15_config.m = 0x1;
6551 pll15_config.n = 0x3;
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07006552 configure_sr_pll(&pll15_config, &pll15_regs, 0);
Vikram Mulukutla5b146722012-04-23 18:17:50 -07006553 /* Disable AUX and BIST outputs */
6554 writel_relaxed(0, MM_PLL3_TEST_CTL_REG);
Tianyi Gou65c536a2012-03-20 23:20:29 -07006555 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006556}
6557
Patrick Dalye6f489042012-07-11 15:29:15 -07006558struct clock_init_data msm8960_clock_init_data __initdata;
Matt Wagantallb64888f2012-04-02 21:35:07 -07006559static void __init msm8960_clock_pre_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006560{
Matt Wagantall86e03822011-12-12 10:59:24 -08006561 /* Initialize clock registers. */
6562 reg_init();
6563
Patrick Dalyedb86f42012-08-23 19:07:30 -07006564 if (cpu_is_apq8064() || cpu_is_apq8064ab())
Matt Wagantall82feaa12012-07-09 10:54:49 -07006565 vdd_sr2_hdmi_pll.set_vdd = set_vdd_sr2_hdmi_pll_8064;
Tianyi Goubf3d0b12012-01-23 14:37:28 -08006566
Matt Wagantall86e03822011-12-12 10:59:24 -08006567 /* Detect PLL4 programmed for alternate 491.52MHz clock plan. */
6568 if (readl_relaxed(LCC_PLL0_L_VAL_REG) == 0x12) {
6569 pll4_clk.c.rate = 491520000;
6570 audio_slimbus_clk.freq_tbl = clk_tbl_aif_osr_492;
6571 mi2s_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6572 codec_i2s_mic_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6573 spare_i2s_mic_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6574 codec_i2s_spkr_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6575 spare_i2s_spkr_osr_clk.freq_tbl = clk_tbl_aif_osr_492;
6576 pcm_clk.freq_tbl = clk_tbl_pcm_492;
6577 }
6578
Patrick Dalye6f489042012-07-11 15:29:15 -07006579 if (cpu_is_msm8960() || cpu_is_msm8960ab())
6580 memcpy(msm_clocks_8960, msm_clocks_8960_common,
6581 sizeof(msm_clocks_8960_common));
6582 if (cpu_is_msm8960ab()) {
6583 pll3_clk.c.rate = 650000000;
6584 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8960ab;
6585 gfx3d_clk.c.fmax[VDD_DIG_LOW] = 192000000;
6586 gfx3d_clk.c.fmax[VDD_DIG_NOMINAL] = 325000000;
6587 gfx3d_clk.c.fmax[VDD_DIG_HIGH] = 400000000;
6588 mdp_clk.freq_tbl = clk_tbl_mdp_8960ab;
6589 mdp_clk.c.fmax[VDD_DIG_LOW] = 128000000;
6590 mdp_clk.c.fmax[VDD_DIG_NOMINAL] = 266667000;
6591
6592 memcpy(msm_clocks_8960 + ARRAY_SIZE(msm_clocks_8960_common),
6593 msm_clocks_8960ab_only, sizeof(msm_clocks_8960ab_only));
6594 msm8960_clock_init_data.size -=
6595 ARRAY_SIZE(msm_clocks_8960_only);
Joel King336f2242012-08-19 22:32:14 -07006596
6597 gmem_axi_clk.c.depends = &gfx3d_axi_clk.c;
Patrick Dalye6f489042012-07-11 15:29:15 -07006598 } else if (cpu_is_msm8960()) {
6599 memcpy(msm_clocks_8960 + ARRAY_SIZE(msm_clocks_8960_common),
6600 msm_clocks_8960_only, sizeof(msm_clocks_8960_only));
6601 msm8960_clock_init_data.size -=
6602 ARRAY_SIZE(msm_clocks_8960ab_only);
6603 }
Tianyi Gou41515e22011-09-01 19:37:43 -07006604 /*
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006605 * Change the freq tables for and voltage requirements for
Patrick Dalyedb86f42012-08-23 19:07:30 -07006606 * clocks which differ between chips.
Tianyi Gou41515e22011-09-01 19:37:43 -07006607 */
6608 if (cpu_is_apq8064()) {
6609 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Saravana Kannan909e78e2012-10-15 22:16:04 -07006610 gfx3d_clk.c.fmax = fmax_gfx3d_8064;
Patrick Dalyedb86f42012-08-23 19:07:30 -07006611 }
6612 if (cpu_is_apq8064ab()) {
6613 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8064;
Saravana Kannan909e78e2012-10-15 22:16:04 -07006614 gfx3d_clk.c.fmax = fmax_gfx3d_8064ab;
Patrick Dalyedb86f42012-08-23 19:07:30 -07006615 }
6616 if ((cpu_is_apq8064() &&
6617 SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) ||
6618 cpu_is_apq8064ab()) {
6619
Saravana Kannan909e78e2012-10-15 22:16:04 -07006620 vcodec_clk.c.fmax = fmax_vcodec_8064v2;
6621 ce3_src_clk.c.fmax = fmax_ce3_8064v2;
6622 sdc1_clk.c.fmax = fmax_sdc1_8064v2;
Patrick Dalyedb86f42012-08-23 19:07:30 -07006623 }
6624 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Saravana Kannan909e78e2012-10-15 22:16:04 -07006625 ijpeg_clk.c.fmax = fmax_ijpeg_8064;
6626 mdp_clk.c.fmax = fmax_mdp_8064;
6627 tv_src_clk.c.fmax = fmax_tv_src_8064;
6628 vfe_clk.c.fmax = fmax_vfe_8064;
Patrick Dalye6f489042012-07-11 15:29:15 -07006629 gmem_axi_clk.c.depends = &gfx3d_axi_clk.c;
Tianyi Goue3d4f542012-03-15 17:06:45 -07006630 }
6631
6632 /*
6633 * Change the freq tables and voltage requirements for
6634 * clocks which differ between 8960 and 8930.
6635 */
Patrick Dalyebe63c52012-08-07 15:41:30 -07006636 if (cpu_is_msm8930() || cpu_is_msm8627()) {
Saravana Kannan909e78e2012-10-15 22:16:04 -07006637 gfx3d_clk.c.fmax = fmax_gfx3d_8930;
Patrick Dalyebe63c52012-08-07 15:41:30 -07006638 } else if (cpu_is_msm8930aa()) {
Saravana Kannan909e78e2012-10-15 22:16:04 -07006639 gfx3d_clk.c.fmax = fmax_gfx3d_8930aa;
Patrick Dalyebe63c52012-08-07 15:41:30 -07006640 }
6641 if (cpu_is_msm8930() || cpu_is_msm8930aa() || cpu_is_msm8627()) {
6642 gfx3d_clk.freq_tbl = clk_tbl_gfx3d_8930;
Tianyi Goue3d4f542012-03-15 17:06:45 -07006643 pll15_clk.c.rate = 900000000;
6644 gmem_axi_clk.c.depends = &gfx3d_axi_clk_8930.c;
Tianyi Gou41515e22011-09-01 19:37:43 -07006645 }
Stephen Boyd842a1f62012-04-26 19:07:38 -07006646 if ((readl_relaxed(PRNG_CLK_NS_REG) & 0x7F) == 0x2B)
6647 prng_clk.freq_tbl = clk_tbl_prng_64;
Stephen Boyd94625ef2011-07-12 17:06:01 -07006648
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006649 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006650
Vikram Mulukutla681d8682012-03-09 23:56:20 -08006651 clk_ops_local_pll.enable = sr_pll_clk_enable;
Matt Wagantallb64888f2012-04-02 21:35:07 -07006652}
6653
Patrick Dalyc9f51b92012-08-27 16:10:26 -07006654static void __init msm8930_pm8917_clock_pre_init(void)
6655{
6656 /* detect pmic8917 from board file, and call this init function */
6657
6658 vdd_dig.set_vdd = set_vdd_dig_8930;
6659 rpm_vreg_dig_8930 = RPM_VREG_ID_PM8917_VDD_DIG_CORNER;
6660 vdd_sr2_hdmi_pll.set_vdd = set_vdd_sr2_hdmi_pll_8930_pm8917;
6661
6662 msm8960_clock_pre_init();
6663}
6664
6665static void __init msm8930_clock_pre_init(void)
6666{
6667 vdd_dig.set_vdd = set_vdd_dig_8930;
6668 vdd_sr2_hdmi_pll.set_vdd = set_vdd_sr2_hdmi_pll_8930;
6669
6670 msm8960_clock_pre_init();
6671}
6672
Matt Wagantallb64888f2012-04-02 21:35:07 -07006673static void __init msm8960_clock_post_init(void)
6674{
6675 /* Keep PXO on whenever APPS cpu is active */
6676 clk_prepare_enable(&pxo_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006677
Matt Wagantalle655cd72012-04-09 10:15:03 -07006678 /* Reset 3D core while clocked to ensure it resets completely. */
6679 clk_set_rate(&gfx3d_clk.c, 27000000);
6680 clk_prepare_enable(&gfx3d_clk.c);
6681 clk_reset(&gfx3d_clk.c, CLK_RESET_ASSERT);
6682 udelay(5);
6683 clk_reset(&gfx3d_clk.c, CLK_RESET_DEASSERT);
6684 clk_disable_unprepare(&gfx3d_clk.c);
6685
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006686 /* Initialize rates for clocks that only support one. */
6687 clk_set_rate(&pdm_clk.c, 27000000);
Stephen Boyd842a1f62012-04-26 19:07:38 -07006688 clk_set_rate(&prng_clk.c, prng_clk.freq_tbl->freq_hz);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006689 clk_set_rate(&mdp_vsync_clk.c, 27000000);
6690 clk_set_rate(&tsif_ref_clk.c, 105000);
6691 clk_set_rate(&tssc_clk.c, 27000000);
6692 clk_set_rate(&usb_hs1_xcvr_clk.c, 60000000);
Patrick Dalyedb86f42012-08-23 19:07:30 -07006693 if (cpu_is_apq8064() || cpu_is_apq8064ab()) {
Tianyi Gou41515e22011-09-01 19:37:43 -07006694 clk_set_rate(&usb_hs3_xcvr_clk.c, 60000000);
6695 clk_set_rate(&usb_hs4_xcvr_clk.c, 60000000);
6696 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006697 clk_set_rate(&usb_fs1_src_clk.c, 60000000);
Patrick Dalye6f489042012-07-11 15:29:15 -07006698 if (cpu_is_msm8960ab() || cpu_is_msm8960() || cpu_is_msm8930() ||
6699 cpu_is_msm8930aa() || cpu_is_msm8627())
Tianyi Gou41515e22011-09-01 19:37:43 -07006700 clk_set_rate(&usb_fs2_src_clk.c, 60000000);
Stephen Boyd94625ef2011-07-12 17:06:01 -07006701 clk_set_rate(&usb_hsic_xcvr_fs_clk.c, 60000000);
6702 clk_set_rate(&usb_hsic_hsic_src_clk.c, 480000000);
6703 clk_set_rate(&usb_hsic_hsio_cal_clk.c, 9000000);
Lena Salman127823f2012-02-14 17:13:53 +02006704 clk_set_rate(&usb_hsic_system_clk.c, 60000000);
Stephen Boyd092fd182011-10-21 15:56:30 -07006705 /*
6706 * Set the CSI rates to a safe default to avoid warnings when
6707 * switching csi pix and rdi clocks.
6708 */
6709 clk_set_rate(&csi0_src_clk.c, 27000000);
6710 clk_set_rate(&csi1_src_clk.c, 27000000);
6711 clk_set_rate(&csi2_src_clk.c, 27000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006712
6713 /*
Stephen Boyd60496bb2011-10-17 13:51:37 -07006714 * The halt status bits for these clocks may be incorrect at boot.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006715 * Toggle these clocks on and off to refresh them.
6716 */
Stephen Boyd409b8b42012-04-10 12:12:56 -07006717 clk_prepare_enable(&pdm_clk.c);
6718 clk_disable_unprepare(&pdm_clk.c);
6719 clk_prepare_enable(&tssc_clk.c);
6720 clk_disable_unprepare(&tssc_clk.c);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006721 clk_prepare_enable(&usb_hsic_hsic_clk.c);
6722 clk_disable_unprepare(&usb_hsic_hsic_clk.c);
Stephen Boydd7a143a2012-02-16 17:59:26 -08006723
6724 /*
6725 * Keep sfab floor @ 54MHz so that Krait AHB is at least 27MHz at all
6726 * times when Apps CPU is active. This ensures the timer's requirement
6727 * of Krait AHB running 4 times as fast as the timer itself.
6728 */
6729 clk_set_rate(&sfab_tmr_a_clk.c, 54000000);
Stephen Boyde334aeb2012-01-24 12:17:29 -08006730 clk_prepare_enable(&sfab_tmr_a_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006731}
6732
Stephen Boydbb600ae2011-08-02 20:11:40 -07006733static int __init msm8960_clock_late_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006734{
Stephen Boyda3787f32011-09-16 18:55:13 -07006735 int rc;
6736 struct clk *mmfpb_a_clk = clk_get_sys("clock-8960", "mmfpb_a_clk");
Stephen Boyd85436132011-09-16 18:55:13 -07006737 struct clk *cfpb_a_clk = clk_get_sys("clock-8960", "cfpb_a_clk");
Stephen Boyda3787f32011-09-16 18:55:13 -07006738
Stephen Boyda7b8f1f2012-08-24 13:07:24 -07006739 /* Vote for MMFPB to be on when Apps is active. */
Stephen Boyda3787f32011-09-16 18:55:13 -07006740 if (WARN(IS_ERR(mmfpb_a_clk), "mmfpb_a_clk not found (%ld)\n",
6741 PTR_ERR(mmfpb_a_clk)))
6742 return PTR_ERR(mmfpb_a_clk);
Stephen Boyda7b8f1f2012-08-24 13:07:24 -07006743 rc = clk_set_rate(mmfpb_a_clk, 38400000);
Stephen Boyda3787f32011-09-16 18:55:13 -07006744 if (WARN(rc, "mmfpb_a_clk rate was not set (%d)\n", rc))
6745 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006746 rc = clk_prepare_enable(mmfpb_a_clk);
Stephen Boyda3787f32011-09-16 18:55:13 -07006747 if (WARN(rc, "mmfpb_a_clk not enabled (%d)\n", rc))
6748 return rc;
6749
Stephen Boyda7b8f1f2012-08-24 13:07:24 -07006750 /* Vote for CFPB to be on when Apps is active. */
Stephen Boyd85436132011-09-16 18:55:13 -07006751 if (WARN(IS_ERR(cfpb_a_clk), "cfpb_a_clk not found (%ld)\n",
6752 PTR_ERR(cfpb_a_clk)))
6753 return PTR_ERR(cfpb_a_clk);
Stephen Boyda7b8f1f2012-08-24 13:07:24 -07006754 rc = clk_set_rate(cfpb_a_clk, 32000000);
Stephen Boyd85436132011-09-16 18:55:13 -07006755 if (WARN(rc, "cfpb_a_clk rate was not set (%d)\n", rc))
6756 return rc;
Stephen Boyde334aeb2012-01-24 12:17:29 -08006757 rc = clk_prepare_enable(cfpb_a_clk);
Stephen Boyd85436132011-09-16 18:55:13 -07006758 if (WARN(rc, "cfpb_a_clk not enabled (%d)\n", rc))
6759 return rc;
Matt Wagantalle18bbc82011-10-06 10:07:28 -07006760
6761 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006762}
Stephen Boydbb600ae2011-08-02 20:11:40 -07006763
6764struct clock_init_data msm8960_clock_init_data __initdata = {
6765 .table = msm_clocks_8960,
6766 .size = ARRAY_SIZE(msm_clocks_8960),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006767 .pre_init = msm8960_clock_pre_init,
6768 .post_init = msm8960_clock_post_init,
Stephen Boydbb600ae2011-08-02 20:11:40 -07006769 .late_init = msm8960_clock_late_init,
6770};
Tianyi Gou41515e22011-09-01 19:37:43 -07006771
6772struct clock_init_data apq8064_clock_init_data __initdata = {
6773 .table = msm_clocks_8064,
6774 .size = ARRAY_SIZE(msm_clocks_8064),
Matt Wagantallb64888f2012-04-02 21:35:07 -07006775 .pre_init = msm8960_clock_pre_init,
6776 .post_init = msm8960_clock_post_init,
Tianyi Gou41515e22011-09-01 19:37:43 -07006777 .late_init = msm8960_clock_late_init,
6778};
Tianyi Goue3d4f542012-03-15 17:06:45 -07006779
6780struct clock_init_data msm8930_clock_init_data __initdata = {
6781 .table = msm_clocks_8930,
6782 .size = ARRAY_SIZE(msm_clocks_8930),
Patrick Dalyc9f51b92012-08-27 16:10:26 -07006783 .pre_init = msm8930_clock_pre_init,
6784 .post_init = msm8960_clock_post_init,
6785 .late_init = msm8960_clock_late_init,
6786};
6787
6788struct clock_init_data msm8930_pm8917_clock_init_data __initdata = {
6789 .table = msm_clocks_8930,
6790 .size = ARRAY_SIZE(msm_clocks_8930),
6791 .pre_init = msm8930_pm8917_clock_pre_init,
Matt Wagantallb64888f2012-04-02 21:35:07 -07006792 .post_init = msm8960_clock_post_init,
Tianyi Goue3d4f542012-03-15 17:06:45 -07006793 .late_init = msm8960_clock_late_init,
6794};