blob: 9e14ef2145901097c748aae1b64ebaf00b1526bc [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070025#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -070031#include "clock-mdss-8974.h"
Matt Wagantalld55b90f2012-02-23 23:27:44 -080032#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
38 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
48#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
69#define MMPLL0_MODE_REG 0x0000
70#define MMPLL0_L_REG 0x0004
71#define MMPLL0_M_REG 0x0008
72#define MMPLL0_N_REG 0x000C
73#define MMPLL0_USER_CTL_REG 0x0010
74#define MMPLL0_CONFIG_CTL_REG 0x0014
75#define MMPLL0_TEST_CTL_REG 0x0018
76#define MMPLL0_STATUS_REG 0x001C
77
78#define MMPLL1_MODE_REG 0x0040
79#define MMPLL1_L_REG 0x0044
80#define MMPLL1_M_REG 0x0048
81#define MMPLL1_N_REG 0x004C
82#define MMPLL1_USER_CTL_REG 0x0050
83#define MMPLL1_CONFIG_CTL_REG 0x0054
84#define MMPLL1_TEST_CTL_REG 0x0058
85#define MMPLL1_STATUS_REG 0x005C
86
87#define MMPLL3_MODE_REG 0x0080
88#define MMPLL3_L_REG 0x0084
89#define MMPLL3_M_REG 0x0088
90#define MMPLL3_N_REG 0x008C
91#define MMPLL3_USER_CTL_REG 0x0090
92#define MMPLL3_CONFIG_CTL_REG 0x0094
93#define MMPLL3_TEST_CTL_REG 0x0098
94#define MMPLL3_STATUS_REG 0x009C
95
96#define LPAPLL_MODE_REG 0x0000
97#define LPAPLL_L_REG 0x0004
98#define LPAPLL_M_REG 0x0008
99#define LPAPLL_N_REG 0x000C
100#define LPAPLL_USER_CTL_REG 0x0010
101#define LPAPLL_CONFIG_CTL_REG 0x0014
102#define LPAPLL_TEST_CTL_REG 0x0018
103#define LPAPLL_STATUS_REG 0x001C
104
105#define GCC_DEBUG_CLK_CTL_REG 0x1880
106#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
107#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
108#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700109#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110#define APCS_GPLL_ENA_VOTE_REG 0x1480
111#define MMSS_PLL_VOTE_APCS_REG 0x0100
112#define MMSS_DEBUG_CLK_CTL_REG 0x0900
113#define LPASS_DEBUG_CLK_CTL_REG 0x29000
114#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700115#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117#define GLB_CLK_DIAG_REG 0x001C
118
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define USB30_MASTER_CMD_RCGR 0x03D4
120#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
121#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
122#define USB_HSIC_CMD_RCGR 0x0440
123#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
124#define USB_HS_SYSTEM_CMD_RCGR 0x0490
125#define SDCC1_APPS_CMD_RCGR 0x04D0
126#define SDCC2_APPS_CMD_RCGR 0x0510
127#define SDCC3_APPS_CMD_RCGR 0x0550
128#define SDCC4_APPS_CMD_RCGR 0x0590
129#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
130#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
131#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
132#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
133#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
134#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
135#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
136#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
137#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
138#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
139#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
140#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
141#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
142#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
143#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
144#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
145#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
146#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
147#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
148#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
149#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
150#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
151#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
152#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
153#define PDM2_CMD_RCGR 0x0CD0
154#define TSIF_REF_CMD_RCGR 0x0D90
155#define CE1_CMD_RCGR 0x1050
156#define CE2_CMD_RCGR 0x1090
157#define GP1_CMD_RCGR 0x1904
158#define GP2_CMD_RCGR 0x1944
159#define GP3_CMD_RCGR 0x1984
160#define LPAIF_SPKR_CMD_RCGR 0xA000
161#define LPAIF_PRI_CMD_RCGR 0xB000
162#define LPAIF_SEC_CMD_RCGR 0xC000
163#define LPAIF_TER_CMD_RCGR 0xD000
164#define LPAIF_QUAD_CMD_RCGR 0xE000
165#define LPAIF_PCM0_CMD_RCGR 0xF000
166#define LPAIF_PCM1_CMD_RCGR 0x10000
167#define RESAMPLER_CMD_RCGR 0x11000
168#define SLIMBUS_CMD_RCGR 0x12000
169#define LPAIF_PCMOE_CMD_RCGR 0x13000
170#define AHBFABRIC_CMD_RCGR 0x18000
171#define VCODEC0_CMD_RCGR 0x1000
172#define PCLK0_CMD_RCGR 0x2000
173#define PCLK1_CMD_RCGR 0x2020
174#define MDP_CMD_RCGR 0x2040
175#define EXTPCLK_CMD_RCGR 0x2060
176#define VSYNC_CMD_RCGR 0x2080
177#define EDPPIXEL_CMD_RCGR 0x20A0
178#define EDPLINK_CMD_RCGR 0x20C0
179#define EDPAUX_CMD_RCGR 0x20E0
180#define HDMI_CMD_RCGR 0x2100
181#define BYTE0_CMD_RCGR 0x2120
182#define BYTE1_CMD_RCGR 0x2140
183#define ESC0_CMD_RCGR 0x2160
184#define ESC1_CMD_RCGR 0x2180
185#define CSI0PHYTIMER_CMD_RCGR 0x3000
186#define CSI1PHYTIMER_CMD_RCGR 0x3030
187#define CSI2PHYTIMER_CMD_RCGR 0x3060
188#define CSI0_CMD_RCGR 0x3090
189#define CSI1_CMD_RCGR 0x3100
190#define CSI2_CMD_RCGR 0x3160
191#define CSI3_CMD_RCGR 0x31C0
192#define CCI_CMD_RCGR 0x3300
193#define MCLK0_CMD_RCGR 0x3360
194#define MCLK1_CMD_RCGR 0x3390
195#define MCLK2_CMD_RCGR 0x33C0
196#define MCLK3_CMD_RCGR 0x33F0
197#define MMSS_GP0_CMD_RCGR 0x3420
198#define MMSS_GP1_CMD_RCGR 0x3450
199#define JPEG0_CMD_RCGR 0x3500
200#define JPEG1_CMD_RCGR 0x3520
201#define JPEG2_CMD_RCGR 0x3540
202#define VFE0_CMD_RCGR 0x3600
203#define VFE1_CMD_RCGR 0x3620
204#define CPP_CMD_RCGR 0x3640
205#define GFX3D_CMD_RCGR 0x4000
206#define RBCPR_CMD_RCGR 0x4060
207#define AHB_CMD_RCGR 0x5000
208#define AXI_CMD_RCGR 0x5040
209#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700210#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700211
212#define MMSS_BCR 0x0240
213#define USB_30_BCR 0x03C0
214#define USB3_PHY_BCR 0x03FC
215#define USB_HS_HSIC_BCR 0x0400
216#define USB_HS_BCR 0x0480
217#define SDCC1_BCR 0x04C0
218#define SDCC2_BCR 0x0500
219#define SDCC3_BCR 0x0540
220#define SDCC4_BCR 0x0580
221#define BLSP1_BCR 0x05C0
222#define BLSP1_QUP1_BCR 0x0640
223#define BLSP1_UART1_BCR 0x0680
224#define BLSP1_QUP2_BCR 0x06C0
225#define BLSP1_UART2_BCR 0x0700
226#define BLSP1_QUP3_BCR 0x0740
227#define BLSP1_UART3_BCR 0x0780
228#define BLSP1_QUP4_BCR 0x07C0
229#define BLSP1_UART4_BCR 0x0800
230#define BLSP1_QUP5_BCR 0x0840
231#define BLSP1_UART5_BCR 0x0880
232#define BLSP1_QUP6_BCR 0x08C0
233#define BLSP1_UART6_BCR 0x0900
234#define BLSP2_BCR 0x0940
235#define BLSP2_QUP1_BCR 0x0980
236#define BLSP2_UART1_BCR 0x09C0
237#define BLSP2_QUP2_BCR 0x0A00
238#define BLSP2_UART2_BCR 0x0A40
239#define BLSP2_QUP3_BCR 0x0A80
240#define BLSP2_UART3_BCR 0x0AC0
241#define BLSP2_QUP4_BCR 0x0B00
242#define BLSP2_UART4_BCR 0x0B40
243#define BLSP2_QUP5_BCR 0x0B80
244#define BLSP2_UART5_BCR 0x0BC0
245#define BLSP2_QUP6_BCR 0x0C00
246#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700247#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700248#define PDM_BCR 0x0CC0
249#define PRNG_BCR 0x0D00
250#define BAM_DMA_BCR 0x0D40
251#define TSIF_BCR 0x0D80
252#define CE1_BCR 0x1040
253#define CE2_BCR 0x1080
254#define AUDIO_CORE_BCR 0x4000
255#define VENUS0_BCR 0x1020
256#define MDSS_BCR 0x2300
257#define CAMSS_PHY0_BCR 0x3020
258#define CAMSS_PHY1_BCR 0x3050
259#define CAMSS_PHY2_BCR 0x3080
260#define CAMSS_CSI0_BCR 0x30B0
261#define CAMSS_CSI0PHY_BCR 0x30C0
262#define CAMSS_CSI0RDI_BCR 0x30D0
263#define CAMSS_CSI0PIX_BCR 0x30E0
264#define CAMSS_CSI1_BCR 0x3120
265#define CAMSS_CSI1PHY_BCR 0x3130
266#define CAMSS_CSI1RDI_BCR 0x3140
267#define CAMSS_CSI1PIX_BCR 0x3150
268#define CAMSS_CSI2_BCR 0x3180
269#define CAMSS_CSI2PHY_BCR 0x3190
270#define CAMSS_CSI2RDI_BCR 0x31A0
271#define CAMSS_CSI2PIX_BCR 0x31B0
272#define CAMSS_CSI3_BCR 0x31E0
273#define CAMSS_CSI3PHY_BCR 0x31F0
274#define CAMSS_CSI3RDI_BCR 0x3200
275#define CAMSS_CSI3PIX_BCR 0x3210
276#define CAMSS_ISPIF_BCR 0x3220
277#define CAMSS_CCI_BCR 0x3340
278#define CAMSS_MCLK0_BCR 0x3380
279#define CAMSS_MCLK1_BCR 0x33B0
280#define CAMSS_MCLK2_BCR 0x33E0
281#define CAMSS_MCLK3_BCR 0x3410
282#define CAMSS_GP0_BCR 0x3440
283#define CAMSS_GP1_BCR 0x3470
284#define CAMSS_TOP_BCR 0x3480
285#define CAMSS_MICRO_BCR 0x3490
286#define CAMSS_JPEG_BCR 0x35A0
287#define CAMSS_VFE_BCR 0x36A0
288#define CAMSS_CSI_VFE0_BCR 0x3700
289#define CAMSS_CSI_VFE1_BCR 0x3710
290#define OCMEMNOC_BCR 0x50B0
291#define MMSSNOCAHB_BCR 0x5020
292#define MMSSNOCAXI_BCR 0x5060
293#define OXILI_GFX3D_CBCR 0x4028
294#define OXILICX_AHB_CBCR 0x403C
295#define OXILICX_AXI_CBCR 0x4038
296#define OXILI_BCR 0x4020
297#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700298#define LPASS_Q6SS_BCR 0x6000
299#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700300
301#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
302#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
303#define MMSS_NOC_CFG_AHB_CBCR 0x024C
304
305#define USB30_MASTER_CBCR 0x03C8
306#define USB30_MOCK_UTMI_CBCR 0x03D0
307#define USB_HSIC_AHB_CBCR 0x0408
308#define USB_HSIC_SYSTEM_CBCR 0x040C
309#define USB_HSIC_CBCR 0x0410
310#define USB_HSIC_IO_CAL_CBCR 0x0414
311#define USB_HS_SYSTEM_CBCR 0x0484
312#define USB_HS_AHB_CBCR 0x0488
313#define SDCC1_APPS_CBCR 0x04C4
314#define SDCC1_AHB_CBCR 0x04C8
315#define SDCC2_APPS_CBCR 0x0504
316#define SDCC2_AHB_CBCR 0x0508
317#define SDCC3_APPS_CBCR 0x0544
318#define SDCC3_AHB_CBCR 0x0548
319#define SDCC4_APPS_CBCR 0x0584
320#define SDCC4_AHB_CBCR 0x0588
321#define BLSP1_AHB_CBCR 0x05C4
322#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
323#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
324#define BLSP1_UART1_APPS_CBCR 0x0684
325#define BLSP1_UART1_SIM_CBCR 0x0688
326#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
327#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
328#define BLSP1_UART2_APPS_CBCR 0x0704
329#define BLSP1_UART2_SIM_CBCR 0x0708
330#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
331#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
332#define BLSP1_UART3_APPS_CBCR 0x0784
333#define BLSP1_UART3_SIM_CBCR 0x0788
334#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
335#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
336#define BLSP1_UART4_APPS_CBCR 0x0804
337#define BLSP1_UART4_SIM_CBCR 0x0808
338#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
339#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
340#define BLSP1_UART5_APPS_CBCR 0x0884
341#define BLSP1_UART5_SIM_CBCR 0x0888
342#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
343#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
344#define BLSP1_UART6_APPS_CBCR 0x0904
345#define BLSP1_UART6_SIM_CBCR 0x0908
346#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700347#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700348#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
349#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
350#define BLSP2_UART1_APPS_CBCR 0x09C4
351#define BLSP2_UART1_SIM_CBCR 0x09C8
352#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
353#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
354#define BLSP2_UART2_APPS_CBCR 0x0A44
355#define BLSP2_UART2_SIM_CBCR 0x0A48
356#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
357#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
358#define BLSP2_UART3_APPS_CBCR 0x0AC4
359#define BLSP2_UART3_SIM_CBCR 0x0AC8
360#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
361#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
362#define BLSP2_UART4_APPS_CBCR 0x0B44
363#define BLSP2_UART4_SIM_CBCR 0x0B48
364#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
365#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
366#define BLSP2_UART5_APPS_CBCR 0x0BC4
367#define BLSP2_UART5_SIM_CBCR 0x0BC8
368#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
369#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
370#define BLSP2_UART6_APPS_CBCR 0x0C44
371#define BLSP2_UART6_SIM_CBCR 0x0C48
372#define PDM_AHB_CBCR 0x0CC4
373#define PDM_XO4_CBCR 0x0CC8
374#define PDM2_CBCR 0x0CCC
375#define PRNG_AHB_CBCR 0x0D04
376#define BAM_DMA_AHB_CBCR 0x0D44
377#define TSIF_AHB_CBCR 0x0D84
378#define TSIF_REF_CBCR 0x0D88
379#define MSG_RAM_AHB_CBCR 0x0E44
380#define CE1_CBCR 0x1044
381#define CE1_AXI_CBCR 0x1048
382#define CE1_AHB_CBCR 0x104C
383#define CE2_CBCR 0x1084
384#define CE2_AXI_CBCR 0x1088
385#define CE2_AHB_CBCR 0x108C
386#define GCC_AHB_CBCR 0x10C0
387#define GP1_CBCR 0x1900
388#define GP2_CBCR 0x1940
389#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700390#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700391#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700392#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
394#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
395#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
396#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
397#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
398#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
399#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
400#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
401#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
402#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
403#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
404#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
405#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
406#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
407#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
408#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
409#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
410#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
411#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
412#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
413#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
414#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
415#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
416#define VENUS0_VCODEC0_CBCR 0x1028
417#define VENUS0_AHB_CBCR 0x1030
418#define VENUS0_AXI_CBCR 0x1034
419#define VENUS0_OCMEMNOC_CBCR 0x1038
420#define MDSS_AHB_CBCR 0x2308
421#define MDSS_HDMI_AHB_CBCR 0x230C
422#define MDSS_AXI_CBCR 0x2310
423#define MDSS_PCLK0_CBCR 0x2314
424#define MDSS_PCLK1_CBCR 0x2318
425#define MDSS_MDP_CBCR 0x231C
426#define MDSS_MDP_LUT_CBCR 0x2320
427#define MDSS_EXTPCLK_CBCR 0x2324
428#define MDSS_VSYNC_CBCR 0x2328
429#define MDSS_EDPPIXEL_CBCR 0x232C
430#define MDSS_EDPLINK_CBCR 0x2330
431#define MDSS_EDPAUX_CBCR 0x2334
432#define MDSS_HDMI_CBCR 0x2338
433#define MDSS_BYTE0_CBCR 0x233C
434#define MDSS_BYTE1_CBCR 0x2340
435#define MDSS_ESC0_CBCR 0x2344
436#define MDSS_ESC1_CBCR 0x2348
437#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
438#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
439#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
440#define CAMSS_CSI0_CBCR 0x30B4
441#define CAMSS_CSI0_AHB_CBCR 0x30BC
442#define CAMSS_CSI0PHY_CBCR 0x30C4
443#define CAMSS_CSI0RDI_CBCR 0x30D4
444#define CAMSS_CSI0PIX_CBCR 0x30E4
445#define CAMSS_CSI1_CBCR 0x3124
446#define CAMSS_CSI1_AHB_CBCR 0x3128
447#define CAMSS_CSI1PHY_CBCR 0x3134
448#define CAMSS_CSI1RDI_CBCR 0x3144
449#define CAMSS_CSI1PIX_CBCR 0x3154
450#define CAMSS_CSI2_CBCR 0x3184
451#define CAMSS_CSI2_AHB_CBCR 0x3188
452#define CAMSS_CSI2PHY_CBCR 0x3194
453#define CAMSS_CSI2RDI_CBCR 0x31A4
454#define CAMSS_CSI2PIX_CBCR 0x31B4
455#define CAMSS_CSI3_CBCR 0x31E4
456#define CAMSS_CSI3_AHB_CBCR 0x31E8
457#define CAMSS_CSI3PHY_CBCR 0x31F4
458#define CAMSS_CSI3RDI_CBCR 0x3204
459#define CAMSS_CSI3PIX_CBCR 0x3214
460#define CAMSS_ISPIF_AHB_CBCR 0x3224
461#define CAMSS_CCI_CCI_CBCR 0x3344
462#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
463#define CAMSS_MCLK0_CBCR 0x3384
464#define CAMSS_MCLK1_CBCR 0x33B4
465#define CAMSS_MCLK2_CBCR 0x33E4
466#define CAMSS_MCLK3_CBCR 0x3414
467#define CAMSS_GP0_CBCR 0x3444
468#define CAMSS_GP1_CBCR 0x3474
469#define CAMSS_TOP_AHB_CBCR 0x3484
470#define CAMSS_MICRO_AHB_CBCR 0x3494
471#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
472#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
473#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
474#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
475#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
476#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
477#define CAMSS_VFE_VFE0_CBCR 0x36A8
478#define CAMSS_VFE_VFE1_CBCR 0x36AC
479#define CAMSS_VFE_CPP_CBCR 0x36B0
480#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
481#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
482#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
483#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
484#define CAMSS_CSI_VFE0_CBCR 0x3704
485#define CAMSS_CSI_VFE1_CBCR 0x3714
486#define MMSS_MMSSNOC_AXI_CBCR 0x506C
487#define MMSS_MMSSNOC_AHB_CBCR 0x5024
488#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
489#define MMSS_MISC_AHB_CBCR 0x502C
490#define MMSS_S0_AXI_CBCR 0x5064
491#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
493#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700494#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700495#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700496#define MSS_XO_Q6_CBCR 0x108C
497#define MSS_BUS_Q6_CBCR 0x10A4
498#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700499#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700500
501#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
502#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
503
504/* Mux source select values */
505#define cxo_source_val 0
506#define gpll0_source_val 1
507#define gpll1_source_val 2
508#define gnd_source_val 5
509#define mmpll0_mm_source_val 1
510#define mmpll1_mm_source_val 2
511#define mmpll3_mm_source_val 3
512#define gpll0_mm_source_val 5
513#define cxo_mm_source_val 0
514#define mm_gnd_source_val 6
515#define gpll1_hsic_source_val 4
516#define cxo_lpass_source_val 0
517#define lpapll0_lpass_source_val 1
518#define gpll0_lpass_source_val 5
519#define edppll_270_mm_source_val 4
520#define edppll_350_mm_source_val 4
521#define dsipll_750_mm_source_val 1
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -0700522#define dsipll0_byte_mm_source_val 1
523#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700524#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define F(f, s, div, m, n) \
527 { \
528 .freq_hz = (f), \
529 .src_clk = &s##_clk_src.c, \
530 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700531 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700532 .d_val = ~(n),\
533 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
534 | BVAL(10, 8, s##_source_val), \
535 }
536
537#define F_MM(f, s, div, m, n) \
538 { \
539 .freq_hz = (f), \
540 .src_clk = &s##_clk_src.c, \
541 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700542 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543 .d_val = ~(n),\
544 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
545 | BVAL(10, 8, s##_mm_source_val), \
546 }
547
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700548#define F_HDMI(f, s, div, m, n) \
549 { \
550 .freq_hz = (f), \
551 .src_clk = &s##_clk_src, \
552 .m_val = (m), \
553 .n_val = ~((n)-(m)) * !!(n), \
554 .d_val = ~(n),\
555 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
556 | BVAL(10, 8, s##_mm_source_val), \
557 }
558
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559#define F_MDSS(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700563 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700564 .d_val = ~(n),\
565 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
566 | BVAL(10, 8, s##_mm_source_val), \
567 }
568
569#define F_HSIC(f, s, div, m, n) \
570 { \
571 .freq_hz = (f), \
572 .src_clk = &s##_clk_src.c, \
573 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700574 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700575 .d_val = ~(n),\
576 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
577 | BVAL(10, 8, s##_hsic_source_val), \
578 }
579
580#define F_LPASS(f, s, div, m, n) \
581 { \
582 .freq_hz = (f), \
583 .src_clk = &s##_clk_src.c, \
584 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700585 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700586 .d_val = ~(n),\
587 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
588 | BVAL(10, 8, s##_lpass_source_val), \
589 }
590
591#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700592 .vdd_class = &vdd_dig, \
593 .fmax = (unsigned long[VDD_DIG_NUM]) { \
594 [VDD_DIG_##l1] = (f1), \
595 }, \
596 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700598 .vdd_class = &vdd_dig, \
599 .fmax = (unsigned long[VDD_DIG_NUM]) { \
600 [VDD_DIG_##l1] = (f1), \
601 [VDD_DIG_##l2] = (f2), \
602 }, \
603 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700605 .vdd_class = &vdd_dig, \
606 .fmax = (unsigned long[VDD_DIG_NUM]) { \
607 [VDD_DIG_##l1] = (f1), \
608 [VDD_DIG_##l2] = (f2), \
609 [VDD_DIG_##l3] = (f3), \
610 }, \
611 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700612
613enum vdd_dig_levels {
614 VDD_DIG_NONE,
615 VDD_DIG_LOW,
616 VDD_DIG_NOMINAL,
Saravana Kannan909e78e2012-10-15 22:16:04 -0700617 VDD_DIG_HIGH,
618 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619};
620
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700621static const int vdd_corner[] = {
622 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
623 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
624 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
625 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
626};
627
628static struct rpm_regulator *vdd_dig_reg;
629
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
631{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700632 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
633 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700634}
635
Saravana Kannan909e78e2012-10-15 22:16:04 -0700636static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig, VDD_DIG_NUM);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700637
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700638#define RPM_MISC_CLK_TYPE 0x306b6c63
639#define RPM_BUS_CLK_TYPE 0x316b6c63
640#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700641
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700642#define RPM_SMD_KEY_ENABLE 0x62616E45
643
644#define CXO_ID 0x0
645#define QDSS_ID 0x1
646#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700647
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700648#define PNOC_ID 0x0
649#define SNOC_ID 0x1
650#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700651#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700652
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700653#define BIMC_ID 0x0
654#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700655
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700656enum {
657 D0_ID = 1,
658 D1_ID,
659 A0_ID,
660 A1_ID,
661 A2_ID,
662};
663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
665DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
666DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700667DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
668 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700669
670DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
671DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
672 NULL);
673
674DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
675 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700676DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700677
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700678DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
679DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
680DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
681DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
682DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
683
684DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
685DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
686DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
687DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
688DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
689
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700690static struct pll_vote_clk gpll0_clk_src = {
691 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
693 .status_mask = BIT(17),
694 .parent = &cxo_clk_src.c,
695 .base = &virt_bases[GCC_BASE],
696 .c = {
697 .rate = 600000000,
698 .dbg_name = "gpll0_clk_src",
699 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700700 CLK_INIT(gpll0_clk_src.c),
701 },
702};
703
704static struct pll_vote_clk gpll1_clk_src = {
705 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
706 .en_mask = BIT(1),
707 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
708 .status_mask = BIT(17),
709 .parent = &cxo_clk_src.c,
710 .base = &virt_bases[GCC_BASE],
711 .c = {
712 .rate = 480000000,
713 .dbg_name = "gpll1_clk_src",
714 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700715 CLK_INIT(gpll1_clk_src.c),
716 },
717};
718
719static struct pll_vote_clk lpapll0_clk_src = {
720 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
721 .en_mask = BIT(0),
722 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
723 .status_mask = BIT(17),
724 .parent = &cxo_clk_src.c,
725 .base = &virt_bases[LPASS_BASE],
726 .c = {
727 .rate = 491520000,
728 .dbg_name = "lpapll0_clk_src",
729 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730 CLK_INIT(lpapll0_clk_src.c),
731 },
732};
733
734static struct pll_vote_clk mmpll0_clk_src = {
735 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
736 .en_mask = BIT(0),
737 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
738 .status_mask = BIT(17),
739 .parent = &cxo_clk_src.c,
740 .base = &virt_bases[MMSS_BASE],
741 .c = {
742 .dbg_name = "mmpll0_clk_src",
743 .rate = 800000000,
744 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700745 CLK_INIT(mmpll0_clk_src.c),
746 },
747};
748
749static struct pll_vote_clk mmpll1_clk_src = {
750 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
751 .en_mask = BIT(1),
752 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
753 .status_mask = BIT(17),
754 .parent = &cxo_clk_src.c,
755 .base = &virt_bases[MMSS_BASE],
756 .c = {
757 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700758 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700759 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700760 CLK_INIT(mmpll1_clk_src.c),
761 },
762};
763
764static struct pll_clk mmpll3_clk_src = {
765 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
766 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
767 .parent = &cxo_clk_src.c,
768 .base = &virt_bases[MMSS_BASE],
769 .c = {
770 .dbg_name = "mmpll3_clk_src",
771 .rate = 1000000000,
772 .ops = &clk_ops_local_pll,
773 CLK_INIT(mmpll3_clk_src.c),
774 },
775};
776
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700777static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
778static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
779static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
780static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
781static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
782static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
783
784static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700787static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700788static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
789static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700790static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700791
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530792static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
793static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
794static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
795static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
796
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700797static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
798static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
799
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700800static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
801 F(125000000, gpll0, 1, 5, 24),
802 F_END
803};
804
805static struct rcg_clk usb30_master_clk_src = {
806 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
807 .set_rate = set_rate_mnd,
808 .freq_tbl = ftbl_gcc_usb30_master_clk,
809 .current_freq = &rcg_dummy_freq,
810 .base = &virt_bases[GCC_BASE],
811 .c = {
812 .dbg_name = "usb30_master_clk_src",
813 .ops = &clk_ops_rcg_mnd,
814 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
815 CLK_INIT(usb30_master_clk_src.c),
816 },
817};
818
819static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
820 F( 960000, cxo, 10, 1, 2),
821 F( 4800000, cxo, 4, 0, 0),
822 F( 9600000, cxo, 2, 0, 0),
823 F(15000000, gpll0, 10, 1, 4),
824 F(19200000, cxo, 1, 0, 0),
825 F(25000000, gpll0, 12, 1, 2),
826 F(50000000, gpll0, 12, 0, 0),
827 F_END
828};
829
830static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
831 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
832 .set_rate = set_rate_mnd,
833 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
834 .current_freq = &rcg_dummy_freq,
835 .base = &virt_bases[GCC_BASE],
836 .c = {
837 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
838 .ops = &clk_ops_rcg_mnd,
839 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
840 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
841 },
842};
843
844static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
845 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
846 .set_rate = set_rate_mnd,
847 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
848 .current_freq = &rcg_dummy_freq,
849 .base = &virt_bases[GCC_BASE],
850 .c = {
851 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
852 .ops = &clk_ops_rcg_mnd,
853 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
854 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
855 },
856};
857
858static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
859 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
860 .set_rate = set_rate_mnd,
861 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
862 .current_freq = &rcg_dummy_freq,
863 .base = &virt_bases[GCC_BASE],
864 .c = {
865 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
866 .ops = &clk_ops_rcg_mnd,
867 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
868 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
869 },
870};
871
872static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
873 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
874 .set_rate = set_rate_mnd,
875 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
876 .current_freq = &rcg_dummy_freq,
877 .base = &virt_bases[GCC_BASE],
878 .c = {
879 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
880 .ops = &clk_ops_rcg_mnd,
881 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
882 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
883 },
884};
885
886static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
887 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
888 .set_rate = set_rate_mnd,
889 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
890 .current_freq = &rcg_dummy_freq,
891 .base = &virt_bases[GCC_BASE],
892 .c = {
893 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
894 .ops = &clk_ops_rcg_mnd,
895 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
896 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
897 },
898};
899
900static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
901 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
902 .set_rate = set_rate_mnd,
903 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
904 .current_freq = &rcg_dummy_freq,
905 .base = &virt_bases[GCC_BASE],
906 .c = {
907 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
908 .ops = &clk_ops_rcg_mnd,
909 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
910 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
911 },
912};
913
914static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
915 F( 3686400, gpll0, 1, 96, 15625),
916 F( 7372800, gpll0, 1, 192, 15625),
917 F(14745600, gpll0, 1, 384, 15625),
918 F(16000000, gpll0, 5, 2, 15),
919 F(19200000, cxo, 1, 0, 0),
920 F(24000000, gpll0, 5, 1, 5),
921 F(32000000, gpll0, 1, 4, 75),
922 F(40000000, gpll0, 15, 0, 0),
923 F(46400000, gpll0, 1, 29, 375),
924 F(48000000, gpll0, 12.5, 0, 0),
925 F(51200000, gpll0, 1, 32, 375),
926 F(56000000, gpll0, 1, 7, 75),
927 F(58982400, gpll0, 1, 1536, 15625),
928 F(60000000, gpll0, 10, 0, 0),
929 F_END
930};
931
932static struct rcg_clk blsp1_uart1_apps_clk_src = {
933 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
934 .set_rate = set_rate_mnd,
935 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
936 .current_freq = &rcg_dummy_freq,
937 .base = &virt_bases[GCC_BASE],
938 .c = {
939 .dbg_name = "blsp1_uart1_apps_clk_src",
940 .ops = &clk_ops_rcg_mnd,
941 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
942 CLK_INIT(blsp1_uart1_apps_clk_src.c),
943 },
944};
945
946static struct rcg_clk blsp1_uart2_apps_clk_src = {
947 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
948 .set_rate = set_rate_mnd,
949 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
950 .current_freq = &rcg_dummy_freq,
951 .base = &virt_bases[GCC_BASE],
952 .c = {
953 .dbg_name = "blsp1_uart2_apps_clk_src",
954 .ops = &clk_ops_rcg_mnd,
955 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
956 CLK_INIT(blsp1_uart2_apps_clk_src.c),
957 },
958};
959
960static struct rcg_clk blsp1_uart3_apps_clk_src = {
961 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
962 .set_rate = set_rate_mnd,
963 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
964 .current_freq = &rcg_dummy_freq,
965 .base = &virt_bases[GCC_BASE],
966 .c = {
967 .dbg_name = "blsp1_uart3_apps_clk_src",
968 .ops = &clk_ops_rcg_mnd,
969 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
970 CLK_INIT(blsp1_uart3_apps_clk_src.c),
971 },
972};
973
974static struct rcg_clk blsp1_uart4_apps_clk_src = {
975 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
976 .set_rate = set_rate_mnd,
977 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
978 .current_freq = &rcg_dummy_freq,
979 .base = &virt_bases[GCC_BASE],
980 .c = {
981 .dbg_name = "blsp1_uart4_apps_clk_src",
982 .ops = &clk_ops_rcg_mnd,
983 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
984 CLK_INIT(blsp1_uart4_apps_clk_src.c),
985 },
986};
987
988static struct rcg_clk blsp1_uart5_apps_clk_src = {
989 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
990 .set_rate = set_rate_mnd,
991 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
992 .current_freq = &rcg_dummy_freq,
993 .base = &virt_bases[GCC_BASE],
994 .c = {
995 .dbg_name = "blsp1_uart5_apps_clk_src",
996 .ops = &clk_ops_rcg_mnd,
997 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
998 CLK_INIT(blsp1_uart5_apps_clk_src.c),
999 },
1000};
1001
1002static struct rcg_clk blsp1_uart6_apps_clk_src = {
1003 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1004 .set_rate = set_rate_mnd,
1005 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1006 .current_freq = &rcg_dummy_freq,
1007 .base = &virt_bases[GCC_BASE],
1008 .c = {
1009 .dbg_name = "blsp1_uart6_apps_clk_src",
1010 .ops = &clk_ops_rcg_mnd,
1011 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1012 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1013 },
1014};
1015
1016static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1017 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1018 .set_rate = set_rate_mnd,
1019 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1020 .current_freq = &rcg_dummy_freq,
1021 .base = &virt_bases[GCC_BASE],
1022 .c = {
1023 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1024 .ops = &clk_ops_rcg_mnd,
1025 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1026 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1027 },
1028};
1029
1030static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1031 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1032 .set_rate = set_rate_mnd,
1033 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1034 .current_freq = &rcg_dummy_freq,
1035 .base = &virt_bases[GCC_BASE],
1036 .c = {
1037 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1038 .ops = &clk_ops_rcg_mnd,
1039 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1040 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1041 },
1042};
1043
1044static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1045 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1046 .set_rate = set_rate_mnd,
1047 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1048 .current_freq = &rcg_dummy_freq,
1049 .base = &virt_bases[GCC_BASE],
1050 .c = {
1051 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1052 .ops = &clk_ops_rcg_mnd,
1053 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1054 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1055 },
1056};
1057
1058static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1059 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1060 .set_rate = set_rate_mnd,
1061 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1062 .current_freq = &rcg_dummy_freq,
1063 .base = &virt_bases[GCC_BASE],
1064 .c = {
1065 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1066 .ops = &clk_ops_rcg_mnd,
1067 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1068 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1069 },
1070};
1071
1072static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1073 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1074 .set_rate = set_rate_mnd,
1075 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1076 .current_freq = &rcg_dummy_freq,
1077 .base = &virt_bases[GCC_BASE],
1078 .c = {
1079 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1080 .ops = &clk_ops_rcg_mnd,
1081 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1082 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1083 },
1084};
1085
1086static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1087 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1088 .set_rate = set_rate_mnd,
1089 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1090 .current_freq = &rcg_dummy_freq,
1091 .base = &virt_bases[GCC_BASE],
1092 .c = {
1093 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1094 .ops = &clk_ops_rcg_mnd,
1095 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1096 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1097 },
1098};
1099
1100static struct rcg_clk blsp2_uart1_apps_clk_src = {
1101 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1102 .set_rate = set_rate_mnd,
1103 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1104 .current_freq = &rcg_dummy_freq,
1105 .base = &virt_bases[GCC_BASE],
1106 .c = {
1107 .dbg_name = "blsp2_uart1_apps_clk_src",
1108 .ops = &clk_ops_rcg_mnd,
1109 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1110 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1111 },
1112};
1113
1114static struct rcg_clk blsp2_uart2_apps_clk_src = {
1115 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1116 .set_rate = set_rate_mnd,
1117 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1118 .current_freq = &rcg_dummy_freq,
1119 .base = &virt_bases[GCC_BASE],
1120 .c = {
1121 .dbg_name = "blsp2_uart2_apps_clk_src",
1122 .ops = &clk_ops_rcg_mnd,
1123 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1124 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1125 },
1126};
1127
1128static struct rcg_clk blsp2_uart3_apps_clk_src = {
1129 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1130 .set_rate = set_rate_mnd,
1131 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1132 .current_freq = &rcg_dummy_freq,
1133 .base = &virt_bases[GCC_BASE],
1134 .c = {
1135 .dbg_name = "blsp2_uart3_apps_clk_src",
1136 .ops = &clk_ops_rcg_mnd,
1137 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1138 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1139 },
1140};
1141
1142static struct rcg_clk blsp2_uart4_apps_clk_src = {
1143 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1144 .set_rate = set_rate_mnd,
1145 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1146 .current_freq = &rcg_dummy_freq,
1147 .base = &virt_bases[GCC_BASE],
1148 .c = {
1149 .dbg_name = "blsp2_uart4_apps_clk_src",
1150 .ops = &clk_ops_rcg_mnd,
1151 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1152 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1153 },
1154};
1155
1156static struct rcg_clk blsp2_uart5_apps_clk_src = {
1157 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1158 .set_rate = set_rate_mnd,
1159 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1160 .current_freq = &rcg_dummy_freq,
1161 .base = &virt_bases[GCC_BASE],
1162 .c = {
1163 .dbg_name = "blsp2_uart5_apps_clk_src",
1164 .ops = &clk_ops_rcg_mnd,
1165 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1166 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1167 },
1168};
1169
1170static struct rcg_clk blsp2_uart6_apps_clk_src = {
1171 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1172 .set_rate = set_rate_mnd,
1173 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1174 .current_freq = &rcg_dummy_freq,
1175 .base = &virt_bases[GCC_BASE],
1176 .c = {
1177 .dbg_name = "blsp2_uart6_apps_clk_src",
1178 .ops = &clk_ops_rcg_mnd,
1179 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1180 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1181 },
1182};
1183
1184static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1185 F( 50000000, gpll0, 12, 0, 0),
1186 F(100000000, gpll0, 6, 0, 0),
1187 F_END
1188};
1189
1190static struct rcg_clk ce1_clk_src = {
1191 .cmd_rcgr_reg = CE1_CMD_RCGR,
1192 .set_rate = set_rate_hid,
1193 .freq_tbl = ftbl_gcc_ce1_clk,
1194 .current_freq = &rcg_dummy_freq,
1195 .base = &virt_bases[GCC_BASE],
1196 .c = {
1197 .dbg_name = "ce1_clk_src",
1198 .ops = &clk_ops_rcg,
1199 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1200 CLK_INIT(ce1_clk_src.c),
1201 },
1202};
1203
1204static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1205 F( 50000000, gpll0, 12, 0, 0),
1206 F(100000000, gpll0, 6, 0, 0),
1207 F_END
1208};
1209
1210static struct rcg_clk ce2_clk_src = {
1211 .cmd_rcgr_reg = CE2_CMD_RCGR,
1212 .set_rate = set_rate_hid,
1213 .freq_tbl = ftbl_gcc_ce2_clk,
1214 .current_freq = &rcg_dummy_freq,
1215 .base = &virt_bases[GCC_BASE],
1216 .c = {
1217 .dbg_name = "ce2_clk_src",
1218 .ops = &clk_ops_rcg,
1219 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1220 CLK_INIT(ce2_clk_src.c),
1221 },
1222};
1223
1224static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1225 F(19200000, cxo, 1, 0, 0),
1226 F_END
1227};
1228
1229static struct rcg_clk gp1_clk_src = {
1230 .cmd_rcgr_reg = GP1_CMD_RCGR,
1231 .set_rate = set_rate_mnd,
1232 .freq_tbl = ftbl_gcc_gp_clk,
1233 .current_freq = &rcg_dummy_freq,
1234 .base = &virt_bases[GCC_BASE],
1235 .c = {
1236 .dbg_name = "gp1_clk_src",
1237 .ops = &clk_ops_rcg_mnd,
1238 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1239 CLK_INIT(gp1_clk_src.c),
1240 },
1241};
1242
1243static struct rcg_clk gp2_clk_src = {
1244 .cmd_rcgr_reg = GP2_CMD_RCGR,
1245 .set_rate = set_rate_mnd,
1246 .freq_tbl = ftbl_gcc_gp_clk,
1247 .current_freq = &rcg_dummy_freq,
1248 .base = &virt_bases[GCC_BASE],
1249 .c = {
1250 .dbg_name = "gp2_clk_src",
1251 .ops = &clk_ops_rcg_mnd,
1252 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1253 CLK_INIT(gp2_clk_src.c),
1254 },
1255};
1256
1257static struct rcg_clk gp3_clk_src = {
1258 .cmd_rcgr_reg = GP3_CMD_RCGR,
1259 .set_rate = set_rate_mnd,
1260 .freq_tbl = ftbl_gcc_gp_clk,
1261 .current_freq = &rcg_dummy_freq,
1262 .base = &virt_bases[GCC_BASE],
1263 .c = {
1264 .dbg_name = "gp3_clk_src",
1265 .ops = &clk_ops_rcg_mnd,
1266 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1267 CLK_INIT(gp3_clk_src.c),
1268 },
1269};
1270
1271static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1272 F(60000000, gpll0, 10, 0, 0),
1273 F_END
1274};
1275
1276static struct rcg_clk pdm2_clk_src = {
1277 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1278 .set_rate = set_rate_hid,
1279 .freq_tbl = ftbl_gcc_pdm2_clk,
1280 .current_freq = &rcg_dummy_freq,
1281 .base = &virt_bases[GCC_BASE],
1282 .c = {
1283 .dbg_name = "pdm2_clk_src",
1284 .ops = &clk_ops_rcg,
1285 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1286 CLK_INIT(pdm2_clk_src.c),
1287 },
1288};
1289
1290static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1291 F( 144000, cxo, 16, 3, 25),
1292 F( 400000, cxo, 12, 1, 4),
1293 F( 20000000, gpll0, 15, 1, 2),
1294 F( 25000000, gpll0, 12, 1, 2),
1295 F( 50000000, gpll0, 12, 0, 0),
1296 F(100000000, gpll0, 6, 0, 0),
1297 F(200000000, gpll0, 3, 0, 0),
1298 F_END
1299};
1300
1301static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1302 F( 144000, cxo, 16, 3, 25),
1303 F( 400000, cxo, 12, 1, 4),
1304 F( 20000000, gpll0, 15, 1, 2),
1305 F( 25000000, gpll0, 12, 1, 2),
1306 F( 50000000, gpll0, 12, 0, 0),
1307 F(100000000, gpll0, 6, 0, 0),
1308 F_END
1309};
1310
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001311static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1312 F( 400000, cxo, 12, 1, 4),
1313 F( 19200000, cxo, 1, 0, 0),
1314 F_END
1315};
1316
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001317static struct rcg_clk sdcc1_apps_clk_src = {
1318 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1319 .set_rate = set_rate_mnd,
1320 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1321 .current_freq = &rcg_dummy_freq,
1322 .base = &virt_bases[GCC_BASE],
1323 .c = {
1324 .dbg_name = "sdcc1_apps_clk_src",
1325 .ops = &clk_ops_rcg_mnd,
1326 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1327 CLK_INIT(sdcc1_apps_clk_src.c),
1328 },
1329};
1330
1331static struct rcg_clk sdcc2_apps_clk_src = {
1332 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1333 .set_rate = set_rate_mnd,
1334 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1335 .current_freq = &rcg_dummy_freq,
1336 .base = &virt_bases[GCC_BASE],
1337 .c = {
1338 .dbg_name = "sdcc2_apps_clk_src",
1339 .ops = &clk_ops_rcg_mnd,
1340 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1341 CLK_INIT(sdcc2_apps_clk_src.c),
1342 },
1343};
1344
1345static struct rcg_clk sdcc3_apps_clk_src = {
1346 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1347 .set_rate = set_rate_mnd,
1348 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1349 .current_freq = &rcg_dummy_freq,
1350 .base = &virt_bases[GCC_BASE],
1351 .c = {
1352 .dbg_name = "sdcc3_apps_clk_src",
1353 .ops = &clk_ops_rcg_mnd,
1354 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1355 CLK_INIT(sdcc3_apps_clk_src.c),
1356 },
1357};
1358
1359static struct rcg_clk sdcc4_apps_clk_src = {
1360 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1361 .set_rate = set_rate_mnd,
1362 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1363 .current_freq = &rcg_dummy_freq,
1364 .base = &virt_bases[GCC_BASE],
1365 .c = {
1366 .dbg_name = "sdcc4_apps_clk_src",
1367 .ops = &clk_ops_rcg_mnd,
1368 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1369 CLK_INIT(sdcc4_apps_clk_src.c),
1370 },
1371};
1372
1373static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1374 F(105000, cxo, 2, 1, 91),
1375 F_END
1376};
1377
1378static struct rcg_clk tsif_ref_clk_src = {
1379 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1380 .set_rate = set_rate_mnd,
1381 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1382 .current_freq = &rcg_dummy_freq,
1383 .base = &virt_bases[GCC_BASE],
1384 .c = {
1385 .dbg_name = "tsif_ref_clk_src",
1386 .ops = &clk_ops_rcg_mnd,
1387 VDD_DIG_FMAX_MAP1(LOW, 105500),
1388 CLK_INIT(tsif_ref_clk_src.c),
1389 },
1390};
1391
1392static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1393 F(60000000, gpll0, 10, 0, 0),
1394 F_END
1395};
1396
1397static struct rcg_clk usb30_mock_utmi_clk_src = {
1398 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1399 .set_rate = set_rate_hid,
1400 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1401 .current_freq = &rcg_dummy_freq,
1402 .base = &virt_bases[GCC_BASE],
1403 .c = {
1404 .dbg_name = "usb30_mock_utmi_clk_src",
1405 .ops = &clk_ops_rcg,
1406 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1407 CLK_INIT(usb30_mock_utmi_clk_src.c),
1408 },
1409};
1410
1411static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1412 F(75000000, gpll0, 8, 0, 0),
1413 F_END
1414};
1415
1416static struct rcg_clk usb_hs_system_clk_src = {
1417 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1418 .set_rate = set_rate_hid,
1419 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1420 .current_freq = &rcg_dummy_freq,
1421 .base = &virt_bases[GCC_BASE],
1422 .c = {
1423 .dbg_name = "usb_hs_system_clk_src",
1424 .ops = &clk_ops_rcg,
1425 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1426 CLK_INIT(usb_hs_system_clk_src.c),
1427 },
1428};
1429
1430static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1431 F_HSIC(480000000, gpll1, 1, 0, 0),
1432 F_END
1433};
1434
1435static struct rcg_clk usb_hsic_clk_src = {
1436 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1437 .set_rate = set_rate_hid,
1438 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1439 .current_freq = &rcg_dummy_freq,
1440 .base = &virt_bases[GCC_BASE],
1441 .c = {
1442 .dbg_name = "usb_hsic_clk_src",
1443 .ops = &clk_ops_rcg,
1444 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1445 CLK_INIT(usb_hsic_clk_src.c),
1446 },
1447};
1448
1449static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1450 F(9600000, cxo, 2, 0, 0),
1451 F_END
1452};
1453
1454static struct rcg_clk usb_hsic_io_cal_clk_src = {
1455 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1456 .set_rate = set_rate_hid,
1457 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1458 .current_freq = &rcg_dummy_freq,
1459 .base = &virt_bases[GCC_BASE],
1460 .c = {
1461 .dbg_name = "usb_hsic_io_cal_clk_src",
1462 .ops = &clk_ops_rcg,
1463 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1464 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1465 },
1466};
1467
1468static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1469 F(75000000, gpll0, 8, 0, 0),
1470 F_END
1471};
1472
1473static struct rcg_clk usb_hsic_system_clk_src = {
1474 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1475 .set_rate = set_rate_hid,
1476 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1477 .current_freq = &rcg_dummy_freq,
1478 .base = &virt_bases[GCC_BASE],
1479 .c = {
1480 .dbg_name = "usb_hsic_system_clk_src",
1481 .ops = &clk_ops_rcg,
1482 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1483 CLK_INIT(usb_hsic_system_clk_src.c),
1484 },
1485};
1486
1487static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1488 .cbcr_reg = BAM_DMA_AHB_CBCR,
1489 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1490 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001491 .base = &virt_bases[GCC_BASE],
1492 .c = {
1493 .dbg_name = "gcc_bam_dma_ahb_clk",
1494 .ops = &clk_ops_vote,
1495 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1496 },
1497};
1498
1499static struct local_vote_clk gcc_blsp1_ahb_clk = {
1500 .cbcr_reg = BLSP1_AHB_CBCR,
1501 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1502 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001503 .base = &virt_bases[GCC_BASE],
1504 .c = {
1505 .dbg_name = "gcc_blsp1_ahb_clk",
1506 .ops = &clk_ops_vote,
1507 CLK_INIT(gcc_blsp1_ahb_clk.c),
1508 },
1509};
1510
1511static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1512 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1513 .parent = &cxo_clk_src.c,
1514 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001515 .base = &virt_bases[GCC_BASE],
1516 .c = {
1517 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1524 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1525 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001526 .base = &virt_bases[GCC_BASE],
1527 .c = {
1528 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1529 .ops = &clk_ops_branch,
1530 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1531 },
1532};
1533
1534static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1535 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1536 .parent = &cxo_clk_src.c,
1537 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001538 .base = &virt_bases[GCC_BASE],
1539 .c = {
1540 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1541 .ops = &clk_ops_branch,
1542 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1543 },
1544};
1545
1546static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1547 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1548 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001549 .base = &virt_bases[GCC_BASE],
1550 .c = {
1551 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1552 .ops = &clk_ops_branch,
1553 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1554 },
1555};
1556
1557static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1558 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1559 .parent = &cxo_clk_src.c,
1560 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001561 .base = &virt_bases[GCC_BASE],
1562 .c = {
1563 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1564 .ops = &clk_ops_branch,
1565 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1566 },
1567};
1568
1569static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1570 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1571 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001572 .base = &virt_bases[GCC_BASE],
1573 .c = {
1574 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1575 .ops = &clk_ops_branch,
1576 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1577 },
1578};
1579
1580static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1581 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1582 .parent = &cxo_clk_src.c,
1583 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1587 .ops = &clk_ops_branch,
1588 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1589 },
1590};
1591
1592static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1593 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1594 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001595 .base = &virt_bases[GCC_BASE],
1596 .c = {
1597 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1598 .ops = &clk_ops_branch,
1599 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1600 },
1601};
1602
1603static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1604 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1605 .parent = &cxo_clk_src.c,
1606 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001607 .base = &virt_bases[GCC_BASE],
1608 .c = {
1609 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1610 .ops = &clk_ops_branch,
1611 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1612 },
1613};
1614
1615static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1616 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1617 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001618 .base = &virt_bases[GCC_BASE],
1619 .c = {
1620 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1621 .ops = &clk_ops_branch,
1622 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1623 },
1624};
1625
1626static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1627 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1628 .parent = &cxo_clk_src.c,
1629 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001630 .base = &virt_bases[GCC_BASE],
1631 .c = {
1632 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1633 .ops = &clk_ops_branch,
1634 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1635 },
1636};
1637
1638static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1639 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1640 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001641 .base = &virt_bases[GCC_BASE],
1642 .c = {
1643 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1644 .ops = &clk_ops_branch,
1645 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1646 },
1647};
1648
1649static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1650 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1651 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001652 .base = &virt_bases[GCC_BASE],
1653 .c = {
1654 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1655 .ops = &clk_ops_branch,
1656 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1657 },
1658};
1659
1660static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1661 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1662 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001663 .base = &virt_bases[GCC_BASE],
1664 .c = {
1665 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1666 .ops = &clk_ops_branch,
1667 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1668 },
1669};
1670
1671static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1672 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1673 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001674 .base = &virt_bases[GCC_BASE],
1675 .c = {
1676 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1677 .ops = &clk_ops_branch,
1678 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1679 },
1680};
1681
1682static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1683 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1684 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001685 .base = &virt_bases[GCC_BASE],
1686 .c = {
1687 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1688 .ops = &clk_ops_branch,
1689 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1690 },
1691};
1692
1693static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1694 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1695 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001696 .base = &virt_bases[GCC_BASE],
1697 .c = {
1698 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1699 .ops = &clk_ops_branch,
1700 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1701 },
1702};
1703
1704static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1705 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1706 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001707 .base = &virt_bases[GCC_BASE],
1708 .c = {
1709 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1710 .ops = &clk_ops_branch,
1711 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1712 },
1713};
1714
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001715static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1716 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1717 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1718 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001719 .base = &virt_bases[GCC_BASE],
1720 .c = {
1721 .dbg_name = "gcc_boot_rom_ahb_clk",
1722 .ops = &clk_ops_vote,
1723 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1724 },
1725};
1726
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001727static struct local_vote_clk gcc_blsp2_ahb_clk = {
1728 .cbcr_reg = BLSP2_AHB_CBCR,
1729 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1730 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001731 .base = &virt_bases[GCC_BASE],
1732 .c = {
1733 .dbg_name = "gcc_blsp2_ahb_clk",
1734 .ops = &clk_ops_vote,
1735 CLK_INIT(gcc_blsp2_ahb_clk.c),
1736 },
1737};
1738
1739static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1740 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1741 .parent = &cxo_clk_src.c,
1742 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .base = &virt_bases[GCC_BASE],
1744 .c = {
1745 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1748 },
1749};
1750
1751static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1752 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1753 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001754 .base = &virt_bases[GCC_BASE],
1755 .c = {
1756 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1757 .ops = &clk_ops_branch,
1758 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1759 },
1760};
1761
1762static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1763 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1764 .parent = &cxo_clk_src.c,
1765 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1769 .ops = &clk_ops_branch,
1770 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1775 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1776 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001777 .base = &virt_bases[GCC_BASE],
1778 .c = {
1779 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1780 .ops = &clk_ops_branch,
1781 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1782 },
1783};
1784
1785static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1786 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1787 .parent = &cxo_clk_src.c,
1788 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001789 .base = &virt_bases[GCC_BASE],
1790 .c = {
1791 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1792 .ops = &clk_ops_branch,
1793 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1794 },
1795};
1796
1797static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1798 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1799 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001800 .base = &virt_bases[GCC_BASE],
1801 .c = {
1802 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1803 .ops = &clk_ops_branch,
1804 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1805 },
1806};
1807
1808static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1809 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1810 .parent = &cxo_clk_src.c,
1811 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .base = &virt_bases[GCC_BASE],
1813 .c = {
1814 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1815 .ops = &clk_ops_branch,
1816 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1817 },
1818};
1819
1820static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1821 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1822 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001823 .base = &virt_bases[GCC_BASE],
1824 .c = {
1825 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1826 .ops = &clk_ops_branch,
1827 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1828 },
1829};
1830
1831static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1832 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1833 .parent = &cxo_clk_src.c,
1834 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001835 .base = &virt_bases[GCC_BASE],
1836 .c = {
1837 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1838 .ops = &clk_ops_branch,
1839 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1840 },
1841};
1842
1843static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1844 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1845 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001846 .base = &virt_bases[GCC_BASE],
1847 .c = {
1848 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1849 .ops = &clk_ops_branch,
1850 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1851 },
1852};
1853
1854static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1855 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1856 .parent = &cxo_clk_src.c,
1857 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001858 .base = &virt_bases[GCC_BASE],
1859 .c = {
1860 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1861 .ops = &clk_ops_branch,
1862 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1863 },
1864};
1865
1866static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1867 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1868 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001869 .base = &virt_bases[GCC_BASE],
1870 .c = {
1871 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1872 .ops = &clk_ops_branch,
1873 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1874 },
1875};
1876
1877static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1878 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1879 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001880 .base = &virt_bases[GCC_BASE],
1881 .c = {
1882 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1883 .ops = &clk_ops_branch,
1884 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1885 },
1886};
1887
1888static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1889 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1890 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001891 .base = &virt_bases[GCC_BASE],
1892 .c = {
1893 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1894 .ops = &clk_ops_branch,
1895 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1896 },
1897};
1898
1899static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1900 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1901 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001902 .base = &virt_bases[GCC_BASE],
1903 .c = {
1904 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1905 .ops = &clk_ops_branch,
1906 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1907 },
1908};
1909
1910static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1911 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1912 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001913 .base = &virt_bases[GCC_BASE],
1914 .c = {
1915 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1916 .ops = &clk_ops_branch,
1917 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1918 },
1919};
1920
1921static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1922 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1923 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001924 .base = &virt_bases[GCC_BASE],
1925 .c = {
1926 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1927 .ops = &clk_ops_branch,
1928 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1929 },
1930};
1931
1932static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1933 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1934 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001935 .base = &virt_bases[GCC_BASE],
1936 .c = {
1937 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1938 .ops = &clk_ops_branch,
1939 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1940 },
1941};
1942
1943static struct local_vote_clk gcc_ce1_clk = {
1944 .cbcr_reg = CE1_CBCR,
1945 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1946 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001947 .base = &virt_bases[GCC_BASE],
1948 .c = {
1949 .dbg_name = "gcc_ce1_clk",
1950 .ops = &clk_ops_vote,
1951 CLK_INIT(gcc_ce1_clk.c),
1952 },
1953};
1954
1955static struct local_vote_clk gcc_ce1_ahb_clk = {
1956 .cbcr_reg = CE1_AHB_CBCR,
1957 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1958 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001959 .base = &virt_bases[GCC_BASE],
1960 .c = {
1961 .dbg_name = "gcc_ce1_ahb_clk",
1962 .ops = &clk_ops_vote,
1963 CLK_INIT(gcc_ce1_ahb_clk.c),
1964 },
1965};
1966
1967static struct local_vote_clk gcc_ce1_axi_clk = {
1968 .cbcr_reg = CE1_AXI_CBCR,
1969 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1970 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001971 .base = &virt_bases[GCC_BASE],
1972 .c = {
1973 .dbg_name = "gcc_ce1_axi_clk",
1974 .ops = &clk_ops_vote,
1975 CLK_INIT(gcc_ce1_axi_clk.c),
1976 },
1977};
1978
1979static struct local_vote_clk gcc_ce2_clk = {
1980 .cbcr_reg = CE2_CBCR,
1981 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1982 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001983 .base = &virt_bases[GCC_BASE],
1984 .c = {
1985 .dbg_name = "gcc_ce2_clk",
1986 .ops = &clk_ops_vote,
1987 CLK_INIT(gcc_ce2_clk.c),
1988 },
1989};
1990
1991static struct local_vote_clk gcc_ce2_ahb_clk = {
1992 .cbcr_reg = CE2_AHB_CBCR,
1993 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1994 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001995 .base = &virt_bases[GCC_BASE],
1996 .c = {
1997 .dbg_name = "gcc_ce1_ahb_clk",
1998 .ops = &clk_ops_vote,
1999 CLK_INIT(gcc_ce1_ahb_clk.c),
2000 },
2001};
2002
2003static struct local_vote_clk gcc_ce2_axi_clk = {
2004 .cbcr_reg = CE2_AXI_CBCR,
2005 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2006 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002007 .base = &virt_bases[GCC_BASE],
2008 .c = {
2009 .dbg_name = "gcc_ce1_axi_clk",
2010 .ops = &clk_ops_vote,
2011 CLK_INIT(gcc_ce2_axi_clk.c),
2012 },
2013};
2014
2015static struct branch_clk gcc_gp1_clk = {
2016 .cbcr_reg = GP1_CBCR,
2017 .parent = &gp1_clk_src.c,
2018 .base = &virt_bases[GCC_BASE],
2019 .c = {
2020 .dbg_name = "gcc_gp1_clk",
2021 .ops = &clk_ops_branch,
2022 CLK_INIT(gcc_gp1_clk.c),
2023 },
2024};
2025
2026static struct branch_clk gcc_gp2_clk = {
2027 .cbcr_reg = GP2_CBCR,
2028 .parent = &gp2_clk_src.c,
2029 .base = &virt_bases[GCC_BASE],
2030 .c = {
2031 .dbg_name = "gcc_gp2_clk",
2032 .ops = &clk_ops_branch,
2033 CLK_INIT(gcc_gp2_clk.c),
2034 },
2035};
2036
2037static struct branch_clk gcc_gp3_clk = {
2038 .cbcr_reg = GP3_CBCR,
2039 .parent = &gp3_clk_src.c,
2040 .base = &virt_bases[GCC_BASE],
2041 .c = {
2042 .dbg_name = "gcc_gp3_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(gcc_gp3_clk.c),
2045 },
2046};
2047
2048static struct branch_clk gcc_pdm2_clk = {
2049 .cbcr_reg = PDM2_CBCR,
2050 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002051 .base = &virt_bases[GCC_BASE],
2052 .c = {
2053 .dbg_name = "gcc_pdm2_clk",
2054 .ops = &clk_ops_branch,
2055 CLK_INIT(gcc_pdm2_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_pdm_ahb_clk = {
2060 .cbcr_reg = PDM_AHB_CBCR,
2061 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002062 .base = &virt_bases[GCC_BASE],
2063 .c = {
2064 .dbg_name = "gcc_pdm_ahb_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(gcc_pdm_ahb_clk.c),
2067 },
2068};
2069
2070static struct local_vote_clk gcc_prng_ahb_clk = {
2071 .cbcr_reg = PRNG_AHB_CBCR,
2072 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2073 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002074 .base = &virt_bases[GCC_BASE],
2075 .c = {
2076 .dbg_name = "gcc_prng_ahb_clk",
2077 .ops = &clk_ops_vote,
2078 CLK_INIT(gcc_prng_ahb_clk.c),
2079 },
2080};
2081
2082static struct branch_clk gcc_sdcc1_ahb_clk = {
2083 .cbcr_reg = SDCC1_AHB_CBCR,
2084 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002085 .base = &virt_bases[GCC_BASE],
2086 .c = {
2087 .dbg_name = "gcc_sdcc1_ahb_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2090 },
2091};
2092
2093static struct branch_clk gcc_sdcc1_apps_clk = {
2094 .cbcr_reg = SDCC1_APPS_CBCR,
2095 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002096 .base = &virt_bases[GCC_BASE],
2097 .c = {
2098 .dbg_name = "gcc_sdcc1_apps_clk",
2099 .ops = &clk_ops_branch,
2100 CLK_INIT(gcc_sdcc1_apps_clk.c),
2101 },
2102};
2103
2104static struct branch_clk gcc_sdcc2_ahb_clk = {
2105 .cbcr_reg = SDCC2_AHB_CBCR,
2106 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002107 .base = &virt_bases[GCC_BASE],
2108 .c = {
2109 .dbg_name = "gcc_sdcc2_ahb_clk",
2110 .ops = &clk_ops_branch,
2111 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2112 },
2113};
2114
2115static struct branch_clk gcc_sdcc2_apps_clk = {
2116 .cbcr_reg = SDCC2_APPS_CBCR,
2117 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002118 .base = &virt_bases[GCC_BASE],
2119 .c = {
2120 .dbg_name = "gcc_sdcc2_apps_clk",
2121 .ops = &clk_ops_branch,
2122 CLK_INIT(gcc_sdcc2_apps_clk.c),
2123 },
2124};
2125
2126static struct branch_clk gcc_sdcc3_ahb_clk = {
2127 .cbcr_reg = SDCC3_AHB_CBCR,
2128 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002129 .base = &virt_bases[GCC_BASE],
2130 .c = {
2131 .dbg_name = "gcc_sdcc3_ahb_clk",
2132 .ops = &clk_ops_branch,
2133 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2134 },
2135};
2136
2137static struct branch_clk gcc_sdcc3_apps_clk = {
2138 .cbcr_reg = SDCC3_APPS_CBCR,
2139 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002140 .base = &virt_bases[GCC_BASE],
2141 .c = {
2142 .dbg_name = "gcc_sdcc3_apps_clk",
2143 .ops = &clk_ops_branch,
2144 CLK_INIT(gcc_sdcc3_apps_clk.c),
2145 },
2146};
2147
2148static struct branch_clk gcc_sdcc4_ahb_clk = {
2149 .cbcr_reg = SDCC4_AHB_CBCR,
2150 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002151 .base = &virt_bases[GCC_BASE],
2152 .c = {
2153 .dbg_name = "gcc_sdcc4_ahb_clk",
2154 .ops = &clk_ops_branch,
2155 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2156 },
2157};
2158
2159static struct branch_clk gcc_sdcc4_apps_clk = {
2160 .cbcr_reg = SDCC4_APPS_CBCR,
2161 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002162 .base = &virt_bases[GCC_BASE],
2163 .c = {
2164 .dbg_name = "gcc_sdcc4_apps_clk",
2165 .ops = &clk_ops_branch,
2166 CLK_INIT(gcc_sdcc4_apps_clk.c),
2167 },
2168};
2169
2170static struct branch_clk gcc_tsif_ahb_clk = {
2171 .cbcr_reg = TSIF_AHB_CBCR,
2172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002173 .base = &virt_bases[GCC_BASE],
2174 .c = {
2175 .dbg_name = "gcc_tsif_ahb_clk",
2176 .ops = &clk_ops_branch,
2177 CLK_INIT(gcc_tsif_ahb_clk.c),
2178 },
2179};
2180
2181static struct branch_clk gcc_tsif_ref_clk = {
2182 .cbcr_reg = TSIF_REF_CBCR,
2183 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002184 .base = &virt_bases[GCC_BASE],
2185 .c = {
2186 .dbg_name = "gcc_tsif_ref_clk",
2187 .ops = &clk_ops_branch,
2188 CLK_INIT(gcc_tsif_ref_clk.c),
2189 },
2190};
2191
2192static struct branch_clk gcc_usb30_master_clk = {
2193 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002194 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002195 .parent = &usb30_master_clk_src.c,
2196 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002197 .base = &virt_bases[GCC_BASE],
2198 .c = {
2199 .dbg_name = "gcc_usb30_master_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gcc_usb30_master_clk.c),
2202 },
2203};
2204
2205static struct branch_clk gcc_usb30_mock_utmi_clk = {
2206 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2207 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_usb30_mock_utmi_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2213 },
2214};
2215
2216static struct branch_clk gcc_usb_hs_ahb_clk = {
2217 .cbcr_reg = USB_HS_AHB_CBCR,
2218 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002219 .base = &virt_bases[GCC_BASE],
2220 .c = {
2221 .dbg_name = "gcc_usb_hs_ahb_clk",
2222 .ops = &clk_ops_branch,
2223 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2224 },
2225};
2226
2227static struct branch_clk gcc_usb_hs_system_clk = {
2228 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002229 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002230 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002231 .base = &virt_bases[GCC_BASE],
2232 .c = {
2233 .dbg_name = "gcc_usb_hs_system_clk",
2234 .ops = &clk_ops_branch,
2235 CLK_INIT(gcc_usb_hs_system_clk.c),
2236 },
2237};
2238
2239static struct branch_clk gcc_usb_hsic_ahb_clk = {
2240 .cbcr_reg = USB_HSIC_AHB_CBCR,
2241 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002242 .base = &virt_bases[GCC_BASE],
2243 .c = {
2244 .dbg_name = "gcc_usb_hsic_ahb_clk",
2245 .ops = &clk_ops_branch,
2246 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2247 },
2248};
2249
2250static struct branch_clk gcc_usb_hsic_clk = {
2251 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002252 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002254 .base = &virt_bases[GCC_BASE],
2255 .c = {
2256 .dbg_name = "gcc_usb_hsic_clk",
2257 .ops = &clk_ops_branch,
2258 CLK_INIT(gcc_usb_hsic_clk.c),
2259 },
2260};
2261
2262static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2263 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2264 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002265 .base = &virt_bases[GCC_BASE],
2266 .c = {
2267 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2268 .ops = &clk_ops_branch,
2269 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2270 },
2271};
2272
2273static struct branch_clk gcc_usb_hsic_system_clk = {
2274 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2275 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002276 .base = &virt_bases[GCC_BASE],
2277 .c = {
2278 .dbg_name = "gcc_usb_hsic_system_clk",
2279 .ops = &clk_ops_branch,
2280 CLK_INIT(gcc_usb_hsic_system_clk.c),
2281 },
2282};
2283
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002284struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2285 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2286 .has_sibling = 1,
2287 .base = &virt_bases[GCC_BASE],
2288 .c = {
2289 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2290 .ops = &clk_ops_branch,
2291 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2292 },
2293};
2294
2295struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2296 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2297 .has_sibling = 1,
2298 .base = &virt_bases[GCC_BASE],
2299 .c = {
2300 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2301 .ops = &clk_ops_branch,
2302 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2303 },
2304};
2305
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002306static struct branch_clk gcc_mss_cfg_ahb_clk = {
2307 .cbcr_reg = MSS_CFG_AHB_CBCR,
2308 .has_sibling = 1,
2309 .base = &virt_bases[GCC_BASE],
2310 .c = {
2311 .dbg_name = "gcc_mss_cfg_ahb_clk",
2312 .ops = &clk_ops_branch,
2313 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2314 },
2315};
2316
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002317static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2318 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2319 .has_sibling = 1,
2320 .base = &virt_bases[GCC_BASE],
2321 .c = {
2322 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2323 .ops = &clk_ops_branch,
2324 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2325 },
2326};
2327
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002328static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002329 F_MM( 19200000, cxo, 1, 0, 0),
2330 F_MM(150000000, gpll0, 4, 0, 0),
2331 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002332 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002333 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002334 F_END
2335};
2336
2337static struct rcg_clk axi_clk_src = {
2338 .cmd_rcgr_reg = 0x5040,
2339 .set_rate = set_rate_hid,
2340 .freq_tbl = ftbl_mmss_axi_clk,
2341 .current_freq = &rcg_dummy_freq,
2342 .base = &virt_bases[MMSS_BASE],
2343 .c = {
2344 .dbg_name = "axi_clk_src",
2345 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002346 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2347 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002348 CLK_INIT(axi_clk_src.c),
2349 },
2350};
2351
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002352static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2353 F_MM( 19200000, cxo, 1, 0, 0),
2354 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002355 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002356 F_MM(400000000, mmpll0, 2, 0, 0),
2357 F_END
2358};
2359
2360struct rcg_clk ocmemnoc_clk_src = {
2361 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2362 .set_rate = set_rate_hid,
2363 .freq_tbl = ftbl_ocmemnoc_clk,
2364 .current_freq = &rcg_dummy_freq,
2365 .base = &virt_bases[MMSS_BASE],
2366 .c = {
2367 .dbg_name = "ocmemnoc_clk_src",
2368 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002369 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002370 HIGH, 400000000),
2371 CLK_INIT(ocmemnoc_clk_src.c),
2372 },
2373};
2374
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002375static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2376 F_MM(100000000, gpll0, 6, 0, 0),
2377 F_MM(200000000, mmpll0, 4, 0, 0),
2378 F_END
2379};
2380
2381static struct rcg_clk csi0_clk_src = {
2382 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2383 .set_rate = set_rate_hid,
2384 .freq_tbl = ftbl_camss_csi0_3_clk,
2385 .current_freq = &rcg_dummy_freq,
2386 .base = &virt_bases[MMSS_BASE],
2387 .c = {
2388 .dbg_name = "csi0_clk_src",
2389 .ops = &clk_ops_rcg,
2390 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2391 CLK_INIT(csi0_clk_src.c),
2392 },
2393};
2394
2395static struct rcg_clk csi1_clk_src = {
2396 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2397 .set_rate = set_rate_hid,
2398 .freq_tbl = ftbl_camss_csi0_3_clk,
2399 .current_freq = &rcg_dummy_freq,
2400 .base = &virt_bases[MMSS_BASE],
2401 .c = {
2402 .dbg_name = "csi1_clk_src",
2403 .ops = &clk_ops_rcg,
2404 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2405 CLK_INIT(csi1_clk_src.c),
2406 },
2407};
2408
2409static struct rcg_clk csi2_clk_src = {
2410 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2411 .set_rate = set_rate_hid,
2412 .freq_tbl = ftbl_camss_csi0_3_clk,
2413 .current_freq = &rcg_dummy_freq,
2414 .base = &virt_bases[MMSS_BASE],
2415 .c = {
2416 .dbg_name = "csi2_clk_src",
2417 .ops = &clk_ops_rcg,
2418 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2419 CLK_INIT(csi2_clk_src.c),
2420 },
2421};
2422
2423static struct rcg_clk csi3_clk_src = {
2424 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2425 .set_rate = set_rate_hid,
2426 .freq_tbl = ftbl_camss_csi0_3_clk,
2427 .current_freq = &rcg_dummy_freq,
2428 .base = &virt_bases[MMSS_BASE],
2429 .c = {
2430 .dbg_name = "csi3_clk_src",
2431 .ops = &clk_ops_rcg,
2432 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2433 CLK_INIT(csi3_clk_src.c),
2434 },
2435};
2436
2437static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2438 F_MM( 37500000, gpll0, 16, 0, 0),
2439 F_MM( 50000000, gpll0, 12, 0, 0),
2440 F_MM( 60000000, gpll0, 10, 0, 0),
2441 F_MM( 80000000, gpll0, 7.5, 0, 0),
2442 F_MM(100000000, gpll0, 6, 0, 0),
2443 F_MM(109090000, gpll0, 5.5, 0, 0),
2444 F_MM(150000000, gpll0, 4, 0, 0),
2445 F_MM(200000000, gpll0, 3, 0, 0),
2446 F_MM(228570000, mmpll0, 3.5, 0, 0),
2447 F_MM(266670000, mmpll0, 3, 0, 0),
2448 F_MM(320000000, mmpll0, 2.5, 0, 0),
2449 F_END
2450};
2451
2452static struct rcg_clk vfe0_clk_src = {
2453 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2454 .set_rate = set_rate_hid,
2455 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2456 .current_freq = &rcg_dummy_freq,
2457 .base = &virt_bases[MMSS_BASE],
2458 .c = {
2459 .dbg_name = "vfe0_clk_src",
2460 .ops = &clk_ops_rcg,
2461 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2462 HIGH, 320000000),
2463 CLK_INIT(vfe0_clk_src.c),
2464 },
2465};
2466
2467static struct rcg_clk vfe1_clk_src = {
2468 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2469 .set_rate = set_rate_hid,
2470 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2471 .current_freq = &rcg_dummy_freq,
2472 .base = &virt_bases[MMSS_BASE],
2473 .c = {
2474 .dbg_name = "vfe1_clk_src",
2475 .ops = &clk_ops_rcg,
2476 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2477 HIGH, 320000000),
2478 CLK_INIT(vfe1_clk_src.c),
2479 },
2480};
2481
2482static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2483 F_MM( 37500000, gpll0, 16, 0, 0),
2484 F_MM( 60000000, gpll0, 10, 0, 0),
2485 F_MM( 75000000, gpll0, 8, 0, 0),
2486 F_MM( 85710000, gpll0, 7, 0, 0),
2487 F_MM(100000000, gpll0, 6, 0, 0),
2488 F_MM(133330000, mmpll0, 6, 0, 0),
2489 F_MM(160000000, mmpll0, 5, 0, 0),
2490 F_MM(200000000, mmpll0, 4, 0, 0),
2491 F_MM(266670000, mmpll0, 3, 0, 0),
2492 F_MM(320000000, mmpll0, 2.5, 0, 0),
2493 F_END
2494};
2495
2496static struct rcg_clk mdp_clk_src = {
2497 .cmd_rcgr_reg = MDP_CMD_RCGR,
2498 .set_rate = set_rate_hid,
2499 .freq_tbl = ftbl_mdss_mdp_clk,
2500 .current_freq = &rcg_dummy_freq,
2501 .base = &virt_bases[MMSS_BASE],
2502 .c = {
2503 .dbg_name = "mdp_clk_src",
2504 .ops = &clk_ops_rcg,
2505 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2506 HIGH, 320000000),
2507 CLK_INIT(mdp_clk_src.c),
2508 },
2509};
2510
2511static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2512 F_MM(19200000, cxo, 1, 0, 0),
2513 F_END
2514};
2515
2516static struct rcg_clk cci_clk_src = {
2517 .cmd_rcgr_reg = CCI_CMD_RCGR,
2518 .set_rate = set_rate_hid,
2519 .freq_tbl = ftbl_camss_cci_cci_clk,
2520 .current_freq = &rcg_dummy_freq,
2521 .base = &virt_bases[MMSS_BASE],
2522 .c = {
2523 .dbg_name = "cci_clk_src",
2524 .ops = &clk_ops_rcg,
2525 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2526 CLK_INIT(cci_clk_src.c),
2527 },
2528};
2529
2530static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2531 F_MM( 10000, cxo, 16, 1, 120),
2532 F_MM( 20000, cxo, 16, 1, 50),
2533 F_MM( 6000000, gpll0, 10, 1, 10),
2534 F_MM(12000000, gpll0, 10, 1, 5),
2535 F_MM(13000000, gpll0, 10, 13, 60),
2536 F_MM(24000000, gpll0, 5, 1, 5),
2537 F_END
2538};
2539
2540static struct rcg_clk mmss_gp0_clk_src = {
2541 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2542 .set_rate = set_rate_mnd,
2543 .freq_tbl = ftbl_camss_gp0_1_clk,
2544 .current_freq = &rcg_dummy_freq,
2545 .base = &virt_bases[MMSS_BASE],
2546 .c = {
2547 .dbg_name = "mmss_gp0_clk_src",
2548 .ops = &clk_ops_rcg_mnd,
2549 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2550 CLK_INIT(mmss_gp0_clk_src.c),
2551 },
2552};
2553
2554static struct rcg_clk mmss_gp1_clk_src = {
2555 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2556 .set_rate = set_rate_mnd,
2557 .freq_tbl = ftbl_camss_gp0_1_clk,
2558 .current_freq = &rcg_dummy_freq,
2559 .base = &virt_bases[MMSS_BASE],
2560 .c = {
2561 .dbg_name = "mmss_gp1_clk_src",
2562 .ops = &clk_ops_rcg_mnd,
2563 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2564 CLK_INIT(mmss_gp1_clk_src.c),
2565 },
2566};
2567
2568static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2569 F_MM( 75000000, gpll0, 8, 0, 0),
2570 F_MM(150000000, gpll0, 4, 0, 0),
2571 F_MM(200000000, gpll0, 3, 0, 0),
2572 F_MM(228570000, mmpll0, 3.5, 0, 0),
2573 F_MM(266670000, mmpll0, 3, 0, 0),
2574 F_MM(320000000, mmpll0, 2.5, 0, 0),
2575 F_END
2576};
2577
2578static struct rcg_clk jpeg0_clk_src = {
2579 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2580 .set_rate = set_rate_hid,
2581 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2582 .current_freq = &rcg_dummy_freq,
2583 .base = &virt_bases[MMSS_BASE],
2584 .c = {
2585 .dbg_name = "jpeg0_clk_src",
2586 .ops = &clk_ops_rcg,
2587 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2588 HIGH, 320000000),
2589 CLK_INIT(jpeg0_clk_src.c),
2590 },
2591};
2592
2593static struct rcg_clk jpeg1_clk_src = {
2594 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2595 .set_rate = set_rate_hid,
2596 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2597 .current_freq = &rcg_dummy_freq,
2598 .base = &virt_bases[MMSS_BASE],
2599 .c = {
2600 .dbg_name = "jpeg1_clk_src",
2601 .ops = &clk_ops_rcg,
2602 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2603 HIGH, 320000000),
2604 CLK_INIT(jpeg1_clk_src.c),
2605 },
2606};
2607
2608static struct rcg_clk jpeg2_clk_src = {
2609 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2610 .set_rate = set_rate_hid,
2611 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2612 .current_freq = &rcg_dummy_freq,
2613 .base = &virt_bases[MMSS_BASE],
2614 .c = {
2615 .dbg_name = "jpeg2_clk_src",
2616 .ops = &clk_ops_rcg,
2617 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2618 HIGH, 320000000),
2619 CLK_INIT(jpeg2_clk_src.c),
2620 },
2621};
2622
2623static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2624 F_MM(66670000, gpll0, 9, 0, 0),
2625 F_END
2626};
2627
2628static struct rcg_clk mclk0_clk_src = {
2629 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2630 .set_rate = set_rate_hid,
2631 .freq_tbl = ftbl_camss_mclk0_3_clk,
2632 .current_freq = &rcg_dummy_freq,
2633 .base = &virt_bases[MMSS_BASE],
2634 .c = {
2635 .dbg_name = "mclk0_clk_src",
2636 .ops = &clk_ops_rcg,
2637 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2638 CLK_INIT(mclk0_clk_src.c),
2639 },
2640};
2641
2642static struct rcg_clk mclk1_clk_src = {
2643 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2644 .set_rate = set_rate_hid,
2645 .freq_tbl = ftbl_camss_mclk0_3_clk,
2646 .current_freq = &rcg_dummy_freq,
2647 .base = &virt_bases[MMSS_BASE],
2648 .c = {
2649 .dbg_name = "mclk1_clk_src",
2650 .ops = &clk_ops_rcg,
2651 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2652 CLK_INIT(mclk1_clk_src.c),
2653 },
2654};
2655
2656static struct rcg_clk mclk2_clk_src = {
2657 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2658 .set_rate = set_rate_hid,
2659 .freq_tbl = ftbl_camss_mclk0_3_clk,
2660 .current_freq = &rcg_dummy_freq,
2661 .base = &virt_bases[MMSS_BASE],
2662 .c = {
2663 .dbg_name = "mclk2_clk_src",
2664 .ops = &clk_ops_rcg,
2665 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2666 CLK_INIT(mclk2_clk_src.c),
2667 },
2668};
2669
2670static struct rcg_clk mclk3_clk_src = {
2671 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2672 .set_rate = set_rate_hid,
2673 .freq_tbl = ftbl_camss_mclk0_3_clk,
2674 .current_freq = &rcg_dummy_freq,
2675 .base = &virt_bases[MMSS_BASE],
2676 .c = {
2677 .dbg_name = "mclk3_clk_src",
2678 .ops = &clk_ops_rcg,
2679 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2680 CLK_INIT(mclk3_clk_src.c),
2681 },
2682};
2683
2684static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2685 F_MM(100000000, gpll0, 6, 0, 0),
2686 F_MM(200000000, mmpll0, 4, 0, 0),
2687 F_END
2688};
2689
2690static struct rcg_clk csi0phytimer_clk_src = {
2691 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2692 .set_rate = set_rate_hid,
2693 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2694 .current_freq = &rcg_dummy_freq,
2695 .base = &virt_bases[MMSS_BASE],
2696 .c = {
2697 .dbg_name = "csi0phytimer_clk_src",
2698 .ops = &clk_ops_rcg,
2699 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2700 CLK_INIT(csi0phytimer_clk_src.c),
2701 },
2702};
2703
2704static struct rcg_clk csi1phytimer_clk_src = {
2705 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2706 .set_rate = set_rate_hid,
2707 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2708 .current_freq = &rcg_dummy_freq,
2709 .base = &virt_bases[MMSS_BASE],
2710 .c = {
2711 .dbg_name = "csi1phytimer_clk_src",
2712 .ops = &clk_ops_rcg,
2713 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2714 CLK_INIT(csi1phytimer_clk_src.c),
2715 },
2716};
2717
2718static struct rcg_clk csi2phytimer_clk_src = {
2719 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2720 .set_rate = set_rate_hid,
2721 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2722 .current_freq = &rcg_dummy_freq,
2723 .base = &virt_bases[MMSS_BASE],
2724 .c = {
2725 .dbg_name = "csi2phytimer_clk_src",
2726 .ops = &clk_ops_rcg,
2727 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2728 CLK_INIT(csi2phytimer_clk_src.c),
2729 },
2730};
2731
2732static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2733 F_MM(150000000, gpll0, 4, 0, 0),
2734 F_MM(266670000, mmpll0, 3, 0, 0),
2735 F_MM(320000000, mmpll0, 2.5, 0, 0),
2736 F_END
2737};
2738
2739static struct rcg_clk cpp_clk_src = {
2740 .cmd_rcgr_reg = CPP_CMD_RCGR,
2741 .set_rate = set_rate_hid,
2742 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2743 .current_freq = &rcg_dummy_freq,
2744 .base = &virt_bases[MMSS_BASE],
2745 .c = {
2746 .dbg_name = "cpp_clk_src",
2747 .ops = &clk_ops_rcg,
2748 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2749 HIGH, 320000000),
2750 CLK_INIT(cpp_clk_src.c),
2751 },
2752};
2753
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002754static struct clk *dsi_pll_clk_get_parent(struct clk *c)
2755{
2756 return &cxo_clk_src.c;
2757}
2758
2759static struct clk dsipll0_byte_clk_src = {
2760 .dbg_name = "dsipll0_byte_clk_src",
2761 .ops = &clk_ops_dsi_byte_pll,
2762 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002763};
2764
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002765static struct clk dsipll0_pixel_clk_src = {
2766 .dbg_name = "dsipll0_pixel_clk_src",
2767 .ops = &clk_ops_dsi_pixel_pll,
2768 CLK_INIT(dsipll0_pixel_clk_src),
2769};
2770
2771static struct clk_freq_tbl byte_freq = {
2772 .src_clk = &dsipll0_byte_clk_src,
2773 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2774};
2775static struct clk_freq_tbl pixel_freq = {
2776 .src_clk = &dsipll0_byte_clk_src,
2777 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2778};
2779static struct clk_ops clk_ops_byte;
2780static struct clk_ops clk_ops_pixel;
2781
2782#define CFG_RCGR_DIV_MASK BM(4, 0)
2783
2784static int set_rate_byte(struct clk *clk, unsigned long rate)
2785{
2786 struct rcg_clk *rcg = to_rcg_clk(clk);
2787 struct clk *pll = &dsipll0_byte_clk_src;
2788 unsigned long source_rate, div;
2789 int rc;
2790
2791 if (rate == 0)
2792 return -EINVAL;
2793
2794 rc = clk_set_rate(pll, rate);
2795 if (rc)
2796 return rc;
2797
2798 source_rate = clk_round_rate(pll, rate);
2799 if ((2 * source_rate) % rate)
2800 return -EINVAL;
2801
2802 div = ((2 * source_rate)/rate) - 1;
2803 if (div > CFG_RCGR_DIV_MASK)
2804 return -EINVAL;
2805
2806 byte_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2807 byte_freq.div_src_val |= BVAL(4, 0, div);
2808 set_rate_mnd(rcg, &byte_freq);
2809
2810 return 0;
2811}
2812
2813static int set_rate_pixel(struct clk *clk, unsigned long rate)
2814{
2815 struct rcg_clk *rcg = to_rcg_clk(clk);
2816 struct clk *pll = &dsipll0_pixel_clk_src;
2817 unsigned long source_rate, div;
2818 int rc;
2819
2820 if (rate == 0)
2821 return -EINVAL;
2822
2823 rc = clk_set_rate(pll, rate);
2824 if (rc)
2825 return rc;
2826
2827 source_rate = clk_round_rate(pll, rate);
2828 if ((2 * source_rate) % rate)
2829 return -EINVAL;
2830
2831 div = ((2 * source_rate)/rate) - 1;
2832 if (div > CFG_RCGR_DIV_MASK)
2833 return -EINVAL;
2834
2835 pixel_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2836 pixel_freq.div_src_val |= BVAL(4, 0, div);
2837 set_rate_hid(rcg, &pixel_freq);
2838
2839 return 0;
2840}
2841
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002842static struct rcg_clk byte0_clk_src = {
2843 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002844 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002845 .base = &virt_bases[MMSS_BASE],
2846 .c = {
2847 .dbg_name = "byte0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002848 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002849 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2850 HIGH, 188000000),
2851 CLK_INIT(byte0_clk_src.c),
2852 },
2853};
2854
2855static struct rcg_clk byte1_clk_src = {
2856 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002857 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002858 .base = &virt_bases[MMSS_BASE],
2859 .c = {
2860 .dbg_name = "byte1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002861 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002862 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2863 HIGH, 188000000),
2864 CLK_INIT(byte1_clk_src.c),
2865 },
2866};
2867
2868static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2869 F_MM(19200000, cxo, 1, 0, 0),
2870 F_END
2871};
2872
2873static struct rcg_clk edpaux_clk_src = {
2874 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2875 .set_rate = set_rate_hid,
2876 .freq_tbl = ftbl_mdss_edpaux_clk,
2877 .current_freq = &rcg_dummy_freq,
2878 .base = &virt_bases[MMSS_BASE],
2879 .c = {
2880 .dbg_name = "edpaux_clk_src",
2881 .ops = &clk_ops_rcg,
2882 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2883 CLK_INIT(edpaux_clk_src.c),
2884 },
2885};
2886
2887static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2888 F_MDSS(135000000, edppll_270, 2, 0, 0),
2889 F_MDSS(270000000, edppll_270, 11, 0, 0),
2890 F_END
2891};
2892
2893static struct rcg_clk edplink_clk_src = {
2894 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2895 .set_rate = set_rate_hid,
2896 .freq_tbl = ftbl_mdss_edplink_clk,
2897 .current_freq = &rcg_dummy_freq,
2898 .base = &virt_bases[MMSS_BASE],
2899 .c = {
2900 .dbg_name = "edplink_clk_src",
2901 .ops = &clk_ops_rcg,
2902 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2903 CLK_INIT(edplink_clk_src.c),
2904 },
2905};
2906
2907static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2908 F_MDSS(175000000, edppll_350, 2, 0, 0),
2909 F_MDSS(350000000, edppll_350, 11, 0, 0),
2910 F_END
2911};
2912
2913static struct rcg_clk edppixel_clk_src = {
2914 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2915 .set_rate = set_rate_mnd,
2916 .freq_tbl = ftbl_mdss_edppixel_clk,
2917 .current_freq = &rcg_dummy_freq,
2918 .base = &virt_bases[MMSS_BASE],
2919 .c = {
2920 .dbg_name = "edppixel_clk_src",
2921 .ops = &clk_ops_rcg_mnd,
2922 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2923 CLK_INIT(edppixel_clk_src.c),
2924 },
2925};
2926
2927static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2928 F_MM(19200000, cxo, 1, 0, 0),
2929 F_END
2930};
2931
2932static struct rcg_clk esc0_clk_src = {
2933 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2934 .set_rate = set_rate_hid,
2935 .freq_tbl = ftbl_mdss_esc0_1_clk,
2936 .current_freq = &rcg_dummy_freq,
2937 .base = &virt_bases[MMSS_BASE],
2938 .c = {
2939 .dbg_name = "esc0_clk_src",
2940 .ops = &clk_ops_rcg,
2941 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2942 CLK_INIT(esc0_clk_src.c),
2943 },
2944};
2945
2946static struct rcg_clk esc1_clk_src = {
2947 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2948 .set_rate = set_rate_hid,
2949 .freq_tbl = ftbl_mdss_esc0_1_clk,
2950 .current_freq = &rcg_dummy_freq,
2951 .base = &virt_bases[MMSS_BASE],
2952 .c = {
2953 .dbg_name = "esc1_clk_src",
2954 .ops = &clk_ops_rcg,
2955 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2956 CLK_INIT(esc1_clk_src.c),
2957 },
2958};
2959
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07002960static int hdmi_pll_clk_enable(struct clk *c)
2961{
2962 int ret;
2963 unsigned long flags;
2964
2965 spin_lock_irqsave(&local_clock_reg_lock, flags);
2966 ret = hdmi_pll_enable();
2967 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2968 return ret;
2969}
2970
2971static void hdmi_pll_clk_disable(struct clk *c)
2972{
2973 unsigned long flags;
2974
2975 spin_lock_irqsave(&local_clock_reg_lock, flags);
2976 hdmi_pll_disable();
2977 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2978}
2979
2980static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
2981{
2982 unsigned long flags;
2983 int rc;
2984
2985 spin_lock_irqsave(&local_clock_reg_lock, flags);
2986 rc = hdmi_pll_set_rate(rate);
2987 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2988
2989 return rc;
2990}
2991
2992static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
2993{
2994 return &cxo_clk_src.c;
2995}
2996
2997static struct clk_ops clk_ops_hdmi_pll = {
2998 .enable = hdmi_pll_clk_enable,
2999 .disable = hdmi_pll_clk_disable,
3000 .set_rate = hdmi_pll_clk_set_rate,
3001 .get_parent = hdmi_pll_clk_get_parent,
3002};
3003
3004static struct clk hdmipll_clk_src = {
3005 .dbg_name = "hdmipll_clk_src",
3006 .ops = &clk_ops_hdmi_pll,
3007 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003008};
3009
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003010static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003011 /*
3012 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3013 * registers. This entry allows the HDMI driver to switch the cached
3014 * rate to zero before suspend and back to the real rate after resume.
3015 */
3016 F_HDMI( 0, hdmipll, 1, 0, 0),
3017 F_HDMI( 25200000, hdmipll, 1, 0, 0),
3018 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3019 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3020 F_HDMI(148500000, hdmipll, 1, 0, 0),
3021 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003022 F_END
3023};
3024
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003025/*
3026 * Unlike other clocks, the HDMI rate is adjusted through PLL
3027 * re-programming. It is also routed through an HID divider.
3028 */
3029static void set_rate_hdmi(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
3030{
3031 clk_set_rate(nf->src_clk, nf->freq_hz);
3032 set_rate_hid(rcg, nf);
3033}
3034
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003035static struct rcg_clk extpclk_clk_src = {
3036 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003037 .set_rate = set_rate_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003038 .freq_tbl = ftbl_mdss_extpclk_clk,
3039 .current_freq = &rcg_dummy_freq,
3040 .base = &virt_bases[MMSS_BASE],
3041 .c = {
3042 .dbg_name = "extpclk_clk_src",
3043 .ops = &clk_ops_rcg,
3044 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3045 CLK_INIT(extpclk_clk_src.c),
3046 },
3047};
3048
3049static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3050 F_MDSS(19200000, cxo, 1, 0, 0),
3051 F_END
3052};
3053
3054static struct rcg_clk hdmi_clk_src = {
3055 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3056 .set_rate = set_rate_hid,
3057 .freq_tbl = ftbl_mdss_hdmi_clk,
3058 .current_freq = &rcg_dummy_freq,
3059 .base = &virt_bases[MMSS_BASE],
3060 .c = {
3061 .dbg_name = "hdmi_clk_src",
3062 .ops = &clk_ops_rcg,
3063 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3064 CLK_INIT(hdmi_clk_src.c),
3065 },
3066};
3067
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003068
3069static struct rcg_clk pclk0_clk_src = {
3070 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003071 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003072 .base = &virt_bases[MMSS_BASE],
3073 .c = {
3074 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003075 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003076 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3077 CLK_INIT(pclk0_clk_src.c),
3078 },
3079};
3080
3081static struct rcg_clk pclk1_clk_src = {
3082 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003083 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003084 .base = &virt_bases[MMSS_BASE],
3085 .c = {
3086 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003087 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003088 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3089 CLK_INIT(pclk1_clk_src.c),
3090 },
3091};
3092
3093static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3094 F_MDSS(19200000, cxo, 1, 0, 0),
3095 F_END
3096};
3097
3098static struct rcg_clk vsync_clk_src = {
3099 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3100 .set_rate = set_rate_hid,
3101 .freq_tbl = ftbl_mdss_vsync_clk,
3102 .current_freq = &rcg_dummy_freq,
3103 .base = &virt_bases[MMSS_BASE],
3104 .c = {
3105 .dbg_name = "vsync_clk_src",
3106 .ops = &clk_ops_rcg,
3107 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3108 CLK_INIT(vsync_clk_src.c),
3109 },
3110};
3111
3112static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3113 F_MM( 50000000, gpll0, 12, 0, 0),
3114 F_MM(100000000, gpll0, 6, 0, 0),
3115 F_MM(133330000, mmpll0, 6, 0, 0),
3116 F_MM(200000000, mmpll0, 4, 0, 0),
3117 F_MM(266670000, mmpll0, 3, 0, 0),
3118 F_MM(410000000, mmpll3, 2, 0, 0),
3119 F_END
3120};
3121
3122static struct rcg_clk vcodec0_clk_src = {
3123 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3124 .set_rate = set_rate_mnd,
3125 .freq_tbl = ftbl_venus0_vcodec0_clk,
3126 .current_freq = &rcg_dummy_freq,
3127 .base = &virt_bases[MMSS_BASE],
3128 .c = {
3129 .dbg_name = "vcodec0_clk_src",
3130 .ops = &clk_ops_rcg_mnd,
3131 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3132 HIGH, 410000000),
3133 CLK_INIT(vcodec0_clk_src.c),
3134 },
3135};
3136
3137static struct branch_clk camss_cci_cci_ahb_clk = {
3138 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003139 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003140 .base = &virt_bases[MMSS_BASE],
3141 .c = {
3142 .dbg_name = "camss_cci_cci_ahb_clk",
3143 .ops = &clk_ops_branch,
3144 CLK_INIT(camss_cci_cci_ahb_clk.c),
3145 },
3146};
3147
3148static struct branch_clk camss_cci_cci_clk = {
3149 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
3150 .parent = &cci_clk_src.c,
3151 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003152 .base = &virt_bases[MMSS_BASE],
3153 .c = {
3154 .dbg_name = "camss_cci_cci_clk",
3155 .ops = &clk_ops_branch,
3156 CLK_INIT(camss_cci_cci_clk.c),
3157 },
3158};
3159
3160static struct branch_clk camss_csi0_ahb_clk = {
3161 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003162 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003163 .base = &virt_bases[MMSS_BASE],
3164 .c = {
3165 .dbg_name = "camss_csi0_ahb_clk",
3166 .ops = &clk_ops_branch,
3167 CLK_INIT(camss_csi0_ahb_clk.c),
3168 },
3169};
3170
3171static struct branch_clk camss_csi0_clk = {
3172 .cbcr_reg = CAMSS_CSI0_CBCR,
3173 .parent = &csi0_clk_src.c,
3174 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003175 .base = &virt_bases[MMSS_BASE],
3176 .c = {
3177 .dbg_name = "camss_csi0_clk",
3178 .ops = &clk_ops_branch,
3179 CLK_INIT(camss_csi0_clk.c),
3180 },
3181};
3182
3183static struct branch_clk camss_csi0phy_clk = {
3184 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3185 .parent = &csi0_clk_src.c,
3186 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003187 .base = &virt_bases[MMSS_BASE],
3188 .c = {
3189 .dbg_name = "camss_csi0phy_clk",
3190 .ops = &clk_ops_branch,
3191 CLK_INIT(camss_csi0phy_clk.c),
3192 },
3193};
3194
3195static struct branch_clk camss_csi0pix_clk = {
3196 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3197 .parent = &csi0_clk_src.c,
3198 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003199 .base = &virt_bases[MMSS_BASE],
3200 .c = {
3201 .dbg_name = "camss_csi0pix_clk",
3202 .ops = &clk_ops_branch,
3203 CLK_INIT(camss_csi0pix_clk.c),
3204 },
3205};
3206
3207static struct branch_clk camss_csi0rdi_clk = {
3208 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3209 .parent = &csi0_clk_src.c,
3210 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003211 .base = &virt_bases[MMSS_BASE],
3212 .c = {
3213 .dbg_name = "camss_csi0rdi_clk",
3214 .ops = &clk_ops_branch,
3215 CLK_INIT(camss_csi0rdi_clk.c),
3216 },
3217};
3218
3219static struct branch_clk camss_csi1_ahb_clk = {
3220 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003221 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003222 .base = &virt_bases[MMSS_BASE],
3223 .c = {
3224 .dbg_name = "camss_csi1_ahb_clk",
3225 .ops = &clk_ops_branch,
3226 CLK_INIT(camss_csi1_ahb_clk.c),
3227 },
3228};
3229
3230static struct branch_clk camss_csi1_clk = {
3231 .cbcr_reg = CAMSS_CSI1_CBCR,
3232 .parent = &csi1_clk_src.c,
3233 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003234 .base = &virt_bases[MMSS_BASE],
3235 .c = {
3236 .dbg_name = "camss_csi1_clk",
3237 .ops = &clk_ops_branch,
3238 CLK_INIT(camss_csi1_clk.c),
3239 },
3240};
3241
3242static struct branch_clk camss_csi1phy_clk = {
3243 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3244 .parent = &csi1_clk_src.c,
3245 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003246 .base = &virt_bases[MMSS_BASE],
3247 .c = {
3248 .dbg_name = "camss_csi1phy_clk",
3249 .ops = &clk_ops_branch,
3250 CLK_INIT(camss_csi1phy_clk.c),
3251 },
3252};
3253
3254static struct branch_clk camss_csi1pix_clk = {
3255 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3256 .parent = &csi1_clk_src.c,
3257 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003258 .base = &virt_bases[MMSS_BASE],
3259 .c = {
3260 .dbg_name = "camss_csi1pix_clk",
3261 .ops = &clk_ops_branch,
3262 CLK_INIT(camss_csi1pix_clk.c),
3263 },
3264};
3265
3266static struct branch_clk camss_csi1rdi_clk = {
3267 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3268 .parent = &csi1_clk_src.c,
3269 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003270 .base = &virt_bases[MMSS_BASE],
3271 .c = {
3272 .dbg_name = "camss_csi1rdi_clk",
3273 .ops = &clk_ops_branch,
3274 CLK_INIT(camss_csi1rdi_clk.c),
3275 },
3276};
3277
3278static struct branch_clk camss_csi2_ahb_clk = {
3279 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003280 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003281 .base = &virt_bases[MMSS_BASE],
3282 .c = {
3283 .dbg_name = "camss_csi2_ahb_clk",
3284 .ops = &clk_ops_branch,
3285 CLK_INIT(camss_csi2_ahb_clk.c),
3286 },
3287};
3288
3289static struct branch_clk camss_csi2_clk = {
3290 .cbcr_reg = CAMSS_CSI2_CBCR,
3291 .parent = &csi2_clk_src.c,
3292 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003293 .base = &virt_bases[MMSS_BASE],
3294 .c = {
3295 .dbg_name = "camss_csi2_clk",
3296 .ops = &clk_ops_branch,
3297 CLK_INIT(camss_csi2_clk.c),
3298 },
3299};
3300
3301static struct branch_clk camss_csi2phy_clk = {
3302 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3303 .parent = &csi2_clk_src.c,
3304 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003305 .base = &virt_bases[MMSS_BASE],
3306 .c = {
3307 .dbg_name = "camss_csi2phy_clk",
3308 .ops = &clk_ops_branch,
3309 CLK_INIT(camss_csi2phy_clk.c),
3310 },
3311};
3312
3313static struct branch_clk camss_csi2pix_clk = {
3314 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3315 .parent = &csi2_clk_src.c,
3316 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003317 .base = &virt_bases[MMSS_BASE],
3318 .c = {
3319 .dbg_name = "camss_csi2pix_clk",
3320 .ops = &clk_ops_branch,
3321 CLK_INIT(camss_csi2pix_clk.c),
3322 },
3323};
3324
3325static struct branch_clk camss_csi2rdi_clk = {
3326 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3327 .parent = &csi2_clk_src.c,
3328 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .base = &virt_bases[MMSS_BASE],
3330 .c = {
3331 .dbg_name = "camss_csi2rdi_clk",
3332 .ops = &clk_ops_branch,
3333 CLK_INIT(camss_csi2rdi_clk.c),
3334 },
3335};
3336
3337static struct branch_clk camss_csi3_ahb_clk = {
3338 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .base = &virt_bases[MMSS_BASE],
3341 .c = {
3342 .dbg_name = "camss_csi3_ahb_clk",
3343 .ops = &clk_ops_branch,
3344 CLK_INIT(camss_csi3_ahb_clk.c),
3345 },
3346};
3347
3348static struct branch_clk camss_csi3_clk = {
3349 .cbcr_reg = CAMSS_CSI3_CBCR,
3350 .parent = &csi3_clk_src.c,
3351 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003352 .base = &virt_bases[MMSS_BASE],
3353 .c = {
3354 .dbg_name = "camss_csi3_clk",
3355 .ops = &clk_ops_branch,
3356 CLK_INIT(camss_csi3_clk.c),
3357 },
3358};
3359
3360static struct branch_clk camss_csi3phy_clk = {
3361 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3362 .parent = &csi3_clk_src.c,
3363 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003364 .base = &virt_bases[MMSS_BASE],
3365 .c = {
3366 .dbg_name = "camss_csi3phy_clk",
3367 .ops = &clk_ops_branch,
3368 CLK_INIT(camss_csi3phy_clk.c),
3369 },
3370};
3371
3372static struct branch_clk camss_csi3pix_clk = {
3373 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3374 .parent = &csi3_clk_src.c,
3375 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003376 .base = &virt_bases[MMSS_BASE],
3377 .c = {
3378 .dbg_name = "camss_csi3pix_clk",
3379 .ops = &clk_ops_branch,
3380 CLK_INIT(camss_csi3pix_clk.c),
3381 },
3382};
3383
3384static struct branch_clk camss_csi3rdi_clk = {
3385 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3386 .parent = &csi3_clk_src.c,
3387 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003388 .base = &virt_bases[MMSS_BASE],
3389 .c = {
3390 .dbg_name = "camss_csi3rdi_clk",
3391 .ops = &clk_ops_branch,
3392 CLK_INIT(camss_csi3rdi_clk.c),
3393 },
3394};
3395
3396static struct branch_clk camss_csi_vfe0_clk = {
3397 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3398 .parent = &vfe0_clk_src.c,
3399 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003400 .base = &virt_bases[MMSS_BASE],
3401 .c = {
3402 .dbg_name = "camss_csi_vfe0_clk",
3403 .ops = &clk_ops_branch,
3404 CLK_INIT(camss_csi_vfe0_clk.c),
3405 },
3406};
3407
3408static struct branch_clk camss_csi_vfe1_clk = {
3409 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3410 .parent = &vfe1_clk_src.c,
3411 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003412 .base = &virt_bases[MMSS_BASE],
3413 .c = {
3414 .dbg_name = "camss_csi_vfe1_clk",
3415 .ops = &clk_ops_branch,
3416 CLK_INIT(camss_csi_vfe1_clk.c),
3417 },
3418};
3419
3420static struct branch_clk camss_gp0_clk = {
3421 .cbcr_reg = CAMSS_GP0_CBCR,
3422 .parent = &mmss_gp0_clk_src.c,
3423 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003424 .base = &virt_bases[MMSS_BASE],
3425 .c = {
3426 .dbg_name = "camss_gp0_clk",
3427 .ops = &clk_ops_branch,
3428 CLK_INIT(camss_gp0_clk.c),
3429 },
3430};
3431
3432static struct branch_clk camss_gp1_clk = {
3433 .cbcr_reg = CAMSS_GP1_CBCR,
3434 .parent = &mmss_gp1_clk_src.c,
3435 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003436 .base = &virt_bases[MMSS_BASE],
3437 .c = {
3438 .dbg_name = "camss_gp1_clk",
3439 .ops = &clk_ops_branch,
3440 CLK_INIT(camss_gp1_clk.c),
3441 },
3442};
3443
3444static struct branch_clk camss_ispif_ahb_clk = {
3445 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003447 .base = &virt_bases[MMSS_BASE],
3448 .c = {
3449 .dbg_name = "camss_ispif_ahb_clk",
3450 .ops = &clk_ops_branch,
3451 CLK_INIT(camss_ispif_ahb_clk.c),
3452 },
3453};
3454
3455static struct branch_clk camss_jpeg_jpeg0_clk = {
3456 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3457 .parent = &jpeg0_clk_src.c,
3458 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003459 .base = &virt_bases[MMSS_BASE],
3460 .c = {
3461 .dbg_name = "camss_jpeg_jpeg0_clk",
3462 .ops = &clk_ops_branch,
3463 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3464 },
3465};
3466
3467static struct branch_clk camss_jpeg_jpeg1_clk = {
3468 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3469 .parent = &jpeg1_clk_src.c,
3470 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003471 .base = &virt_bases[MMSS_BASE],
3472 .c = {
3473 .dbg_name = "camss_jpeg_jpeg1_clk",
3474 .ops = &clk_ops_branch,
3475 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3476 },
3477};
3478
3479static struct branch_clk camss_jpeg_jpeg2_clk = {
3480 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3481 .parent = &jpeg2_clk_src.c,
3482 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003483 .base = &virt_bases[MMSS_BASE],
3484 .c = {
3485 .dbg_name = "camss_jpeg_jpeg2_clk",
3486 .ops = &clk_ops_branch,
3487 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3488 },
3489};
3490
3491static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3492 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003493 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .base = &virt_bases[MMSS_BASE],
3495 .c = {
3496 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3497 .ops = &clk_ops_branch,
3498 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3499 },
3500};
3501
3502static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3503 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3504 .parent = &axi_clk_src.c,
3505 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .base = &virt_bases[MMSS_BASE],
3507 .c = {
3508 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3509 .ops = &clk_ops_branch,
3510 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3511 },
3512};
3513
3514static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3515 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003516 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003518 .base = &virt_bases[MMSS_BASE],
3519 .c = {
3520 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3521 .ops = &clk_ops_branch,
3522 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3523 },
3524};
3525
3526static struct branch_clk camss_mclk0_clk = {
3527 .cbcr_reg = CAMSS_MCLK0_CBCR,
3528 .parent = &mclk0_clk_src.c,
3529 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .base = &virt_bases[MMSS_BASE],
3531 .c = {
3532 .dbg_name = "camss_mclk0_clk",
3533 .ops = &clk_ops_branch,
3534 CLK_INIT(camss_mclk0_clk.c),
3535 },
3536};
3537
3538static struct branch_clk camss_mclk1_clk = {
3539 .cbcr_reg = CAMSS_MCLK1_CBCR,
3540 .parent = &mclk1_clk_src.c,
3541 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
3544 .dbg_name = "camss_mclk1_clk",
3545 .ops = &clk_ops_branch,
3546 CLK_INIT(camss_mclk1_clk.c),
3547 },
3548};
3549
3550static struct branch_clk camss_mclk2_clk = {
3551 .cbcr_reg = CAMSS_MCLK2_CBCR,
3552 .parent = &mclk2_clk_src.c,
3553 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
3556 .dbg_name = "camss_mclk2_clk",
3557 .ops = &clk_ops_branch,
3558 CLK_INIT(camss_mclk2_clk.c),
3559 },
3560};
3561
3562static struct branch_clk camss_mclk3_clk = {
3563 .cbcr_reg = CAMSS_MCLK3_CBCR,
3564 .parent = &mclk3_clk_src.c,
3565 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .base = &virt_bases[MMSS_BASE],
3567 .c = {
3568 .dbg_name = "camss_mclk3_clk",
3569 .ops = &clk_ops_branch,
3570 CLK_INIT(camss_mclk3_clk.c),
3571 },
3572};
3573
3574static struct branch_clk camss_micro_ahb_clk = {
3575 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003577 .base = &virt_bases[MMSS_BASE],
3578 .c = {
3579 .dbg_name = "camss_micro_ahb_clk",
3580 .ops = &clk_ops_branch,
3581 CLK_INIT(camss_micro_ahb_clk.c),
3582 },
3583};
3584
3585static struct branch_clk camss_phy0_csi0phytimer_clk = {
3586 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3587 .parent = &csi0phytimer_clk_src.c,
3588 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003589 .base = &virt_bases[MMSS_BASE],
3590 .c = {
3591 .dbg_name = "camss_phy0_csi0phytimer_clk",
3592 .ops = &clk_ops_branch,
3593 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3594 },
3595};
3596
3597static struct branch_clk camss_phy1_csi1phytimer_clk = {
3598 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3599 .parent = &csi1phytimer_clk_src.c,
3600 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003601 .base = &virt_bases[MMSS_BASE],
3602 .c = {
3603 .dbg_name = "camss_phy1_csi1phytimer_clk",
3604 .ops = &clk_ops_branch,
3605 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3606 },
3607};
3608
3609static struct branch_clk camss_phy2_csi2phytimer_clk = {
3610 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3611 .parent = &csi2phytimer_clk_src.c,
3612 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003613 .base = &virt_bases[MMSS_BASE],
3614 .c = {
3615 .dbg_name = "camss_phy2_csi2phytimer_clk",
3616 .ops = &clk_ops_branch,
3617 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3618 },
3619};
3620
3621static struct branch_clk camss_top_ahb_clk = {
3622 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .base = &virt_bases[MMSS_BASE],
3625 .c = {
3626 .dbg_name = "camss_top_ahb_clk",
3627 .ops = &clk_ops_branch,
3628 CLK_INIT(camss_top_ahb_clk.c),
3629 },
3630};
3631
3632static struct branch_clk camss_vfe_cpp_ahb_clk = {
3633 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003634 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003635 .base = &virt_bases[MMSS_BASE],
3636 .c = {
3637 .dbg_name = "camss_vfe_cpp_ahb_clk",
3638 .ops = &clk_ops_branch,
3639 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3640 },
3641};
3642
3643static struct branch_clk camss_vfe_cpp_clk = {
3644 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3645 .parent = &cpp_clk_src.c,
3646 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003647 .base = &virt_bases[MMSS_BASE],
3648 .c = {
3649 .dbg_name = "camss_vfe_cpp_clk",
3650 .ops = &clk_ops_branch,
3651 CLK_INIT(camss_vfe_cpp_clk.c),
3652 },
3653};
3654
3655static struct branch_clk camss_vfe_vfe0_clk = {
3656 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3657 .parent = &vfe0_clk_src.c,
3658 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .base = &virt_bases[MMSS_BASE],
3660 .c = {
3661 .dbg_name = "camss_vfe_vfe0_clk",
3662 .ops = &clk_ops_branch,
3663 CLK_INIT(camss_vfe_vfe0_clk.c),
3664 },
3665};
3666
3667static struct branch_clk camss_vfe_vfe1_clk = {
3668 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3669 .parent = &vfe1_clk_src.c,
3670 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .base = &virt_bases[MMSS_BASE],
3672 .c = {
3673 .dbg_name = "camss_vfe_vfe1_clk",
3674 .ops = &clk_ops_branch,
3675 CLK_INIT(camss_vfe_vfe1_clk.c),
3676 },
3677};
3678
3679static struct branch_clk camss_vfe_vfe_ahb_clk = {
3680 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003681 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003682 .base = &virt_bases[MMSS_BASE],
3683 .c = {
3684 .dbg_name = "camss_vfe_vfe_ahb_clk",
3685 .ops = &clk_ops_branch,
3686 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3687 },
3688};
3689
3690static struct branch_clk camss_vfe_vfe_axi_clk = {
3691 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3692 .parent = &axi_clk_src.c,
3693 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003694 .base = &virt_bases[MMSS_BASE],
3695 .c = {
3696 .dbg_name = "camss_vfe_vfe_axi_clk",
3697 .ops = &clk_ops_branch,
3698 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3699 },
3700};
3701
3702static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3703 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003704 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003706 .base = &virt_bases[MMSS_BASE],
3707 .c = {
3708 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3709 .ops = &clk_ops_branch,
3710 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3711 },
3712};
3713
3714static struct branch_clk mdss_ahb_clk = {
3715 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003717 .base = &virt_bases[MMSS_BASE],
3718 .c = {
3719 .dbg_name = "mdss_ahb_clk",
3720 .ops = &clk_ops_branch,
3721 CLK_INIT(mdss_ahb_clk.c),
3722 },
3723};
3724
3725static struct branch_clk mdss_axi_clk = {
3726 .cbcr_reg = MDSS_AXI_CBCR,
3727 .parent = &axi_clk_src.c,
3728 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003729 .base = &virt_bases[MMSS_BASE],
3730 .c = {
3731 .dbg_name = "mdss_axi_clk",
3732 .ops = &clk_ops_branch,
3733 CLK_INIT(mdss_axi_clk.c),
3734 },
3735};
3736
3737static struct branch_clk mdss_byte0_clk = {
3738 .cbcr_reg = MDSS_BYTE0_CBCR,
3739 .parent = &byte0_clk_src.c,
3740 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003741 .base = &virt_bases[MMSS_BASE],
3742 .c = {
3743 .dbg_name = "mdss_byte0_clk",
3744 .ops = &clk_ops_branch,
3745 CLK_INIT(mdss_byte0_clk.c),
3746 },
3747};
3748
3749static struct branch_clk mdss_byte1_clk = {
3750 .cbcr_reg = MDSS_BYTE1_CBCR,
3751 .parent = &byte1_clk_src.c,
3752 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .base = &virt_bases[MMSS_BASE],
3754 .c = {
3755 .dbg_name = "mdss_byte1_clk",
3756 .ops = &clk_ops_branch,
3757 CLK_INIT(mdss_byte1_clk.c),
3758 },
3759};
3760
3761static struct branch_clk mdss_edpaux_clk = {
3762 .cbcr_reg = MDSS_EDPAUX_CBCR,
3763 .parent = &edpaux_clk_src.c,
3764 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003765 .base = &virt_bases[MMSS_BASE],
3766 .c = {
3767 .dbg_name = "mdss_edpaux_clk",
3768 .ops = &clk_ops_branch,
3769 CLK_INIT(mdss_edpaux_clk.c),
3770 },
3771};
3772
3773static struct branch_clk mdss_edplink_clk = {
3774 .cbcr_reg = MDSS_EDPLINK_CBCR,
3775 .parent = &edplink_clk_src.c,
3776 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003777 .base = &virt_bases[MMSS_BASE],
3778 .c = {
3779 .dbg_name = "mdss_edplink_clk",
3780 .ops = &clk_ops_branch,
3781 CLK_INIT(mdss_edplink_clk.c),
3782 },
3783};
3784
3785static struct branch_clk mdss_edppixel_clk = {
3786 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3787 .parent = &edppixel_clk_src.c,
3788 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003789 .base = &virt_bases[MMSS_BASE],
3790 .c = {
3791 .dbg_name = "mdss_edppixel_clk",
3792 .ops = &clk_ops_branch,
3793 CLK_INIT(mdss_edppixel_clk.c),
3794 },
3795};
3796
3797static struct branch_clk mdss_esc0_clk = {
3798 .cbcr_reg = MDSS_ESC0_CBCR,
3799 .parent = &esc0_clk_src.c,
3800 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003801 .base = &virt_bases[MMSS_BASE],
3802 .c = {
3803 .dbg_name = "mdss_esc0_clk",
3804 .ops = &clk_ops_branch,
3805 CLK_INIT(mdss_esc0_clk.c),
3806 },
3807};
3808
3809static struct branch_clk mdss_esc1_clk = {
3810 .cbcr_reg = MDSS_ESC1_CBCR,
3811 .parent = &esc1_clk_src.c,
3812 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003813 .base = &virt_bases[MMSS_BASE],
3814 .c = {
3815 .dbg_name = "mdss_esc1_clk",
3816 .ops = &clk_ops_branch,
3817 CLK_INIT(mdss_esc1_clk.c),
3818 },
3819};
3820
3821static struct branch_clk mdss_extpclk_clk = {
3822 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3823 .parent = &extpclk_clk_src.c,
3824 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003825 .base = &virt_bases[MMSS_BASE],
3826 .c = {
3827 .dbg_name = "mdss_extpclk_clk",
3828 .ops = &clk_ops_branch,
3829 CLK_INIT(mdss_extpclk_clk.c),
3830 },
3831};
3832
3833static struct branch_clk mdss_hdmi_ahb_clk = {
3834 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003836 .base = &virt_bases[MMSS_BASE],
3837 .c = {
3838 .dbg_name = "mdss_hdmi_ahb_clk",
3839 .ops = &clk_ops_branch,
3840 CLK_INIT(mdss_hdmi_ahb_clk.c),
3841 },
3842};
3843
3844static struct branch_clk mdss_hdmi_clk = {
3845 .cbcr_reg = MDSS_HDMI_CBCR,
3846 .parent = &hdmi_clk_src.c,
3847 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003848 .base = &virt_bases[MMSS_BASE],
3849 .c = {
3850 .dbg_name = "mdss_hdmi_clk",
3851 .ops = &clk_ops_branch,
3852 CLK_INIT(mdss_hdmi_clk.c),
3853 },
3854};
3855
3856static struct branch_clk mdss_mdp_clk = {
3857 .cbcr_reg = MDSS_MDP_CBCR,
3858 .parent = &mdp_clk_src.c,
3859 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003860 .base = &virt_bases[MMSS_BASE],
3861 .c = {
3862 .dbg_name = "mdss_mdp_clk",
3863 .ops = &clk_ops_branch,
3864 CLK_INIT(mdss_mdp_clk.c),
3865 },
3866};
3867
3868static struct branch_clk mdss_mdp_lut_clk = {
3869 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3870 .parent = &mdp_clk_src.c,
3871 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003872 .base = &virt_bases[MMSS_BASE],
3873 .c = {
3874 .dbg_name = "mdss_mdp_lut_clk",
3875 .ops = &clk_ops_branch,
3876 CLK_INIT(mdss_mdp_lut_clk.c),
3877 },
3878};
3879
3880static struct branch_clk mdss_pclk0_clk = {
3881 .cbcr_reg = MDSS_PCLK0_CBCR,
3882 .parent = &pclk0_clk_src.c,
3883 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003884 .base = &virt_bases[MMSS_BASE],
3885 .c = {
3886 .dbg_name = "mdss_pclk0_clk",
3887 .ops = &clk_ops_branch,
3888 CLK_INIT(mdss_pclk0_clk.c),
3889 },
3890};
3891
3892static struct branch_clk mdss_pclk1_clk = {
3893 .cbcr_reg = MDSS_PCLK1_CBCR,
3894 .parent = &pclk1_clk_src.c,
3895 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003896 .base = &virt_bases[MMSS_BASE],
3897 .c = {
3898 .dbg_name = "mdss_pclk1_clk",
3899 .ops = &clk_ops_branch,
3900 CLK_INIT(mdss_pclk1_clk.c),
3901 },
3902};
3903
3904static struct branch_clk mdss_vsync_clk = {
3905 .cbcr_reg = MDSS_VSYNC_CBCR,
3906 .parent = &vsync_clk_src.c,
3907 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003908 .base = &virt_bases[MMSS_BASE],
3909 .c = {
3910 .dbg_name = "mdss_vsync_clk",
3911 .ops = &clk_ops_branch,
3912 CLK_INIT(mdss_vsync_clk.c),
3913 },
3914};
3915
3916static struct branch_clk mmss_misc_ahb_clk = {
3917 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003918 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003919 .base = &virt_bases[MMSS_BASE],
3920 .c = {
3921 .dbg_name = "mmss_misc_ahb_clk",
3922 .ops = &clk_ops_branch,
3923 CLK_INIT(mmss_misc_ahb_clk.c),
3924 },
3925};
3926
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003927static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3928 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003929 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003930 .base = &virt_bases[MMSS_BASE],
3931 .c = {
3932 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3933 .ops = &clk_ops_branch,
3934 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3935 },
3936};
3937
3938static struct branch_clk mmss_mmssnoc_axi_clk = {
3939 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3940 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003941 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003942 .base = &virt_bases[MMSS_BASE],
3943 .c = {
3944 .dbg_name = "mmss_mmssnoc_axi_clk",
3945 .ops = &clk_ops_branch,
3946 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3947 },
3948};
3949
3950static struct branch_clk mmss_s0_axi_clk = {
3951 .cbcr_reg = MMSS_S0_AXI_CBCR,
3952 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003953 /* The bus driver needs set_rate to go through to the parent */
3954 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003955 .base = &virt_bases[MMSS_BASE],
3956 .c = {
3957 .dbg_name = "mmss_s0_axi_clk",
3958 .ops = &clk_ops_branch,
3959 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003960 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003961 },
3962};
3963
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003964struct branch_clk ocmemnoc_clk = {
3965 .cbcr_reg = OCMEMNOC_CBCR,
3966 .parent = &ocmemnoc_clk_src.c,
3967 .has_sibling = 0,
3968 .bcr_reg = 0x50b0,
3969 .base = &virt_bases[MMSS_BASE],
3970 .c = {
3971 .dbg_name = "ocmemnoc_clk",
3972 .ops = &clk_ops_branch,
3973 CLK_INIT(ocmemnoc_clk.c),
3974 },
3975};
3976
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003977struct branch_clk ocmemcx_ocmemnoc_clk = {
3978 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3979 .parent = &ocmemnoc_clk_src.c,
3980 .has_sibling = 1,
3981 .base = &virt_bases[MMSS_BASE],
3982 .c = {
3983 .dbg_name = "ocmemcx_ocmemnoc_clk",
3984 .ops = &clk_ops_branch,
3985 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3986 },
3987};
3988
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003989static struct branch_clk venus0_ahb_clk = {
3990 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003991 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003992 .base = &virt_bases[MMSS_BASE],
3993 .c = {
3994 .dbg_name = "venus0_ahb_clk",
3995 .ops = &clk_ops_branch,
3996 CLK_INIT(venus0_ahb_clk.c),
3997 },
3998};
3999
4000static struct branch_clk venus0_axi_clk = {
4001 .cbcr_reg = VENUS0_AXI_CBCR,
4002 .parent = &axi_clk_src.c,
4003 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004004 .base = &virt_bases[MMSS_BASE],
4005 .c = {
4006 .dbg_name = "venus0_axi_clk",
4007 .ops = &clk_ops_branch,
4008 CLK_INIT(venus0_axi_clk.c),
4009 },
4010};
4011
4012static struct branch_clk venus0_ocmemnoc_clk = {
4013 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004014 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004016 .base = &virt_bases[MMSS_BASE],
4017 .c = {
4018 .dbg_name = "venus0_ocmemnoc_clk",
4019 .ops = &clk_ops_branch,
4020 CLK_INIT(venus0_ocmemnoc_clk.c),
4021 },
4022};
4023
4024static struct branch_clk venus0_vcodec0_clk = {
4025 .cbcr_reg = VENUS0_VCODEC0_CBCR,
4026 .parent = &vcodec0_clk_src.c,
4027 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004028 .base = &virt_bases[MMSS_BASE],
4029 .c = {
4030 .dbg_name = "venus0_vcodec0_clk",
4031 .ops = &clk_ops_branch,
4032 CLK_INIT(venus0_vcodec0_clk.c),
4033 },
4034};
4035
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004036static struct branch_clk oxilicx_axi_clk = {
4037 .cbcr_reg = OXILICX_AXI_CBCR,
4038 .parent = &axi_clk_src.c,
4039 .has_sibling = 1,
4040 .base = &virt_bases[MMSS_BASE],
4041 .c = {
4042 .dbg_name = "oxilicx_axi_clk",
4043 .ops = &clk_ops_branch,
4044 CLK_INIT(oxilicx_axi_clk.c),
4045 },
4046};
4047
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004048static struct branch_clk oxili_gfx3d_clk = {
4049 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07004050 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004051 .base = &virt_bases[MMSS_BASE],
4052 .c = {
4053 .dbg_name = "oxili_gfx3d_clk",
4054 .ops = &clk_ops_branch,
4055 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004056 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004057 },
4058};
4059
4060static struct branch_clk oxilicx_ahb_clk = {
4061 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004062 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063 .base = &virt_bases[MMSS_BASE],
4064 .c = {
4065 .dbg_name = "oxilicx_ahb_clk",
4066 .ops = &clk_ops_branch,
4067 CLK_INIT(oxilicx_ahb_clk.c),
4068 },
4069};
4070
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07004072 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 F_END
4074};
4075
4076static struct rcg_clk audio_core_slimbus_core_clk_src = {
4077 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
4078 .set_rate = set_rate_mnd,
4079 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
4080 .current_freq = &rcg_dummy_freq,
4081 .base = &virt_bases[LPASS_BASE],
4082 .c = {
4083 .dbg_name = "audio_core_slimbus_core_clk_src",
4084 .ops = &clk_ops_rcg_mnd,
4085 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
4086 CLK_INIT(audio_core_slimbus_core_clk_src.c),
4087 },
4088};
4089
4090static struct branch_clk audio_core_slimbus_core_clk = {
4091 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
4092 .parent = &audio_core_slimbus_core_clk_src.c,
4093 .base = &virt_bases[LPASS_BASE],
4094 .c = {
4095 .dbg_name = "audio_core_slimbus_core_clk",
4096 .ops = &clk_ops_branch,
4097 CLK_INIT(audio_core_slimbus_core_clk.c),
4098 },
4099};
4100
4101static struct branch_clk audio_core_slimbus_lfabif_clk = {
4102 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
4103 .has_sibling = 1,
4104 .base = &virt_bases[LPASS_BASE],
4105 .c = {
4106 .dbg_name = "audio_core_slimbus_lfabif_clk",
4107 .ops = &clk_ops_branch,
4108 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
4109 },
4110};
4111
4112static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
4113 F_LPASS( 512000, lpapll0, 16, 1, 60),
4114 F_LPASS( 768000, lpapll0, 16, 1, 40),
4115 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07004116 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004117 F_LPASS( 2048000, lpapll0, 16, 1, 15),
4118 F_LPASS( 3072000, lpapll0, 16, 1, 10),
4119 F_LPASS( 4096000, lpapll0, 15, 1, 8),
4120 F_LPASS( 6144000, lpapll0, 10, 1, 8),
4121 F_LPASS( 8192000, lpapll0, 15, 1, 4),
4122 F_LPASS(12288000, lpapll0, 10, 1, 4),
4123 F_END
4124};
4125
4126static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
4127 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
4128 .set_rate = set_rate_mnd,
4129 .freq_tbl = ftbl_audio_core_lpaif_clock,
4130 .current_freq = &rcg_dummy_freq,
4131 .base = &virt_bases[LPASS_BASE],
4132 .c = {
4133 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4134 .ops = &clk_ops_rcg_mnd,
4135 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4136 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4137 },
4138};
4139
4140static struct rcg_clk audio_core_lpaif_pri_clk_src = {
4141 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
4142 .set_rate = set_rate_mnd,
4143 .freq_tbl = ftbl_audio_core_lpaif_clock,
4144 .current_freq = &rcg_dummy_freq,
4145 .base = &virt_bases[LPASS_BASE],
4146 .c = {
4147 .dbg_name = "audio_core_lpaif_pri_clk_src",
4148 .ops = &clk_ops_rcg_mnd,
4149 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4150 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
4151 },
4152};
4153
4154static struct rcg_clk audio_core_lpaif_sec_clk_src = {
4155 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4156 .set_rate = set_rate_mnd,
4157 .freq_tbl = ftbl_audio_core_lpaif_clock,
4158 .current_freq = &rcg_dummy_freq,
4159 .base = &virt_bases[LPASS_BASE],
4160 .c = {
4161 .dbg_name = "audio_core_lpaif_sec_clk_src",
4162 .ops = &clk_ops_rcg_mnd,
4163 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4164 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4165 },
4166};
4167
4168static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4169 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4170 .set_rate = set_rate_mnd,
4171 .freq_tbl = ftbl_audio_core_lpaif_clock,
4172 .current_freq = &rcg_dummy_freq,
4173 .base = &virt_bases[LPASS_BASE],
4174 .c = {
4175 .dbg_name = "audio_core_lpaif_ter_clk_src",
4176 .ops = &clk_ops_rcg_mnd,
4177 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4178 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4179 },
4180};
4181
4182static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4183 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4184 .set_rate = set_rate_mnd,
4185 .freq_tbl = ftbl_audio_core_lpaif_clock,
4186 .current_freq = &rcg_dummy_freq,
4187 .base = &virt_bases[LPASS_BASE],
4188 .c = {
4189 .dbg_name = "audio_core_lpaif_quad_clk_src",
4190 .ops = &clk_ops_rcg_mnd,
4191 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4192 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4193 },
4194};
4195
4196static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4197 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4198 .set_rate = set_rate_mnd,
4199 .freq_tbl = ftbl_audio_core_lpaif_clock,
4200 .current_freq = &rcg_dummy_freq,
4201 .base = &virt_bases[LPASS_BASE],
4202 .c = {
4203 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4204 .ops = &clk_ops_rcg_mnd,
4205 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4206 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4207 },
4208};
4209
4210static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4211 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4212 .set_rate = set_rate_mnd,
4213 .freq_tbl = ftbl_audio_core_lpaif_clock,
4214 .current_freq = &rcg_dummy_freq,
4215 .base = &virt_bases[LPASS_BASE],
4216 .c = {
4217 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4218 .ops = &clk_ops_rcg_mnd,
4219 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4220 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4221 },
4222};
4223
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004224struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4225 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4226 .set_rate = set_rate_mnd,
4227 .freq_tbl = ftbl_audio_core_lpaif_clock,
4228 .current_freq = &rcg_dummy_freq,
4229 .base = &virt_bases[LPASS_BASE],
4230 .c = {
4231 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4232 .ops = &clk_ops_rcg_mnd,
4233 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4234 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4235 },
4236};
4237
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004238static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4239 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4240 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4241 .has_sibling = 1,
4242 .base = &virt_bases[LPASS_BASE],
4243 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004244 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004245 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004246 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004247 },
4248};
4249
4250static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4251 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004252 .has_sibling = 1,
4253 .base = &virt_bases[LPASS_BASE],
4254 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004255 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004256 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004257 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004258 },
4259};
4260
4261static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4262 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4263 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4264 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004265 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004266 .base = &virt_bases[LPASS_BASE],
4267 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004268 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004269 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004270 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004271 },
4272};
4273
4274static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4275 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4276 .parent = &audio_core_lpaif_pri_clk_src.c,
4277 .has_sibling = 1,
4278 .base = &virt_bases[LPASS_BASE],
4279 .c = {
4280 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4281 .ops = &clk_ops_branch,
4282 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4283 },
4284};
4285
4286static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4287 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004288 .has_sibling = 1,
4289 .base = &virt_bases[LPASS_BASE],
4290 .c = {
4291 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4292 .ops = &clk_ops_branch,
4293 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4294 },
4295};
4296
4297static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4298 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4299 .parent = &audio_core_lpaif_pri_clk_src.c,
4300 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004301 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004302 .base = &virt_bases[LPASS_BASE],
4303 .c = {
4304 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4305 .ops = &clk_ops_branch,
4306 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4307 },
4308};
4309
4310static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4311 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4312 .parent = &audio_core_lpaif_sec_clk_src.c,
4313 .has_sibling = 1,
4314 .base = &virt_bases[LPASS_BASE],
4315 .c = {
4316 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4317 .ops = &clk_ops_branch,
4318 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4319 },
4320};
4321
4322static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4323 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004324 .has_sibling = 1,
4325 .base = &virt_bases[LPASS_BASE],
4326 .c = {
4327 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4328 .ops = &clk_ops_branch,
4329 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4330 },
4331};
4332
4333static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4334 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4335 .parent = &audio_core_lpaif_sec_clk_src.c,
4336 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004337 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004338 .base = &virt_bases[LPASS_BASE],
4339 .c = {
4340 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4341 .ops = &clk_ops_branch,
4342 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4343 },
4344};
4345
4346static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4347 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4348 .parent = &audio_core_lpaif_ter_clk_src.c,
4349 .has_sibling = 1,
4350 .base = &virt_bases[LPASS_BASE],
4351 .c = {
4352 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4353 .ops = &clk_ops_branch,
4354 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4355 },
4356};
4357
4358static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4359 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004360 .has_sibling = 1,
4361 .base = &virt_bases[LPASS_BASE],
4362 .c = {
4363 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4364 .ops = &clk_ops_branch,
4365 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4366 },
4367};
4368
4369static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4370 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4371 .parent = &audio_core_lpaif_ter_clk_src.c,
4372 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004373 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004374 .base = &virt_bases[LPASS_BASE],
4375 .c = {
4376 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4377 .ops = &clk_ops_branch,
4378 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4379 },
4380};
4381
4382static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4383 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4384 .parent = &audio_core_lpaif_quad_clk_src.c,
4385 .has_sibling = 1,
4386 .base = &virt_bases[LPASS_BASE],
4387 .c = {
4388 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4389 .ops = &clk_ops_branch,
4390 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4391 },
4392};
4393
4394static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4395 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004396 .has_sibling = 1,
4397 .base = &virt_bases[LPASS_BASE],
4398 .c = {
4399 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4400 .ops = &clk_ops_branch,
4401 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4402 },
4403};
4404
4405static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4406 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4407 .parent = &audio_core_lpaif_quad_clk_src.c,
4408 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004409 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004410 .base = &virt_bases[LPASS_BASE],
4411 .c = {
4412 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4413 .ops = &clk_ops_branch,
4414 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4415 },
4416};
4417
4418static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4419 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004420 .has_sibling = 1,
4421 .base = &virt_bases[LPASS_BASE],
4422 .c = {
4423 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4424 .ops = &clk_ops_branch,
4425 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4426 },
4427};
4428
4429static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4430 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4431 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4432 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004433 .base = &virt_bases[LPASS_BASE],
4434 .c = {
4435 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4436 .ops = &clk_ops_branch,
4437 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4438 },
4439};
4440
4441static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4442 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4443 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4444 .has_sibling = 1,
4445 .base = &virt_bases[LPASS_BASE],
4446 .c = {
4447 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4448 .ops = &clk_ops_branch,
4449 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4450 },
4451};
4452
4453static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4454 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4455 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4456 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004457 .base = &virt_bases[LPASS_BASE],
4458 .c = {
4459 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4460 .ops = &clk_ops_branch,
4461 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4462 },
4463};
4464
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004465struct branch_clk audio_core_lpaif_pcmoe_clk = {
4466 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4467 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4468 .base = &virt_bases[LPASS_BASE],
4469 .c = {
4470 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4471 .ops = &clk_ops_branch,
4472 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4473 },
4474};
4475
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004476static struct branch_clk q6ss_ahb_lfabif_clk = {
4477 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4478 .has_sibling = 1,
4479 .base = &virt_bases[LPASS_BASE],
4480 .c = {
4481 .dbg_name = "q6ss_ahb_lfabif_clk",
4482 .ops = &clk_ops_branch,
4483 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4484 },
4485};
4486
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004487static struct branch_clk audio_core_ixfabric_clk = {
4488 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4489 .has_sibling = 1,
4490 .base = &virt_bases[LPASS_BASE],
4491 .c = {
4492 .dbg_name = "audio_core_ixfabric_clk",
4493 .ops = &clk_ops_branch,
4494 CLK_INIT(audio_core_ixfabric_clk.c),
4495 },
4496};
4497
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004498static struct branch_clk gcc_lpass_q6_axi_clk = {
4499 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4500 .has_sibling = 1,
4501 .base = &virt_bases[GCC_BASE],
4502 .c = {
4503 .dbg_name = "gcc_lpass_q6_axi_clk",
4504 .ops = &clk_ops_branch,
4505 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4506 },
4507};
4508
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004509static struct branch_clk q6ss_xo_clk = {
4510 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4511 .bcr_reg = LPASS_Q6SS_BCR,
4512 .has_sibling = 1,
4513 .base = &virt_bases[LPASS_BASE],
4514 .c = {
4515 .dbg_name = "q6ss_xo_clk",
4516 .ops = &clk_ops_branch,
4517 CLK_INIT(q6ss_xo_clk.c),
4518 },
4519};
4520
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004521static struct branch_clk q6ss_ahbm_clk = {
4522 .cbcr_reg = Q6SS_AHBM_CBCR,
4523 .has_sibling = 1,
4524 .base = &virt_bases[LPASS_BASE],
4525 .c = {
4526 .dbg_name = "q6ss_ahbm_clk",
4527 .ops = &clk_ops_branch,
4528 CLK_INIT(q6ss_ahbm_clk.c),
4529 },
4530};
4531
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004532static struct branch_clk mss_xo_q6_clk = {
4533 .cbcr_reg = MSS_XO_Q6_CBCR,
4534 .bcr_reg = MSS_Q6SS_BCR,
4535 .has_sibling = 1,
4536 .base = &virt_bases[MSS_BASE],
4537 .c = {
4538 .dbg_name = "mss_xo_q6_clk",
4539 .ops = &clk_ops_branch,
4540 CLK_INIT(mss_xo_q6_clk.c),
4541 .depends = &gcc_mss_cfg_ahb_clk.c,
4542 },
4543};
4544
4545static struct branch_clk mss_bus_q6_clk = {
4546 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004547 .has_sibling = 1,
4548 .base = &virt_bases[MSS_BASE],
4549 .c = {
4550 .dbg_name = "mss_bus_q6_clk",
4551 .ops = &clk_ops_branch,
4552 CLK_INIT(mss_bus_q6_clk.c),
4553 .depends = &gcc_mss_cfg_ahb_clk.c,
4554 },
4555};
4556
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004557static DEFINE_CLK_MEASURE(l2_m_clk);
4558static DEFINE_CLK_MEASURE(krait0_m_clk);
4559static DEFINE_CLK_MEASURE(krait1_m_clk);
4560static DEFINE_CLK_MEASURE(krait2_m_clk);
4561static DEFINE_CLK_MEASURE(krait3_m_clk);
4562
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004563#ifdef CONFIG_DEBUG_FS
4564
4565struct measure_mux_entry {
4566 struct clk *c;
4567 int base;
4568 u32 debug_mux;
4569};
4570
4571struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004572 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4573 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4574 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4575 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004576 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004577 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4578 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4579 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4580 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4581 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4582 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4583 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4584 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4585 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4586 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4587 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4588 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4589 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4590 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4591 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4592 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4593 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4594 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4595 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4596 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4597 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4598 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4599 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4600 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4601 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4602 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4603 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4604 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4605 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4606 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4607 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4608 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4609 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004610 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004611 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4612 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4613 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4614 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4615 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4616 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4617 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4618 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4619 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4620 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4621 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4622 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4623 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4624 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4625 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4626 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4627 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4628 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4629 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4630 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4631 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4632 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4633 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4634 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4635 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4636 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4637 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4638 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4639 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4640 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4641 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004642 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004643 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004644 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004645 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004646 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004647 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4648 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4649 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4650 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4651 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4652 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4653 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4654 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4655 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4656 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4657 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4658 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4659 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4660 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4661 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4662 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4663 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4664 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4665 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4666 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4667 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4668 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4669 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4670 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4671 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4672 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4673 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4674 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4675 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4676 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4677 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4678 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4679 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4680 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4681 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4682 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4683 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4684 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4685 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4686 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4687 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4688 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4689 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4690 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4691 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4692 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4693 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4694 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4695 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004696 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4697 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4698 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4699 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4700 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4701 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4702 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4703 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4704 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4705 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004706 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4707 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4708 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4709 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4710 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4711 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4712 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4713 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4714 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4715 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4716 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4717 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4718 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4719 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4720 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4721 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4722 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4723 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4724 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4725 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4726 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4727 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4728 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004729 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004730 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4731 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004732 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4733 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004734 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004735 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004736 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4737 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4738
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004739 {&l2_m_clk, APCS_BASE, 0x0081},
4740 {&krait0_m_clk, APCS_BASE, 0x0080},
4741 {&krait1_m_clk, APCS_BASE, 0x0088},
4742 {&krait2_m_clk, APCS_BASE, 0x0090},
4743 {&krait3_m_clk, APCS_BASE, 0x0098},
4744
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004745 {&dummy_clk, N_BASES, 0x0000},
4746};
4747
4748static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4749{
4750 struct measure_clk *clk = to_measure_clk(c);
4751 unsigned long flags;
4752 u32 regval, clk_sel, i;
4753
4754 if (!parent)
4755 return -EINVAL;
4756
4757 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4758 if (measure_mux[i].c == parent)
4759 break;
4760
4761 if (measure_mux[i].c == &dummy_clk)
4762 return -EINVAL;
4763
4764 spin_lock_irqsave(&local_clock_reg_lock, flags);
4765 /*
4766 * Program the test vector, measurement period (sample_ticks)
4767 * and scaling multiplier.
4768 */
4769 clk->sample_ticks = 0x10000;
4770 clk->multiplier = 1;
4771
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004772 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004773 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4774 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4775 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4776
4777 switch (measure_mux[i].base) {
4778
4779 case GCC_BASE:
4780 clk_sel = measure_mux[i].debug_mux;
4781 break;
4782
4783 case MMSS_BASE:
4784 clk_sel = 0x02C;
4785 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4786 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4787
4788 /* Activate debug clock output */
4789 regval |= BIT(16);
4790 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4791 break;
4792
4793 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004794 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004795 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4796 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4797
4798 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004799 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004800 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4801 break;
4802
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004803 case MSS_BASE:
4804 clk_sel = 0x32;
4805 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4806 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4807 break;
4808
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004809 case APCS_BASE:
4810 clk->multiplier = 4;
4811 clk_sel = 0x16A;
4812 regval = measure_mux[i].debug_mux;
4813 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4814 break;
4815
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004816 default:
4817 return -EINVAL;
4818 }
4819
4820 /* Set debug mux clock index */
4821 regval = BVAL(8, 0, clk_sel);
4822 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4823
4824 /* Activate debug clock output */
4825 regval |= BIT(16);
4826 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4827
4828 /* Make sure test vector is set before starting measurements. */
4829 mb();
4830 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4831
4832 return 0;
4833}
4834
4835/* Sample clock for 'ticks' reference clock ticks. */
4836static u32 run_measurement(unsigned ticks)
4837{
4838 /* Stop counters and set the XO4 counter start value. */
4839 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4840
4841 /* Wait for timer to become ready. */
4842 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4843 BIT(25)) != 0)
4844 cpu_relax();
4845
4846 /* Run measurement and wait for completion. */
4847 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4848 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4849 BIT(25)) == 0)
4850 cpu_relax();
4851
4852 /* Return measured ticks. */
4853 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4854 BM(24, 0);
4855}
4856
4857/*
4858 * Perform a hardware rate measurement for a given clock.
4859 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4860 */
4861static unsigned long measure_clk_get_rate(struct clk *c)
4862{
4863 unsigned long flags;
4864 u32 gcc_xo4_reg_backup;
4865 u64 raw_count_short, raw_count_full;
4866 struct measure_clk *clk = to_measure_clk(c);
4867 unsigned ret;
4868
4869 ret = clk_prepare_enable(&cxo_clk_src.c);
4870 if (ret) {
4871 pr_warning("CXO clock failed to enable. Can't measure\n");
4872 return 0;
4873 }
4874
4875 spin_lock_irqsave(&local_clock_reg_lock, flags);
4876
4877 /* Enable CXO/4 and RINGOSC branch. */
4878 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4879 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4880
4881 /*
4882 * The ring oscillator counter will not reset if the measured clock
4883 * is not running. To detect this, run a short measurement before
4884 * the full measurement. If the raw results of the two are the same
4885 * then the clock must be off.
4886 */
4887
4888 /* Run a short measurement. (~1 ms) */
4889 raw_count_short = run_measurement(0x1000);
4890 /* Run a full measurement. (~14 ms) */
4891 raw_count_full = run_measurement(clk->sample_ticks);
4892
4893 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4894
4895 /* Return 0 if the clock is off. */
4896 if (raw_count_full == raw_count_short) {
4897 ret = 0;
4898 } else {
4899 /* Compute rate in Hz. */
4900 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4901 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4902 ret = (raw_count_full * clk->multiplier);
4903 }
4904
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004905 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004906 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4907
4908 clk_disable_unprepare(&cxo_clk_src.c);
4909
4910 return ret;
4911}
4912#else /* !CONFIG_DEBUG_FS */
4913static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4914{
4915 return -EINVAL;
4916}
4917
4918static unsigned long measure_clk_get_rate(struct clk *clk)
4919{
4920 return 0;
4921}
4922#endif /* CONFIG_DEBUG_FS */
4923
Matt Wagantallae053222012-05-14 19:42:07 -07004924static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004925 .set_parent = measure_clk_set_parent,
4926 .get_rate = measure_clk_get_rate,
4927};
4928
4929static struct measure_clk measure_clk = {
4930 .c = {
4931 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004932 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004933 CLK_INIT(measure_clk.c),
4934 },
4935 .multiplier = 1,
4936};
4937
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004938
4939static struct clk_lookup msm_clocks_8974_rumi[] = {
4940 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4941 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4942 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4943 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4944 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4945 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4946 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4947 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4948 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4949 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4950 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4951 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4952 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4953 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004954 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4955 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004956 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4957 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4958 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4959 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4960 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4961 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4962 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4963 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4964 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4965 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4966 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4967 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4968 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4969 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4970 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4971 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4972 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4973 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4974 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4975 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4976 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4977 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4978};
4979
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004980static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004981 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4982 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004983 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004984 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004985 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004986 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4987
4988 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004989 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004990 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004991 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4992 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004993 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004994 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004995 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004996 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4997 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4998 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4999 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
5000 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
5001 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
5002 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
5003 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
5004 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07005005 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07005006 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005007 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
5008 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
5009 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
5010
5011 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
5012 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
5013 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
5014 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
5015 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
5016 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005017 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005018 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005019 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005020 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
5021 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
5022 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
5023 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
5024 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005025 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
5026 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005027 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
5028 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
5029 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
5030 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
5031
5032 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
5033 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
5034 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
5035 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
5036 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
5037 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
5038
Mona Hossainb43e94b2012-05-07 08:52:06 -07005039 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
5040 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
5041 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
5042 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
5043
5044 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
5045 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
5046 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
5047 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
5048
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005049 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5050 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5051 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5052
5053 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5054 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5055 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5056
5057 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5058 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305059 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005060 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5061 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305062 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005063 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5064 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305065 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005066 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5067 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305068 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005069
5070 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
5071 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
5072
Manu Gautam51be9712012-06-06 14:54:52 +05305073 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5074 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
5075 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5076 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5077 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5078 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5079 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5080 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005081
5082 /* Multimedia clocks */
5083 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005084 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
5085 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
5086 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005087 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
5088 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
5089 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005090 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
5091 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
5092 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005093 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5094 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5095 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5096 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005097 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
5098 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
5099 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
5100 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
5101 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
5102 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
5103 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
5104 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
5105 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
5106 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
5107 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
5108 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
5109 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
5110 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
5111 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
5112 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
5113 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
5114 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
5115 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
5116 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
5117 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
5118 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
5119 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
5120 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
5121 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
5122 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
5123 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
5124 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
5125 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
5126 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
5127 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
5128 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
5129 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
5130 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005131 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5132 "fda64000.qcom,iommu"),
5133 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5134 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005135 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
5136 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
5137 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
5138 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
5139 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
5140 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
5141 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
5142 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
5143 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
5144 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
5145 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07005146 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
5147 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005148 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
5149 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
5150 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
5151 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
5152 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
5153 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
5154 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005155 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005156 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5157 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005158 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005159 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5160 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005161 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5162 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005163 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5164 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005165 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005166 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5167 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005168 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005169 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005170 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5171 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005172 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5173 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5174 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5175 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5176 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005177 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5178 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5179 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5180 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005181
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005182
5183 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005184 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005185 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5186 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5187 "fe12f000.slim"),
5188 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5189 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5190 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5191 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5192 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5193 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5194 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5195 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5196 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5197 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5198 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5199 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5200 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5201 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5202 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5203 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5204 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5205 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5206 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5207 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005208 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005209 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005210 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005211 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5212 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005213 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5214 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5215 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5216 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005217 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5218 "msm-dai-q6.4106"),
5219 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5220 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005221
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005222 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005223 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005224 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005225 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005226 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005227
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005228 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5229 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5230 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5231 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005232 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005233
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005234 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5235 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005236
5237 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5238 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5239 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5240 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5241 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5242 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5243 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5244 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5245 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5246 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5247
5248 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5249 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5250 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5251 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5252 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5253 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5254 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5255 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5256 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5257 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5258 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5259 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5260 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005261 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5262 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005263 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5264 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005265
5266 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5267 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5268 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5269 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5270 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5271 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5272 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5273 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5274 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5275 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5276 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5277 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5278 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5279 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5280
5281 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5282 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5283 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5284 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5285 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5286 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5287 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5288 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5289 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5290 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5291 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5292 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5293 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5294 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005295
5296 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5297 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5298 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5299 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5300 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005301};
5302
5303static struct pll_config_regs gpll0_regs __initdata = {
5304 .l_reg = (void __iomem *)GPLL0_L_REG,
5305 .m_reg = (void __iomem *)GPLL0_M_REG,
5306 .n_reg = (void __iomem *)GPLL0_N_REG,
5307 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5308 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5309 .base = &virt_bases[GCC_BASE],
5310};
5311
5312/* GPLL0 at 600 MHz, main output enabled. */
5313static struct pll_config gpll0_config __initdata = {
5314 .l = 0x1f,
5315 .m = 0x1,
5316 .n = 0x4,
5317 .vco_val = 0x0,
5318 .vco_mask = BM(21, 20),
5319 .pre_div_val = 0x0,
5320 .pre_div_mask = BM(14, 12),
5321 .post_div_val = 0x0,
5322 .post_div_mask = BM(9, 8),
5323 .mn_ena_val = BIT(24),
5324 .mn_ena_mask = BIT(24),
5325 .main_output_val = BIT(0),
5326 .main_output_mask = BIT(0),
5327};
5328
5329static struct pll_config_regs gpll1_regs __initdata = {
5330 .l_reg = (void __iomem *)GPLL1_L_REG,
5331 .m_reg = (void __iomem *)GPLL1_M_REG,
5332 .n_reg = (void __iomem *)GPLL1_N_REG,
5333 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5334 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5335 .base = &virt_bases[GCC_BASE],
5336};
5337
5338/* GPLL1 at 480 MHz, main output enabled. */
5339static struct pll_config gpll1_config __initdata = {
5340 .l = 0x19,
5341 .m = 0x0,
5342 .n = 0x1,
5343 .vco_val = 0x0,
5344 .vco_mask = BM(21, 20),
5345 .pre_div_val = 0x0,
5346 .pre_div_mask = BM(14, 12),
5347 .post_div_val = 0x0,
5348 .post_div_mask = BM(9, 8),
5349 .main_output_val = BIT(0),
5350 .main_output_mask = BIT(0),
5351};
5352
5353static struct pll_config_regs mmpll0_regs __initdata = {
5354 .l_reg = (void __iomem *)MMPLL0_L_REG,
5355 .m_reg = (void __iomem *)MMPLL0_M_REG,
5356 .n_reg = (void __iomem *)MMPLL0_N_REG,
5357 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5358 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5359 .base = &virt_bases[MMSS_BASE],
5360};
5361
5362/* MMPLL0 at 800 MHz, main output enabled. */
5363static struct pll_config mmpll0_config __initdata = {
5364 .l = 0x29,
5365 .m = 0x2,
5366 .n = 0x3,
5367 .vco_val = 0x0,
5368 .vco_mask = BM(21, 20),
5369 .pre_div_val = 0x0,
5370 .pre_div_mask = BM(14, 12),
5371 .post_div_val = 0x0,
5372 .post_div_mask = BM(9, 8),
5373 .mn_ena_val = BIT(24),
5374 .mn_ena_mask = BIT(24),
5375 .main_output_val = BIT(0),
5376 .main_output_mask = BIT(0),
5377};
5378
5379static struct pll_config_regs mmpll1_regs __initdata = {
5380 .l_reg = (void __iomem *)MMPLL1_L_REG,
5381 .m_reg = (void __iomem *)MMPLL1_M_REG,
5382 .n_reg = (void __iomem *)MMPLL1_N_REG,
5383 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5384 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5385 .base = &virt_bases[MMSS_BASE],
5386};
5387
5388/* MMPLL1 at 1000 MHz, main output enabled. */
5389static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005390 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005391 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005392 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005393 .vco_val = 0x0,
5394 .vco_mask = BM(21, 20),
5395 .pre_div_val = 0x0,
5396 .pre_div_mask = BM(14, 12),
5397 .post_div_val = 0x0,
5398 .post_div_mask = BM(9, 8),
5399 .mn_ena_val = BIT(24),
5400 .mn_ena_mask = BIT(24),
5401 .main_output_val = BIT(0),
5402 .main_output_mask = BIT(0),
5403};
5404
5405static struct pll_config_regs mmpll3_regs __initdata = {
5406 .l_reg = (void __iomem *)MMPLL3_L_REG,
5407 .m_reg = (void __iomem *)MMPLL3_M_REG,
5408 .n_reg = (void __iomem *)MMPLL3_N_REG,
5409 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5410 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5411 .base = &virt_bases[MMSS_BASE],
5412};
5413
5414/* MMPLL3 at 820 MHz, main output enabled. */
5415static struct pll_config mmpll3_config __initdata = {
5416 .l = 0x2A,
5417 .m = 0x11,
5418 .n = 0x18,
5419 .vco_val = 0x0,
5420 .vco_mask = BM(21, 20),
5421 .pre_div_val = 0x0,
5422 .pre_div_mask = BM(14, 12),
5423 .post_div_val = 0x0,
5424 .post_div_mask = BM(9, 8),
5425 .mn_ena_val = BIT(24),
5426 .mn_ena_mask = BIT(24),
5427 .main_output_val = BIT(0),
5428 .main_output_mask = BIT(0),
5429};
5430
5431static struct pll_config_regs lpapll0_regs __initdata = {
5432 .l_reg = (void __iomem *)LPAPLL_L_REG,
5433 .m_reg = (void __iomem *)LPAPLL_M_REG,
5434 .n_reg = (void __iomem *)LPAPLL_N_REG,
5435 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5436 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5437 .base = &virt_bases[LPASS_BASE],
5438};
5439
5440/* LPAPLL0 at 491.52 MHz, main output enabled. */
5441static struct pll_config lpapll0_config __initdata = {
5442 .l = 0x33,
5443 .m = 0x1,
5444 .n = 0x5,
5445 .vco_val = 0x0,
5446 .vco_mask = BM(21, 20),
5447 .pre_div_val = BVAL(14, 12, 0x1),
5448 .pre_div_mask = BM(14, 12),
5449 .post_div_val = 0x0,
5450 .post_div_mask = BM(9, 8),
5451 .mn_ena_val = BIT(24),
5452 .mn_ena_mask = BIT(24),
5453 .main_output_val = BIT(0),
5454 .main_output_mask = BIT(0),
5455};
5456
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005457#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005458#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005459
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005460#define PWR_ON_MASK BIT(31)
5461#define EN_REST_WAIT_MASK (0xF << 20)
5462#define EN_FEW_WAIT_MASK (0xF << 16)
5463#define CLK_DIS_WAIT_MASK (0xF << 12)
5464#define SW_OVERRIDE_MASK BIT(2)
5465#define HW_CONTROL_MASK BIT(1)
5466#define SW_COLLAPSE_MASK BIT(0)
5467
5468/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5469#define EN_REST_WAIT_VAL (0x2 << 20)
5470#define EN_FEW_WAIT_VAL (0x2 << 16)
5471#define CLK_DIS_WAIT_VAL (0x2 << 12)
5472#define GDSC_TIMEOUT_US 50000
5473
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005474static void __init reg_init(void)
5475{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005476 u32 regval, status;
5477 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005478
5479 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5480 & gpll0_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005481 configure_sr_hpm_lp_pll(&gpll0_config, &gpll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005482
5483 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5484 & gpll1_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005485 configure_sr_hpm_lp_pll(&gpll1_config, &gpll1_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005486
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005487 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
5488 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5489 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5490 configure_sr_hpm_lp_pll(&lpapll0_config, &lpapll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005491
Matt Wagantalle7502372012-08-08 00:10:10 -07005492 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005493 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005494 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005495 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5496
5497 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5498 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5499 regval |= BIT(0);
5500 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5501
5502 /*
5503 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5504 * register.
5505 */
5506 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005507
5508 /*
5509 * TODO: The following sequence enables the LPASS audio core GDSC.
5510 * Remove when this becomes unnecessary.
5511 */
5512
5513 /*
5514 * Disable HW trigger: collapse/restore occur based on registers writes.
5515 * Disable SW override: Use hardware state-machine for sequencing.
5516 */
5517 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5518 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5519
5520 /* Configure wait time between states. */
5521 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5522 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5523 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5524
5525 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5526 regval &= ~BIT(0);
5527 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5528
5529 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5530 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5531 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005532}
5533
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005534static void __init mdss_clock_setup(void)
5535{
5536 clk_ops_byte = clk_ops_rcg_mnd;
5537 clk_ops_byte.set_rate = set_rate_byte;
5538 clk_ops_dsi_byte_pll.get_parent = dsi_pll_clk_get_parent;
5539
5540 clk_ops_pixel = clk_ops_rcg;
5541 clk_ops_pixel.set_rate = set_rate_pixel;
5542 clk_ops_dsi_pixel_pll.get_parent = dsi_pll_clk_get_parent;
5543
5544 mdss_clk_ctrl_init();
5545}
5546
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005547static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005548{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005549 clk_set_rate(&axi_clk_src.c, 282000000);
5550 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005551
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005552 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005553 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5554 * source. Sleep set vote is 0.
5555 */
5556 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5557 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5558
5559 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005560 * Hold an active set vote for CXO; this is because CXO is expected
5561 * to remain on whenever CPUs aren't power collapsed.
5562 */
5563 clk_prepare_enable(&cxo_a_clk_src.c);
5564
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005565 /* TODO: Temporarily enable a clock to allow access to LPASS core
5566 * registers.
5567 */
5568 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5569
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005570 /*
5571 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5572 * the bus driver is ready.
5573 */
5574 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5575 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5576
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005577 mdss_clock_setup();
5578
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005579 /* Set rates for single-rate clocks. */
5580 clk_set_rate(&usb30_master_clk_src.c,
5581 usb30_master_clk_src.freq_tbl[0].freq_hz);
5582 clk_set_rate(&tsif_ref_clk_src.c,
5583 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5584 clk_set_rate(&usb_hs_system_clk_src.c,
5585 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5586 clk_set_rate(&usb_hsic_clk_src.c,
5587 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5588 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5589 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5590 clk_set_rate(&usb_hsic_system_clk_src.c,
5591 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5592 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5593 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5594 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5595 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5596 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5597 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5598 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5599 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5600 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5601 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5602 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5603 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5604 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5605 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5606}
5607
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005608#define GCC_CC_PHYS 0xFC400000
5609#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005610
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005611#define MMSS_CC_PHYS 0xFD8C0000
5612#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005613
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005614#define LPASS_CC_PHYS 0xFE000000
5615#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005616
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005617#define MSS_CC_PHYS 0xFC980000
5618#define MSS_CC_SIZE SZ_16K
5619
5620#define APCS_GCC_CC_PHYS 0xF9011000
5621#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005622
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005623static void __init enable_rpm_scaling(void)
5624{
5625 int rc, value = 0x1;
5626 struct msm_rpm_kvp kvp = {
5627 .key = RPM_SMD_KEY_ENABLE,
5628 .data = (void *)&value,
5629 .length = sizeof(value),
5630 };
5631
5632 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5633 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5634 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5635
5636 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5637 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5638 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5639}
5640
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005641static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005642{
5643 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5644 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005645 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005646
5647 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5648 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005649 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005650
5651 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5652 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005653 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005654
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005655 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5656 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005657 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005658
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005659 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5660 if (!virt_bases[APCS_BASE])
5661 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5662
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005663 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005664
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005665 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5666 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005667 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005668
5669 /*
5670 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5671 * until late_init. This may not be necessary with clock handoff;
5672 * Investigate this code on a real non-simulator target to determine
5673 * its necessity.
5674 */
5675 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5676 rpm_regulator_enable(vdd_dig_reg);
5677
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005678 enable_rpm_scaling();
5679
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005680 reg_init();
5681}
5682
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005683static int __init msm8974_clock_late_init(void)
5684{
5685 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5686}
5687
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005688static void __init msm8974_rumi_clock_pre_init(void)
5689{
5690 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5691 if (!virt_bases[GCC_BASE])
5692 panic("clock-8974: Unable to ioremap GCC memory!");
5693
5694 /* SDCC clocks are partially emulated in the RUMI */
5695 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5696 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5697 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5698 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5699
5700 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5701 if (IS_ERR(vdd_dig_reg))
5702 panic("clock-8974: Unable to get the vdd_dig regulator!");
5703
5704 /*
5705 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5706 * until late_init. This may not be necessary with clock handoff;
5707 * Investigate this code on a real non-simulator target to determine
5708 * its necessity.
5709 */
5710 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5711 rpm_regulator_enable(vdd_dig_reg);
5712}
5713
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005714struct clock_init_data msm8974_clock_init_data __initdata = {
5715 .table = msm_clocks_8974,
5716 .size = ARRAY_SIZE(msm_clocks_8974),
5717 .pre_init = msm8974_clock_pre_init,
5718 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005719 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005720};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005721
5722struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5723 .table = msm_clocks_8974_rumi,
5724 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5725 .pre_init = msm8974_rumi_clock_pre_init,
5726};