blob: ca85a0a1d3cc1018d3d0b63e09e604e968f7f19c [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080026#include <sound/msm-dai-q6.h>
27#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070028#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060029#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080030#include <mach/mdm2.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080031#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070032#include "clock.h"
33#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080034#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070035#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060036#include "rpm_stats.h"
37#include "rpm_log.h"
38#include "mpm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039
40/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070041#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060043#define MSM_GSBI4_PHYS 0x16300000
44#define MSM_GSBI5_PHYS 0x1A200000
45#define MSM_GSBI6_PHYS 0x16500000
46#define MSM_GSBI7_PHYS 0x16600000
47
Kenneth Heitke748593a2011-07-15 15:45:11 -060048/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070049#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070050#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080051#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052
Harini Jayaramanc4c58692011-07-19 14:50:10 -060053/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080054#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060055#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
56#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
57#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
58#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
59#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
60#define MSM_QUP_SIZE SZ_4K
61
Kenneth Heitke36920d32011-07-20 16:44:30 -060062/* Address of SSBI CMD */
63#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
64#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
65#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060066
Hemant Kumarcaa09092011-07-30 00:26:33 -070067/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080068#define MSM_HSUSB1_PHYS 0x12500000
69#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070070
Manu Gautam91223e02011-11-08 15:27:22 +053071/* Address of HS USB3 */
72#define MSM_HSUSB3_PHYS 0x12520000
73#define MSM_HSUSB3_SIZE SZ_4K
74
Jeff Ohlstein7e668552011-10-06 16:17:25 -070075static struct msm_watchdog_pdata msm_watchdog_pdata = {
76 .pet_time = 10000,
77 .bark_time = 11000,
78 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080079 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070080};
81
82struct platform_device msm8064_device_watchdog = {
83 .name = "msm_watchdog",
84 .id = -1,
85 .dev = {
86 .platform_data = &msm_watchdog_pdata,
87 },
88};
89
Joel King0581896d2011-07-19 16:43:28 -070090static struct resource msm_dmov_resource[] = {
91 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080092 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -070093 .flags = IORESOURCE_IRQ,
94 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070095 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -080096 .start = 0x18320000,
97 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070098 .flags = IORESOURCE_MEM,
99 },
100};
101
102static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800103 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700104 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700105};
106
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700107struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700108 .name = "msm_dmov",
109 .id = -1,
110 .resource = msm_dmov_resource,
111 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700112 .dev = {
113 .platform_data = &msm_dmov_pdata,
114 },
Joel King0581896d2011-07-19 16:43:28 -0700115};
116
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700117static struct resource resources_uart_gsbi1[] = {
118 {
119 .start = APQ8064_GSBI1_UARTDM_IRQ,
120 .end = APQ8064_GSBI1_UARTDM_IRQ,
121 .flags = IORESOURCE_IRQ,
122 },
123 {
124 .start = MSM_UART1DM_PHYS,
125 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
126 .name = "uartdm_resource",
127 .flags = IORESOURCE_MEM,
128 },
129 {
130 .start = MSM_GSBI1_PHYS,
131 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
132 .name = "gsbi_resource",
133 .flags = IORESOURCE_MEM,
134 },
135};
136
137struct platform_device apq8064_device_uart_gsbi1 = {
138 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800139 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700140 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
141 .resource = resources_uart_gsbi1,
142};
143
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144static struct resource resources_uart_gsbi3[] = {
145 {
146 .start = GSBI3_UARTDM_IRQ,
147 .end = GSBI3_UARTDM_IRQ,
148 .flags = IORESOURCE_IRQ,
149 },
150 {
151 .start = MSM_UART3DM_PHYS,
152 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
153 .name = "uartdm_resource",
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = MSM_GSBI3_PHYS,
158 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
159 .name = "gsbi_resource",
160 .flags = IORESOURCE_MEM,
161 },
162};
163
164struct platform_device apq8064_device_uart_gsbi3 = {
165 .name = "msm_serial_hsl",
166 .id = 0,
167 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
168 .resource = resources_uart_gsbi3,
169};
170
Jing Lin04601f92012-02-05 15:36:07 -0800171static struct resource resources_qup_i2c_gsbi3[] = {
172 {
173 .name = "gsbi_qup_i2c_addr",
174 .start = MSM_GSBI3_PHYS,
175 .end = MSM_GSBI3_PHYS + 4 - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "qup_phys_addr",
180 .start = MSM_GSBI3_QUP_PHYS,
181 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
182 .flags = IORESOURCE_MEM,
183 },
184 {
185 .name = "qup_err_intr",
186 .start = GSBI3_QUP_IRQ,
187 .end = GSBI3_QUP_IRQ,
188 .flags = IORESOURCE_IRQ,
189 },
190 {
191 .name = "i2c_clk",
192 .start = 9,
193 .end = 9,
194 .flags = IORESOURCE_IO,
195 },
196 {
197 .name = "i2c_sda",
198 .start = 8,
199 .end = 8,
200 .flags = IORESOURCE_IO,
201 },
202};
203
David Keitel3c40fc52012-02-09 17:53:52 -0800204static struct resource resources_qup_i2c_gsbi1[] = {
205 {
206 .name = "gsbi_qup_i2c_addr",
207 .start = MSM_GSBI1_PHYS,
208 .end = MSM_GSBI1_PHYS + 4 - 1,
209 .flags = IORESOURCE_MEM,
210 },
211 {
212 .name = "qup_phys_addr",
213 .start = MSM_GSBI1_QUP_PHYS,
214 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
215 .flags = IORESOURCE_MEM,
216 },
217 {
218 .name = "qup_err_intr",
219 .start = APQ8064_GSBI1_QUP_IRQ,
220 .end = APQ8064_GSBI1_QUP_IRQ,
221 .flags = IORESOURCE_IRQ,
222 },
223 {
224 .name = "i2c_clk",
225 .start = 21,
226 .end = 21,
227 .flags = IORESOURCE_IO,
228 },
229 {
230 .name = "i2c_sda",
231 .start = 20,
232 .end = 20,
233 .flags = IORESOURCE_IO,
234 },
235};
236
237struct platform_device apq8064_device_qup_i2c_gsbi1 = {
238 .name = "qup_i2c",
239 .id = 0,
240 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
241 .resource = resources_qup_i2c_gsbi1,
242};
243
Jing Lin04601f92012-02-05 15:36:07 -0800244struct platform_device apq8064_device_qup_i2c_gsbi3 = {
245 .name = "qup_i2c",
246 .id = 3,
247 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
248 .resource = resources_qup_i2c_gsbi3,
249};
250
Kenneth Heitke748593a2011-07-15 15:45:11 -0600251static struct resource resources_qup_i2c_gsbi4[] = {
252 {
253 .name = "gsbi_qup_i2c_addr",
254 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600255 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600256 .flags = IORESOURCE_MEM,
257 },
258 {
259 .name = "qup_phys_addr",
260 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600261 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .name = "qup_err_intr",
266 .start = GSBI4_QUP_IRQ,
267 .end = GSBI4_QUP_IRQ,
268 .flags = IORESOURCE_IRQ,
269 },
Kevin Chand07220e2012-02-13 15:52:22 -0800270 {
271 .name = "i2c_clk",
272 .start = 11,
273 .end = 11,
274 .flags = IORESOURCE_IO,
275 },
276 {
277 .name = "i2c_sda",
278 .start = 10,
279 .end = 10,
280 .flags = IORESOURCE_IO,
281 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600282};
283
284struct platform_device apq8064_device_qup_i2c_gsbi4 = {
285 .name = "qup_i2c",
286 .id = 4,
287 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
288 .resource = resources_qup_i2c_gsbi4,
289};
290
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700291static struct resource resources_qup_spi_gsbi5[] = {
292 {
293 .name = "spi_base",
294 .start = MSM_GSBI5_QUP_PHYS,
295 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
296 .flags = IORESOURCE_MEM,
297 },
298 {
299 .name = "gsbi_base",
300 .start = MSM_GSBI5_PHYS,
301 .end = MSM_GSBI5_PHYS + 4 - 1,
302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .name = "spi_irq_in",
306 .start = GSBI5_QUP_IRQ,
307 .end = GSBI5_QUP_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310};
311
312struct platform_device apq8064_device_qup_spi_gsbi5 = {
313 .name = "spi_qsd",
314 .id = 0,
315 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
316 .resource = resources_qup_spi_gsbi5,
317};
318
Jin Hong4bbbfba2012-02-02 21:48:07 -0800319static struct resource resources_uart_gsbi7[] = {
320 {
321 .start = GSBI7_UARTDM_IRQ,
322 .end = GSBI7_UARTDM_IRQ,
323 .flags = IORESOURCE_IRQ,
324 },
325 {
326 .start = MSM_UART7DM_PHYS,
327 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
328 .name = "uartdm_resource",
329 .flags = IORESOURCE_MEM,
330 },
331 {
332 .start = MSM_GSBI7_PHYS,
333 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
334 .name = "gsbi_resource",
335 .flags = IORESOURCE_MEM,
336 },
337};
338
339struct platform_device apq8064_device_uart_gsbi7 = {
340 .name = "msm_serial_hsl",
341 .id = 0,
342 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
343 .resource = resources_uart_gsbi7,
344};
345
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800346struct platform_device apq_pcm = {
347 .name = "msm-pcm-dsp",
348 .id = -1,
349};
350
351struct platform_device apq_pcm_routing = {
352 .name = "msm-pcm-routing",
353 .id = -1,
354};
355
356struct platform_device apq_cpudai0 = {
357 .name = "msm-dai-q6",
358 .id = 0x4000,
359};
360
361struct platform_device apq_cpudai1 = {
362 .name = "msm-dai-q6",
363 .id = 0x4001,
364};
365
366struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800367 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800368 .id = 8,
369};
370
371struct platform_device apq_cpudai_bt_rx = {
372 .name = "msm-dai-q6",
373 .id = 0x3000,
374};
375
376struct platform_device apq_cpudai_bt_tx = {
377 .name = "msm-dai-q6",
378 .id = 0x3001,
379};
380
381struct platform_device apq_cpudai_fm_rx = {
382 .name = "msm-dai-q6",
383 .id = 0x3004,
384};
385
386struct platform_device apq_cpudai_fm_tx = {
387 .name = "msm-dai-q6",
388 .id = 0x3005,
389};
390
391/*
392 * Machine specific data for AUX PCM Interface
393 * which the driver will be unware of.
394 */
395struct msm_dai_auxpcm_pdata apq_auxpcm_rx_pdata = {
396 .clk = "pcm_clk",
397 .mode = AFE_PCM_CFG_MODE_PCM,
398 .sync = AFE_PCM_CFG_SYNC_INT,
399 .frame = AFE_PCM_CFG_FRM_256BPF,
400 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
401 .slot = 0,
402 .data = AFE_PCM_CFG_CDATAOE_MASTER,
403 .pcm_clk_rate = 2048000,
404};
405
406struct platform_device apq_cpudai_auxpcm_rx = {
407 .name = "msm-dai-q6",
408 .id = 2,
409 .dev = {
410 .platform_data = &apq_auxpcm_rx_pdata,
411 },
412};
413
414struct platform_device apq_cpudai_auxpcm_tx = {
415 .name = "msm-dai-q6",
416 .id = 3,
417};
418
419struct platform_device apq_cpu_fe = {
420 .name = "msm-dai-fe",
421 .id = -1,
422};
423
424struct platform_device apq_stub_codec = {
425 .name = "msm-stub-codec",
426 .id = 1,
427};
428
429struct platform_device apq_voice = {
430 .name = "msm-pcm-voice",
431 .id = -1,
432};
433
434struct platform_device apq_voip = {
435 .name = "msm-voip-dsp",
436 .id = -1,
437};
438
439struct platform_device apq_lpa_pcm = {
440 .name = "msm-pcm-lpa",
441 .id = -1,
442};
443
444struct platform_device apq_pcm_hostless = {
445 .name = "msm-pcm-hostless",
446 .id = -1,
447};
448
449struct platform_device apq_cpudai_afe_01_rx = {
450 .name = "msm-dai-q6",
451 .id = 0xE0,
452};
453
454struct platform_device apq_cpudai_afe_01_tx = {
455 .name = "msm-dai-q6",
456 .id = 0xF0,
457};
458
459struct platform_device apq_cpudai_afe_02_rx = {
460 .name = "msm-dai-q6",
461 .id = 0xF1,
462};
463
464struct platform_device apq_cpudai_afe_02_tx = {
465 .name = "msm-dai-q6",
466 .id = 0xE1,
467};
468
469struct platform_device apq_pcm_afe = {
470 .name = "msm-pcm-afe",
471 .id = -1,
472};
473
Neema Shetty8427c262012-02-16 11:23:43 -0800474struct platform_device apq_cpudai_stub = {
475 .name = "msm-dai-stub",
476 .id = -1,
477};
478
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479static struct resource resources_ssbi_pmic1[] = {
480 {
481 .start = MSM_PMIC1_SSBI_CMD_PHYS,
482 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
483 .flags = IORESOURCE_MEM,
484 },
485};
486
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600487#define LPASS_SLIMBUS_PHYS 0x28080000
488#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800489#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600490/* Board info for the slimbus slave device */
491static struct resource slimbus_res[] = {
492 {
493 .start = LPASS_SLIMBUS_PHYS,
494 .end = LPASS_SLIMBUS_PHYS + 8191,
495 .flags = IORESOURCE_MEM,
496 .name = "slimbus_physical",
497 },
498 {
499 .start = LPASS_SLIMBUS_BAM_PHYS,
500 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
501 .flags = IORESOURCE_MEM,
502 .name = "slimbus_bam_physical",
503 },
504 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800505 .start = LPASS_SLIMBUS_SLEW,
506 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
507 .flags = IORESOURCE_MEM,
508 .name = "slimbus_slew_reg",
509 },
510 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600511 .start = SLIMBUS0_CORE_EE1_IRQ,
512 .end = SLIMBUS0_CORE_EE1_IRQ,
513 .flags = IORESOURCE_IRQ,
514 .name = "slimbus_irq",
515 },
516 {
517 .start = SLIMBUS0_BAM_EE1_IRQ,
518 .end = SLIMBUS0_BAM_EE1_IRQ,
519 .flags = IORESOURCE_IRQ,
520 .name = "slimbus_bam_irq",
521 },
522};
523
524struct platform_device apq8064_slim_ctrl = {
525 .name = "msm_slim_ctrl",
526 .id = 1,
527 .num_resources = ARRAY_SIZE(slimbus_res),
528 .resource = slimbus_res,
529 .dev = {
530 .coherent_dma_mask = 0xffffffffULL,
531 },
532};
533
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534struct platform_device apq8064_device_ssbi_pmic1 = {
535 .name = "msm_ssbi",
536 .id = 0,
537 .resource = resources_ssbi_pmic1,
538 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
539};
540
541static struct resource resources_ssbi_pmic2[] = {
542 {
543 .start = MSM_PMIC2_SSBI_CMD_PHYS,
544 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
545 .flags = IORESOURCE_MEM,
546 },
547};
548
549struct platform_device apq8064_device_ssbi_pmic2 = {
550 .name = "msm_ssbi",
551 .id = 1,
552 .resource = resources_ssbi_pmic2,
553 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
554};
555
556static struct resource resources_otg[] = {
557 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800558 .start = MSM_HSUSB1_PHYS,
559 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 .flags = IORESOURCE_MEM,
561 },
562 {
563 .start = USB1_HS_IRQ,
564 .end = USB1_HS_IRQ,
565 .flags = IORESOURCE_IRQ,
566 },
567};
568
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700569struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700570 .name = "msm_otg",
571 .id = -1,
572 .num_resources = ARRAY_SIZE(resources_otg),
573 .resource = resources_otg,
574 .dev = {
575 .coherent_dma_mask = 0xffffffff,
576 },
577};
578
579static struct resource resources_hsusb[] = {
580 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800581 .start = MSM_HSUSB1_PHYS,
582 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700583 .flags = IORESOURCE_MEM,
584 },
585 {
586 .start = USB1_HS_IRQ,
587 .end = USB1_HS_IRQ,
588 .flags = IORESOURCE_IRQ,
589 },
590};
591
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700592struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700593 .name = "msm_hsusb",
594 .id = -1,
595 .num_resources = ARRAY_SIZE(resources_hsusb),
596 .resource = resources_hsusb,
597 .dev = {
598 .coherent_dma_mask = 0xffffffff,
599 },
600};
601
Hemant Kumard86c4882012-01-24 19:39:37 -0800602static struct resource resources_hsusb_host[] = {
603 {
604 .start = MSM_HSUSB1_PHYS,
605 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
606 .flags = IORESOURCE_MEM,
607 },
608 {
609 .start = USB1_HS_IRQ,
610 .end = USB1_HS_IRQ,
611 .flags = IORESOURCE_IRQ,
612 },
613};
614
Hemant Kumara945b472012-01-25 15:08:06 -0800615static struct resource resources_hsic_host[] = {
616 {
617 .start = 0x12510000,
618 .end = 0x12510000 + SZ_4K - 1,
619 .flags = IORESOURCE_MEM,
620 },
621 {
622 .start = USB2_HSIC_IRQ,
623 .end = USB2_HSIC_IRQ,
624 .flags = IORESOURCE_IRQ,
625 },
626 {
627 .start = MSM_GPIO_TO_INT(49),
628 .end = MSM_GPIO_TO_INT(49),
629 .name = "peripheral_status_irq",
630 .flags = IORESOURCE_IRQ,
631 },
632};
633
Hemant Kumard86c4882012-01-24 19:39:37 -0800634static u64 dma_mask = DMA_BIT_MASK(32);
635struct platform_device apq8064_device_hsusb_host = {
636 .name = "msm_hsusb_host",
637 .id = -1,
638 .num_resources = ARRAY_SIZE(resources_hsusb_host),
639 .resource = resources_hsusb_host,
640 .dev = {
641 .dma_mask = &dma_mask,
642 .coherent_dma_mask = 0xffffffff,
643 },
644};
645
Hemant Kumara945b472012-01-25 15:08:06 -0800646struct platform_device apq8064_device_hsic_host = {
647 .name = "msm_hsic_host",
648 .id = -1,
649 .num_resources = ARRAY_SIZE(resources_hsic_host),
650 .resource = resources_hsic_host,
651 .dev = {
652 .dma_mask = &dma_mask,
653 .coherent_dma_mask = DMA_BIT_MASK(32),
654 },
655};
656
Manu Gautam91223e02011-11-08 15:27:22 +0530657static struct resource resources_ehci_host3[] = {
658{
659 .start = MSM_HSUSB3_PHYS,
660 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
661 .flags = IORESOURCE_MEM,
662 },
663 {
664 .start = USB3_HS_IRQ,
665 .end = USB3_HS_IRQ,
666 .flags = IORESOURCE_IRQ,
667 },
668};
669
670struct platform_device apq8064_device_ehci_host3 = {
671 .name = "msm_ehci_host",
672 .id = 0,
673 .num_resources = ARRAY_SIZE(resources_ehci_host3),
674 .resource = resources_ehci_host3,
675 .dev = {
676 .dma_mask = &dma_mask,
677 .coherent_dma_mask = 0xffffffff,
678 },
679};
680
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800681/* MSM Video core device */
682#ifdef CONFIG_MSM_BUS_SCALING
683static struct msm_bus_vectors vidc_init_vectors[] = {
684 {
685 .src = MSM_BUS_MASTER_VIDEO_ENC,
686 .dst = MSM_BUS_SLAVE_EBI_CH0,
687 .ab = 0,
688 .ib = 0,
689 },
690 {
691 .src = MSM_BUS_MASTER_VIDEO_DEC,
692 .dst = MSM_BUS_SLAVE_EBI_CH0,
693 .ab = 0,
694 .ib = 0,
695 },
696 {
697 .src = MSM_BUS_MASTER_AMPSS_M0,
698 .dst = MSM_BUS_SLAVE_EBI_CH0,
699 .ab = 0,
700 .ib = 0,
701 },
702 {
703 .src = MSM_BUS_MASTER_AMPSS_M0,
704 .dst = MSM_BUS_SLAVE_EBI_CH0,
705 .ab = 0,
706 .ib = 0,
707 },
708};
709static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
710 {
711 .src = MSM_BUS_MASTER_VIDEO_ENC,
712 .dst = MSM_BUS_SLAVE_EBI_CH0,
713 .ab = 54525952,
714 .ib = 436207616,
715 },
716 {
717 .src = MSM_BUS_MASTER_VIDEO_DEC,
718 .dst = MSM_BUS_SLAVE_EBI_CH0,
719 .ab = 72351744,
720 .ib = 289406976,
721 },
722 {
723 .src = MSM_BUS_MASTER_AMPSS_M0,
724 .dst = MSM_BUS_SLAVE_EBI_CH0,
725 .ab = 500000,
726 .ib = 1000000,
727 },
728 {
729 .src = MSM_BUS_MASTER_AMPSS_M0,
730 .dst = MSM_BUS_SLAVE_EBI_CH0,
731 .ab = 500000,
732 .ib = 1000000,
733 },
734};
735static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
736 {
737 .src = MSM_BUS_MASTER_VIDEO_ENC,
738 .dst = MSM_BUS_SLAVE_EBI_CH0,
739 .ab = 40894464,
740 .ib = 327155712,
741 },
742 {
743 .src = MSM_BUS_MASTER_VIDEO_DEC,
744 .dst = MSM_BUS_SLAVE_EBI_CH0,
745 .ab = 48234496,
746 .ib = 192937984,
747 },
748 {
749 .src = MSM_BUS_MASTER_AMPSS_M0,
750 .dst = MSM_BUS_SLAVE_EBI_CH0,
751 .ab = 500000,
752 .ib = 2000000,
753 },
754 {
755 .src = MSM_BUS_MASTER_AMPSS_M0,
756 .dst = MSM_BUS_SLAVE_EBI_CH0,
757 .ab = 500000,
758 .ib = 2000000,
759 },
760};
761static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
762 {
763 .src = MSM_BUS_MASTER_VIDEO_ENC,
764 .dst = MSM_BUS_SLAVE_EBI_CH0,
765 .ab = 163577856,
766 .ib = 1308622848,
767 },
768 {
769 .src = MSM_BUS_MASTER_VIDEO_DEC,
770 .dst = MSM_BUS_SLAVE_EBI_CH0,
771 .ab = 219152384,
772 .ib = 876609536,
773 },
774 {
775 .src = MSM_BUS_MASTER_AMPSS_M0,
776 .dst = MSM_BUS_SLAVE_EBI_CH0,
777 .ab = 1750000,
778 .ib = 3500000,
779 },
780 {
781 .src = MSM_BUS_MASTER_AMPSS_M0,
782 .dst = MSM_BUS_SLAVE_EBI_CH0,
783 .ab = 1750000,
784 .ib = 3500000,
785 },
786};
787static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
788 {
789 .src = MSM_BUS_MASTER_VIDEO_ENC,
790 .dst = MSM_BUS_SLAVE_EBI_CH0,
791 .ab = 121634816,
792 .ib = 973078528,
793 },
794 {
795 .src = MSM_BUS_MASTER_VIDEO_DEC,
796 .dst = MSM_BUS_SLAVE_EBI_CH0,
797 .ab = 155189248,
798 .ib = 620756992,
799 },
800 {
801 .src = MSM_BUS_MASTER_AMPSS_M0,
802 .dst = MSM_BUS_SLAVE_EBI_CH0,
803 .ab = 1750000,
804 .ib = 7000000,
805 },
806 {
807 .src = MSM_BUS_MASTER_AMPSS_M0,
808 .dst = MSM_BUS_SLAVE_EBI_CH0,
809 .ab = 1750000,
810 .ib = 7000000,
811 },
812};
813static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
814 {
815 .src = MSM_BUS_MASTER_VIDEO_ENC,
816 .dst = MSM_BUS_SLAVE_EBI_CH0,
817 .ab = 372244480,
818 .ib = 2560000000U,
819 },
820 {
821 .src = MSM_BUS_MASTER_VIDEO_DEC,
822 .dst = MSM_BUS_SLAVE_EBI_CH0,
823 .ab = 501219328,
824 .ib = 2560000000U,
825 },
826 {
827 .src = MSM_BUS_MASTER_AMPSS_M0,
828 .dst = MSM_BUS_SLAVE_EBI_CH0,
829 .ab = 2500000,
830 .ib = 5000000,
831 },
832 {
833 .src = MSM_BUS_MASTER_AMPSS_M0,
834 .dst = MSM_BUS_SLAVE_EBI_CH0,
835 .ab = 2500000,
836 .ib = 5000000,
837 },
838};
839static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
840 {
841 .src = MSM_BUS_MASTER_VIDEO_ENC,
842 .dst = MSM_BUS_SLAVE_EBI_CH0,
843 .ab = 222298112,
844 .ib = 2560000000U,
845 },
846 {
847 .src = MSM_BUS_MASTER_VIDEO_DEC,
848 .dst = MSM_BUS_SLAVE_EBI_CH0,
849 .ab = 330301440,
850 .ib = 2560000000U,
851 },
852 {
853 .src = MSM_BUS_MASTER_AMPSS_M0,
854 .dst = MSM_BUS_SLAVE_EBI_CH0,
855 .ab = 2500000,
856 .ib = 700000000,
857 },
858 {
859 .src = MSM_BUS_MASTER_AMPSS_M0,
860 .dst = MSM_BUS_SLAVE_EBI_CH0,
861 .ab = 2500000,
862 .ib = 10000000,
863 },
864};
865
866static struct msm_bus_paths vidc_bus_client_config[] = {
867 {
868 ARRAY_SIZE(vidc_init_vectors),
869 vidc_init_vectors,
870 },
871 {
872 ARRAY_SIZE(vidc_venc_vga_vectors),
873 vidc_venc_vga_vectors,
874 },
875 {
876 ARRAY_SIZE(vidc_vdec_vga_vectors),
877 vidc_vdec_vga_vectors,
878 },
879 {
880 ARRAY_SIZE(vidc_venc_720p_vectors),
881 vidc_venc_720p_vectors,
882 },
883 {
884 ARRAY_SIZE(vidc_vdec_720p_vectors),
885 vidc_vdec_720p_vectors,
886 },
887 {
888 ARRAY_SIZE(vidc_venc_1080p_vectors),
889 vidc_venc_1080p_vectors,
890 },
891 {
892 ARRAY_SIZE(vidc_vdec_1080p_vectors),
893 vidc_vdec_1080p_vectors,
894 },
895};
896
897static struct msm_bus_scale_pdata vidc_bus_client_data = {
898 vidc_bus_client_config,
899 ARRAY_SIZE(vidc_bus_client_config),
900 .name = "vidc",
901};
902#endif
903
904
905#define APQ8064_VIDC_BASE_PHYS 0x04400000
906#define APQ8064_VIDC_BASE_SIZE 0x00100000
907
908static struct resource apq8064_device_vidc_resources[] = {
909 {
910 .start = APQ8064_VIDC_BASE_PHYS,
911 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
912 .flags = IORESOURCE_MEM,
913 },
914 {
915 .start = VCODEC_IRQ,
916 .end = VCODEC_IRQ,
917 .flags = IORESOURCE_IRQ,
918 },
919};
920
921struct msm_vidc_platform_data apq8064_vidc_platform_data = {
922#ifdef CONFIG_MSM_BUS_SCALING
923 .vidc_bus_client_pdata = &vidc_bus_client_data,
924#endif
925#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
926 .memtype = ION_CP_MM_HEAP_ID,
927 .enable_ion = 1,
928#else
929 .memtype = MEMTYPE_EBI1,
930 .enable_ion = 0,
931#endif
932 .disable_dmx = 0,
933 .disable_fullhd = 0,
934};
935
936struct platform_device apq8064_msm_device_vidc = {
937 .name = "msm_vidc",
938 .id = 0,
939 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
940 .resource = apq8064_device_vidc_resources,
941 .dev = {
942 .platform_data = &apq8064_vidc_platform_data,
943 },
944};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700945#define MSM_SDC1_BASE 0x12400000
946#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
947#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
948#define MSM_SDC2_BASE 0x12140000
949#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
950#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
951#define MSM_SDC3_BASE 0x12180000
952#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
953#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
954#define MSM_SDC4_BASE 0x121C0000
955#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
956#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
957
958static struct resource resources_sdc1[] = {
959 {
960 .name = "core_mem",
961 .flags = IORESOURCE_MEM,
962 .start = MSM_SDC1_BASE,
963 .end = MSM_SDC1_DML_BASE - 1,
964 },
965 {
966 .name = "core_irq",
967 .flags = IORESOURCE_IRQ,
968 .start = SDC1_IRQ_0,
969 .end = SDC1_IRQ_0
970 },
971#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
972 {
973 .name = "sdcc_dml_addr",
974 .start = MSM_SDC1_DML_BASE,
975 .end = MSM_SDC1_BAM_BASE - 1,
976 .flags = IORESOURCE_MEM,
977 },
978 {
979 .name = "sdcc_bam_addr",
980 .start = MSM_SDC1_BAM_BASE,
981 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
982 .flags = IORESOURCE_MEM,
983 },
984 {
985 .name = "sdcc_bam_irq",
986 .start = SDC1_BAM_IRQ,
987 .end = SDC1_BAM_IRQ,
988 .flags = IORESOURCE_IRQ,
989 },
990#endif
991};
992
993static struct resource resources_sdc2[] = {
994 {
995 .name = "core_mem",
996 .flags = IORESOURCE_MEM,
997 .start = MSM_SDC2_BASE,
998 .end = MSM_SDC2_DML_BASE - 1,
999 },
1000 {
1001 .name = "core_irq",
1002 .flags = IORESOURCE_IRQ,
1003 .start = SDC2_IRQ_0,
1004 .end = SDC2_IRQ_0
1005 },
1006#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1007 {
1008 .name = "sdcc_dml_addr",
1009 .start = MSM_SDC2_DML_BASE,
1010 .end = MSM_SDC2_BAM_BASE - 1,
1011 .flags = IORESOURCE_MEM,
1012 },
1013 {
1014 .name = "sdcc_bam_addr",
1015 .start = MSM_SDC2_BAM_BASE,
1016 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1017 .flags = IORESOURCE_MEM,
1018 },
1019 {
1020 .name = "sdcc_bam_irq",
1021 .start = SDC2_BAM_IRQ,
1022 .end = SDC2_BAM_IRQ,
1023 .flags = IORESOURCE_IRQ,
1024 },
1025#endif
1026};
1027
1028static struct resource resources_sdc3[] = {
1029 {
1030 .name = "core_mem",
1031 .flags = IORESOURCE_MEM,
1032 .start = MSM_SDC3_BASE,
1033 .end = MSM_SDC3_DML_BASE - 1,
1034 },
1035 {
1036 .name = "core_irq",
1037 .flags = IORESOURCE_IRQ,
1038 .start = SDC3_IRQ_0,
1039 .end = SDC3_IRQ_0
1040 },
1041#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1042 {
1043 .name = "sdcc_dml_addr",
1044 .start = MSM_SDC3_DML_BASE,
1045 .end = MSM_SDC3_BAM_BASE - 1,
1046 .flags = IORESOURCE_MEM,
1047 },
1048 {
1049 .name = "sdcc_bam_addr",
1050 .start = MSM_SDC3_BAM_BASE,
1051 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1052 .flags = IORESOURCE_MEM,
1053 },
1054 {
1055 .name = "sdcc_bam_irq",
1056 .start = SDC3_BAM_IRQ,
1057 .end = SDC3_BAM_IRQ,
1058 .flags = IORESOURCE_IRQ,
1059 },
1060#endif
1061};
1062
1063static struct resource resources_sdc4[] = {
1064 {
1065 .name = "core_mem",
1066 .flags = IORESOURCE_MEM,
1067 .start = MSM_SDC4_BASE,
1068 .end = MSM_SDC4_DML_BASE - 1,
1069 },
1070 {
1071 .name = "core_irq",
1072 .flags = IORESOURCE_IRQ,
1073 .start = SDC4_IRQ_0,
1074 .end = SDC4_IRQ_0
1075 },
1076#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1077 {
1078 .name = "sdcc_dml_addr",
1079 .start = MSM_SDC4_DML_BASE,
1080 .end = MSM_SDC4_BAM_BASE - 1,
1081 .flags = IORESOURCE_MEM,
1082 },
1083 {
1084 .name = "sdcc_bam_addr",
1085 .start = MSM_SDC4_BAM_BASE,
1086 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1087 .flags = IORESOURCE_MEM,
1088 },
1089 {
1090 .name = "sdcc_bam_irq",
1091 .start = SDC4_BAM_IRQ,
1092 .end = SDC4_BAM_IRQ,
1093 .flags = IORESOURCE_IRQ,
1094 },
1095#endif
1096};
1097
1098struct platform_device apq8064_device_sdc1 = {
1099 .name = "msm_sdcc",
1100 .id = 1,
1101 .num_resources = ARRAY_SIZE(resources_sdc1),
1102 .resource = resources_sdc1,
1103 .dev = {
1104 .coherent_dma_mask = 0xffffffff,
1105 },
1106};
1107
1108struct platform_device apq8064_device_sdc2 = {
1109 .name = "msm_sdcc",
1110 .id = 2,
1111 .num_resources = ARRAY_SIZE(resources_sdc2),
1112 .resource = resources_sdc2,
1113 .dev = {
1114 .coherent_dma_mask = 0xffffffff,
1115 },
1116};
1117
1118struct platform_device apq8064_device_sdc3 = {
1119 .name = "msm_sdcc",
1120 .id = 3,
1121 .num_resources = ARRAY_SIZE(resources_sdc3),
1122 .resource = resources_sdc3,
1123 .dev = {
1124 .coherent_dma_mask = 0xffffffff,
1125 },
1126};
1127
1128struct platform_device apq8064_device_sdc4 = {
1129 .name = "msm_sdcc",
1130 .id = 4,
1131 .num_resources = ARRAY_SIZE(resources_sdc4),
1132 .resource = resources_sdc4,
1133 .dev = {
1134 .coherent_dma_mask = 0xffffffff,
1135 },
1136};
1137
1138static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1139 &apq8064_device_sdc1,
1140 &apq8064_device_sdc2,
1141 &apq8064_device_sdc3,
1142 &apq8064_device_sdc4,
1143};
1144
1145int __init apq8064_add_sdcc(unsigned int controller,
1146 struct mmc_platform_data *plat)
1147{
1148 struct platform_device *pdev;
1149
1150 if (!plat)
1151 return 0;
1152 if (controller < 1 || controller > 4)
1153 return -EINVAL;
1154
1155 pdev = apq8064_sdcc_devices[controller-1];
1156 pdev->dev.platform_data = plat;
1157 return platform_device_register(pdev);
1158}
1159
Yan He06913ce2011-08-26 16:33:46 -07001160static struct resource resources_sps[] = {
1161 {
1162 .name = "pipe_mem",
1163 .start = 0x12800000,
1164 .end = 0x12800000 + 0x4000 - 1,
1165 .flags = IORESOURCE_MEM,
1166 },
1167 {
1168 .name = "bamdma_dma",
1169 .start = 0x12240000,
1170 .end = 0x12240000 + 0x1000 - 1,
1171 .flags = IORESOURCE_MEM,
1172 },
1173 {
1174 .name = "bamdma_bam",
1175 .start = 0x12244000,
1176 .end = 0x12244000 + 0x4000 - 1,
1177 .flags = IORESOURCE_MEM,
1178 },
1179 {
1180 .name = "bamdma_irq",
1181 .start = SPS_BAM_DMA_IRQ,
1182 .end = SPS_BAM_DMA_IRQ,
1183 .flags = IORESOURCE_IRQ,
1184 },
1185};
1186
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001187struct platform_device msm_bus_8064_sys_fabric = {
1188 .name = "msm_bus_fabric",
1189 .id = MSM_BUS_FAB_SYSTEM,
1190};
1191struct platform_device msm_bus_8064_apps_fabric = {
1192 .name = "msm_bus_fabric",
1193 .id = MSM_BUS_FAB_APPSS,
1194};
1195struct platform_device msm_bus_8064_mm_fabric = {
1196 .name = "msm_bus_fabric",
1197 .id = MSM_BUS_FAB_MMSS,
1198};
1199struct platform_device msm_bus_8064_sys_fpb = {
1200 .name = "msm_bus_fabric",
1201 .id = MSM_BUS_FAB_SYSTEM_FPB,
1202};
1203struct platform_device msm_bus_8064_cpss_fpb = {
1204 .name = "msm_bus_fabric",
1205 .id = MSM_BUS_FAB_CPSS_FPB,
1206};
1207
Yan He06913ce2011-08-26 16:33:46 -07001208static struct msm_sps_platform_data msm_sps_pdata = {
1209 .bamdma_restricted_pipes = 0x06,
1210};
1211
1212struct platform_device msm_device_sps_apq8064 = {
1213 .name = "msm_sps",
1214 .id = -1,
1215 .num_resources = ARRAY_SIZE(resources_sps),
1216 .resource = resources_sps,
1217 .dev.platform_data = &msm_sps_pdata,
1218};
1219
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001220struct platform_device msm_device_smd_apq8064 = {
1221 .name = "msm_smd",
1222 .id = -1,
1223};
1224
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001225#ifdef CONFIG_HW_RANDOM_MSM
1226/* PRNG device */
1227#define MSM_PRNG_PHYS 0x1A500000
1228static struct resource rng_resources = {
1229 .flags = IORESOURCE_MEM,
1230 .start = MSM_PRNG_PHYS,
1231 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1232};
1233
1234struct platform_device apq8064_device_rng = {
1235 .name = "msm_rng",
1236 .id = 0,
1237 .num_resources = 1,
1238 .resource = &rng_resources,
1239};
1240#endif
1241
Matt Wagantall292aace2012-01-26 19:12:34 -08001242static struct resource msm_gss_resources[] = {
1243 {
1244 .start = 0x10000000,
1245 .end = 0x10000000 + SZ_256 - 1,
1246 .flags = IORESOURCE_MEM,
1247 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001248 {
1249 .start = 0x10008000,
1250 .end = 0x10008000 + SZ_256 - 1,
1251 .flags = IORESOURCE_MEM,
1252 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001253};
1254
1255struct platform_device msm_gss = {
1256 .name = "pil_gss",
1257 .id = -1,
1258 .num_resources = ARRAY_SIZE(msm_gss_resources),
1259 .resource = msm_gss_resources,
1260};
1261
Matt Wagantall1875d322012-02-22 16:11:33 -08001262struct platform_device *apq8064_fs_devices[] = {
1263 FS_8X60(FS_ROT, "fs_rot"),
1264 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1265 FS_8X60(FS_VFE, "fs_vfe"),
1266 FS_8X60(FS_VPE, "fs_vpe"),
1267 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1268 FS_8X60(FS_VED, "fs_ved"),
1269 FS_8X60(FS_VCAP, "fs_vcap"),
1270};
1271unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1272
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273static struct clk_lookup msm_clocks_8064_dummy[] = {
1274 CLK_DUMMY("pll2", PLL2, NULL, 0),
1275 CLK_DUMMY("pll8", PLL8, NULL, 0),
1276 CLK_DUMMY("pll4", PLL4, NULL, 0),
1277
1278 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
1279 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
1280 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
1281 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
1282 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1283 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
1284 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
1285 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
1286 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
1287 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
1288 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
1289 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
1290 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
1291 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
1292 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
1293 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
1294
Matt Wagantalle2522372011-08-17 14:52:21 -07001295 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
1296 CLK_DUMMY("core_clk", GSBI2_UART_CLK, NULL, OFF),
1297 CLK_DUMMY("core_clk", GSBI3_UART_CLK,
Jing Lin04601f92012-02-05 15:36:07 -08001298 NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001299 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
1300 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
1301 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
1302 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
1303 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
1304 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
1305 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
1306 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
1307 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001308 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, NULL, OFF),
1309 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001310 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001311 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
1312 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, "spi_qsd.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001313 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
1314 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001315 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07001316 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001317 CLK_DUMMY("core_clk", PRNG_CLK, "msm_rng.0", OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001318 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
1319 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
1320 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
1321 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001322 CLK_DUMMY("ref_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001323 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001324 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
1325 CLK_DUMMY("alt_core_clk", USB_HS3_XCVR_CLK, NULL, OFF),
1326 CLK_DUMMY("alt_core_clk", USB_HS4_XCVR_CLK, NULL, OFF),
1327 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
1328 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
1329 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
1330 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07001331 CLK_DUMMY("core_clk", CE2_CLK, NULL, OFF),
1332 CLK_DUMMY("core_clk", CE1_CORE_CLK, NULL, OFF),
1333 CLK_DUMMY("core_clk", CE3_CORE_CLK, NULL, OFF),
1334 CLK_DUMMY("iface_clk", CE3_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001335 CLK_DUMMY("pcie_pclk", PCIE_P_CLK, NULL, OFF),
1336 CLK_DUMMY("pcie_alt_ref_clk", PCIE_ALT_REF_CLK, NULL, OFF),
1337 CLK_DUMMY("sata_rxoob_clk", SATA_RXOOB_CLK, NULL, OFF),
1338 CLK_DUMMY("sata_pmalive_clk", SATA_PMALIVE_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001339 CLK_DUMMY("ref_clk", SATA_PHY_REF_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001340 CLK_DUMMY("iface_clk", GSBI1_P_CLK, NULL, OFF),
1341 CLK_DUMMY("iface_clk", GSBI2_P_CLK, NULL, OFF),
Jing Lin04601f92012-02-05 15:36:07 -08001342 CLK_DUMMY("iface_clk", GSBI3_P_CLK, "qup_i2c.3", OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07001343 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
1344 CLK_DUMMY("iface_clk", GSBI5_P_CLK, "spi_qsd.0", OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07001345 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07001346 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001347 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08001348 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
1349 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
1350 CLK_DUMMY("iface_clk", USB_HS3_P_CLK, NULL, OFF),
1351 CLK_DUMMY("iface_clk", USB_HS4_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001352 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
1353 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
1354 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
1355 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001356 CLK_DUMMY("core_clk", ADM0_CLK, "msm_dmov", OFF),
1357 CLK_DUMMY("iface_clk", ADM0_P_CLK, "msm_dmov", OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001358 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
1359 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
1360 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
1361 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
1362 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
1364 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
1365 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
1366 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
1367 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
1368 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
1369 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
1370 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
1371 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
1372 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
1373 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
1374 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, NULL, OFF),
1375 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, NULL, OFF),
1376 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, NULL, OFF),
1377 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001378 CLK_DUMMY("core_clk", VCAP_CLK, NULL, OFF),
1379 CLK_DUMMY("npl_clk", VCAP_NPL_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001380 CLK_DUMMY("core_clk", GFX3D_CLK, "kgsl-3d0.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001381 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001382 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001383 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
1385 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
1386 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001387 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001388 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07001389 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001390 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001391 CLK_DUMMY("rgb_tv_clk", RGB_TV_CLK, NULL, OFF),
1392 CLK_DUMMY("npl_tv_clk", NPL_TV_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001393 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001394 CLK_DUMMY("core_clk", HDMI_APP_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001395 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
1396 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
1397 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
1398 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
1399 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
1400 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001401 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
1403 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
1404 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
1405 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001406 CLK_DUMMY("bus_clk", GFX3D_AXI_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001407 CLK_DUMMY("vcap_axi_clk", VCAP_AXI_CLK, NULL, OFF),
1408 CLK_DUMMY("vcap_ahb_clk", VCAP_AHB_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001409 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
1410 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
1411 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, NULL, OFF),
1412 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, NULL, OFF),
1413 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, NULL, OFF),
1414 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, NULL, OFF),
Tianyi Gou86bb4722011-08-09 13:28:02 -07001415 CLK_DUMMY("lvds_clk", LVDS_CLK, NULL, OFF),
1416 CLK_DUMMY("mdp_p2clk", MDP_P2CLK, NULL, OFF),
1417 CLK_DUMMY("dsi2_pixel_clk", DSI2_PIXEL_CLK, NULL, OFF),
1418 CLK_DUMMY("lvds_ref_clk", LVDS_REF_CLK, NULL, OFF),
Pu Chen86b4be92011-11-03 17:27:57 -07001419 CLK_DUMMY("iface_clk", GFX3D_P_CLK, "kgsl-3d0.0", OFF),
Matt Wagantall5a4f1ba2011-08-18 18:13:03 -07001420 CLK_DUMMY("master_iface_clk", HDMI_M_P_CLK, "hdmi_msm.1", OFF),
1421 CLK_DUMMY("slave_iface_clk", HDMI_S_P_CLK, "hdmi_msm.1", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
1423 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07001424 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001425 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07001426 CLK_DUMMY("iface_clk", SMMU_P_CLK, "msm_smmu", OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07001427 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001428 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
1429 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
1430 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
1431 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
1432 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
1433 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
1434 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
1435 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
1436 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
1437 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
1438 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
1439 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
1440 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
1441 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Tianyi Gou142b8db2011-09-21 18:01:54 -07001442 CLK_DUMMY("audio_slimbus_clk", AUDIO_SLIMBUS_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001443
1444 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08001445 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, NULL, 0),
Matt Wagantall37ce3842011-08-17 16:00:36 -07001446 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, NULL, 0),
1447 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, NULL, 0),
1448 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, NULL, 0),
1449 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001450 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
1451 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
Jin Hong01f2dbb2011-11-03 22:13:51 -07001452 CLK_DUMMY("mem_clk", EBI1_ADM_CLK, "msm_dmov", 0),
Ramesh Masavarapu28311912011-10-27 11:04:12 -07001453 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qce.0", OFF),
1454 CLK_DUMMY("ce3_core_src_clk", CE3_SRC_CLK, "qcrypto.0", OFF),
1455 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qce.0", OFF),
1456 CLK_DUMMY("core_clk", CE3_CORE_CLK, "qcrypto.0", OFF),
1457 CLK_DUMMY("iface_clk", CE3_P_CLK, "qce0.0", OFF),
1458 CLK_DUMMY("iface_clk", CE3_P_CLK, "qcrypto.0", OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001459};
1460
Stephen Boydbb600ae2011-08-02 20:11:40 -07001461struct clock_init_data apq8064_dummy_clock_init_data __initdata = {
1462 .table = msm_clocks_8064_dummy,
1463 .size = ARRAY_SIZE(msm_clocks_8064_dummy),
1464};
Praveen Chidambaram78499012011-11-01 17:15:17 -06001465
1466struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1467 .reg_base_addrs = {
1468 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1469 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1470 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1471 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1472 },
1473 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
1474 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1475 .ipc_rpm_val = 4,
1476 .target_id = {
1477 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1478 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1479 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1480 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1481 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1482 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1483 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1484 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1485 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1486 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1487 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1488 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1489 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1490 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1491 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1492 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1493 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1494 APPS_FABRIC_CFG_HALT, 2),
1495 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1496 APPS_FABRIC_CFG_CLKMOD, 3),
1497 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1498 APPS_FABRIC_CFG_IOCTL, 1),
1499 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1500 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1501 SYS_FABRIC_CFG_HALT, 2),
1502 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1503 SYS_FABRIC_CFG_CLKMOD, 3),
1504 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1505 SYS_FABRIC_CFG_IOCTL, 1),
1506 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1507 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1508 MMSS_FABRIC_CFG_HALT, 2),
1509 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1510 MMSS_FABRIC_CFG_CLKMOD, 3),
1511 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1512 MMSS_FABRIC_CFG_IOCTL, 1),
1513 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1514 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1515 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1516 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1517 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1518 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1519 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1520 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1521 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1522 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1523 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1524 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1525 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1526 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1527 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1528 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1529 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1530 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1531 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1532 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1533 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1534 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1535 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1536 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1537 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1538 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1539 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1540 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1541 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1542 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1543 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1544 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1545 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1546 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1547 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1548 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1549 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1550 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1551 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1552 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1553 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1554 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1555 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1556 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1557 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1558 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1559 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1560 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1561 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1562 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1563 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1564 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1565 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1566 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1567 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1568 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1569 },
1570 .target_status = {
1571 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1572 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1573 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1574 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1575 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1576 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1577 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1578 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1579 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1580 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1581 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1582 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1583 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1584 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1585 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1586 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1587 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1588 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1589 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1590 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1591 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1592 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1593 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1594 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1595 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1596 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1597 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1598 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1599 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1600 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1601 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1602 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1603 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1604 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1605 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1606 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1607 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1608 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1609 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1610 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1611 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1612 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1613 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1614 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1615 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1616 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1617 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1618 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1619 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1620 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1621 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1622 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1623 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1624 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1625 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1626 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1627 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1628 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1629 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1630 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1631 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1632 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1633 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1634 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1635 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1636 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1637 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1638 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1639 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1640 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1641 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1642 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1643 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1644 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1645 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1646 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1647 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1648 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1649 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1650 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1651 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1652 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1653 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1654 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1655 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1656 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1657 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1658 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1659 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1660 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1661 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1662 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1663 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1664 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1665 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1666 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1667 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1668 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1669 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1670 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1671 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1672 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1673 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1674 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1675 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1676 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1677 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1678 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1679 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1680 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1681 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1682 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1683 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1684 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1685 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1686 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1687 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1688 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1689 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1690 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1691 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1692 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1693 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1694 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1695 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1696 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1697 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1698 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1699 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1700 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1701 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1702 },
1703 .target_ctrl_id = {
1704 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1705 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1706 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1707 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1708 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1709 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1710 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1711 },
1712 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1713 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1714 .sel_last = MSM_RPM_8064_SEL_LAST,
1715 .ver = {3, 0, 0},
1716};
1717
1718struct platform_device apq8064_rpm_device = {
1719 .name = "msm_rpm",
1720 .id = -1,
1721};
1722
1723static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1724 .phys_addr_base = 0x0010D204,
1725 .phys_size = SZ_8K,
1726};
1727
1728struct platform_device apq8064_rpm_stat_device = {
1729 .name = "msm_rpm_stat",
1730 .id = -1,
1731 .dev = {
1732 .platform_data = &msm_rpm_stat_pdata,
1733 },
1734};
1735
1736static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1737 .phys_addr_base = 0x0010C000,
1738 .reg_offsets = {
1739 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1740 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1741 },
1742 .phys_size = SZ_8K,
1743 .log_len = 4096, /* log's buffer length in bytes */
1744 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1745};
1746
1747struct platform_device apq8064_rpm_log_device = {
1748 .name = "msm_rpm_log",
1749 .id = -1,
1750 .dev = {
1751 .platform_data = &msm_rpm_log_pdata,
1752 },
1753};
1754
1755#ifdef CONFIG_MSM_MPM
1756static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1757 [1] = MSM_GPIO_TO_INT(26),
1758 [2] = MSM_GPIO_TO_INT(88),
1759 [4] = MSM_GPIO_TO_INT(73),
1760 [5] = MSM_GPIO_TO_INT(74),
1761 [6] = MSM_GPIO_TO_INT(75),
1762 [7] = MSM_GPIO_TO_INT(76),
1763 [8] = MSM_GPIO_TO_INT(77),
1764 [9] = MSM_GPIO_TO_INT(36),
1765 [10] = MSM_GPIO_TO_INT(84),
1766 [11] = MSM_GPIO_TO_INT(7),
1767 [12] = MSM_GPIO_TO_INT(11),
1768 [13] = MSM_GPIO_TO_INT(52),
1769 [14] = MSM_GPIO_TO_INT(15),
1770 [15] = MSM_GPIO_TO_INT(83),
1771 [16] = USB3_HS_IRQ,
1772 [19] = MSM_GPIO_TO_INT(61),
1773 [20] = MSM_GPIO_TO_INT(58),
1774 [23] = MSM_GPIO_TO_INT(65),
1775 [24] = MSM_GPIO_TO_INT(63),
1776 [25] = USB1_HS_IRQ,
1777 [27] = HDMI_IRQ,
1778 [29] = MSM_GPIO_TO_INT(22),
1779 [30] = MSM_GPIO_TO_INT(72),
1780 [31] = USB4_HS_IRQ,
1781 [33] = MSM_GPIO_TO_INT(44),
1782 [34] = MSM_GPIO_TO_INT(39),
1783 [35] = MSM_GPIO_TO_INT(19),
1784 [36] = MSM_GPIO_TO_INT(23),
1785 [37] = MSM_GPIO_TO_INT(41),
1786 [38] = MSM_GPIO_TO_INT(30),
1787 [41] = MSM_GPIO_TO_INT(42),
1788 [42] = MSM_GPIO_TO_INT(56),
1789 [43] = MSM_GPIO_TO_INT(55),
1790 [44] = MSM_GPIO_TO_INT(50),
1791 [45] = MSM_GPIO_TO_INT(49),
1792 [46] = MSM_GPIO_TO_INT(47),
1793 [47] = MSM_GPIO_TO_INT(45),
1794 [48] = MSM_GPIO_TO_INT(38),
1795 [49] = MSM_GPIO_TO_INT(34),
1796 [50] = MSM_GPIO_TO_INT(32),
1797 [51] = MSM_GPIO_TO_INT(29),
1798 [52] = MSM_GPIO_TO_INT(18),
1799 [53] = MSM_GPIO_TO_INT(10),
1800 [54] = MSM_GPIO_TO_INT(81),
1801 [55] = MSM_GPIO_TO_INT(6),
1802};
1803
1804static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1805 TLMM_MSM_SUMMARY_IRQ,
1806 RPM_APCC_CPU0_GP_HIGH_IRQ,
1807 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1808 RPM_APCC_CPU0_GP_LOW_IRQ,
1809 RPM_APCC_CPU0_WAKE_UP_IRQ,
1810 RPM_APCC_CPU1_GP_HIGH_IRQ,
1811 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1812 RPM_APCC_CPU1_GP_LOW_IRQ,
1813 RPM_APCC_CPU1_WAKE_UP_IRQ,
1814 MSS_TO_APPS_IRQ_0,
1815 MSS_TO_APPS_IRQ_1,
1816 MSS_TO_APPS_IRQ_2,
1817 MSS_TO_APPS_IRQ_3,
1818 MSS_TO_APPS_IRQ_4,
1819 MSS_TO_APPS_IRQ_5,
1820 MSS_TO_APPS_IRQ_6,
1821 MSS_TO_APPS_IRQ_7,
1822 MSS_TO_APPS_IRQ_8,
1823 MSS_TO_APPS_IRQ_9,
1824 LPASS_SCSS_GP_LOW_IRQ,
1825 LPASS_SCSS_GP_MEDIUM_IRQ,
1826 LPASS_SCSS_GP_HIGH_IRQ,
1827 SPS_MTI_30,
1828 SPS_MTI_31,
1829 RIVA_APSS_SPARE_IRQ,
1830 RIVA_APPS_WLAN_SMSM_IRQ,
1831 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1832 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1833};
1834
1835struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1836 .irqs_m2a = msm_mpm_irqs_m2a,
1837 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1838 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1839 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1840 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1841 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1842 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1843 .mpm_apps_ipc_val = BIT(1),
1844 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1845
1846};
1847#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001848
1849#define MDM2AP_ERRFATAL 19
1850#define AP2MDM_ERRFATAL 18
1851#define MDM2AP_STATUS 49
1852#define AP2MDM_STATUS 48
1853#define AP2MDM_PMIC_RESET_N 27
1854
1855static struct resource mdm_resources[] = {
1856 {
1857 .start = MDM2AP_ERRFATAL,
1858 .end = MDM2AP_ERRFATAL,
1859 .name = "MDM2AP_ERRFATAL",
1860 .flags = IORESOURCE_IO,
1861 },
1862 {
1863 .start = AP2MDM_ERRFATAL,
1864 .end = AP2MDM_ERRFATAL,
1865 .name = "AP2MDM_ERRFATAL",
1866 .flags = IORESOURCE_IO,
1867 },
1868 {
1869 .start = MDM2AP_STATUS,
1870 .end = MDM2AP_STATUS,
1871 .name = "MDM2AP_STATUS",
1872 .flags = IORESOURCE_IO,
1873 },
1874 {
1875 .start = AP2MDM_STATUS,
1876 .end = AP2MDM_STATUS,
1877 .name = "AP2MDM_STATUS",
1878 .flags = IORESOURCE_IO,
1879 },
1880 {
1881 .start = AP2MDM_PMIC_RESET_N,
1882 .end = AP2MDM_PMIC_RESET_N,
1883 .name = "AP2MDM_PMIC_RESET_N",
1884 .flags = IORESOURCE_IO,
1885 },
1886};
1887
1888struct platform_device mdm_8064_device = {
1889 .name = "mdm2_modem",
1890 .id = -1,
1891 .num_resources = ARRAY_SIZE(mdm_resources),
1892 .resource = mdm_resources,
1893};
1894