blob: 79f8c8823d9b369d85bb8ee78cd705fc5d5233f7 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070020#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <asm/clkdev.h>
Jordan Crouse914de9b2012-07-09 13:49:46 -060022#include <mach/kgsl.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/android_pmem.h>
24#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053025#include <mach/dma.h>
26#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include <mach/board.h>
28#include <mach/msm_iomap.h>
29#include <mach/msm_hsusb.h>
30#include <mach/msm_sps.h>
31#include <mach/rpm.h>
32#include <mach/msm_bus_board.h>
33#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070034#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070035#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070036#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070037#include <mach/msm_cache_dump.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070038#include <sound/msm-dai-q6.h>
39#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030040#include <mach/msm_tsif.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070041#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "clock.h"
43#include "devices.h"
44#include "devices-msm8x60.h"
45#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060048#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070049#include "pil-q6v4.h"
50#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070051#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070052#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053055#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#endif
57#ifdef CONFIG_MSM_DSPS
58#include <mach/msm_dsps.h>
59#endif
60
61
62/* Address of GSBI blocks */
63#define MSM_GSBI1_PHYS 0x16000000
64#define MSM_GSBI2_PHYS 0x16100000
65#define MSM_GSBI3_PHYS 0x16200000
66#define MSM_GSBI4_PHYS 0x16300000
67#define MSM_GSBI5_PHYS 0x16400000
68#define MSM_GSBI6_PHYS 0x16500000
69#define MSM_GSBI7_PHYS 0x16600000
70#define MSM_GSBI8_PHYS 0x1A000000
71#define MSM_GSBI9_PHYS 0x1A100000
72#define MSM_GSBI10_PHYS 0x1A200000
73#define MSM_GSBI11_PHYS 0x12440000
74#define MSM_GSBI12_PHYS 0x12480000
75
76#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
77#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053078#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070079#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053080#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82/* GSBI QUP devices */
83#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
84#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
85#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
86#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
87#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
88#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
89#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
90#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
91#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
92#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
93#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
94#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
95#define MSM_QUP_SIZE SZ_4K
96
97#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
98#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
99#define MSM_PMIC_SSBI_SIZE SZ_4K
100
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700101#define MSM8960_HSUSB_PHYS 0x12500000
102#define MSM8960_HSUSB_SIZE SZ_4K
103
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104static struct resource resources_otg[] = {
105 {
106 .start = MSM8960_HSUSB_PHYS,
107 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
108 .flags = IORESOURCE_MEM,
109 },
110 {
111 .start = USB1_HS_IRQ,
112 .end = USB1_HS_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115};
116
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700117struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 .name = "msm_otg",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(resources_otg),
121 .resource = resources_otg,
122 .dev = {
123 .coherent_dma_mask = 0xffffffff,
124 },
125};
126
127static struct resource resources_hsusb[] = {
128 {
129 .start = MSM8960_HSUSB_PHYS,
130 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
131 .flags = IORESOURCE_MEM,
132 },
133 {
134 .start = USB1_HS_IRQ,
135 .end = USB1_HS_IRQ,
136 .flags = IORESOURCE_IRQ,
137 },
138};
139
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700140struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 .name = "msm_hsusb",
142 .id = -1,
143 .num_resources = ARRAY_SIZE(resources_hsusb),
144 .resource = resources_hsusb,
145 .dev = {
146 .coherent_dma_mask = 0xffffffff,
147 },
148};
149
150static struct resource resources_hsusb_host[] = {
151 {
152 .start = MSM8960_HSUSB_PHYS,
153 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = USB1_HS_IRQ,
158 .end = USB1_HS_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161};
162
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530163static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164struct platform_device msm_device_hsusb_host = {
165 .name = "msm_hsusb_host",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb_host),
168 .resource = resources_hsusb_host,
169 .dev = {
170 .dma_mask = &dma_mask,
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530175static struct resource resources_hsic_host[] = {
176 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700177 .start = 0x12520000,
178 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800186 {
187 .start = MSM_GPIO_TO_INT(69),
188 .end = MSM_GPIO_TO_INT(69),
189 .name = "peripheral_status_irq",
190 .flags = IORESOURCE_IRQ,
191 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192};
193
194struct platform_device msm_device_hsic_host = {
195 .name = "msm_hsic_host",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(resources_hsic_host),
198 .resource = resources_hsic_host,
199 .dev = {
200 .dma_mask = &dma_mask,
201 .coherent_dma_mask = DMA_BIT_MASK(32),
202 },
203};
204
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700205struct platform_device msm8960_device_acpuclk = {
206 .name = "acpuclk-8960",
207 .id = -1,
208};
209
Mona Hossain11c03ac2011-10-26 12:42:10 -0700210#define SHARED_IMEM_TZ_BASE 0x2a03f720
211static struct resource tzlog_resources[] = {
212 {
213 .start = SHARED_IMEM_TZ_BASE,
214 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
215 .flags = IORESOURCE_MEM,
216 },
217};
218
219struct platform_device msm_device_tz_log = {
220 .name = "tz_log",
221 .id = 0,
222 .num_resources = ARRAY_SIZE(tzlog_resources),
223 .resource = tzlog_resources,
224};
225
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700226static struct resource resources_uart_gsbi2[] = {
227 {
228 .start = MSM8960_GSBI2_UARTDM_IRQ,
229 .end = MSM8960_GSBI2_UARTDM_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .start = MSM_UART2DM_PHYS,
234 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
235 .name = "uartdm_resource",
236 .flags = IORESOURCE_MEM,
237 },
238 {
239 .start = MSM_GSBI2_PHYS,
240 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
241 .name = "gsbi_resource",
242 .flags = IORESOURCE_MEM,
243 },
244};
245
246struct platform_device msm8960_device_uart_gsbi2 = {
247 .name = "msm_serial_hsl",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
250 .resource = resources_uart_gsbi2,
251};
Mayank Rana9f51f582011-08-04 18:35:59 +0530252/* GSBI 6 used into UARTDM Mode */
253static struct resource msm_uart_dm6_resources[] = {
254 {
255 .start = MSM_UART6DM_PHYS,
256 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
257 .name = "uartdm_resource",
258 .flags = IORESOURCE_MEM,
259 },
260 {
261 .start = GSBI6_UARTDM_IRQ,
262 .end = GSBI6_UARTDM_IRQ,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .start = MSM_GSBI6_PHYS,
267 .end = MSM_GSBI6_PHYS + 4 - 1,
268 .name = "gsbi_resource",
269 .flags = IORESOURCE_MEM,
270 },
271 {
272 .start = DMOV_HSUART_GSBI6_TX_CHAN,
273 .end = DMOV_HSUART_GSBI6_RX_CHAN,
274 .name = "uartdm_channels",
275 .flags = IORESOURCE_DMA,
276 },
277 {
278 .start = DMOV_HSUART_GSBI6_TX_CRCI,
279 .end = DMOV_HSUART_GSBI6_RX_CRCI,
280 .name = "uartdm_crci",
281 .flags = IORESOURCE_DMA,
282 },
283};
284static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
285struct platform_device msm_device_uart_dm6 = {
286 .name = "msm_serial_hs",
287 .id = 0,
288 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
289 .resource = msm_uart_dm6_resources,
290 .dev = {
291 .dma_mask = &msm_uart_dm6_dma_mask,
292 .coherent_dma_mask = DMA_BIT_MASK(32),
293 },
294};
Mayank Ranae009c922012-03-22 03:02:06 +0530295/*
296 * GSBI 9 used into UARTDM Mode
297 * For 8960 Fusion 2.2 Primary IPC
298 */
299static struct resource msm_uart_dm9_resources[] = {
300 {
301 .start = MSM_UART9DM_PHYS,
302 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
303 .name = "uartdm_resource",
304 .flags = IORESOURCE_MEM,
305 },
306 {
307 .start = GSBI9_UARTDM_IRQ,
308 .end = GSBI9_UARTDM_IRQ,
309 .flags = IORESOURCE_IRQ,
310 },
311 {
312 .start = MSM_GSBI9_PHYS,
313 .end = MSM_GSBI9_PHYS + 4 - 1,
314 .name = "gsbi_resource",
315 .flags = IORESOURCE_MEM,
316 },
317 {
318 .start = DMOV_HSUART_GSBI9_TX_CHAN,
319 .end = DMOV_HSUART_GSBI9_RX_CHAN,
320 .name = "uartdm_channels",
321 .flags = IORESOURCE_DMA,
322 },
323 {
324 .start = DMOV_HSUART_GSBI9_TX_CRCI,
325 .end = DMOV_HSUART_GSBI9_RX_CRCI,
326 .name = "uartdm_crci",
327 .flags = IORESOURCE_DMA,
328 },
329};
330static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
331struct platform_device msm_device_uart_dm9 = {
332 .name = "msm_serial_hs",
333 .id = 1,
334 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
335 .resource = msm_uart_dm9_resources,
336 .dev = {
337 .dma_mask = &msm_uart_dm9_dma_mask,
338 .coherent_dma_mask = DMA_BIT_MASK(32),
339 },
340};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700341
342static struct resource resources_uart_gsbi5[] = {
343 {
344 .start = GSBI5_UARTDM_IRQ,
345 .end = GSBI5_UARTDM_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348 {
349 .start = MSM_UART5DM_PHYS,
350 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
351 .name = "uartdm_resource",
352 .flags = IORESOURCE_MEM,
353 },
354 {
355 .start = MSM_GSBI5_PHYS,
356 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
357 .name = "gsbi_resource",
358 .flags = IORESOURCE_MEM,
359 },
360};
361
362struct platform_device msm8960_device_uart_gsbi5 = {
363 .name = "msm_serial_hsl",
364 .id = 0,
365 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
366 .resource = resources_uart_gsbi5,
367};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700368
369static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
370 .line = 0,
371};
372
373static struct resource resources_uart_gsbi8[] = {
374 {
375 .start = GSBI8_UARTDM_IRQ,
376 .end = GSBI8_UARTDM_IRQ,
377 .flags = IORESOURCE_IRQ,
378 },
379 {
380 .start = MSM_UART8DM_PHYS,
381 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
382 .name = "uartdm_resource",
383 .flags = IORESOURCE_MEM,
384 },
385 {
386 .start = MSM_GSBI8_PHYS,
387 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
388 .name = "gsbi_resource",
389 .flags = IORESOURCE_MEM,
390 },
391};
392
393struct platform_device msm8960_device_uart_gsbi8 = {
394 .name = "msm_serial_hsl",
395 .id = 1,
396 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
397 .resource = resources_uart_gsbi8,
398 .dev.platform_data = &uart_gsbi8_pdata,
399};
400
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700401/* MSM Video core device */
402#ifdef CONFIG_MSM_BUS_SCALING
403static struct msm_bus_vectors vidc_init_vectors[] = {
404 {
405 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
406 .dst = MSM_BUS_SLAVE_EBI_CH0,
407 .ab = 0,
408 .ib = 0,
409 },
410 {
411 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
412 .dst = MSM_BUS_SLAVE_EBI_CH0,
413 .ab = 0,
414 .ib = 0,
415 },
416 {
417 .src = MSM_BUS_MASTER_AMPSS_M0,
418 .dst = MSM_BUS_SLAVE_EBI_CH0,
419 .ab = 0,
420 .ib = 0,
421 },
422 {
423 .src = MSM_BUS_MASTER_AMPSS_M0,
424 .dst = MSM_BUS_SLAVE_EBI_CH0,
425 .ab = 0,
426 .ib = 0,
427 },
428};
429static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
430 {
431 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
432 .dst = MSM_BUS_SLAVE_EBI_CH0,
433 .ab = 54525952,
434 .ib = 436207616,
435 },
436 {
437 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
438 .dst = MSM_BUS_SLAVE_EBI_CH0,
439 .ab = 72351744,
440 .ib = 289406976,
441 },
442 {
443 .src = MSM_BUS_MASTER_AMPSS_M0,
444 .dst = MSM_BUS_SLAVE_EBI_CH0,
445 .ab = 500000,
446 .ib = 1000000,
447 },
448 {
449 .src = MSM_BUS_MASTER_AMPSS_M0,
450 .dst = MSM_BUS_SLAVE_EBI_CH0,
451 .ab = 500000,
452 .ib = 1000000,
453 },
454};
455static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
456 {
457 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
458 .dst = MSM_BUS_SLAVE_EBI_CH0,
459 .ab = 40894464,
460 .ib = 327155712,
461 },
462 {
463 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
464 .dst = MSM_BUS_SLAVE_EBI_CH0,
465 .ab = 48234496,
466 .ib = 192937984,
467 },
468 {
469 .src = MSM_BUS_MASTER_AMPSS_M0,
470 .dst = MSM_BUS_SLAVE_EBI_CH0,
471 .ab = 500000,
472 .ib = 2000000,
473 },
474 {
475 .src = MSM_BUS_MASTER_AMPSS_M0,
476 .dst = MSM_BUS_SLAVE_EBI_CH0,
477 .ab = 500000,
478 .ib = 2000000,
479 },
480};
481static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
482 {
483 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
484 .dst = MSM_BUS_SLAVE_EBI_CH0,
485 .ab = 163577856,
486 .ib = 1308622848,
487 },
488 {
489 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 219152384,
492 .ib = 876609536,
493 },
494 {
495 .src = MSM_BUS_MASTER_AMPSS_M0,
496 .dst = MSM_BUS_SLAVE_EBI_CH0,
497 .ab = 1750000,
498 .ib = 3500000,
499 },
500 {
501 .src = MSM_BUS_MASTER_AMPSS_M0,
502 .dst = MSM_BUS_SLAVE_EBI_CH0,
503 .ab = 1750000,
504 .ib = 3500000,
505 },
506};
507static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
508 {
509 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
510 .dst = MSM_BUS_SLAVE_EBI_CH0,
511 .ab = 121634816,
512 .ib = 973078528,
513 },
514 {
515 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
516 .dst = MSM_BUS_SLAVE_EBI_CH0,
517 .ab = 155189248,
518 .ib = 620756992,
519 },
520 {
521 .src = MSM_BUS_MASTER_AMPSS_M0,
522 .dst = MSM_BUS_SLAVE_EBI_CH0,
523 .ab = 1750000,
524 .ib = 7000000,
525 },
526 {
527 .src = MSM_BUS_MASTER_AMPSS_M0,
528 .dst = MSM_BUS_SLAVE_EBI_CH0,
529 .ab = 1750000,
530 .ib = 7000000,
531 },
532};
533static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
534 {
535 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
536 .dst = MSM_BUS_SLAVE_EBI_CH0,
537 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700538 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700539 },
540 {
541 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700544 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700545 },
546 {
547 .src = MSM_BUS_MASTER_AMPSS_M0,
548 .dst = MSM_BUS_SLAVE_EBI_CH0,
549 .ab = 2500000,
550 .ib = 5000000,
551 },
552 {
553 .src = MSM_BUS_MASTER_AMPSS_M0,
554 .dst = MSM_BUS_SLAVE_EBI_CH0,
555 .ab = 2500000,
556 .ib = 5000000,
557 },
558};
559static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
560 {
561 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
562 .dst = MSM_BUS_SLAVE_EBI_CH0,
563 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700564 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700565 },
566 {
567 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
568 .dst = MSM_BUS_SLAVE_EBI_CH0,
569 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700570 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700571 },
572 {
573 .src = MSM_BUS_MASTER_AMPSS_M0,
574 .dst = MSM_BUS_SLAVE_EBI_CH0,
575 .ab = 2500000,
576 .ib = 700000000,
577 },
578 {
579 .src = MSM_BUS_MASTER_AMPSS_M0,
580 .dst = MSM_BUS_SLAVE_EBI_CH0,
581 .ab = 2500000,
582 .ib = 10000000,
583 },
584};
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700585static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
586 {
587 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
588 .dst = MSM_BUS_SLAVE_EBI_CH0,
589 .ab = 222298112,
590 .ib = 3522000000U,
591 },
592 {
593 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
594 .dst = MSM_BUS_SLAVE_EBI_CH0,
595 .ab = 330301440,
596 .ib = 3522000000U,
597 },
598 {
599 .src = MSM_BUS_MASTER_AMPSS_M0,
600 .dst = MSM_BUS_SLAVE_EBI_CH0,
601 .ab = 2500000,
602 .ib = 700000000,
603 },
604 {
605 .src = MSM_BUS_MASTER_AMPSS_M0,
606 .dst = MSM_BUS_SLAVE_EBI_CH0,
607 .ab = 2500000,
608 .ib = 10000000,
609 },
610};
611static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
612 {
613 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
614 .dst = MSM_BUS_SLAVE_EBI_CH0,
615 .ab = 222298112,
616 .ib = 3522000000U,
617 },
618 {
619 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
620 .dst = MSM_BUS_SLAVE_EBI_CH0,
621 .ab = 330301440,
622 .ib = 3522000000U,
623 },
624 {
625 .src = MSM_BUS_MASTER_AMPSS_M0,
626 .dst = MSM_BUS_SLAVE_EBI_CH0,
627 .ab = 2500000,
628 .ib = 700000000,
629 },
630 {
631 .src = MSM_BUS_MASTER_AMPSS_M0,
632 .dst = MSM_BUS_SLAVE_EBI_CH0,
633 .ab = 2500000,
634 .ib = 10000000,
635 },
636};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637
638static struct msm_bus_paths vidc_bus_client_config[] = {
639 {
640 ARRAY_SIZE(vidc_init_vectors),
641 vidc_init_vectors,
642 },
643 {
644 ARRAY_SIZE(vidc_venc_vga_vectors),
645 vidc_venc_vga_vectors,
646 },
647 {
648 ARRAY_SIZE(vidc_vdec_vga_vectors),
649 vidc_vdec_vga_vectors,
650 },
651 {
652 ARRAY_SIZE(vidc_venc_720p_vectors),
653 vidc_venc_720p_vectors,
654 },
655 {
656 ARRAY_SIZE(vidc_vdec_720p_vectors),
657 vidc_vdec_720p_vectors,
658 },
659 {
660 ARRAY_SIZE(vidc_venc_1080p_vectors),
661 vidc_venc_1080p_vectors,
662 },
663 {
664 ARRAY_SIZE(vidc_vdec_1080p_vectors),
665 vidc_vdec_1080p_vectors,
666 },
Deva Ramasubramanian837ae362012-05-12 23:26:53 -0700667 {
668 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
669 vidc_vdec_1080p_turbo_vectors,
670 },
671 {
672 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
673 vidc_vdec_1080p_turbo_vectors,
674 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700675};
676
677static struct msm_bus_scale_pdata vidc_bus_client_data = {
678 vidc_bus_client_config,
679 ARRAY_SIZE(vidc_bus_client_config),
680 .name = "vidc",
681};
682#endif
683
Mona Hossain9c430e32011-07-27 11:04:47 -0700684#ifdef CONFIG_HW_RANDOM_MSM
685/* PRNG device */
686#define MSM_PRNG_PHYS 0x1A500000
687static struct resource rng_resources = {
688 .flags = IORESOURCE_MEM,
689 .start = MSM_PRNG_PHYS,
690 .end = MSM_PRNG_PHYS + SZ_512 - 1,
691};
692
693struct platform_device msm_device_rng = {
694 .name = "msm_rng",
695 .id = 0,
696 .num_resources = 1,
697 .resource = &rng_resources,
698};
699#endif
700
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700701#define MSM_VIDC_BASE_PHYS 0x04400000
702#define MSM_VIDC_BASE_SIZE 0x00100000
703
704static struct resource msm_device_vidc_resources[] = {
705 {
706 .start = MSM_VIDC_BASE_PHYS,
707 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
708 .flags = IORESOURCE_MEM,
709 },
710 {
711 .start = VCODEC_IRQ,
712 .end = VCODEC_IRQ,
713 .flags = IORESOURCE_IRQ,
714 },
715};
716
717struct msm_vidc_platform_data vidc_platform_data = {
718#ifdef CONFIG_MSM_BUS_SCALING
719 .vidc_bus_client_pdata = &vidc_bus_client_data,
720#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700721#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800722 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700723 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700724 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700725#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800726 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700727 .enable_ion = 0,
728#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800729 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530730 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800731 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +0530732 .fw_addr = 0x9fe00000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700733};
734
735struct platform_device msm_device_vidc = {
736 .name = "msm_vidc",
737 .id = 0,
738 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
739 .resource = msm_device_vidc_resources,
740 .dev = {
741 .platform_data = &vidc_platform_data,
742 },
743};
744
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700745#define MSM_SDC1_BASE 0x12400000
746#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
747#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
748#define MSM_SDC2_BASE 0x12140000
749#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
750#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700751#define MSM_SDC3_BASE 0x12180000
752#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
753#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
754#define MSM_SDC4_BASE 0x121C0000
755#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
756#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
757#define MSM_SDC5_BASE 0x12200000
758#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
759#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
760
761static struct resource resources_sdc1[] = {
762 {
763 .name = "core_mem",
764 .flags = IORESOURCE_MEM,
765 .start = MSM_SDC1_BASE,
766 .end = MSM_SDC1_DML_BASE - 1,
767 },
768 {
769 .name = "core_irq",
770 .flags = IORESOURCE_IRQ,
771 .start = SDC1_IRQ_0,
772 .end = SDC1_IRQ_0
773 },
774#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
775 {
776 .name = "sdcc_dml_addr",
777 .start = MSM_SDC1_DML_BASE,
778 .end = MSM_SDC1_BAM_BASE - 1,
779 .flags = IORESOURCE_MEM,
780 },
781 {
782 .name = "sdcc_bam_addr",
783 .start = MSM_SDC1_BAM_BASE,
784 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
785 .flags = IORESOURCE_MEM,
786 },
787 {
788 .name = "sdcc_bam_irq",
789 .start = SDC1_BAM_IRQ,
790 .end = SDC1_BAM_IRQ,
791 .flags = IORESOURCE_IRQ,
792 },
793#endif
794};
795
796static struct resource resources_sdc2[] = {
797 {
798 .name = "core_mem",
799 .flags = IORESOURCE_MEM,
800 .start = MSM_SDC2_BASE,
801 .end = MSM_SDC2_DML_BASE - 1,
802 },
803 {
804 .name = "core_irq",
805 .flags = IORESOURCE_IRQ,
806 .start = SDC2_IRQ_0,
807 .end = SDC2_IRQ_0
808 },
809#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
810 {
811 .name = "sdcc_dml_addr",
812 .start = MSM_SDC2_DML_BASE,
813 .end = MSM_SDC2_BAM_BASE - 1,
814 .flags = IORESOURCE_MEM,
815 },
816 {
817 .name = "sdcc_bam_addr",
818 .start = MSM_SDC2_BAM_BASE,
819 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
820 .flags = IORESOURCE_MEM,
821 },
822 {
823 .name = "sdcc_bam_irq",
824 .start = SDC2_BAM_IRQ,
825 .end = SDC2_BAM_IRQ,
826 .flags = IORESOURCE_IRQ,
827 },
828#endif
829};
830
831static struct resource resources_sdc3[] = {
832 {
833 .name = "core_mem",
834 .flags = IORESOURCE_MEM,
835 .start = MSM_SDC3_BASE,
836 .end = MSM_SDC3_DML_BASE - 1,
837 },
838 {
839 .name = "core_irq",
840 .flags = IORESOURCE_IRQ,
841 .start = SDC3_IRQ_0,
842 .end = SDC3_IRQ_0
843 },
844#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
845 {
846 .name = "sdcc_dml_addr",
847 .start = MSM_SDC3_DML_BASE,
848 .end = MSM_SDC3_BAM_BASE - 1,
849 .flags = IORESOURCE_MEM,
850 },
851 {
852 .name = "sdcc_bam_addr",
853 .start = MSM_SDC3_BAM_BASE,
854 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
855 .flags = IORESOURCE_MEM,
856 },
857 {
858 .name = "sdcc_bam_irq",
859 .start = SDC3_BAM_IRQ,
860 .end = SDC3_BAM_IRQ,
861 .flags = IORESOURCE_IRQ,
862 },
863#endif
864};
865
866static struct resource resources_sdc4[] = {
867 {
868 .name = "core_mem",
869 .flags = IORESOURCE_MEM,
870 .start = MSM_SDC4_BASE,
871 .end = MSM_SDC4_DML_BASE - 1,
872 },
873 {
874 .name = "core_irq",
875 .flags = IORESOURCE_IRQ,
876 .start = SDC4_IRQ_0,
877 .end = SDC4_IRQ_0
878 },
879#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
880 {
881 .name = "sdcc_dml_addr",
882 .start = MSM_SDC4_DML_BASE,
883 .end = MSM_SDC4_BAM_BASE - 1,
884 .flags = IORESOURCE_MEM,
885 },
886 {
887 .name = "sdcc_bam_addr",
888 .start = MSM_SDC4_BAM_BASE,
889 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
890 .flags = IORESOURCE_MEM,
891 },
892 {
893 .name = "sdcc_bam_irq",
894 .start = SDC4_BAM_IRQ,
895 .end = SDC4_BAM_IRQ,
896 .flags = IORESOURCE_IRQ,
897 },
898#endif
899};
900
901static struct resource resources_sdc5[] = {
902 {
903 .name = "core_mem",
904 .flags = IORESOURCE_MEM,
905 .start = MSM_SDC5_BASE,
906 .end = MSM_SDC5_DML_BASE - 1,
907 },
908 {
909 .name = "core_irq",
910 .flags = IORESOURCE_IRQ,
911 .start = SDC5_IRQ_0,
912 .end = SDC5_IRQ_0
913 },
914#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
915 {
916 .name = "sdcc_dml_addr",
917 .start = MSM_SDC5_DML_BASE,
918 .end = MSM_SDC5_BAM_BASE - 1,
919 .flags = IORESOURCE_MEM,
920 },
921 {
922 .name = "sdcc_bam_addr",
923 .start = MSM_SDC5_BAM_BASE,
924 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
925 .flags = IORESOURCE_MEM,
926 },
927 {
928 .name = "sdcc_bam_irq",
929 .start = SDC5_BAM_IRQ,
930 .end = SDC5_BAM_IRQ,
931 .flags = IORESOURCE_IRQ,
932 },
933#endif
934};
935
936struct platform_device msm_device_sdc1 = {
937 .name = "msm_sdcc",
938 .id = 1,
939 .num_resources = ARRAY_SIZE(resources_sdc1),
940 .resource = resources_sdc1,
941 .dev = {
942 .coherent_dma_mask = 0xffffffff,
943 },
944};
945
946struct platform_device msm_device_sdc2 = {
947 .name = "msm_sdcc",
948 .id = 2,
949 .num_resources = ARRAY_SIZE(resources_sdc2),
950 .resource = resources_sdc2,
951 .dev = {
952 .coherent_dma_mask = 0xffffffff,
953 },
954};
955
956struct platform_device msm_device_sdc3 = {
957 .name = "msm_sdcc",
958 .id = 3,
959 .num_resources = ARRAY_SIZE(resources_sdc3),
960 .resource = resources_sdc3,
961 .dev = {
962 .coherent_dma_mask = 0xffffffff,
963 },
964};
965
966struct platform_device msm_device_sdc4 = {
967 .name = "msm_sdcc",
968 .id = 4,
969 .num_resources = ARRAY_SIZE(resources_sdc4),
970 .resource = resources_sdc4,
971 .dev = {
972 .coherent_dma_mask = 0xffffffff,
973 },
974};
975
976struct platform_device msm_device_sdc5 = {
977 .name = "msm_sdcc",
978 .id = 5,
979 .num_resources = ARRAY_SIZE(resources_sdc5),
980 .resource = resources_sdc5,
981 .dev = {
982 .coherent_dma_mask = 0xffffffff,
983 },
984};
985
Stephen Boydeb819882011-08-29 14:46:30 -0700986#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
987#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
988
989static struct resource msm_8960_q6_lpass_resources[] = {
990 {
991 .start = MSM_LPASS_QDSP6SS_PHYS,
992 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
993 .flags = IORESOURCE_MEM,
994 },
995};
996
997static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
998 .strap_tcm_base = 0x01460000,
999 .strap_ahb_upper = 0x00290000,
1000 .strap_ahb_lower = 0x00000280,
1001 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
1002 .name = "q6",
1003 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001004 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001005};
1006
1007struct platform_device msm_8960_q6_lpass = {
1008 .name = "pil_qdsp6v4",
1009 .id = 0,
1010 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
1011 .resource = msm_8960_q6_lpass_resources,
1012 .dev.platform_data = &msm_8960_q6_lpass_data,
1013};
1014
1015#define MSM_MSS_ENABLE_PHYS 0x08B00000
1016#define MSM_FW_QDSP6SS_PHYS 0x08800000
1017#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
1018#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
1019
1020static struct resource msm_8960_q6_mss_fw_resources[] = {
1021 {
1022 .start = MSM_FW_QDSP6SS_PHYS,
1023 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
1024 .flags = IORESOURCE_MEM,
1025 },
1026 {
1027 .start = MSM_MSS_ENABLE_PHYS,
1028 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1029 .flags = IORESOURCE_MEM,
1030 },
1031};
1032
1033static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
1034 .strap_tcm_base = 0x00400000,
1035 .strap_ahb_upper = 0x00090000,
1036 .strap_ahb_lower = 0x00000080,
1037 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
1038 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
1039 .name = "modem_fw",
1040 .depends = "q6",
1041 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001042 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001043};
1044
1045struct platform_device msm_8960_q6_mss_fw = {
1046 .name = "pil_qdsp6v4",
1047 .id = 1,
1048 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
1049 .resource = msm_8960_q6_mss_fw_resources,
1050 .dev.platform_data = &msm_8960_q6_mss_fw_data,
1051};
1052
1053#define MSM_SW_QDSP6SS_PHYS 0x08900000
1054#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
1055#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
1056
1057static struct resource msm_8960_q6_mss_sw_resources[] = {
1058 {
1059 .start = MSM_SW_QDSP6SS_PHYS,
1060 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
1061 .flags = IORESOURCE_MEM,
1062 },
1063 {
1064 .start = MSM_MSS_ENABLE_PHYS,
1065 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1066 .flags = IORESOURCE_MEM,
1067 },
1068};
1069
1070static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1071 .strap_tcm_base = 0x00420000,
1072 .strap_ahb_upper = 0x00090000,
1073 .strap_ahb_lower = 0x00000080,
1074 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1075 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1076 .name = "modem",
1077 .depends = "modem_fw",
1078 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001079 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001080};
1081
1082struct platform_device msm_8960_q6_mss_sw = {
1083 .name = "pil_qdsp6v4",
1084 .id = 2,
1085 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1086 .resource = msm_8960_q6_mss_sw_resources,
1087 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1088};
1089
Stephen Boyd322a9922011-09-20 01:05:54 -07001090static struct resource msm_8960_riva_resources[] = {
1091 {
1092 .start = 0x03204000,
1093 .end = 0x03204000 + SZ_256 - 1,
1094 .flags = IORESOURCE_MEM,
1095 },
1096};
1097
1098struct platform_device msm_8960_riva = {
1099 .name = "pil_riva",
1100 .id = -1,
1101 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1102 .resource = msm_8960_riva_resources,
1103};
1104
Stephen Boydd89eebe2011-09-28 23:28:11 -07001105struct platform_device msm_pil_tzapps = {
1106 .name = "pil_tzapps",
1107 .id = -1,
1108};
1109
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001110struct platform_device msm_pil_dsps = {
1111 .name = "pil_dsps",
1112 .id = -1,
1113 .dev.platform_data = "dsps",
1114};
1115
Stephen Boyd7b973de2012-03-09 12:26:16 -08001116struct platform_device msm_pil_vidc = {
1117 .name = "pil_vidc",
1118 .id = -1,
1119};
1120
Eric Holmberg023d25c2012-03-01 12:27:55 -07001121static struct resource smd_resource[] = {
1122 {
1123 .name = "a9_m2a_0",
1124 .start = INT_A9_M2A_0,
1125 .flags = IORESOURCE_IRQ,
1126 },
1127 {
1128 .name = "a9_m2a_5",
1129 .start = INT_A9_M2A_5,
1130 .flags = IORESOURCE_IRQ,
1131 },
1132 {
1133 .name = "adsp_a11",
1134 .start = INT_ADSP_A11,
1135 .flags = IORESOURCE_IRQ,
1136 },
1137 {
1138 .name = "adsp_a11_smsm",
1139 .start = INT_ADSP_A11_SMSM,
1140 .flags = IORESOURCE_IRQ,
1141 },
1142 {
1143 .name = "dsps_a11",
1144 .start = INT_DSPS_A11,
1145 .flags = IORESOURCE_IRQ,
1146 },
1147 {
1148 .name = "dsps_a11_smsm",
1149 .start = INT_DSPS_A11_SMSM,
1150 .flags = IORESOURCE_IRQ,
1151 },
1152 {
1153 .name = "wcnss_a11",
1154 .start = INT_WCNSS_A11,
1155 .flags = IORESOURCE_IRQ,
1156 },
1157 {
1158 .name = "wcnss_a11_smsm",
1159 .start = INT_WCNSS_A11_SMSM,
1160 .flags = IORESOURCE_IRQ,
1161 },
1162};
1163
1164static struct smd_subsystem_config smd_config_list[] = {
1165 {
1166 .irq_config_id = SMD_MODEM,
1167 .subsys_name = "modem",
1168 .edge = SMD_APPS_MODEM,
1169
1170 .smd_int.irq_name = "a9_m2a_0",
1171 .smd_int.flags = IRQF_TRIGGER_RISING,
1172 .smd_int.irq_id = -1,
1173 .smd_int.device_name = "smd_dev",
1174 .smd_int.dev_id = 0,
1175 .smd_int.out_bit_pos = 1 << 3,
1176 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1177 .smd_int.out_offset = 0x8,
1178
1179 .smsm_int.irq_name = "a9_m2a_5",
1180 .smsm_int.flags = IRQF_TRIGGER_RISING,
1181 .smsm_int.irq_id = -1,
1182 .smsm_int.device_name = "smd_smsm",
1183 .smsm_int.dev_id = 0,
1184 .smsm_int.out_bit_pos = 1 << 4,
1185 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1186 .smsm_int.out_offset = 0x8,
1187 },
1188 {
1189 .irq_config_id = SMD_Q6,
1190 .subsys_name = "q6",
1191 .edge = SMD_APPS_QDSP,
1192
1193 .smd_int.irq_name = "adsp_a11",
1194 .smd_int.flags = IRQF_TRIGGER_RISING,
1195 .smd_int.irq_id = -1,
1196 .smd_int.device_name = "smd_dev",
1197 .smd_int.dev_id = 0,
1198 .smd_int.out_bit_pos = 1 << 15,
1199 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1200 .smd_int.out_offset = 0x8,
1201
1202 .smsm_int.irq_name = "adsp_a11_smsm",
1203 .smsm_int.flags = IRQF_TRIGGER_RISING,
1204 .smsm_int.irq_id = -1,
1205 .smsm_int.device_name = "smd_smsm",
1206 .smsm_int.dev_id = 0,
1207 .smsm_int.out_bit_pos = 1 << 14,
1208 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1209 .smsm_int.out_offset = 0x8,
1210 },
1211 {
1212 .irq_config_id = SMD_DSPS,
1213 .subsys_name = "dsps",
1214 .edge = SMD_APPS_DSPS,
1215
1216 .smd_int.irq_name = "dsps_a11",
1217 .smd_int.flags = IRQF_TRIGGER_RISING,
1218 .smd_int.irq_id = -1,
1219 .smd_int.device_name = "smd_dev",
1220 .smd_int.dev_id = 0,
1221 .smd_int.out_bit_pos = 1,
1222 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1223 .smd_int.out_offset = 0x4080,
1224
1225 .smsm_int.irq_name = "dsps_a11_smsm",
1226 .smsm_int.flags = IRQF_TRIGGER_RISING,
1227 .smsm_int.irq_id = -1,
1228 .smsm_int.device_name = "smd_smsm",
1229 .smsm_int.dev_id = 0,
1230 .smsm_int.out_bit_pos = 1,
1231 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1232 .smsm_int.out_offset = 0x4094,
1233 },
1234 {
1235 .irq_config_id = SMD_WCNSS,
1236 .subsys_name = "wcnss",
1237 .edge = SMD_APPS_WCNSS,
1238
1239 .smd_int.irq_name = "wcnss_a11",
1240 .smd_int.flags = IRQF_TRIGGER_RISING,
1241 .smd_int.irq_id = -1,
1242 .smd_int.device_name = "smd_dev",
1243 .smd_int.dev_id = 0,
1244 .smd_int.out_bit_pos = 1 << 25,
1245 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1246 .smd_int.out_offset = 0x8,
1247
1248 .smsm_int.irq_name = "wcnss_a11_smsm",
1249 .smsm_int.flags = IRQF_TRIGGER_RISING,
1250 .smsm_int.irq_id = -1,
1251 .smsm_int.device_name = "smd_smsm",
1252 .smsm_int.dev_id = 0,
1253 .smsm_int.out_bit_pos = 1 << 23,
1254 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1255 .smsm_int.out_offset = 0x8,
1256 },
1257};
1258
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001259static struct smd_subsystem_restart_config smd_ssr_config = {
1260 .disable_smsm_reset_handshake = 1,
1261};
1262
Eric Holmberg023d25c2012-03-01 12:27:55 -07001263static struct smd_platform smd_platform_data = {
1264 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1265 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001266 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001267};
1268
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001269struct platform_device msm_device_smd = {
1270 .name = "msm_smd",
1271 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001272 .resource = smd_resource,
1273 .num_resources = ARRAY_SIZE(smd_resource),
1274 .dev = {
1275 .platform_data = &smd_platform_data,
1276 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277};
1278
1279struct platform_device msm_device_bam_dmux = {
1280 .name = "BAM_RMNT",
1281 .id = -1,
1282};
1283
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001284static struct msm_watchdog_pdata msm_watchdog_pdata = {
1285 .pet_time = 10000,
1286 .bark_time = 11000,
1287 .has_secure = true,
1288};
1289
1290struct platform_device msm8960_device_watchdog = {
1291 .name = "msm_watchdog",
1292 .id = -1,
1293 .dev = {
1294 .platform_data = &msm_watchdog_pdata,
1295 },
1296};
1297
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001298static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 {
1300 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001301 .flags = IORESOURCE_IRQ,
1302 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001303 {
1304 .start = 0x18320000,
1305 .end = 0x18320000 + SZ_1M - 1,
1306 .flags = IORESOURCE_MEM,
1307 },
1308};
1309
1310static struct msm_dmov_pdata msm_dmov_pdata = {
1311 .sd = 1,
1312 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001313};
1314
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001315struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001316 .name = "msm_dmov",
1317 .id = -1,
1318 .resource = msm_dmov_resource,
1319 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001320 .dev = {
1321 .platform_data = &msm_dmov_pdata,
1322 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001323};
1324
1325static struct platform_device *msm_sdcc_devices[] __initdata = {
1326 &msm_device_sdc1,
1327 &msm_device_sdc2,
1328 &msm_device_sdc3,
1329 &msm_device_sdc4,
1330 &msm_device_sdc5,
1331};
1332
1333int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1334{
1335 struct platform_device *pdev;
1336
1337 if (controller < 1 || controller > 5)
1338 return -EINVAL;
1339
1340 pdev = msm_sdcc_devices[controller-1];
1341 pdev->dev.platform_data = plat;
1342 return platform_device_register(pdev);
1343}
1344
1345static struct resource resources_qup_i2c_gsbi4[] = {
1346 {
1347 .name = "gsbi_qup_i2c_addr",
1348 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001349 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001350 .flags = IORESOURCE_MEM,
1351 },
1352 {
1353 .name = "qup_phys_addr",
1354 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001355 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001356 .flags = IORESOURCE_MEM,
1357 },
1358 {
1359 .name = "qup_err_intr",
1360 .start = GSBI4_QUP_IRQ,
1361 .end = GSBI4_QUP_IRQ,
1362 .flags = IORESOURCE_IRQ,
1363 },
1364};
1365
1366struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1367 .name = "qup_i2c",
1368 .id = 4,
1369 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1370 .resource = resources_qup_i2c_gsbi4,
1371};
1372
1373static struct resource resources_qup_i2c_gsbi3[] = {
1374 {
1375 .name = "gsbi_qup_i2c_addr",
1376 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001377 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001378 .flags = IORESOURCE_MEM,
1379 },
1380 {
1381 .name = "qup_phys_addr",
1382 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001383 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384 .flags = IORESOURCE_MEM,
1385 },
1386 {
1387 .name = "qup_err_intr",
1388 .start = GSBI3_QUP_IRQ,
1389 .end = GSBI3_QUP_IRQ,
1390 .flags = IORESOURCE_IRQ,
1391 },
1392};
1393
1394struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1395 .name = "qup_i2c",
1396 .id = 3,
1397 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1398 .resource = resources_qup_i2c_gsbi3,
1399};
1400
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001401static struct resource resources_qup_i2c_gsbi9[] = {
1402 {
1403 .name = "gsbi_qup_i2c_addr",
1404 .start = MSM_GSBI9_PHYS,
1405 .end = MSM_GSBI9_PHYS + 4 - 1,
1406 .flags = IORESOURCE_MEM,
1407 },
1408 {
1409 .name = "qup_phys_addr",
1410 .start = MSM_GSBI9_QUP_PHYS,
1411 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1412 .flags = IORESOURCE_MEM,
1413 },
1414 {
1415 .name = "qup_err_intr",
1416 .start = GSBI9_QUP_IRQ,
1417 .end = GSBI9_QUP_IRQ,
1418 .flags = IORESOURCE_IRQ,
1419 },
1420};
1421
1422struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1423 .name = "qup_i2c",
1424 .id = 0,
1425 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1426 .resource = resources_qup_i2c_gsbi9,
1427};
1428
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001429static struct resource resources_qup_i2c_gsbi10[] = {
1430 {
1431 .name = "gsbi_qup_i2c_addr",
1432 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001433 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001434 .flags = IORESOURCE_MEM,
1435 },
1436 {
1437 .name = "qup_phys_addr",
1438 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001439 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001440 .flags = IORESOURCE_MEM,
1441 },
1442 {
1443 .name = "qup_err_intr",
1444 .start = GSBI10_QUP_IRQ,
1445 .end = GSBI10_QUP_IRQ,
1446 .flags = IORESOURCE_IRQ,
1447 },
1448};
1449
1450struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1451 .name = "qup_i2c",
1452 .id = 10,
1453 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1454 .resource = resources_qup_i2c_gsbi10,
1455};
1456
1457static struct resource resources_qup_i2c_gsbi12[] = {
1458 {
1459 .name = "gsbi_qup_i2c_addr",
1460 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001461 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001462 .flags = IORESOURCE_MEM,
1463 },
1464 {
1465 .name = "qup_phys_addr",
1466 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001467 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001468 .flags = IORESOURCE_MEM,
1469 },
1470 {
1471 .name = "qup_err_intr",
1472 .start = GSBI12_QUP_IRQ,
1473 .end = GSBI12_QUP_IRQ,
1474 .flags = IORESOURCE_IRQ,
1475 },
1476};
1477
1478struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1479 .name = "qup_i2c",
1480 .id = 12,
1481 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1482 .resource = resources_qup_i2c_gsbi12,
1483};
1484
1485#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001486static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001488 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301489 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001490 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301491 .flags = IORESOURCE_MEM,
1492 },
1493 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001494 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301495 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001496 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301497 .flags = IORESOURCE_MEM,
1498 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499};
1500
Kevin Chanbb8ef862012-02-14 13:03:04 -08001501struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1502 .name = "msm_cam_i2c_mux",
1503 .id = 0,
1504 .resource = msm_cam_gsbi4_i2c_mux_resources,
1505 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1506};
Kevin Chanf6216f22011-10-25 18:40:11 -07001507
1508static struct resource msm_csiphy0_resources[] = {
1509 {
1510 .name = "csiphy",
1511 .start = 0x04800C00,
1512 .end = 0x04800C00 + SZ_1K - 1,
1513 .flags = IORESOURCE_MEM,
1514 },
1515 {
1516 .name = "csiphy",
1517 .start = CSIPHY_4LN_IRQ,
1518 .end = CSIPHY_4LN_IRQ,
1519 .flags = IORESOURCE_IRQ,
1520 },
1521};
1522
1523static struct resource msm_csiphy1_resources[] = {
1524 {
1525 .name = "csiphy",
1526 .start = 0x04801000,
1527 .end = 0x04801000 + SZ_1K - 1,
1528 .flags = IORESOURCE_MEM,
1529 },
1530 {
1531 .name = "csiphy",
1532 .start = MSM8960_CSIPHY_2LN_IRQ,
1533 .end = MSM8960_CSIPHY_2LN_IRQ,
1534 .flags = IORESOURCE_IRQ,
1535 },
1536};
1537
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001538static struct resource msm_csiphy2_resources[] = {
1539 {
1540 .name = "csiphy",
1541 .start = 0x04801400,
1542 .end = 0x04801400 + SZ_1K - 1,
1543 .flags = IORESOURCE_MEM,
1544 },
1545 {
1546 .name = "csiphy",
1547 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1548 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1549 .flags = IORESOURCE_IRQ,
1550 },
1551};
1552
Kevin Chanf6216f22011-10-25 18:40:11 -07001553struct platform_device msm8960_device_csiphy0 = {
1554 .name = "msm_csiphy",
1555 .id = 0,
1556 .resource = msm_csiphy0_resources,
1557 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1558};
1559
1560struct platform_device msm8960_device_csiphy1 = {
1561 .name = "msm_csiphy",
1562 .id = 1,
1563 .resource = msm_csiphy1_resources,
1564 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1565};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001566
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001567struct platform_device msm8960_device_csiphy2 = {
1568 .name = "msm_csiphy",
1569 .id = 2,
1570 .resource = msm_csiphy2_resources,
1571 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1572};
1573
Kevin Chanc8b52e82011-10-25 23:20:21 -07001574static struct resource msm_csid0_resources[] = {
1575 {
1576 .name = "csid",
1577 .start = 0x04800000,
1578 .end = 0x04800000 + SZ_1K - 1,
1579 .flags = IORESOURCE_MEM,
1580 },
1581 {
1582 .name = "csid",
1583 .start = CSI_0_IRQ,
1584 .end = CSI_0_IRQ,
1585 .flags = IORESOURCE_IRQ,
1586 },
1587};
1588
1589static struct resource msm_csid1_resources[] = {
1590 {
1591 .name = "csid",
1592 .start = 0x04800400,
1593 .end = 0x04800400 + SZ_1K - 1,
1594 .flags = IORESOURCE_MEM,
1595 },
1596 {
1597 .name = "csid",
1598 .start = CSI_1_IRQ,
1599 .end = CSI_1_IRQ,
1600 .flags = IORESOURCE_IRQ,
1601 },
1602};
1603
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001604static struct resource msm_csid2_resources[] = {
1605 {
1606 .name = "csid",
1607 .start = 0x04801800,
1608 .end = 0x04801800 + SZ_1K - 1,
1609 .flags = IORESOURCE_MEM,
1610 },
1611 {
1612 .name = "csid",
1613 .start = CSI_2_IRQ,
1614 .end = CSI_2_IRQ,
1615 .flags = IORESOURCE_IRQ,
1616 },
1617};
1618
Kevin Chanc8b52e82011-10-25 23:20:21 -07001619struct platform_device msm8960_device_csid0 = {
1620 .name = "msm_csid",
1621 .id = 0,
1622 .resource = msm_csid0_resources,
1623 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1624};
1625
1626struct platform_device msm8960_device_csid1 = {
1627 .name = "msm_csid",
1628 .id = 1,
1629 .resource = msm_csid1_resources,
1630 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1631};
Kevin Chane12c6672011-10-26 11:55:26 -07001632
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001633struct platform_device msm8960_device_csid2 = {
1634 .name = "msm_csid",
1635 .id = 2,
1636 .resource = msm_csid2_resources,
1637 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1638};
1639
Kevin Chane12c6672011-10-26 11:55:26 -07001640struct resource msm_ispif_resources[] = {
1641 {
1642 .name = "ispif",
1643 .start = 0x04800800,
1644 .end = 0x04800800 + SZ_1K - 1,
1645 .flags = IORESOURCE_MEM,
1646 },
1647 {
1648 .name = "ispif",
1649 .start = ISPIF_IRQ,
1650 .end = ISPIF_IRQ,
1651 .flags = IORESOURCE_IRQ,
1652 },
1653};
1654
1655struct platform_device msm8960_device_ispif = {
1656 .name = "msm_ispif",
1657 .id = 0,
1658 .resource = msm_ispif_resources,
1659 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1660};
Kevin Chan5827c552011-10-28 18:36:32 -07001661
1662static struct resource msm_vfe_resources[] = {
1663 {
1664 .name = "vfe32",
1665 .start = 0x04500000,
1666 .end = 0x04500000 + SZ_1M - 1,
1667 .flags = IORESOURCE_MEM,
1668 },
1669 {
1670 .name = "vfe32",
1671 .start = VFE_IRQ,
1672 .end = VFE_IRQ,
1673 .flags = IORESOURCE_IRQ,
1674 },
1675};
1676
1677struct platform_device msm8960_device_vfe = {
1678 .name = "msm_vfe",
1679 .id = 0,
1680 .resource = msm_vfe_resources,
1681 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1682};
Kevin Chana0853122011-11-07 19:48:44 -08001683
1684static struct resource msm_vpe_resources[] = {
1685 {
1686 .name = "vpe",
1687 .start = 0x05300000,
1688 .end = 0x05300000 + SZ_1M - 1,
1689 .flags = IORESOURCE_MEM,
1690 },
1691 {
1692 .name = "vpe",
1693 .start = VPE_IRQ,
1694 .end = VPE_IRQ,
1695 .flags = IORESOURCE_IRQ,
1696 },
1697};
1698
1699struct platform_device msm8960_device_vpe = {
1700 .name = "msm_vpe",
1701 .id = 0,
1702 .resource = msm_vpe_resources,
1703 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1704};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001705#endif
1706
Joel Nidera1261942011-09-12 16:30:09 +03001707#define MSM_TSIF0_PHYS (0x18200000)
1708#define MSM_TSIF1_PHYS (0x18201000)
1709#define MSM_TSIF_SIZE (0x200)
1710
1711#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1712 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1713#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1714 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1715#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1716 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1717#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1718 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1719#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1720 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1721#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1722 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1723#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1724 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1725#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1726 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1727
1728static const struct msm_gpio tsif0_gpios[] = {
1729 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1730 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1731 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1732 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1733};
1734
1735static const struct msm_gpio tsif1_gpios[] = {
1736 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1737 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1738 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1739 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1740};
1741
1742struct msm_tsif_platform_data tsif1_platform_data = {
1743 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1744 .gpios = tsif1_gpios,
1745 .tsif_pclk = "tsif_pclk",
1746 .tsif_ref_clk = "tsif_ref_clk",
1747};
1748
1749struct resource tsif1_resources[] = {
1750 [0] = {
1751 .flags = IORESOURCE_IRQ,
1752 .start = TSIF2_IRQ,
1753 .end = TSIF2_IRQ,
1754 },
1755 [1] = {
1756 .flags = IORESOURCE_MEM,
1757 .start = MSM_TSIF1_PHYS,
1758 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1759 },
1760 [2] = {
1761 .flags = IORESOURCE_DMA,
1762 .start = DMOV_TSIF_CHAN,
1763 .end = DMOV_TSIF_CRCI,
1764 },
1765};
1766
1767struct msm_tsif_platform_data tsif0_platform_data = {
1768 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1769 .gpios = tsif0_gpios,
1770 .tsif_pclk = "tsif_pclk",
1771 .tsif_ref_clk = "tsif_ref_clk",
1772};
1773struct resource tsif0_resources[] = {
1774 [0] = {
1775 .flags = IORESOURCE_IRQ,
1776 .start = TSIF1_IRQ,
1777 .end = TSIF1_IRQ,
1778 },
1779 [1] = {
1780 .flags = IORESOURCE_MEM,
1781 .start = MSM_TSIF0_PHYS,
1782 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1783 },
1784 [2] = {
1785 .flags = IORESOURCE_DMA,
1786 .start = DMOV_TSIF_CHAN,
1787 .end = DMOV_TSIF_CRCI,
1788 },
1789};
1790
1791struct platform_device msm_device_tsif[2] = {
1792 {
1793 .name = "msm_tsif",
1794 .id = 0,
1795 .num_resources = ARRAY_SIZE(tsif0_resources),
1796 .resource = tsif0_resources,
1797 .dev = {
1798 .platform_data = &tsif0_platform_data
1799 },
1800 },
1801 {
1802 .name = "msm_tsif",
1803 .id = 1,
1804 .num_resources = ARRAY_SIZE(tsif1_resources),
1805 .resource = tsif1_resources,
1806 .dev = {
1807 .platform_data = &tsif1_platform_data
1808 },
1809 }
1810};
1811
Jay Chokshi33c044a2011-12-07 13:05:40 -08001812static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001813 {
1814 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1815 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1816 .flags = IORESOURCE_MEM,
1817 },
1818};
1819
Jay Chokshi33c044a2011-12-07 13:05:40 -08001820struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001821 .name = "msm_ssbi",
1822 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001823 .resource = resources_ssbi_pmic,
1824 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001825};
1826
1827static struct resource resources_qup_spi_gsbi1[] = {
1828 {
1829 .name = "spi_base",
1830 .start = MSM_GSBI1_QUP_PHYS,
1831 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1832 .flags = IORESOURCE_MEM,
1833 },
1834 {
1835 .name = "gsbi_base",
1836 .start = MSM_GSBI1_PHYS,
1837 .end = MSM_GSBI1_PHYS + 4 - 1,
1838 .flags = IORESOURCE_MEM,
1839 },
1840 {
1841 .name = "spi_irq_in",
1842 .start = MSM8960_GSBI1_QUP_IRQ,
1843 .end = MSM8960_GSBI1_QUP_IRQ,
1844 .flags = IORESOURCE_IRQ,
1845 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001846 {
1847 .name = "spi_clk",
1848 .start = 9,
1849 .end = 9,
1850 .flags = IORESOURCE_IO,
1851 },
1852 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001853 .name = "spi_miso",
1854 .start = 7,
1855 .end = 7,
1856 .flags = IORESOURCE_IO,
1857 },
1858 {
1859 .name = "spi_mosi",
1860 .start = 6,
1861 .end = 6,
1862 .flags = IORESOURCE_IO,
1863 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001864 {
1865 .name = "spi_cs",
1866 .start = 8,
1867 .end = 8,
1868 .flags = IORESOURCE_IO,
1869 },
1870 {
1871 .name = "spi_cs1",
1872 .start = 14,
1873 .end = 14,
1874 .flags = IORESOURCE_IO,
1875 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876};
1877
1878struct platform_device msm8960_device_qup_spi_gsbi1 = {
1879 .name = "spi_qsd",
1880 .id = 0,
1881 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1882 .resource = resources_qup_spi_gsbi1,
1883};
1884
1885struct platform_device msm_pcm = {
1886 .name = "msm-pcm-dsp",
1887 .id = -1,
1888};
1889
Kiran Kandi5e809b02012-01-31 00:24:33 -08001890struct platform_device msm_multi_ch_pcm = {
1891 .name = "msm-multi-ch-pcm-dsp",
1892 .id = -1,
1893};
1894
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001895struct platform_device msm_pcm_routing = {
1896 .name = "msm-pcm-routing",
1897 .id = -1,
1898};
1899
1900struct platform_device msm_cpudai0 = {
1901 .name = "msm-dai-q6",
1902 .id = 0x4000,
1903};
1904
1905struct platform_device msm_cpudai1 = {
1906 .name = "msm-dai-q6",
1907 .id = 0x4001,
1908};
1909
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001910struct platform_device msm8960_cpudai_slimbus_2_rx = {
1911 .name = "msm-dai-q6",
1912 .id = 0x4004,
1913};
1914
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001915struct platform_device msm8960_cpudai_slimbus_2_tx = {
1916 .name = "msm-dai-q6",
1917 .id = 0x4005,
1918};
1919
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001920struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001921 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001922 .id = 8,
1923};
1924
1925struct platform_device msm_cpudai_bt_rx = {
1926 .name = "msm-dai-q6",
1927 .id = 0x3000,
1928};
1929
1930struct platform_device msm_cpudai_bt_tx = {
1931 .name = "msm-dai-q6",
1932 .id = 0x3001,
1933};
1934
1935struct platform_device msm_cpudai_fm_rx = {
1936 .name = "msm-dai-q6",
1937 .id = 0x3004,
1938};
1939
1940struct platform_device msm_cpudai_fm_tx = {
1941 .name = "msm-dai-q6",
1942 .id = 0x3005,
1943};
1944
Helen Zeng0705a5f2011-10-14 15:29:52 -07001945struct platform_device msm_cpudai_incall_music_rx = {
1946 .name = "msm-dai-q6",
1947 .id = 0x8005,
1948};
1949
Helen Zenge3d716a2011-10-14 16:32:16 -07001950struct platform_device msm_cpudai_incall_record_rx = {
1951 .name = "msm-dai-q6",
1952 .id = 0x8004,
1953};
1954
1955struct platform_device msm_cpudai_incall_record_tx = {
1956 .name = "msm-dai-q6",
1957 .id = 0x8003,
1958};
1959
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001960/*
1961 * Machine specific data for AUX PCM Interface
1962 * which the driver will be unware of.
1963 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001964struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001965 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07001966 .mode_8k = {
1967 .mode = AFE_PCM_CFG_MODE_PCM,
1968 .sync = AFE_PCM_CFG_SYNC_INT,
1969 .frame = AFE_PCM_CFG_FRM_256BPF,
1970 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1971 .slot = 0,
1972 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1973 .pcm_clk_rate = 2048000,
1974 },
1975 .mode_16k = {
1976 .mode = AFE_PCM_CFG_MODE_PCM,
1977 .sync = AFE_PCM_CFG_SYNC_INT,
1978 .frame = AFE_PCM_CFG_FRM_256BPF,
1979 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1980 .slot = 0,
1981 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1982 .pcm_clk_rate = 4096000,
1983 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001984};
1985
1986struct platform_device msm_cpudai_auxpcm_rx = {
1987 .name = "msm-dai-q6",
1988 .id = 2,
1989 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001990 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001991 },
1992};
1993
1994struct platform_device msm_cpudai_auxpcm_tx = {
1995 .name = "msm-dai-q6",
1996 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001997 .dev = {
1998 .platform_data = &auxpcm_pdata,
1999 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07002000};
2001
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002002struct platform_device msm_cpu_fe = {
2003 .name = "msm-dai-fe",
2004 .id = -1,
2005};
2006
2007struct platform_device msm_stub_codec = {
2008 .name = "msm-stub-codec",
2009 .id = 1,
2010};
2011
2012struct platform_device msm_voice = {
2013 .name = "msm-pcm-voice",
2014 .id = -1,
2015};
2016
2017struct platform_device msm_voip = {
2018 .name = "msm-voip-dsp",
2019 .id = -1,
2020};
2021
2022struct platform_device msm_lpa_pcm = {
2023 .name = "msm-pcm-lpa",
2024 .id = -1,
2025};
2026
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05302027struct platform_device msm_compr_dsp = {
2028 .name = "msm-compr-dsp",
2029 .id = -1,
2030};
2031
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002032struct platform_device msm_pcm_hostless = {
2033 .name = "msm-pcm-hostless",
2034 .id = -1,
2035};
2036
Laxminath Kasamcee1d602011-08-01 19:26:57 +05302037struct platform_device msm_cpudai_afe_01_rx = {
2038 .name = "msm-dai-q6",
2039 .id = 0xE0,
2040};
2041
2042struct platform_device msm_cpudai_afe_01_tx = {
2043 .name = "msm-dai-q6",
2044 .id = 0xF0,
2045};
2046
2047struct platform_device msm_cpudai_afe_02_rx = {
2048 .name = "msm-dai-q6",
2049 .id = 0xF1,
2050};
2051
2052struct platform_device msm_cpudai_afe_02_tx = {
2053 .name = "msm-dai-q6",
2054 .id = 0xE1,
2055};
2056
2057struct platform_device msm_pcm_afe = {
2058 .name = "msm-pcm-afe",
2059 .id = -1,
2060};
2061
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002062static struct fs_driver_data gfx2d0_fs_data = {
2063 .clks = (struct fs_clk_data[]){
2064 { .name = "core_clk" },
2065 { .name = "iface_clk" },
2066 { 0 }
2067 },
2068 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002069};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002070
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002071static struct fs_driver_data gfx2d1_fs_data = {
2072 .clks = (struct fs_clk_data[]){
2073 { .name = "core_clk" },
2074 { .name = "iface_clk" },
2075 { 0 }
2076 },
2077 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2078};
2079
2080static struct fs_driver_data gfx3d_fs_data = {
2081 .clks = (struct fs_clk_data[]){
2082 { .name = "core_clk", .reset_rate = 27000000 },
2083 { .name = "iface_clk" },
2084 { 0 }
2085 },
2086 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2087};
2088
2089static struct fs_driver_data ijpeg_fs_data = {
2090 .clks = (struct fs_clk_data[]){
2091 { .name = "core_clk" },
2092 { .name = "iface_clk" },
2093 { .name = "bus_clk" },
2094 { 0 }
2095 },
2096 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2097};
2098
2099static struct fs_driver_data mdp_fs_data = {
2100 .clks = (struct fs_clk_data[]){
2101 { .name = "core_clk" },
2102 { .name = "iface_clk" },
2103 { .name = "bus_clk" },
2104 { .name = "vsync_clk" },
2105 { .name = "lut_clk" },
2106 { .name = "tv_src_clk" },
2107 { .name = "tv_clk" },
2108 { 0 }
2109 },
2110 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2111 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2112};
2113
2114static struct fs_driver_data rot_fs_data = {
2115 .clks = (struct fs_clk_data[]){
2116 { .name = "core_clk" },
2117 { .name = "iface_clk" },
2118 { .name = "bus_clk" },
2119 { 0 }
2120 },
2121 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2122};
2123
2124static struct fs_driver_data ved_fs_data = {
2125 .clks = (struct fs_clk_data[]){
2126 { .name = "core_clk" },
2127 { .name = "iface_clk" },
2128 { .name = "bus_clk" },
2129 { 0 }
2130 },
2131 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2132 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2133};
2134
2135static struct fs_driver_data vfe_fs_data = {
2136 .clks = (struct fs_clk_data[]){
2137 { .name = "core_clk" },
2138 { .name = "iface_clk" },
2139 { .name = "bus_clk" },
2140 { 0 }
2141 },
2142 .bus_port0 = MSM_BUS_MASTER_VFE,
2143};
2144
2145static struct fs_driver_data vpe_fs_data = {
2146 .clks = (struct fs_clk_data[]){
2147 { .name = "core_clk" },
2148 { .name = "iface_clk" },
2149 { .name = "bus_clk" },
2150 { 0 }
2151 },
2152 .bus_port0 = MSM_BUS_MASTER_VPE,
2153};
2154
2155struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002156 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002157 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002158 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002159 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2160 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002161 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2162 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2163 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002164 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002165};
2166unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002167
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002168#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002169static struct msm_bus_vectors rotator_init_vectors[] = {
2170 {
2171 .src = MSM_BUS_MASTER_ROTATOR,
2172 .dst = MSM_BUS_SLAVE_EBI_CH0,
2173 .ab = 0,
2174 .ib = 0,
2175 },
2176};
2177
2178static struct msm_bus_vectors rotator_ui_vectors[] = {
2179 {
2180 .src = MSM_BUS_MASTER_ROTATOR,
2181 .dst = MSM_BUS_SLAVE_EBI_CH0,
2182 .ab = (1024 * 600 * 4 * 2 * 60),
2183 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2184 },
2185};
2186
2187static struct msm_bus_vectors rotator_vga_vectors[] = {
2188 {
2189 .src = MSM_BUS_MASTER_ROTATOR,
2190 .dst = MSM_BUS_SLAVE_EBI_CH0,
2191 .ab = (640 * 480 * 2 * 2 * 30),
2192 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2193 },
2194};
2195static struct msm_bus_vectors rotator_720p_vectors[] = {
2196 {
2197 .src = MSM_BUS_MASTER_ROTATOR,
2198 .dst = MSM_BUS_SLAVE_EBI_CH0,
2199 .ab = (1280 * 736 * 2 * 2 * 30),
2200 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2201 },
2202};
2203
2204static struct msm_bus_vectors rotator_1080p_vectors[] = {
2205 {
2206 .src = MSM_BUS_MASTER_ROTATOR,
2207 .dst = MSM_BUS_SLAVE_EBI_CH0,
2208 .ab = (1920 * 1088 * 2 * 2 * 30),
2209 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2210 },
2211};
2212
2213static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2214 {
2215 ARRAY_SIZE(rotator_init_vectors),
2216 rotator_init_vectors,
2217 },
2218 {
2219 ARRAY_SIZE(rotator_ui_vectors),
2220 rotator_ui_vectors,
2221 },
2222 {
2223 ARRAY_SIZE(rotator_vga_vectors),
2224 rotator_vga_vectors,
2225 },
2226 {
2227 ARRAY_SIZE(rotator_720p_vectors),
2228 rotator_720p_vectors,
2229 },
2230 {
2231 ARRAY_SIZE(rotator_1080p_vectors),
2232 rotator_1080p_vectors,
2233 },
2234};
2235
2236struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2237 rotator_bus_scale_usecases,
2238 ARRAY_SIZE(rotator_bus_scale_usecases),
2239 .name = "rotator",
2240};
2241
2242void __init msm_rotator_update_bus_vectors(unsigned int xres,
2243 unsigned int yres)
2244{
2245 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2246 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2247}
2248
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002249#define ROTATOR_HW_BASE 0x04E00000
2250static struct resource resources_msm_rotator[] = {
2251 {
2252 .start = ROTATOR_HW_BASE,
2253 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2254 .flags = IORESOURCE_MEM,
2255 },
2256 {
2257 .start = ROT_IRQ,
2258 .end = ROT_IRQ,
2259 .flags = IORESOURCE_IRQ,
2260 },
2261};
2262
2263static struct msm_rot_clocks rotator_clocks[] = {
2264 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002265 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002266 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002267 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002268 },
2269 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002270 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002271 .clk_type = ROTATOR_PCLK,
2272 .clk_rate = 0,
2273 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002274};
2275
2276static struct msm_rotator_platform_data rotator_pdata = {
2277 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2278 .hardware_version_number = 0x01020309,
2279 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002280#ifdef CONFIG_MSM_BUS_SCALING
2281 .bus_scale_table = &rotator_bus_scale_pdata,
2282#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002283};
2284
2285struct platform_device msm_rotator_device = {
2286 .name = "msm_rotator",
2287 .id = 0,
2288 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2289 .resource = resources_msm_rotator,
2290 .dev = {
2291 .platform_data = &rotator_pdata,
2292 },
2293};
Olav Hauganef95ae32012-05-15 09:50:30 -07002294
2295void __init msm_rotator_set_split_iommu_domain(void)
2296{
2297 rotator_pdata.rot_iommu_split_domain = 1;
2298}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002299#endif
2300
2301#define MIPI_DSI_HW_BASE 0x04700000
2302#define MDP_HW_BASE 0x05100000
2303
2304static struct resource msm_mipi_dsi1_resources[] = {
2305 {
2306 .name = "mipi_dsi",
2307 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002308 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002309 .flags = IORESOURCE_MEM,
2310 },
2311 {
2312 .start = DSI1_IRQ,
2313 .end = DSI1_IRQ,
2314 .flags = IORESOURCE_IRQ,
2315 },
2316};
2317
2318struct platform_device msm_mipi_dsi1_device = {
2319 .name = "mipi_dsi",
2320 .id = 1,
2321 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2322 .resource = msm_mipi_dsi1_resources,
2323};
2324
2325static struct resource msm_mdp_resources[] = {
2326 {
2327 .name = "mdp",
2328 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002329 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002330 .flags = IORESOURCE_MEM,
2331 },
2332 {
2333 .start = MDP_IRQ,
2334 .end = MDP_IRQ,
2335 .flags = IORESOURCE_IRQ,
2336 },
2337};
2338
2339static struct platform_device msm_mdp_device = {
2340 .name = "mdp",
2341 .id = 0,
2342 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2343 .resource = msm_mdp_resources,
2344};
2345
2346static void __init msm_register_device(struct platform_device *pdev, void *data)
2347{
2348 int ret;
2349
2350 pdev->dev.platform_data = data;
2351 ret = platform_device_register(pdev);
2352 if (ret)
2353 dev_err(&pdev->dev,
2354 "%s: platform_device_register() failed = %d\n",
2355 __func__, ret);
2356}
2357
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002358#ifdef CONFIG_MSM_BUS_SCALING
2359static struct platform_device msm_dtv_device = {
2360 .name = "dtv",
2361 .id = 0,
2362};
2363#endif
2364
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002365struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002366 .name = "lvds",
2367 .id = 0,
2368};
2369
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002370void __init msm_fb_register_device(char *name, void *data)
2371{
2372 if (!strncmp(name, "mdp", 3))
2373 msm_register_device(&msm_mdp_device, data);
2374 else if (!strncmp(name, "mipi_dsi", 8))
2375 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002376 else if (!strncmp(name, "lvds", 4))
2377 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002378#ifdef CONFIG_MSM_BUS_SCALING
2379 else if (!strncmp(name, "dtv", 3))
2380 msm_register_device(&msm_dtv_device, data);
2381#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002382 else
2383 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2384}
2385
2386static struct resource resources_sps[] = {
2387 {
2388 .name = "pipe_mem",
2389 .start = 0x12800000,
2390 .end = 0x12800000 + 0x4000 - 1,
2391 .flags = IORESOURCE_MEM,
2392 },
2393 {
2394 .name = "bamdma_dma",
2395 .start = 0x12240000,
2396 .end = 0x12240000 + 0x1000 - 1,
2397 .flags = IORESOURCE_MEM,
2398 },
2399 {
2400 .name = "bamdma_bam",
2401 .start = 0x12244000,
2402 .end = 0x12244000 + 0x4000 - 1,
2403 .flags = IORESOURCE_MEM,
2404 },
2405 {
2406 .name = "bamdma_irq",
2407 .start = SPS_BAM_DMA_IRQ,
2408 .end = SPS_BAM_DMA_IRQ,
2409 .flags = IORESOURCE_IRQ,
2410 },
2411};
2412
2413struct msm_sps_platform_data msm_sps_pdata = {
2414 .bamdma_restricted_pipes = 0x06,
2415};
2416
2417struct platform_device msm_device_sps = {
2418 .name = "msm_sps",
2419 .id = -1,
2420 .num_resources = ARRAY_SIZE(resources_sps),
2421 .resource = resources_sps,
2422 .dev.platform_data = &msm_sps_pdata,
2423};
2424
2425#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002426static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002427 [1] = MSM_GPIO_TO_INT(46),
2428 [2] = MSM_GPIO_TO_INT(150),
2429 [4] = MSM_GPIO_TO_INT(103),
2430 [5] = MSM_GPIO_TO_INT(104),
2431 [6] = MSM_GPIO_TO_INT(105),
2432 [7] = MSM_GPIO_TO_INT(106),
2433 [8] = MSM_GPIO_TO_INT(107),
2434 [9] = MSM_GPIO_TO_INT(7),
2435 [10] = MSM_GPIO_TO_INT(11),
2436 [11] = MSM_GPIO_TO_INT(15),
2437 [12] = MSM_GPIO_TO_INT(19),
2438 [13] = MSM_GPIO_TO_INT(23),
2439 [14] = MSM_GPIO_TO_INT(27),
2440 [15] = MSM_GPIO_TO_INT(31),
2441 [16] = MSM_GPIO_TO_INT(35),
2442 [19] = MSM_GPIO_TO_INT(90),
2443 [20] = MSM_GPIO_TO_INT(92),
2444 [23] = MSM_GPIO_TO_INT(85),
2445 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002446 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002447 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002448 [29] = MSM_GPIO_TO_INT(10),
2449 [30] = MSM_GPIO_TO_INT(102),
2450 [31] = MSM_GPIO_TO_INT(81),
2451 [32] = MSM_GPIO_TO_INT(78),
2452 [33] = MSM_GPIO_TO_INT(94),
2453 [34] = MSM_GPIO_TO_INT(72),
2454 [35] = MSM_GPIO_TO_INT(39),
2455 [36] = MSM_GPIO_TO_INT(43),
2456 [37] = MSM_GPIO_TO_INT(61),
2457 [38] = MSM_GPIO_TO_INT(50),
2458 [39] = MSM_GPIO_TO_INT(42),
2459 [41] = MSM_GPIO_TO_INT(62),
2460 [42] = MSM_GPIO_TO_INT(76),
2461 [43] = MSM_GPIO_TO_INT(75),
2462 [44] = MSM_GPIO_TO_INT(70),
2463 [45] = MSM_GPIO_TO_INT(69),
2464 [46] = MSM_GPIO_TO_INT(67),
2465 [47] = MSM_GPIO_TO_INT(65),
2466 [48] = MSM_GPIO_TO_INT(58),
2467 [49] = MSM_GPIO_TO_INT(54),
2468 [50] = MSM_GPIO_TO_INT(52),
2469 [51] = MSM_GPIO_TO_INT(49),
2470 [52] = MSM_GPIO_TO_INT(40),
2471 [53] = MSM_GPIO_TO_INT(37),
2472 [54] = MSM_GPIO_TO_INT(24),
2473 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002474};
2475
Praveen Chidambaram78499012011-11-01 17:15:17 -06002476static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002477 TLMM_MSM_SUMMARY_IRQ,
2478 RPM_APCC_CPU0_GP_HIGH_IRQ,
2479 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2480 RPM_APCC_CPU0_GP_LOW_IRQ,
2481 RPM_APCC_CPU0_WAKE_UP_IRQ,
2482 RPM_APCC_CPU1_GP_HIGH_IRQ,
2483 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2484 RPM_APCC_CPU1_GP_LOW_IRQ,
2485 RPM_APCC_CPU1_WAKE_UP_IRQ,
2486 MSS_TO_APPS_IRQ_0,
2487 MSS_TO_APPS_IRQ_1,
2488 MSS_TO_APPS_IRQ_2,
2489 MSS_TO_APPS_IRQ_3,
2490 MSS_TO_APPS_IRQ_4,
2491 MSS_TO_APPS_IRQ_5,
2492 MSS_TO_APPS_IRQ_6,
2493 MSS_TO_APPS_IRQ_7,
2494 MSS_TO_APPS_IRQ_8,
2495 MSS_TO_APPS_IRQ_9,
2496 LPASS_SCSS_GP_LOW_IRQ,
2497 LPASS_SCSS_GP_MEDIUM_IRQ,
2498 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002499 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002500 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002501 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002502 RIVA_APPS_WLAN_SMSM_IRQ,
2503 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2504 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002505};
2506
Praveen Chidambaram78499012011-11-01 17:15:17 -06002507struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002508 .irqs_m2a = msm_mpm_irqs_m2a,
2509 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2510 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2511 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2512 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2513 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2514 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2515 .mpm_apps_ipc_val = BIT(1),
2516 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2517
2518};
2519#endif
2520
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002521#define LPASS_SLIMBUS_PHYS 0x28080000
2522#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002523#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002524/* Board info for the slimbus slave device */
2525static struct resource slimbus_res[] = {
2526 {
2527 .start = LPASS_SLIMBUS_PHYS,
2528 .end = LPASS_SLIMBUS_PHYS + 8191,
2529 .flags = IORESOURCE_MEM,
2530 .name = "slimbus_physical",
2531 },
2532 {
2533 .start = LPASS_SLIMBUS_BAM_PHYS,
2534 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2535 .flags = IORESOURCE_MEM,
2536 .name = "slimbus_bam_physical",
2537 },
2538 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002539 .start = LPASS_SLIMBUS_SLEW,
2540 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2541 .flags = IORESOURCE_MEM,
2542 .name = "slimbus_slew_reg",
2543 },
2544 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002545 .start = SLIMBUS0_CORE_EE1_IRQ,
2546 .end = SLIMBUS0_CORE_EE1_IRQ,
2547 .flags = IORESOURCE_IRQ,
2548 .name = "slimbus_irq",
2549 },
2550 {
2551 .start = SLIMBUS0_BAM_EE1_IRQ,
2552 .end = SLIMBUS0_BAM_EE1_IRQ,
2553 .flags = IORESOURCE_IRQ,
2554 .name = "slimbus_bam_irq",
2555 },
2556};
2557
2558struct platform_device msm_slim_ctrl = {
2559 .name = "msm_slim_ctrl",
2560 .id = 1,
2561 .num_resources = ARRAY_SIZE(slimbus_res),
2562 .resource = slimbus_res,
2563 .dev = {
2564 .coherent_dma_mask = 0xffffffffULL,
2565 },
2566};
2567
Lucille Sylvester6e362412011-12-09 16:21:42 -07002568static struct msm_dcvs_freq_entry grp3d_freq[] = {
2569 {0, 0, 333932},
2570 {0, 0, 497532},
2571 {0, 0, 707610},
2572 {0, 0, 844545},
2573};
2574
2575static struct msm_dcvs_freq_entry grp2d_freq[] = {
2576 {0, 0, 86000},
2577 {0, 0, 200000},
2578};
2579
2580static struct msm_dcvs_core_info grp3d_core_info = {
2581 .freq_tbl = &grp3d_freq[0],
2582 .core_param = {
2583 .max_time_us = 100000,
2584 .num_freq = ARRAY_SIZE(grp3d_freq),
2585 },
2586 .algo_param = {
2587 .slack_time_us = 39000,
2588 .disable_pc_threshold = 86000,
2589 .ss_window_size = 1000000,
2590 .ss_util_pct = 95,
2591 .em_max_util_pct = 97,
2592 .ss_iobusy_conv = 100,
2593 },
2594};
2595
2596static struct msm_dcvs_core_info grp2d_core_info = {
2597 .freq_tbl = &grp2d_freq[0],
2598 .core_param = {
2599 .max_time_us = 100000,
2600 .num_freq = ARRAY_SIZE(grp2d_freq),
2601 },
2602 .algo_param = {
2603 .slack_time_us = 39000,
2604 .disable_pc_threshold = 90000,
2605 .ss_window_size = 1000000,
2606 .ss_util_pct = 90,
2607 .em_max_util_pct = 95,
2608 },
2609};
2610
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002611#ifdef CONFIG_MSM_BUS_SCALING
2612static struct msm_bus_vectors grp3d_init_vectors[] = {
2613 {
2614 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2615 .dst = MSM_BUS_SLAVE_EBI_CH0,
2616 .ab = 0,
2617 .ib = 0,
2618 },
2619};
2620
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002621static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002622 {
2623 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2624 .dst = MSM_BUS_SLAVE_EBI_CH0,
2625 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002626 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002627 },
2628};
2629
2630static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2631 {
2632 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2633 .dst = MSM_BUS_SLAVE_EBI_CH0,
2634 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002635 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002636 },
2637};
2638
2639static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2640 {
2641 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2642 .dst = MSM_BUS_SLAVE_EBI_CH0,
2643 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002644 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002645 },
2646};
2647
2648static struct msm_bus_vectors grp3d_max_vectors[] = {
2649 {
2650 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2651 .dst = MSM_BUS_SLAVE_EBI_CH0,
2652 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002653 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002654 },
2655};
2656
2657static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2658 {
2659 ARRAY_SIZE(grp3d_init_vectors),
2660 grp3d_init_vectors,
2661 },
2662 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002663 ARRAY_SIZE(grp3d_low_vectors),
2664 grp3d_low_vectors,
2665 },
2666 {
2667 ARRAY_SIZE(grp3d_nominal_low_vectors),
2668 grp3d_nominal_low_vectors,
2669 },
2670 {
2671 ARRAY_SIZE(grp3d_nominal_high_vectors),
2672 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002673 },
2674 {
2675 ARRAY_SIZE(grp3d_max_vectors),
2676 grp3d_max_vectors,
2677 },
2678};
2679
2680static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2681 grp3d_bus_scale_usecases,
2682 ARRAY_SIZE(grp3d_bus_scale_usecases),
2683 .name = "grp3d",
2684};
2685
2686static struct msm_bus_vectors grp2d0_init_vectors[] = {
2687 {
2688 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2689 .dst = MSM_BUS_SLAVE_EBI_CH0,
2690 .ab = 0,
2691 .ib = 0,
2692 },
2693};
2694
Lucille Sylvester808eca22011-11-03 10:26:29 -07002695static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002696 {
2697 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2698 .dst = MSM_BUS_SLAVE_EBI_CH0,
2699 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002700 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002701 },
2702};
2703
Lucille Sylvester808eca22011-11-03 10:26:29 -07002704static struct msm_bus_vectors grp2d0_max_vectors[] = {
2705 {
2706 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2707 .dst = MSM_BUS_SLAVE_EBI_CH0,
2708 .ab = 0,
2709 .ib = KGSL_CONVERT_TO_MBPS(2048),
2710 },
2711};
2712
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002713static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2714 {
2715 ARRAY_SIZE(grp2d0_init_vectors),
2716 grp2d0_init_vectors,
2717 },
2718 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002719 ARRAY_SIZE(grp2d0_nominal_vectors),
2720 grp2d0_nominal_vectors,
2721 },
2722 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002723 ARRAY_SIZE(grp2d0_max_vectors),
2724 grp2d0_max_vectors,
2725 },
2726};
2727
2728struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2729 grp2d0_bus_scale_usecases,
2730 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2731 .name = "grp2d0",
2732};
2733
2734static struct msm_bus_vectors grp2d1_init_vectors[] = {
2735 {
2736 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2737 .dst = MSM_BUS_SLAVE_EBI_CH0,
2738 .ab = 0,
2739 .ib = 0,
2740 },
2741};
2742
Lucille Sylvester808eca22011-11-03 10:26:29 -07002743static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002744 {
2745 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2746 .dst = MSM_BUS_SLAVE_EBI_CH0,
2747 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002748 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002749 },
2750};
2751
Lucille Sylvester808eca22011-11-03 10:26:29 -07002752static struct msm_bus_vectors grp2d1_max_vectors[] = {
2753 {
2754 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2755 .dst = MSM_BUS_SLAVE_EBI_CH0,
2756 .ab = 0,
2757 .ib = KGSL_CONVERT_TO_MBPS(2048),
2758 },
2759};
2760
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002761static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2762 {
2763 ARRAY_SIZE(grp2d1_init_vectors),
2764 grp2d1_init_vectors,
2765 },
2766 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002767 ARRAY_SIZE(grp2d1_nominal_vectors),
2768 grp2d1_nominal_vectors,
2769 },
2770 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002771 ARRAY_SIZE(grp2d1_max_vectors),
2772 grp2d1_max_vectors,
2773 },
2774};
2775
2776struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2777 grp2d1_bus_scale_usecases,
2778 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2779 .name = "grp2d1",
2780};
2781#endif
2782
2783static struct resource kgsl_3d0_resources[] = {
2784 {
2785 .name = KGSL_3D0_REG_MEMORY,
2786 .start = 0x04300000, /* GFX3D address */
2787 .end = 0x0431ffff,
2788 .flags = IORESOURCE_MEM,
2789 },
2790 {
2791 .name = KGSL_3D0_IRQ,
2792 .start = GFX3D_IRQ,
2793 .end = GFX3D_IRQ,
2794 .flags = IORESOURCE_IRQ,
2795 },
2796};
2797
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002798static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2799 { "gfx3d_user", 0 },
2800 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002801};
2802
2803static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2804 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002805 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2806 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002807 .physstart = 0x07C00000,
2808 .physend = 0x07C00000 + SZ_1M - 1,
2809 },
2810};
2811
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002812static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002813 .pwrlevel = {
2814 {
2815 .gpu_freq = 400000000,
2816 .bus_freq = 4,
2817 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002818 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002819 {
2820 .gpu_freq = 300000000,
2821 .bus_freq = 3,
2822 .io_fraction = 33,
2823 },
2824 {
2825 .gpu_freq = 200000000,
2826 .bus_freq = 2,
2827 .io_fraction = 100,
2828 },
2829 {
2830 .gpu_freq = 128000000,
2831 .bus_freq = 1,
2832 .io_fraction = 100,
2833 },
2834 {
2835 .gpu_freq = 27000000,
2836 .bus_freq = 0,
2837 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002838 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002839 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002840 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002841 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002842 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002843 .nap_allowed = true,
2844 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002845#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002846 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002847#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002848 .iommu_data = kgsl_3d0_iommu_data,
2849 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002850 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002851};
2852
2853struct platform_device msm_kgsl_3d0 = {
2854 .name = "kgsl-3d0",
2855 .id = 0,
2856 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2857 .resource = kgsl_3d0_resources,
2858 .dev = {
2859 .platform_data = &kgsl_3d0_pdata,
2860 },
2861};
2862
2863static struct resource kgsl_2d0_resources[] = {
2864 {
2865 .name = KGSL_2D0_REG_MEMORY,
2866 .start = 0x04100000, /* Z180 base address */
2867 .end = 0x04100FFF,
2868 .flags = IORESOURCE_MEM,
2869 },
2870 {
2871 .name = KGSL_2D0_IRQ,
2872 .start = GFX2D0_IRQ,
2873 .end = GFX2D0_IRQ,
2874 .flags = IORESOURCE_IRQ,
2875 },
2876};
2877
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002878static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2879 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002880};
2881
2882static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2883 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002884 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2885 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002886 .physstart = 0x07D00000,
2887 .physend = 0x07D00000 + SZ_1M - 1,
2888 },
2889};
2890
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002891static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002892 .pwrlevel = {
2893 {
2894 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002895 .bus_freq = 2,
2896 },
2897 {
2898 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002899 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002900 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002901 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002902 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002903 .bus_freq = 0,
2904 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002905 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002906 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002907 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002908 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002909 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002910 .nap_allowed = true,
2911 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002912#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002913 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002914#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002915 .iommu_data = kgsl_2d0_iommu_data,
2916 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002917 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002918};
2919
2920struct platform_device msm_kgsl_2d0 = {
2921 .name = "kgsl-2d0",
2922 .id = 0,
2923 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2924 .resource = kgsl_2d0_resources,
2925 .dev = {
2926 .platform_data = &kgsl_2d0_pdata,
2927 },
2928};
2929
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002930static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2931 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002932};
2933
2934static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2935 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002936 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
2937 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002938 .physstart = 0x07E00000,
2939 .physend = 0x07E00000 + SZ_1M - 1,
2940 },
2941};
2942
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002943static struct resource kgsl_2d1_resources[] = {
2944 {
2945 .name = KGSL_2D1_REG_MEMORY,
2946 .start = 0x04200000, /* Z180 device 1 base address */
2947 .end = 0x04200FFF,
2948 .flags = IORESOURCE_MEM,
2949 },
2950 {
2951 .name = KGSL_2D1_IRQ,
2952 .start = GFX2D1_IRQ,
2953 .end = GFX2D1_IRQ,
2954 .flags = IORESOURCE_IRQ,
2955 },
2956};
2957
2958static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002959 .pwrlevel = {
2960 {
2961 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002962 .bus_freq = 2,
2963 },
2964 {
2965 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002966 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002967 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002968 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002969 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002970 .bus_freq = 0,
2971 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002972 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002973 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002974 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002975 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002976 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002977 .nap_allowed = true,
2978 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002979#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002980 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002981#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002982 .iommu_data = kgsl_2d1_iommu_data,
2983 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002984 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002985};
2986
2987struct platform_device msm_kgsl_2d1 = {
2988 .name = "kgsl-2d1",
2989 .id = 1,
2990 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2991 .resource = kgsl_2d1_resources,
2992 .dev = {
2993 .platform_data = &kgsl_2d1_pdata,
2994 },
2995};
2996
2997#ifdef CONFIG_MSM_GEMINI
2998static struct resource msm_gemini_resources[] = {
2999 {
3000 .start = 0x04600000,
3001 .end = 0x04600000 + SZ_1M - 1,
3002 .flags = IORESOURCE_MEM,
3003 },
3004 {
3005 .start = JPEG_IRQ,
3006 .end = JPEG_IRQ,
3007 .flags = IORESOURCE_IRQ,
3008 },
3009};
3010
3011struct platform_device msm8960_gemini_device = {
3012 .name = "msm_gemini",
3013 .resource = msm_gemini_resources,
3014 .num_resources = ARRAY_SIZE(msm_gemini_resources),
3015};
3016#endif
3017
Kalyani Oruganti465d1e12012-05-15 10:23:05 -07003018#ifdef CONFIG_MSM_MERCURY
3019static struct resource msm_mercury_resources[] = {
3020 {
3021 .start = 0x05000000,
3022 .end = 0x05000000 + SZ_1M - 1,
3023 .name = "mercury_resource_base",
3024 .flags = IORESOURCE_MEM,
3025 },
3026 {
3027 .start = JPEGD_IRQ,
3028 .end = JPEGD_IRQ,
3029 .flags = IORESOURCE_IRQ,
3030 },
3031};
3032struct platform_device msm8960_mercury_device = {
3033 .name = "msm_mercury",
3034 .resource = msm_mercury_resources,
3035 .num_resources = ARRAY_SIZE(msm_mercury_resources),
3036};
3037#endif
3038
Praveen Chidambaram78499012011-11-01 17:15:17 -06003039struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
3040 .reg_base_addrs = {
3041 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
3042 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
3043 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
3044 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
3045 },
3046 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08003047 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06003048 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06003049 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
3050 .ipc_rpm_val = 4,
3051 .target_id = {
3052 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
3053 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
3054 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
3055 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
3056 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
3057 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
3058 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
3059 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
3060 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
3061 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
3062 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
3063 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
3064 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
3065 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
3066 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
3067 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
3068 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
3069 APPS_FABRIC_CFG_HALT, 2),
3070 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
3071 APPS_FABRIC_CFG_CLKMOD, 3),
3072 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
3073 APPS_FABRIC_CFG_IOCTL, 1),
3074 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
3075 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
3076 SYS_FABRIC_CFG_HALT, 2),
3077 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
3078 SYS_FABRIC_CFG_CLKMOD, 3),
3079 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
3080 SYS_FABRIC_CFG_IOCTL, 1),
3081 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
3082 SYSTEM_FABRIC_ARB, 29),
3083 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
3084 MMSS_FABRIC_CFG_HALT, 2),
3085 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
3086 MMSS_FABRIC_CFG_CLKMOD, 3),
3087 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
3088 MMSS_FABRIC_CFG_IOCTL, 1),
3089 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
3090 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
3091 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3092 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3093 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3094 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3095 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3096 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3097 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3098 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3099 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3100 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3101 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3102 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3103 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3104 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3105 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3106 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3107 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3108 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3109 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3110 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3111 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3112 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3113 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3114 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3115 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3116 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3117 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3118 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3119 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3120 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3121 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3122 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3123 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3124 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3125 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3126 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3127 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3128 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3129 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3130 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3131 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3132 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3133 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3134 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3135 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3136 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3137 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3138 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3139 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3140 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3141 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3142 },
3143 .target_status = {
3144 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3145 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3146 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3147 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3148 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3149 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3150 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3151 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3152 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3153 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3154 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3155 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3156 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3157 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3158 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3159 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3160 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3161 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3162 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3163 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3164 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3165 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3166 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3167 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3168 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3169 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3170 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3171 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3172 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3173 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3174 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3175 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3176 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3177 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3178 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3179 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3180 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3181 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3182 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3183 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3184 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3185 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3186 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3187 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3188 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3189 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3190 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3191 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3192 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3193 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3194 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3195 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3196 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3197 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3198 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3199 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3200 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3201 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3202 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3203 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3204 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3205 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3206 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3207 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3208 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3209 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3210 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3211 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3212 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3213 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3214 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3215 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3216 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3217 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3218 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3219 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3220 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3221 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3222 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3223 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3224 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3225 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3226 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3227 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3228 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3229 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3230 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3231 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3232 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3233 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3234 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3235 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3236 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3237 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3238 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3239 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3240 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3241 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3242 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3243 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3244 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3245 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3246 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3247 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3248 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3249 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3250 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3251 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3252 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3253 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3254 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3255 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3256 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3257 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3258 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3259 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3260 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3261 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3262 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3263 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3264 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3265 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3266 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3267 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3268 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3269 },
3270 .target_ctrl_id = {
3271 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3272 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3273 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3274 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3275 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3276 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3277 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3278 },
3279 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3280 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3281 .sel_last = MSM_RPM_8960_SEL_LAST,
3282 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003283};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003284
Praveen Chidambaram78499012011-11-01 17:15:17 -06003285struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003286 .name = "msm_rpm",
3287 .id = -1,
3288};
3289
Praveen Chidambaram78499012011-11-01 17:15:17 -06003290static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3291 .phys_addr_base = 0x0010C000,
3292 .reg_offsets = {
3293 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3294 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3295 },
3296 .phys_size = SZ_8K,
3297 .log_len = 4096, /* log's buffer length in bytes */
3298 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3299};
3300
3301struct platform_device msm8960_rpm_log_device = {
3302 .name = "msm_rpm_log",
3303 .id = -1,
3304 .dev = {
3305 .platform_data = &msm_rpm_log_pdata,
3306 },
3307};
3308
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003309static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3310 .phys_addr_base = 0x0010D204,
3311 .phys_size = SZ_8K,
3312};
3313
Praveen Chidambaram78499012011-11-01 17:15:17 -06003314struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003315 .name = "msm_rpm_stat",
3316 .id = -1,
3317 .dev = {
3318 .platform_data = &msm_rpm_stat_pdata,
3319 },
3320};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003321
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003322struct platform_device msm_bus_sys_fabric = {
3323 .name = "msm_bus_fabric",
3324 .id = MSM_BUS_FAB_SYSTEM,
3325};
3326struct platform_device msm_bus_apps_fabric = {
3327 .name = "msm_bus_fabric",
3328 .id = MSM_BUS_FAB_APPSS,
3329};
3330struct platform_device msm_bus_mm_fabric = {
3331 .name = "msm_bus_fabric",
3332 .id = MSM_BUS_FAB_MMSS,
3333};
3334struct platform_device msm_bus_sys_fpb = {
3335 .name = "msm_bus_fabric",
3336 .id = MSM_BUS_FAB_SYSTEM_FPB,
3337};
3338struct platform_device msm_bus_cpss_fpb = {
3339 .name = "msm_bus_fabric",
3340 .id = MSM_BUS_FAB_CPSS_FPB,
3341};
3342
3343/* Sensors DSPS platform data */
3344#ifdef CONFIG_MSM_DSPS
3345
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003346#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
3347#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
3348#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
3349#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
3350#define PPSS_DSPS_PIPE_BASE 0x12800000
3351#define PPSS_DSPS_PIPE_SIZE 0x4000
3352#define PPSS_DSPS_DDR_BASE 0x8fe00000
3353#define PPSS_DSPS_DDR_SIZE 0x100000
3354#define PPSS_SMEM_BASE 0x80000000
3355#define PPSS_SMEM_SIZE 0x200000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003356#define PPSS_REG_PHYS_BASE 0x12080000
3357
3358static struct dsps_clk_info dsps_clks[] = {};
3359static struct dsps_regulator_info dsps_regs[] = {};
3360
3361/*
3362 * Note: GPIOs field is intialized in run-time at the function
3363 * msm8960_init_dsps().
3364 */
3365
3366struct msm_dsps_platform_data msm_dsps_pdata = {
3367 .clks = dsps_clks,
3368 .clks_num = ARRAY_SIZE(dsps_clks),
3369 .gpios = NULL,
3370 .gpios_num = 0,
3371 .regs = dsps_regs,
3372 .regs_num = ARRAY_SIZE(dsps_regs),
3373 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07003374 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
3375 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
3376 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
3377 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
3378 .pipe_start = PPSS_DSPS_PIPE_BASE,
3379 .pipe_size = PPSS_DSPS_PIPE_SIZE,
3380 .ddr_start = PPSS_DSPS_DDR_BASE,
3381 .ddr_size = PPSS_DSPS_DDR_SIZE,
3382 .smem_start = PPSS_SMEM_BASE,
3383 .smem_size = PPSS_SMEM_SIZE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003384 .signature = DSPS_SIGNATURE,
3385};
3386
3387static struct resource msm_dsps_resources[] = {
3388 {
3389 .start = PPSS_REG_PHYS_BASE,
3390 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3391 .name = "ppss_reg",
3392 .flags = IORESOURCE_MEM,
3393 },
Wentao Xua55500b2011-08-16 18:15:04 -04003394 {
3395 .start = PPSS_WDOG_TIMER_IRQ,
3396 .end = PPSS_WDOG_TIMER_IRQ,
3397 .name = "ppss_wdog",
3398 .flags = IORESOURCE_IRQ,
3399 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003400};
3401
3402struct platform_device msm_dsps_device = {
3403 .name = "msm_dsps",
3404 .id = 0,
3405 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3406 .resource = msm_dsps_resources,
3407 .dev.platform_data = &msm_dsps_pdata,
3408};
3409
3410#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003411
3412#ifdef CONFIG_MSM_QDSS
3413
3414#define MSM_QDSS_PHYS_BASE 0x01A00000
3415#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3416#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3417#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003418#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003419
Pratik Patel1403f2a2012-03-21 10:10:00 -07003420#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3421
3422static struct qdss_source msm_qdss_sources[] = {
3423 QDSS_SOURCE("msm_etm", 0x3),
3424};
3425
3426static struct msm_qdss_platform_data qdss_pdata = {
3427 .src_table = msm_qdss_sources,
3428 .size = ARRAY_SIZE(msm_qdss_sources),
3429 .afamily = 1,
3430};
3431
3432struct platform_device msm_qdss_device = {
3433 .name = "msm_qdss",
3434 .id = -1,
3435 .dev = {
3436 .platform_data = &qdss_pdata,
3437 },
3438};
3439
Pratik Patel7831c082011-06-08 21:44:37 -07003440static struct resource msm_etb_resources[] = {
3441 {
3442 .start = MSM_ETB_PHYS_BASE,
3443 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3444 .flags = IORESOURCE_MEM,
3445 },
3446};
3447
3448struct platform_device msm_etb_device = {
3449 .name = "msm_etb",
3450 .id = 0,
3451 .num_resources = ARRAY_SIZE(msm_etb_resources),
3452 .resource = msm_etb_resources,
3453};
3454
3455static struct resource msm_tpiu_resources[] = {
3456 {
3457 .start = MSM_TPIU_PHYS_BASE,
3458 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3459 .flags = IORESOURCE_MEM,
3460 },
3461};
3462
3463struct platform_device msm_tpiu_device = {
3464 .name = "msm_tpiu",
3465 .id = 0,
3466 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3467 .resource = msm_tpiu_resources,
3468};
3469
3470static struct resource msm_funnel_resources[] = {
3471 {
3472 .start = MSM_FUNNEL_PHYS_BASE,
3473 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3474 .flags = IORESOURCE_MEM,
3475 },
3476};
3477
3478struct platform_device msm_funnel_device = {
3479 .name = "msm_funnel",
3480 .id = 0,
3481 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3482 .resource = msm_funnel_resources,
3483};
3484
Pratik Patel492b3012012-03-06 14:22:30 -08003485static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003486 {
Pratik Patel492b3012012-03-06 14:22:30 -08003487 .start = MSM_ETM_PHYS_BASE,
3488 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003489 .flags = IORESOURCE_MEM,
3490 },
3491};
3492
Pratik Patel492b3012012-03-06 14:22:30 -08003493struct platform_device msm_etm_device = {
3494 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003495 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003496 .num_resources = ARRAY_SIZE(msm_etm_resources),
3497 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003498};
3499
3500#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003501
Stepan Moskovchenkoc0557252012-06-07 17:39:14 -07003502static struct resource msm_ebi1_ch0_erp_resources[] = {
3503 {
3504 .start = HSDDRX_EBI1CH0_IRQ,
3505 .flags = IORESOURCE_IRQ,
3506 },
3507 {
3508 .start = 0x00A40000,
3509 .end = 0x00A40000 + SZ_4K - 1,
3510 .flags = IORESOURCE_MEM,
3511 },
3512};
3513
3514struct platform_device msm8960_device_ebi1_ch0_erp = {
3515 .name = "msm_ebi_erp",
3516 .id = 0,
3517 .num_resources = ARRAY_SIZE(msm_ebi1_ch0_erp_resources),
3518 .resource = msm_ebi1_ch0_erp_resources,
3519};
3520
3521static struct resource msm_ebi1_ch1_erp_resources[] = {
3522 {
3523 .start = HSDDRX_EBI1CH1_IRQ,
3524 .flags = IORESOURCE_IRQ,
3525 },
3526 {
3527 .start = 0x00D40000,
3528 .end = 0x00D40000 + SZ_4K - 1,
3529 .flags = IORESOURCE_MEM,
3530 },
3531};
3532
3533struct platform_device msm8960_device_ebi1_ch1_erp = {
3534 .name = "msm_ebi_erp",
3535 .id = 1,
3536 .num_resources = ARRAY_SIZE(msm_ebi1_ch1_erp_resources),
3537 .resource = msm_ebi1_ch1_erp_resources,
3538};
3539
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003540static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3541
3542struct platform_device msm8960_cpu_idle_device = {
3543 .name = "msm_cpu_idle",
3544 .id = -1,
3545 .dev = {
3546 .platform_data = &msm8960_LPM_latency,
3547 },
3548};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003549
3550static struct msm_dcvs_freq_entry msm8960_freq[] = {
3551 { 384000, 166981, 345600},
3552 { 702000, 213049, 632502},
3553 {1026000, 285712, 925613},
3554 {1242000, 383945, 1176550},
3555 {1458000, 419729, 1465478},
3556 {1512000, 434116, 1546674},
3557
3558};
3559
3560static struct msm_dcvs_core_info msm8960_core_info = {
3561 .freq_tbl = &msm8960_freq[0],
3562 .core_param = {
3563 .max_time_us = 100000,
3564 .num_freq = ARRAY_SIZE(msm8960_freq),
3565 },
3566 .algo_param = {
3567 .slack_time_us = 58000,
3568 .scale_slack_time = 0,
3569 .scale_slack_time_pct = 0,
3570 .disable_pc_threshold = 1458000,
3571 .em_window_size = 100000,
3572 .em_max_util_pct = 97,
3573 .ss_window_size = 1000000,
3574 .ss_util_pct = 95,
3575 .ss_iobusy_conv = 100,
3576 },
3577};
3578
3579struct platform_device msm8960_msm_gov_device = {
3580 .name = "msm_dcvs_gov",
3581 .id = -1,
3582 .dev = {
3583 .platform_data = &msm8960_core_info,
3584 },
3585};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003586
3587static struct resource msm_cache_erp_resources[] = {
3588 {
3589 .name = "l1_irq",
3590 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3591 .flags = IORESOURCE_IRQ,
3592 },
3593 {
3594 .name = "l2_irq",
3595 .start = APCC_QGICL2IRPTREQ,
3596 .flags = IORESOURCE_IRQ,
3597 }
3598};
3599
3600struct platform_device msm8960_device_cache_erp = {
3601 .name = "msm_cache_erp",
3602 .id = -1,
3603 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3604 .resource = msm_cache_erp_resources,
3605};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003606
3607struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3608 /* Camera */
3609 {
3610 .name = "vpe_src",
3611 .domain = CAMERA_DOMAIN,
3612 },
3613 /* Camera */
3614 {
3615 .name = "vpe_dst",
3616 .domain = CAMERA_DOMAIN,
3617 },
3618 /* Camera */
3619 {
3620 .name = "vfe_imgwr",
3621 .domain = CAMERA_DOMAIN,
3622 },
3623 /* Camera */
3624 {
3625 .name = "vfe_misc",
3626 .domain = CAMERA_DOMAIN,
3627 },
3628 /* Camera */
3629 {
3630 .name = "ijpeg_src",
3631 .domain = CAMERA_DOMAIN,
3632 },
3633 /* Camera */
3634 {
3635 .name = "ijpeg_dst",
3636 .domain = CAMERA_DOMAIN,
3637 },
3638 /* Camera */
3639 {
3640 .name = "jpegd_src",
3641 .domain = CAMERA_DOMAIN,
3642 },
3643 /* Camera */
3644 {
3645 .name = "jpegd_dst",
3646 .domain = CAMERA_DOMAIN,
3647 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303648 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003649 {
3650 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07003651 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003652 },
Mayank Chopra9c4743f2012-06-27 15:31:43 +05303653 /* Rotator */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003654 {
3655 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07003656 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003657 },
3658 /* Video */
3659 {
3660 .name = "vcodec_a_mm1",
3661 .domain = VIDEO_DOMAIN,
3662 },
3663 /* Video */
3664 {
3665 .name = "vcodec_b_mm2",
3666 .domain = VIDEO_DOMAIN,
3667 },
3668 /* Video */
3669 {
3670 .name = "vcodec_a_stream",
3671 .domain = VIDEO_DOMAIN,
3672 },
3673};
3674
3675static struct mem_pool msm8960_video_pools[] = {
3676 /*
3677 * Video hardware has the following requirements:
3678 * 1. All video addresses used by the video hardware must be at a higher
3679 * address than video firmware address.
3680 * 2. Video hardware can only access a range of 256MB from the base of
3681 * the video firmware.
3682 */
3683 [VIDEO_FIRMWARE_POOL] =
3684 /* Low addresses, intended for video firmware */
3685 {
3686 .paddr = SZ_128K,
3687 .size = SZ_16M - SZ_128K,
3688 },
3689 [VIDEO_MAIN_POOL] =
3690 /* Main video pool */
3691 {
3692 .paddr = SZ_16M,
3693 .size = SZ_256M - SZ_16M,
3694 },
3695 [GEN_POOL] =
3696 /* Remaining address space up to 2G */
3697 {
3698 .paddr = SZ_256M,
3699 .size = SZ_2G - SZ_256M,
3700 },
3701};
3702
3703static struct mem_pool msm8960_camera_pools[] = {
3704 [GEN_POOL] =
3705 /* One address space for camera */
3706 {
3707 .paddr = SZ_128K,
3708 .size = SZ_2G - SZ_128K,
3709 },
3710};
3711
Olav Hauganef95ae32012-05-15 09:50:30 -07003712static struct mem_pool msm8960_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003713 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003714 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003715 {
3716 .paddr = SZ_128K,
3717 .size = SZ_2G - SZ_128K,
3718 },
3719};
3720
Olav Hauganef95ae32012-05-15 09:50:30 -07003721static struct mem_pool msm8960_rotator_src_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003722 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003723 /* One address space for rotator src */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003724 {
3725 .paddr = SZ_128K,
3726 .size = SZ_2G - SZ_128K,
3727 },
3728};
3729
3730static struct msm_iommu_domain msm8960_iommu_domains[] = {
3731 [VIDEO_DOMAIN] = {
3732 .iova_pools = msm8960_video_pools,
3733 .npools = ARRAY_SIZE(msm8960_video_pools),
3734 },
3735 [CAMERA_DOMAIN] = {
3736 .iova_pools = msm8960_camera_pools,
3737 .npools = ARRAY_SIZE(msm8960_camera_pools),
3738 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003739 [DISPLAY_READ_DOMAIN] = {
3740 .iova_pools = msm8960_display_read_pools,
3741 .npools = ARRAY_SIZE(msm8960_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003742 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003743 [ROTATOR_SRC_DOMAIN] = {
3744 .iova_pools = msm8960_rotator_src_pools,
3745 .npools = ARRAY_SIZE(msm8960_rotator_src_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003746 },
3747};
3748
3749struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3750 .domains = msm8960_iommu_domains,
3751 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3752 .domain_names = msm8960_iommu_ctx_names,
3753 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3754 .domain_alloc_flags = 0,
3755};
3756
3757struct platform_device msm8960_iommu_domain_device = {
3758 .name = "iommu_domains",
3759 .id = -1,
3760 .dev = {
3761 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003762 }
3763};
3764
3765struct msm_rtb_platform_data msm8960_rtb_pdata = {
3766 .size = SZ_1M,
3767};
3768
3769static int __init msm_rtb_set_buffer_size(char *p)
3770{
3771 int s;
3772
3773 s = memparse(p, NULL);
3774 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
3775 return 0;
3776}
3777early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3778
3779
3780struct platform_device msm8960_rtb_device = {
3781 .name = "msm_rtb",
3782 .id = -1,
3783 .dev = {
3784 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003785 },
3786};
Laura Abbott2ae8f362012-04-12 11:03:04 -07003787
Laura Abbott0a103cf2012-05-25 09:00:23 -07003788#define MSM_8960_L1_SIZE SZ_1M
3789/*
3790 * The actual L2 size is smaller but we need a larger buffer
3791 * size to store other dump information
3792 */
3793#define MSM_8960_L2_SIZE SZ_4M
3794
Laura Abbott2ae8f362012-04-12 11:03:04 -07003795struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07003796 .l2_size = MSM_8960_L2_SIZE,
3797 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07003798};
3799
3800struct platform_device msm8960_cache_dump_device = {
3801 .name = "msm_cache_dump",
3802 .id = -1,
3803 .dev = {
3804 .platform_data = &msm8960_cache_dump_pdata,
3805 },
3806};
Joel King0cbf5d82012-05-24 15:21:38 -07003807
3808#define MDM2AP_ERRFATAL 40
3809#define AP2MDM_ERRFATAL 80
3810#define MDM2AP_STATUS 24
3811#define AP2MDM_STATUS 77
3812#define AP2MDM_PMIC_PWR_EN 22
3813#define AP2MDM_KPDPWR_N 79
3814#define AP2MDM_SOFT_RESET 78
3815
3816static struct resource sglte_resources[] = {
3817 {
3818 .start = MDM2AP_ERRFATAL,
3819 .end = MDM2AP_ERRFATAL,
3820 .name = "MDM2AP_ERRFATAL",
3821 .flags = IORESOURCE_IO,
3822 },
3823 {
3824 .start = AP2MDM_ERRFATAL,
3825 .end = AP2MDM_ERRFATAL,
3826 .name = "AP2MDM_ERRFATAL",
3827 .flags = IORESOURCE_IO,
3828 },
3829 {
3830 .start = MDM2AP_STATUS,
3831 .end = MDM2AP_STATUS,
3832 .name = "MDM2AP_STATUS",
3833 .flags = IORESOURCE_IO,
3834 },
3835 {
3836 .start = AP2MDM_STATUS,
3837 .end = AP2MDM_STATUS,
3838 .name = "AP2MDM_STATUS",
3839 .flags = IORESOURCE_IO,
3840 },
3841 {
3842 .start = AP2MDM_PMIC_PWR_EN,
3843 .end = AP2MDM_PMIC_PWR_EN,
3844 .name = "AP2MDM_PMIC_PWR_EN",
3845 .flags = IORESOURCE_IO,
3846 },
3847 {
3848 .start = AP2MDM_KPDPWR_N,
3849 .end = AP2MDM_KPDPWR_N,
3850 .name = "AP2MDM_KPDPWR_N",
3851 .flags = IORESOURCE_IO,
3852 },
3853 {
3854 .start = AP2MDM_SOFT_RESET,
3855 .end = AP2MDM_SOFT_RESET,
3856 .name = "AP2MDM_SOFT_RESET",
3857 .flags = IORESOURCE_IO,
3858 },
3859};
3860
3861struct platform_device mdm_sglte_device = {
3862 .name = "mdm2_modem",
3863 .id = -1,
3864 .num_resources = ARRAY_SIZE(sglte_resources),
3865 .resource = sglte_resources,
3866};