| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * Standard Hot Plug Controller Driver | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation | 
|  | 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) | 
|  | 6 | * Copyright (C) 2001 IBM | 
|  | 7 | * Copyright (C) 2003-2004 Intel Corporation | 
|  | 8 | * | 
|  | 9 | * All rights reserved. | 
|  | 10 | * | 
|  | 11 | * This program is free software; you can redistribute it and/or modify | 
|  | 12 | * it under the terms of the GNU General Public License as published by | 
|  | 13 | * the Free Software Foundation; either version 2 of the License, or (at | 
|  | 14 | * your option) any later version. | 
|  | 15 | * | 
|  | 16 | * This program is distributed in the hope that it will be useful, but | 
|  | 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or | 
|  | 19 | * NON INFRINGEMENT.  See the GNU General Public License for more | 
|  | 20 | * details. | 
|  | 21 | * | 
|  | 22 | * You should have received a copy of the GNU General Public License | 
|  | 23 | * along with this program; if not, write to the Free Software | 
|  | 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 25 | * | 
| Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * | 
|  | 28 | */ | 
|  | 29 | #ifndef _SHPCHP_H | 
|  | 30 | #define _SHPCHP_H | 
|  | 31 |  | 
|  | 32 | #include <linux/types.h> | 
|  | 33 | #include <linux/pci.h> | 
| Greg Kroah-Hartman | 7a54f25 | 2006-10-13 20:05:19 -0700 | [diff] [blame] | 34 | #include <linux/pci_hotplug.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #include <linux/delay.h> | 
| Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 36 | #include <linux/sched.h>	/* signal_pending(), struct timer_list */ | 
| Ingo Molnar | 6aa4cdd | 2006-01-13 16:02:15 +0100 | [diff] [blame] | 37 | #include <linux/mutex.h> | 
| Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 38 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #if !defined(MODULE) | 
|  | 40 | #define MY_NAME	"shpchp" | 
|  | 41 | #else | 
|  | 42 | #define MY_NAME	THIS_MODULE->name | 
|  | 43 | #endif | 
|  | 44 |  | 
|  | 45 | extern int shpchp_poll_mode; | 
|  | 46 | extern int shpchp_poll_time; | 
|  | 47 | extern int shpchp_debug; | 
| Kenji Kaneshige | f7391f5 | 2006-02-21 15:45:45 -0800 | [diff] [blame] | 48 | extern struct workqueue_struct *shpchp_wq; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 50 | #define dbg(format, arg...)						\ | 
|  | 51 | do {								\ | 
|  | 52 | if (shpchp_debug)					\ | 
|  | 53 | printk("%s: " format, MY_NAME , ## arg);	\ | 
|  | 54 | } while (0) | 
|  | 55 | #define err(format, arg...)						\ | 
|  | 56 | printk(KERN_ERR "%s: " format, MY_NAME , ## arg) | 
|  | 57 | #define info(format, arg...)						\ | 
|  | 58 | printk(KERN_INFO "%s: " format, MY_NAME , ## arg) | 
|  | 59 | #define warn(format, arg...)						\ | 
|  | 60 | printk(KERN_WARNING "%s: " format, MY_NAME , ## arg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 |  | 
| Kenji Kaneshige | bbe779d | 2006-01-26 10:04:56 +0900 | [diff] [blame] | 62 | #define SLOT_NAME_SIZE 10 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | struct slot { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | u8 bus; | 
|  | 65 | u8 device; | 
| rajesh.shah@intel.com | 2178bfa | 2005-10-13 12:05:41 -0700 | [diff] [blame] | 66 | u16 status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 | u32 number; | 
|  | 68 | u8 is_a_board; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | u8 state; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 70 | u8 presence_save; | 
| rajesh.shah@intel.com | 2178bfa | 2005-10-13 12:05:41 -0700 | [diff] [blame] | 71 | u8 pwr_save; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | struct timer_list task_event; | 
|  | 73 | u8 hp_slot; | 
|  | 74 | struct controller *ctrl; | 
|  | 75 | struct hpc_ops *hpc_ops; | 
|  | 76 | struct hotplug_slot *hotplug_slot; | 
|  | 77 | struct list_head	slot_list; | 
| Kenji Kaneshige | bbe779d | 2006-01-26 10:04:56 +0900 | [diff] [blame] | 78 | char name[SLOT_NAME_SIZE]; | 
| David Howells | c402895 | 2006-11-22 14:57:56 +0000 | [diff] [blame] | 79 | struct delayed_work work;	/* work for button event */ | 
| Kenji Kaneshige | a246fa4 | 2006-02-21 15:45:48 -0800 | [diff] [blame] | 80 | struct mutex lock; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | }; | 
|  | 82 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | struct event_info { | 
|  | 84 | u32 event_type; | 
| Kenji Kaneshige | f7391f5 | 2006-02-21 15:45:45 -0800 | [diff] [blame] | 85 | struct slot *p_slot; | 
|  | 86 | struct work_struct work; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | }; | 
|  | 88 |  | 
|  | 89 | struct controller { | 
| Ingo Molnar | 6aa4cdd | 2006-01-13 16:02:15 +0100 | [diff] [blame] | 90 | struct mutex crit_sect;		/* critical section mutex */ | 
| Kenji Kaneshige | d29aadd | 2006-01-26 09:59:24 +0900 | [diff] [blame] | 91 | struct mutex cmd_lock;		/* command lock */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | int num_slots;			/* Number of slots on ctlr */ | 
|  | 93 | int slot_num_inc;		/* 1 or -1 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | struct pci_dev *pci_dev; | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 95 | struct list_head slot_list; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | struct hpc_ops *hpc_ops; | 
|  | 97 | wait_queue_head_t queue;	/* sleep & wake process */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | u8 slot_device_offset; | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 99 | u32 pcix_misc2_reg;	/* for amd pogo errata */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | u32 first_slot;		/* First physical slot number */ | 
| Kenji Kaneshige | 0455986 | 2005-11-24 11:36:59 +0900 | [diff] [blame] | 101 | u32 cap_offset; | 
|  | 102 | unsigned long mmio_base; | 
|  | 103 | unsigned long mmio_size; | 
| Kenji Kaneshige | 0abe68c | 2006-12-16 15:25:34 -0800 | [diff] [blame] | 104 | void __iomem *creg; | 
|  | 105 | struct timer_list poll_timer; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | }; | 
|  | 107 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | /* Define AMD SHPC ID  */ | 
| Kenji Kaneshige | 9f593e3 | 2007-01-09 13:03:10 -0800 | [diff] [blame] | 109 | #define PCI_DEVICE_ID_AMD_GOLAM_7450	0x7450 | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 110 | #define PCI_DEVICE_ID_AMD_POGO_7458	0x7458 | 
|  | 111 |  | 
|  | 112 | /* AMD PCIX bridge registers */ | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 113 | #define PCIX_MEM_BASE_LIMIT_OFFSET	0x1C | 
|  | 114 | #define PCIX_MISCII_OFFSET		0x48 | 
|  | 115 | #define PCIX_MISC_BRIDGE_ERRORS_OFFSET	0x80 | 
|  | 116 |  | 
|  | 117 | /* AMD PCIX_MISCII masks and offsets */ | 
|  | 118 | #define PERRNONFATALENABLE_MASK		0x00040000 | 
|  | 119 | #define PERRFATALENABLE_MASK		0x00080000 | 
|  | 120 | #define PERRFLOODENABLE_MASK		0x00100000 | 
|  | 121 | #define SERRNONFATALENABLE_MASK		0x00200000 | 
|  | 122 | #define SERRFATALENABLE_MASK		0x00400000 | 
|  | 123 |  | 
|  | 124 | /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */ | 
|  | 125 | #define PERR_OBSERVED_MASK		0x00000001 | 
|  | 126 |  | 
|  | 127 | /* AMD PCIX_MEM_BASE_LIMIT masks */ | 
|  | 128 | #define RSE_MASK			0x40000000 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 |  | 
|  | 130 | #define INT_BUTTON_IGNORE		0 | 
|  | 131 | #define INT_PRESENCE_ON			1 | 
|  | 132 | #define INT_PRESENCE_OFF		2 | 
|  | 133 | #define INT_SWITCH_CLOSE		3 | 
|  | 134 | #define INT_SWITCH_OPEN			4 | 
|  | 135 | #define INT_POWER_FAULT			5 | 
|  | 136 | #define INT_POWER_FAULT_CLEAR		6 | 
|  | 137 | #define INT_BUTTON_PRESS		7 | 
|  | 138 | #define INT_BUTTON_RELEASE		8 | 
|  | 139 | #define INT_BUTTON_CANCEL		9 | 
|  | 140 |  | 
|  | 141 | #define STATIC_STATE			0 | 
|  | 142 | #define BLINKINGON_STATE		1 | 
|  | 143 | #define BLINKINGOFF_STATE		2 | 
|  | 144 | #define POWERON_STATE			3 | 
|  | 145 | #define POWEROFF_STATE			4 | 
|  | 146 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | /* Error messages */ | 
|  | 148 | #define INTERLOCK_OPEN			0x00000002 | 
|  | 149 | #define ADD_NOT_SUPPORTED		0x00000003 | 
|  | 150 | #define CARD_FUNCTIONING		0x00000005 | 
|  | 151 | #define ADAPTER_NOT_SAME		0x00000006 | 
|  | 152 | #define NO_ADAPTER_PRESENT		0x00000009 | 
|  | 153 | #define NOT_ENOUGH_RESOURCES		0x0000000B | 
|  | 154 | #define DEVICE_TYPE_NOT_SUPPORTED	0x0000000C | 
|  | 155 | #define WRONG_BUS_FREQUENCY		0x0000000D | 
|  | 156 | #define POWER_FAILURE			0x0000000E | 
|  | 157 |  | 
| Greg Kroah-Hartman | e1b95dc | 2006-08-28 11:43:25 -0700 | [diff] [blame] | 158 | extern int __must_check shpchp_create_ctrl_files(struct controller *ctrl); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 159 | extern void shpchp_remove_ctrl_files(struct controller *ctrl); | 
|  | 160 | extern int shpchp_sysfs_enable_slot(struct slot *slot); | 
|  | 161 | extern int shpchp_sysfs_disable_slot(struct slot *slot); | 
| Kenji Kaneshige | 0abe68c | 2006-12-16 15:25:34 -0800 | [diff] [blame] | 162 | extern u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl); | 
|  | 163 | extern u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl); | 
|  | 164 | extern u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl); | 
|  | 165 | extern u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 166 | extern int shpchp_configure_device(struct slot *p_slot); | 
|  | 167 | extern int shpchp_unconfigure_device(struct slot *p_slot); | 
|  | 168 | extern void cleanup_slots(struct controller *ctrl); | 
| Kristen Carlson Accardi | e325e1f | 2007-03-21 11:45:31 -0700 | [diff] [blame] | 169 | extern void shpchp_queue_pushbutton_work(struct work_struct *work); | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 170 | extern int shpc_init( struct controller *ctrl, struct pci_dev *pdev); | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 171 |  | 
|  | 172 | #ifdef CONFIG_ACPI | 
|  | 173 | static inline int get_hp_params_from_firmware(struct pci_dev *dev, | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 174 | struct hotplug_params *hpp) | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 175 | { | 
| Kenji Kaneshige | 7430e34 | 2006-05-02 10:54:50 +0900 | [diff] [blame] | 176 | if (ACPI_FAILURE(acpi_get_hp_params_from_firmware(dev->bus, hpp))) | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 177 | return -ENODEV; | 
|  | 178 | return 0; | 
|  | 179 | } | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 180 | #define get_hp_hw_control_from_firmware(pdev)				\ | 
|  | 181 | do {								\ | 
|  | 182 | if (DEVICE_ACPI_HANDLE(&(pdev->dev)))			\ | 
|  | 183 | acpi_run_oshp(DEVICE_ACPI_HANDLE(&(pdev->dev)));\ | 
| Kristen Accardi | 783c49f | 2006-03-03 10:16:05 -0800 | [diff] [blame] | 184 | } while (0) | 
|  | 185 | #else | 
|  | 186 | #define get_hp_params_from_firmware(dev, hpp) (-ENODEV) | 
|  | 187 | #define get_hp_hw_control_from_firmware(dev) do { } while (0) | 
|  | 188 | #endif | 
|  | 189 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | struct ctrl_reg { | 
|  | 191 | volatile u32 base_offset; | 
|  | 192 | volatile u32 slot_avail1; | 
|  | 193 | volatile u32 slot_avail2; | 
|  | 194 | volatile u32 slot_config; | 
|  | 195 | volatile u16 sec_bus_config; | 
|  | 196 | volatile u8  msi_ctrl; | 
|  | 197 | volatile u8  prog_interface; | 
|  | 198 | volatile u16 cmd; | 
|  | 199 | volatile u16 cmd_status; | 
|  | 200 | volatile u32 intr_loc; | 
|  | 201 | volatile u32 serr_loc; | 
|  | 202 | volatile u32 serr_intr_enable; | 
|  | 203 | volatile u32 slot1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | } __attribute__ ((packed)); | 
|  | 205 |  | 
|  | 206 | /* offsets to the controller registers based on the above structure layout */ | 
|  | 207 | enum ctrl_offsets { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 208 | BASE_OFFSET 	 = offsetof(struct ctrl_reg, base_offset), | 
|  | 209 | SLOT_AVAIL1 	 = offsetof(struct ctrl_reg, slot_avail1), | 
|  | 210 | SLOT_AVAIL2	 = offsetof(struct ctrl_reg, slot_avail2), | 
|  | 211 | SLOT_CONFIG 	 = offsetof(struct ctrl_reg, slot_config), | 
|  | 212 | SEC_BUS_CONFIG	 = offsetof(struct ctrl_reg, sec_bus_config), | 
|  | 213 | MSI_CTRL	 = offsetof(struct ctrl_reg, msi_ctrl), | 
|  | 214 | PROG_INTERFACE 	 = offsetof(struct ctrl_reg, prog_interface), | 
|  | 215 | CMD		 = offsetof(struct ctrl_reg, cmd), | 
|  | 216 | CMD_STATUS	 = offsetof(struct ctrl_reg, cmd_status), | 
|  | 217 | INTR_LOC	 = offsetof(struct ctrl_reg, intr_loc), | 
|  | 218 | SERR_LOC	 = offsetof(struct ctrl_reg, serr_loc), | 
|  | 219 | SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable), | 
|  | 220 | SLOT1		 = offsetof(struct ctrl_reg, slot1), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 223 | static inline struct slot *get_slot(struct hotplug_slot *hotplug_slot) | 
| Kenji Kaneshige | 9f593e3 | 2007-01-09 13:03:10 -0800 | [diff] [blame] | 224 | { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 225 | return hotplug_slot->private; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | } | 
|  | 227 |  | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 228 | static inline struct slot *shpchp_find_slot(struct controller *ctrl, u8 device) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 230 | struct slot *slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 |  | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 232 | list_for_each_entry(slot, &ctrl->slot_list, slot_list) { | 
|  | 233 | if (slot->device == device) | 
|  | 234 | return slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | } | 
|  | 236 |  | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 237 | err("%s: slot (device=0x%x) not found\n", __FUNCTION__, device); | 
| Kenji Kaneshige | 5b1a960 | 2006-01-26 09:57:40 +0900 | [diff] [blame] | 238 | return NULL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | } | 
|  | 240 |  | 
| Keck, David | 53044f3 | 2006-01-16 15:22:36 -0600 | [diff] [blame] | 241 | static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot) | 
|  | 242 | { | 
|  | 243 | u32 pcix_misc2_temp; | 
|  | 244 |  | 
|  | 245 | /* save MiscII register */ | 
|  | 246 | pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp); | 
|  | 247 |  | 
|  | 248 | p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp; | 
|  | 249 |  | 
|  | 250 | /* clear SERR/PERR enable bits */ | 
|  | 251 | pcix_misc2_temp &= ~SERRFATALENABLE_MASK; | 
|  | 252 | pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK; | 
|  | 253 | pcix_misc2_temp &= ~PERRFLOODENABLE_MASK; | 
|  | 254 | pcix_misc2_temp &= ~PERRFATALENABLE_MASK; | 
|  | 255 | pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK; | 
|  | 256 | pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp); | 
|  | 257 | } | 
|  | 258 |  | 
|  | 259 | static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot) | 
|  | 260 | { | 
|  | 261 | u32 pcix_misc2_temp; | 
|  | 262 | u32 pcix_bridge_errors_reg; | 
|  | 263 | u32 pcix_mem_base_reg; | 
|  | 264 | u8  perr_set; | 
|  | 265 | u8  rse_set; | 
|  | 266 |  | 
|  | 267 | /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */ | 
|  | 268 | pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg); | 
|  | 269 | perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK; | 
|  | 270 | if (perr_set) { | 
|  | 271 | dbg ("%s  W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__FUNCTION__ , perr_set); | 
|  | 272 |  | 
|  | 273 | pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set); | 
|  | 274 | } | 
|  | 275 |  | 
|  | 276 | /* write-one-to-clear Memory_Base_Limit[ RSE ] */ | 
|  | 277 | pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg); | 
|  | 278 | rse_set = pcix_mem_base_reg & RSE_MASK; | 
|  | 279 | if (rse_set) { | 
|  | 280 | dbg ("%s  W1C: Memory_Base_Limit[ RSE ]\n",__FUNCTION__ ); | 
|  | 281 |  | 
|  | 282 | pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set); | 
|  | 283 | } | 
|  | 284 | /* restore MiscII register */ | 
|  | 285 | pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp ); | 
|  | 286 |  | 
|  | 287 | if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK) | 
|  | 288 | pcix_misc2_temp |= SERRFATALENABLE_MASK; | 
|  | 289 | else | 
|  | 290 | pcix_misc2_temp &= ~SERRFATALENABLE_MASK; | 
|  | 291 |  | 
|  | 292 | if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK) | 
|  | 293 | pcix_misc2_temp |= SERRNONFATALENABLE_MASK; | 
|  | 294 | else | 
|  | 295 | pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK; | 
|  | 296 |  | 
|  | 297 | if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK) | 
|  | 298 | pcix_misc2_temp |= PERRFLOODENABLE_MASK; | 
|  | 299 | else | 
|  | 300 | pcix_misc2_temp &= ~PERRFLOODENABLE_MASK; | 
|  | 301 |  | 
|  | 302 | if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK) | 
|  | 303 | pcix_misc2_temp |= PERRFATALENABLE_MASK; | 
|  | 304 | else | 
|  | 305 | pcix_misc2_temp &= ~PERRFATALENABLE_MASK; | 
|  | 306 |  | 
|  | 307 | if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK) | 
|  | 308 | pcix_misc2_temp |= PERRNONFATALENABLE_MASK; | 
|  | 309 | else | 
|  | 310 | pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK; | 
|  | 311 | pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp); | 
|  | 312 | } | 
|  | 313 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | struct hpc_ops { | 
| Kenji Kaneshige | 8352e04 | 2006-12-16 15:25:57 -0800 | [diff] [blame] | 315 | int (*power_on_slot)(struct slot *slot); | 
|  | 316 | int (*slot_enable)(struct slot *slot); | 
|  | 317 | int (*slot_disable)(struct slot *slot); | 
|  | 318 | int (*set_bus_speed_mode)(struct slot *slot, enum pci_bus_speed speed); | 
|  | 319 | int (*get_power_status)(struct slot *slot, u8 *status); | 
|  | 320 | int (*get_attention_status)(struct slot *slot, u8 *status); | 
|  | 321 | int (*set_attention_status)(struct slot *slot, u8 status); | 
|  | 322 | int (*get_latch_status)(struct slot *slot, u8 *status); | 
|  | 323 | int (*get_adapter_status)(struct slot *slot, u8 *status); | 
|  | 324 | int (*get_max_bus_speed)(struct slot *slot, enum pci_bus_speed *speed); | 
|  | 325 | int (*get_cur_bus_speed)(struct slot *slot, enum pci_bus_speed *speed); | 
|  | 326 | int (*get_adapter_speed)(struct slot *slot, enum pci_bus_speed *speed); | 
|  | 327 | int (*get_mode1_ECC_cap)(struct slot *slot, u8 *mode); | 
|  | 328 | int (*get_prog_int)(struct slot *slot, u8 *prog_int); | 
|  | 329 | int (*query_power_fault)(struct slot *slot); | 
|  | 330 | void (*green_led_on)(struct slot *slot); | 
|  | 331 | void (*green_led_off)(struct slot *slot); | 
|  | 332 | void (*green_led_blink)(struct slot *slot); | 
|  | 333 | void (*release_ctlr)(struct controller *ctrl); | 
|  | 334 | int (*check_cmd_status)(struct controller *ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | }; | 
|  | 336 |  | 
|  | 337 | #endif				/* _SHPCHP_H */ |