blob: 2ed39363d33ecef4cadcbe4ff0167acbe39ba9b0 [file] [log] [blame]
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -07001/*
2 * Copyright (c) 2011, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/err.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/kernel.h>
20#include <linux/mfd/pm8xxx/core.h>
21#include <linux/mfd/pm8xxx/irq.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24
25/* PMIC8xxx IRQ */
26
27#define SSBI_REG_ADDR_IRQ_BASE 0x1BB
28
29#define SSBI_REG_ADDR_IRQ_ROOT (SSBI_REG_ADDR_IRQ_BASE + 0)
30#define SSBI_REG_ADDR_IRQ_M_STATUS1 (SSBI_REG_ADDR_IRQ_BASE + 1)
31#define SSBI_REG_ADDR_IRQ_M_STATUS2 (SSBI_REG_ADDR_IRQ_BASE + 2)
32#define SSBI_REG_ADDR_IRQ_M_STATUS3 (SSBI_REG_ADDR_IRQ_BASE + 3)
33#define SSBI_REG_ADDR_IRQ_M_STATUS4 (SSBI_REG_ADDR_IRQ_BASE + 4)
34#define SSBI_REG_ADDR_IRQ_BLK_SEL (SSBI_REG_ADDR_IRQ_BASE + 5)
35#define SSBI_REG_ADDR_IRQ_IT_STATUS (SSBI_REG_ADDR_IRQ_BASE + 6)
36#define SSBI_REG_ADDR_IRQ_CONFIG (SSBI_REG_ADDR_IRQ_BASE + 7)
37#define SSBI_REG_ADDR_IRQ_RT_STATUS (SSBI_REG_ADDR_IRQ_BASE + 8)
38
39#define PM_IRQF_LVL_SEL 0x01 /* level select */
40#define PM_IRQF_MASK_FE 0x02 /* mask falling edge */
41#define PM_IRQF_MASK_RE 0x04 /* mask rising edge */
42#define PM_IRQF_CLR 0x08 /* clear interrupt */
43#define PM_IRQF_BITS_MASK 0x70
44#define PM_IRQF_BITS_SHIFT 4
45#define PM_IRQF_WRITE 0x80
46
47#define PM_IRQF_MASK_ALL (PM_IRQF_MASK_FE | \
48 PM_IRQF_MASK_RE)
49
50struct pm_irq_chip {
51 struct device *dev;
52 spinlock_t pm_irq_lock;
53 unsigned int devirq;
54 unsigned int irq_base;
55 unsigned int num_irqs;
56 unsigned int num_blocks;
57 unsigned int num_masters;
58 u8 config[0];
59};
60
61static int pm8xxx_read_root_irq(const struct pm_irq_chip *chip, u8 *rp)
62{
63 return pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_ROOT, rp);
64}
65
66static int pm8xxx_read_master_irq(const struct pm_irq_chip *chip, u8 m, u8 *bp)
67{
68 return pm8xxx_readb(chip->dev,
69 SSBI_REG_ADDR_IRQ_M_STATUS1 + m, bp);
70}
71
72static int pm8xxx_read_block_irq(struct pm_irq_chip *chip, u8 bp, u8 *ip)
73{
74 int rc;
75
76 spin_lock(&chip->pm_irq_lock);
77 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
78 if (rc) {
79 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
80 goto bail;
81 }
82
83 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_IT_STATUS, ip);
84 if (rc)
85 pr_err("Failed Reading Status rc=%d\n", rc);
86bail:
87 spin_unlock(&chip->pm_irq_lock);
88 return rc;
89}
90
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -070091static int pm8xxx_read_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp, u8 *r)
92{
93 int rc;
94
95 spin_lock(&chip->pm_irq_lock);
96 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
97 if (rc) {
98 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
99 goto bail;
100 }
101
102 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, cp);
103 if (rc)
104 pr_err("Failed Configuring IRQ rc=%d\n", rc);
105
106 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, r);
107 if (rc)
108 pr_err("Failed reading IRQ rc=%d\n", rc);
109bail:
110 spin_unlock(&chip->pm_irq_lock);
111 return rc;
112}
113
114static int pm8xxx_write_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp)
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700115{
116 int rc;
117
118 spin_lock(&chip->pm_irq_lock);
119 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, bp);
120 if (rc) {
121 pr_err("Failed Selecting Block %d rc=%d\n", bp, rc);
122 goto bail;
123 }
124
125 cp |= PM_IRQF_WRITE;
126 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_CONFIG, cp);
127 if (rc)
128 pr_err("Failed Configuring IRQ rc=%d\n", rc);
129bail:
130 spin_unlock(&chip->pm_irq_lock);
131 return rc;
132}
133
134static int pm8xxx_irq_block_handler(struct pm_irq_chip *chip, int block)
135{
136 int pmirq, irq, i, ret = 0;
137 u8 bits;
138
139 ret = pm8xxx_read_block_irq(chip, block, &bits);
140 if (ret) {
141 pr_err("Failed reading %d block ret=%d", block, ret);
142 return ret;
143 }
144 if (!bits) {
145 pr_err("block bit set in master but no irqs: %d", block);
146 return 0;
147 }
148
149 /* Check IRQ bits */
150 for (i = 0; i < 8; i++) {
151 if (bits & (1 << i)) {
152 pmirq = block * 8 + i;
153 irq = pmirq + chip->irq_base;
154 generic_handle_irq(irq);
155 }
156 }
157 return 0;
158}
159
160static int pm8xxx_irq_master_handler(struct pm_irq_chip *chip, int master)
161{
162 u8 blockbits;
163 int block_number, i, ret = 0;
164
165 ret = pm8xxx_read_master_irq(chip, master, &blockbits);
166 if (ret) {
167 pr_err("Failed to read master %d ret=%d\n", master, ret);
168 return ret;
169 }
170 if (!blockbits) {
171 pr_err("master bit set in root but no blocks: %d", master);
172 return 0;
173 }
174
175 for (i = 0; i < 8; i++)
176 if (blockbits & (1 << i)) {
177 block_number = master * 8 + i; /* block # */
178 ret |= pm8xxx_irq_block_handler(chip, block_number);
179 }
180 return ret;
181}
182
183static void pm8xxx_irq_handler(unsigned int irq, struct irq_desc *desc)
184{
185 struct pm_irq_chip *chip = irq_desc_get_handler_data(desc);
186 struct irq_chip *irq_chip = irq_desc_get_chip(desc);
187 u8 root;
188 int i, ret, masters = 0;
189
190 ret = pm8xxx_read_root_irq(chip, &root);
191 if (ret) {
192 pr_err("Can't read root status ret=%d\n", ret);
193 return;
194 }
195
196 /* on pm8xxx series masters start from bit 1 of the root */
197 masters = root >> 1;
198
199 /* Read allowed masters for blocks. */
200 for (i = 0; i < chip->num_masters; i++)
201 if (masters & (1 << i))
202 pm8xxx_irq_master_handler(chip, i);
203
204 irq_chip->irq_ack(&desc->irq_data);
205}
206
207static void pm8xxx_irq_mask_ack(struct irq_data *d)
208{
209 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
210 unsigned int pmirq = d->irq - chip->irq_base;
211 int master, irq_bit;
212 u8 block, config;
213
214 block = pmirq / 8;
215 master = block / 8;
216 irq_bit = pmirq % 8;
217
218 config = chip->config[pmirq] | PM_IRQF_MASK_ALL | PM_IRQF_CLR;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700219 pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700220}
221
222static void pm8xxx_irq_unmask(struct irq_data *d)
223{
224 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
225 unsigned int pmirq = d->irq - chip->irq_base;
226 int master, irq_bit;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700227 u8 block, config, hw_conf;
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700228
229 block = pmirq / 8;
230 master = block / 8;
231 irq_bit = pmirq % 8;
232
233 config = chip->config[pmirq];
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700234 pm8xxx_read_config_irq(chip, block, config, &hw_conf);
235 /* check if it is masked */
236 if ((hw_conf & PM_IRQF_MASK_ALL)
237 == PM_IRQF_MASK_ALL)
238 pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700239}
240
241static int pm8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type)
242{
243 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
244 unsigned int pmirq = d->irq - chip->irq_base;
245 int master, irq_bit;
246 u8 block, config;
247
248 block = pmirq / 8;
249 master = block / 8;
250 irq_bit = pmirq % 8;
251
252 chip->config[pmirq] = (irq_bit << PM_IRQF_BITS_SHIFT)
253 | PM_IRQF_MASK_ALL;
254 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
255 if (flow_type & IRQF_TRIGGER_RISING)
256 chip->config[pmirq] &= ~PM_IRQF_MASK_RE;
257 if (flow_type & IRQF_TRIGGER_FALLING)
258 chip->config[pmirq] &= ~PM_IRQF_MASK_FE;
259 } else {
260 chip->config[pmirq] |= PM_IRQF_LVL_SEL;
261
262 if (flow_type & IRQF_TRIGGER_HIGH)
263 chip->config[pmirq] &= ~PM_IRQF_MASK_RE;
264 else
265 chip->config[pmirq] &= ~PM_IRQF_MASK_FE;
266 }
267
268 config = chip->config[pmirq] | PM_IRQF_CLR;
Abhijeet Dharmapurikar930bf7b2011-07-25 12:23:58 -0700269 return pm8xxx_write_config_irq(chip, block, config);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700270}
271
272static int pm8xxx_irq_set_wake(struct irq_data *d, unsigned int on)
273{
274 return 0;
275}
276
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700277static int pm8xxx_irq_read_line(struct irq_data *d)
278{
279 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
280
281 return pm8xxx_get_irq_stat(chip, d->irq);
282}
283
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700284static struct irq_chip pm8xxx_irq_chip = {
285 .name = "pm8xxx",
286 .irq_mask_ack = pm8xxx_irq_mask_ack,
287 .irq_unmask = pm8xxx_irq_unmask,
288 .irq_set_type = pm8xxx_irq_set_type,
289 .irq_set_wake = pm8xxx_irq_set_wake,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700290 .irq_read_line = pm8xxx_irq_read_line,
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700291 .flags = IRQCHIP_MASK_ON_SUSPEND,
292};
293
294/**
295 * pm8xxx_get_irq_stat - get the status of the irq line
296 * @chip: pointer to identify a pmic irq controller
297 * @irq: the irq number
298 *
299 * The pm8xxx gpio and mpp rely on the interrupt block to read
300 * the values on their pins. This function is to facilitate reading
301 * the status of a gpio or an mpp line. The caller has to convert the
302 * gpio number to irq number.
303 *
304 * RETURNS:
305 * an int indicating the value read on that line
306 */
307int pm8xxx_get_irq_stat(struct pm_irq_chip *chip, int irq)
308{
309 int pmirq, rc;
310 u8 block, bits, bit;
311 unsigned long flags;
312
313 if (chip == NULL || irq < chip->irq_base ||
314 irq >= chip->irq_base + chip->num_irqs)
315 return -EINVAL;
316
317 pmirq = irq - chip->irq_base;
318
319 block = pmirq / 8;
320 bit = pmirq % 8;
321
322 spin_lock_irqsave(&chip->pm_irq_lock, flags);
323
324 rc = pm8xxx_writeb(chip->dev, SSBI_REG_ADDR_IRQ_BLK_SEL, block);
325 if (rc) {
326 pr_err("Failed Selecting block irq=%d pmirq=%d blk=%d rc=%d\n",
327 irq, pmirq, block, rc);
328 goto bail_out;
329 }
330
331 rc = pm8xxx_readb(chip->dev, SSBI_REG_ADDR_IRQ_RT_STATUS, &bits);
332 if (rc) {
333 pr_err("Failed Configuring irq=%d pmirq=%d blk=%d rc=%d\n",
334 irq, pmirq, block, rc);
335 goto bail_out;
336 }
337
338 rc = (bits & (1 << bit)) ? 1 : 0;
339
340bail_out:
341 spin_unlock_irqrestore(&chip->pm_irq_lock, flags);
342
343 return rc;
344}
345EXPORT_SYMBOL_GPL(pm8xxx_get_irq_stat);
346
347struct pm_irq_chip * __devinit pm8xxx_irq_init(struct device *dev,
348 const struct pm8xxx_irq_platform_data *pdata)
349{
350 struct pm_irq_chip *chip;
351 int devirq, rc;
352 unsigned int pmirq;
353
354 if (!pdata) {
355 pr_err("No platform data\n");
356 return ERR_PTR(-EINVAL);
357 }
358
359 devirq = pdata->devirq;
360 if (devirq < 0) {
361 pr_err("missing devirq\n");
362 rc = devirq;
363 return ERR_PTR(-EINVAL);
364 }
365
366 chip = kzalloc(sizeof(struct pm_irq_chip)
367 + sizeof(u8) * pdata->irq_cdata.nirqs, GFP_KERNEL);
368 if (!chip) {
369 pr_err("Cannot alloc pm_irq_chip struct\n");
370 return ERR_PTR(-EINVAL);
371 }
372
373 chip->dev = dev;
374 chip->devirq = devirq;
375 chip->irq_base = pdata->irq_base;
376 chip->num_irqs = pdata->irq_cdata.nirqs;
377 chip->num_blocks = DIV_ROUND_UP(chip->num_irqs, 8);
378 chip->num_masters = DIV_ROUND_UP(chip->num_blocks, 8);
379 spin_lock_init(&chip->pm_irq_lock);
380
381 for (pmirq = 0; pmirq < chip->num_irqs; pmirq++) {
382 irq_set_chip_and_handler(chip->irq_base + pmirq,
383 &pm8xxx_irq_chip,
384 handle_level_irq);
385 irq_set_chip_data(chip->irq_base + pmirq, chip);
386#ifdef CONFIG_ARM
387 set_irq_flags(chip->irq_base + pmirq, IRQF_VALID);
388#else
389 irq_set_noprobe(chip->irq_base + pmirq);
390#endif
391 }
392
393 irq_set_irq_type(devirq, pdata->irq_trigger_flag);
394 irq_set_handler_data(devirq, chip);
395 irq_set_chained_handler(devirq, pm8xxx_irq_handler);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700396 irq_set_irq_wake(devirq, 1);
Abhijeet Dharmapurikarc013f0a2011-04-05 14:40:53 -0700397
398 return chip;
399}
400
401int __devexit pm8xxx_irq_exit(struct pm_irq_chip *chip)
402{
403 irq_set_chained_handler(chip->devirq, NULL);
404 kfree(chip);
405 return 0;
406}