blob: 6dd30b2209e9462b35c06a96d33d801d312acd1d [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070031
32enum {
33 GCC_BASE,
34 MMSS_BASE,
35 LPASS_BASE,
36 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070037 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070038 N_BASES,
39};
40
41static void __iomem *virt_bases[N_BASES];
42
43#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
44#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
45#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
46#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
107#define APCS_GPLL_ENA_VOTE_REG 0x1480
108#define MMSS_PLL_VOTE_APCS_REG 0x0100
109#define MMSS_DEBUG_CLK_CTL_REG 0x0900
110#define LPASS_DEBUG_CLK_CTL_REG 0x29000
111#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700112#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700113
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700114#define GLB_CLK_DIAG_REG 0x001C
115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116#define USB30_MASTER_CMD_RCGR 0x03D4
117#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
118#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
119#define USB_HSIC_CMD_RCGR 0x0440
120#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
121#define USB_HS_SYSTEM_CMD_RCGR 0x0490
122#define SDCC1_APPS_CMD_RCGR 0x04D0
123#define SDCC2_APPS_CMD_RCGR 0x0510
124#define SDCC3_APPS_CMD_RCGR 0x0550
125#define SDCC4_APPS_CMD_RCGR 0x0590
126#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
127#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
128#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
129#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
130#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
131#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
132#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
133#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
134#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
135#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
136#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
137#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
138#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
139#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
140#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
141#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
142#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
143#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
144#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
145#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
146#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
147#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
148#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
149#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
150#define PDM2_CMD_RCGR 0x0CD0
151#define TSIF_REF_CMD_RCGR 0x0D90
152#define CE1_CMD_RCGR 0x1050
153#define CE2_CMD_RCGR 0x1090
154#define GP1_CMD_RCGR 0x1904
155#define GP2_CMD_RCGR 0x1944
156#define GP3_CMD_RCGR 0x1984
157#define LPAIF_SPKR_CMD_RCGR 0xA000
158#define LPAIF_PRI_CMD_RCGR 0xB000
159#define LPAIF_SEC_CMD_RCGR 0xC000
160#define LPAIF_TER_CMD_RCGR 0xD000
161#define LPAIF_QUAD_CMD_RCGR 0xE000
162#define LPAIF_PCM0_CMD_RCGR 0xF000
163#define LPAIF_PCM1_CMD_RCGR 0x10000
164#define RESAMPLER_CMD_RCGR 0x11000
165#define SLIMBUS_CMD_RCGR 0x12000
166#define LPAIF_PCMOE_CMD_RCGR 0x13000
167#define AHBFABRIC_CMD_RCGR 0x18000
168#define VCODEC0_CMD_RCGR 0x1000
169#define PCLK0_CMD_RCGR 0x2000
170#define PCLK1_CMD_RCGR 0x2020
171#define MDP_CMD_RCGR 0x2040
172#define EXTPCLK_CMD_RCGR 0x2060
173#define VSYNC_CMD_RCGR 0x2080
174#define EDPPIXEL_CMD_RCGR 0x20A0
175#define EDPLINK_CMD_RCGR 0x20C0
176#define EDPAUX_CMD_RCGR 0x20E0
177#define HDMI_CMD_RCGR 0x2100
178#define BYTE0_CMD_RCGR 0x2120
179#define BYTE1_CMD_RCGR 0x2140
180#define ESC0_CMD_RCGR 0x2160
181#define ESC1_CMD_RCGR 0x2180
182#define CSI0PHYTIMER_CMD_RCGR 0x3000
183#define CSI1PHYTIMER_CMD_RCGR 0x3030
184#define CSI2PHYTIMER_CMD_RCGR 0x3060
185#define CSI0_CMD_RCGR 0x3090
186#define CSI1_CMD_RCGR 0x3100
187#define CSI2_CMD_RCGR 0x3160
188#define CSI3_CMD_RCGR 0x31C0
189#define CCI_CMD_RCGR 0x3300
190#define MCLK0_CMD_RCGR 0x3360
191#define MCLK1_CMD_RCGR 0x3390
192#define MCLK2_CMD_RCGR 0x33C0
193#define MCLK3_CMD_RCGR 0x33F0
194#define MMSS_GP0_CMD_RCGR 0x3420
195#define MMSS_GP1_CMD_RCGR 0x3450
196#define JPEG0_CMD_RCGR 0x3500
197#define JPEG1_CMD_RCGR 0x3520
198#define JPEG2_CMD_RCGR 0x3540
199#define VFE0_CMD_RCGR 0x3600
200#define VFE1_CMD_RCGR 0x3620
201#define CPP_CMD_RCGR 0x3640
202#define GFX3D_CMD_RCGR 0x4000
203#define RBCPR_CMD_RCGR 0x4060
204#define AHB_CMD_RCGR 0x5000
205#define AXI_CMD_RCGR 0x5040
206#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700207#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700208
209#define MMSS_BCR 0x0240
210#define USB_30_BCR 0x03C0
211#define USB3_PHY_BCR 0x03FC
212#define USB_HS_HSIC_BCR 0x0400
213#define USB_HS_BCR 0x0480
214#define SDCC1_BCR 0x04C0
215#define SDCC2_BCR 0x0500
216#define SDCC3_BCR 0x0540
217#define SDCC4_BCR 0x0580
218#define BLSP1_BCR 0x05C0
219#define BLSP1_QUP1_BCR 0x0640
220#define BLSP1_UART1_BCR 0x0680
221#define BLSP1_QUP2_BCR 0x06C0
222#define BLSP1_UART2_BCR 0x0700
223#define BLSP1_QUP3_BCR 0x0740
224#define BLSP1_UART3_BCR 0x0780
225#define BLSP1_QUP4_BCR 0x07C0
226#define BLSP1_UART4_BCR 0x0800
227#define BLSP1_QUP5_BCR 0x0840
228#define BLSP1_UART5_BCR 0x0880
229#define BLSP1_QUP6_BCR 0x08C0
230#define BLSP1_UART6_BCR 0x0900
231#define BLSP2_BCR 0x0940
232#define BLSP2_QUP1_BCR 0x0980
233#define BLSP2_UART1_BCR 0x09C0
234#define BLSP2_QUP2_BCR 0x0A00
235#define BLSP2_UART2_BCR 0x0A40
236#define BLSP2_QUP3_BCR 0x0A80
237#define BLSP2_UART3_BCR 0x0AC0
238#define BLSP2_QUP4_BCR 0x0B00
239#define BLSP2_UART4_BCR 0x0B40
240#define BLSP2_QUP5_BCR 0x0B80
241#define BLSP2_UART5_BCR 0x0BC0
242#define BLSP2_QUP6_BCR 0x0C00
243#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700244#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700245#define PDM_BCR 0x0CC0
246#define PRNG_BCR 0x0D00
247#define BAM_DMA_BCR 0x0D40
248#define TSIF_BCR 0x0D80
249#define CE1_BCR 0x1040
250#define CE2_BCR 0x1080
251#define AUDIO_CORE_BCR 0x4000
252#define VENUS0_BCR 0x1020
253#define MDSS_BCR 0x2300
254#define CAMSS_PHY0_BCR 0x3020
255#define CAMSS_PHY1_BCR 0x3050
256#define CAMSS_PHY2_BCR 0x3080
257#define CAMSS_CSI0_BCR 0x30B0
258#define CAMSS_CSI0PHY_BCR 0x30C0
259#define CAMSS_CSI0RDI_BCR 0x30D0
260#define CAMSS_CSI0PIX_BCR 0x30E0
261#define CAMSS_CSI1_BCR 0x3120
262#define CAMSS_CSI1PHY_BCR 0x3130
263#define CAMSS_CSI1RDI_BCR 0x3140
264#define CAMSS_CSI1PIX_BCR 0x3150
265#define CAMSS_CSI2_BCR 0x3180
266#define CAMSS_CSI2PHY_BCR 0x3190
267#define CAMSS_CSI2RDI_BCR 0x31A0
268#define CAMSS_CSI2PIX_BCR 0x31B0
269#define CAMSS_CSI3_BCR 0x31E0
270#define CAMSS_CSI3PHY_BCR 0x31F0
271#define CAMSS_CSI3RDI_BCR 0x3200
272#define CAMSS_CSI3PIX_BCR 0x3210
273#define CAMSS_ISPIF_BCR 0x3220
274#define CAMSS_CCI_BCR 0x3340
275#define CAMSS_MCLK0_BCR 0x3380
276#define CAMSS_MCLK1_BCR 0x33B0
277#define CAMSS_MCLK2_BCR 0x33E0
278#define CAMSS_MCLK3_BCR 0x3410
279#define CAMSS_GP0_BCR 0x3440
280#define CAMSS_GP1_BCR 0x3470
281#define CAMSS_TOP_BCR 0x3480
282#define CAMSS_MICRO_BCR 0x3490
283#define CAMSS_JPEG_BCR 0x35A0
284#define CAMSS_VFE_BCR 0x36A0
285#define CAMSS_CSI_VFE0_BCR 0x3700
286#define CAMSS_CSI_VFE1_BCR 0x3710
287#define OCMEMNOC_BCR 0x50B0
288#define MMSSNOCAHB_BCR 0x5020
289#define MMSSNOCAXI_BCR 0x5060
290#define OXILI_GFX3D_CBCR 0x4028
291#define OXILICX_AHB_CBCR 0x403C
292#define OXILICX_AXI_CBCR 0x4038
293#define OXILI_BCR 0x4020
294#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700295#define LPASS_Q6SS_BCR 0x6000
296#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700297
298#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
299#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
300#define MMSS_NOC_CFG_AHB_CBCR 0x024C
301
302#define USB30_MASTER_CBCR 0x03C8
303#define USB30_MOCK_UTMI_CBCR 0x03D0
304#define USB_HSIC_AHB_CBCR 0x0408
305#define USB_HSIC_SYSTEM_CBCR 0x040C
306#define USB_HSIC_CBCR 0x0410
307#define USB_HSIC_IO_CAL_CBCR 0x0414
308#define USB_HS_SYSTEM_CBCR 0x0484
309#define USB_HS_AHB_CBCR 0x0488
310#define SDCC1_APPS_CBCR 0x04C4
311#define SDCC1_AHB_CBCR 0x04C8
312#define SDCC2_APPS_CBCR 0x0504
313#define SDCC2_AHB_CBCR 0x0508
314#define SDCC3_APPS_CBCR 0x0544
315#define SDCC3_AHB_CBCR 0x0548
316#define SDCC4_APPS_CBCR 0x0584
317#define SDCC4_AHB_CBCR 0x0588
318#define BLSP1_AHB_CBCR 0x05C4
319#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
320#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
321#define BLSP1_UART1_APPS_CBCR 0x0684
322#define BLSP1_UART1_SIM_CBCR 0x0688
323#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
324#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
325#define BLSP1_UART2_APPS_CBCR 0x0704
326#define BLSP1_UART2_SIM_CBCR 0x0708
327#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
328#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
329#define BLSP1_UART3_APPS_CBCR 0x0784
330#define BLSP1_UART3_SIM_CBCR 0x0788
331#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
332#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
333#define BLSP1_UART4_APPS_CBCR 0x0804
334#define BLSP1_UART4_SIM_CBCR 0x0808
335#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
336#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
337#define BLSP1_UART5_APPS_CBCR 0x0884
338#define BLSP1_UART5_SIM_CBCR 0x0888
339#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
340#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
341#define BLSP1_UART6_APPS_CBCR 0x0904
342#define BLSP1_UART6_SIM_CBCR 0x0908
343#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700344#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700345#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
346#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
347#define BLSP2_UART1_APPS_CBCR 0x09C4
348#define BLSP2_UART1_SIM_CBCR 0x09C8
349#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
350#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
351#define BLSP2_UART2_APPS_CBCR 0x0A44
352#define BLSP2_UART2_SIM_CBCR 0x0A48
353#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
354#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
355#define BLSP2_UART3_APPS_CBCR 0x0AC4
356#define BLSP2_UART3_SIM_CBCR 0x0AC8
357#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
358#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
359#define BLSP2_UART4_APPS_CBCR 0x0B44
360#define BLSP2_UART4_SIM_CBCR 0x0B48
361#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
362#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
363#define BLSP2_UART5_APPS_CBCR 0x0BC4
364#define BLSP2_UART5_SIM_CBCR 0x0BC8
365#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
366#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
367#define BLSP2_UART6_APPS_CBCR 0x0C44
368#define BLSP2_UART6_SIM_CBCR 0x0C48
369#define PDM_AHB_CBCR 0x0CC4
370#define PDM_XO4_CBCR 0x0CC8
371#define PDM2_CBCR 0x0CCC
372#define PRNG_AHB_CBCR 0x0D04
373#define BAM_DMA_AHB_CBCR 0x0D44
374#define TSIF_AHB_CBCR 0x0D84
375#define TSIF_REF_CBCR 0x0D88
376#define MSG_RAM_AHB_CBCR 0x0E44
377#define CE1_CBCR 0x1044
378#define CE1_AXI_CBCR 0x1048
379#define CE1_AHB_CBCR 0x104C
380#define CE2_CBCR 0x1084
381#define CE2_AXI_CBCR 0x1088
382#define CE2_AHB_CBCR 0x108C
383#define GCC_AHB_CBCR 0x10C0
384#define GP1_CBCR 0x1900
385#define GP2_CBCR 0x1940
386#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700387#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700388#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
389#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
390#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
391#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
392#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
393#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
394#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
395#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
396#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
397#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
398#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
399#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
400#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
401#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
402#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
403#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
404#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
405#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
406#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
407#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
408#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
409#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
410#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
411#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
412#define VENUS0_VCODEC0_CBCR 0x1028
413#define VENUS0_AHB_CBCR 0x1030
414#define VENUS0_AXI_CBCR 0x1034
415#define VENUS0_OCMEMNOC_CBCR 0x1038
416#define MDSS_AHB_CBCR 0x2308
417#define MDSS_HDMI_AHB_CBCR 0x230C
418#define MDSS_AXI_CBCR 0x2310
419#define MDSS_PCLK0_CBCR 0x2314
420#define MDSS_PCLK1_CBCR 0x2318
421#define MDSS_MDP_CBCR 0x231C
422#define MDSS_MDP_LUT_CBCR 0x2320
423#define MDSS_EXTPCLK_CBCR 0x2324
424#define MDSS_VSYNC_CBCR 0x2328
425#define MDSS_EDPPIXEL_CBCR 0x232C
426#define MDSS_EDPLINK_CBCR 0x2330
427#define MDSS_EDPAUX_CBCR 0x2334
428#define MDSS_HDMI_CBCR 0x2338
429#define MDSS_BYTE0_CBCR 0x233C
430#define MDSS_BYTE1_CBCR 0x2340
431#define MDSS_ESC0_CBCR 0x2344
432#define MDSS_ESC1_CBCR 0x2348
433#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
434#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
435#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
436#define CAMSS_CSI0_CBCR 0x30B4
437#define CAMSS_CSI0_AHB_CBCR 0x30BC
438#define CAMSS_CSI0PHY_CBCR 0x30C4
439#define CAMSS_CSI0RDI_CBCR 0x30D4
440#define CAMSS_CSI0PIX_CBCR 0x30E4
441#define CAMSS_CSI1_CBCR 0x3124
442#define CAMSS_CSI1_AHB_CBCR 0x3128
443#define CAMSS_CSI1PHY_CBCR 0x3134
444#define CAMSS_CSI1RDI_CBCR 0x3144
445#define CAMSS_CSI1PIX_CBCR 0x3154
446#define CAMSS_CSI2_CBCR 0x3184
447#define CAMSS_CSI2_AHB_CBCR 0x3188
448#define CAMSS_CSI2PHY_CBCR 0x3194
449#define CAMSS_CSI2RDI_CBCR 0x31A4
450#define CAMSS_CSI2PIX_CBCR 0x31B4
451#define CAMSS_CSI3_CBCR 0x31E4
452#define CAMSS_CSI3_AHB_CBCR 0x31E8
453#define CAMSS_CSI3PHY_CBCR 0x31F4
454#define CAMSS_CSI3RDI_CBCR 0x3204
455#define CAMSS_CSI3PIX_CBCR 0x3214
456#define CAMSS_ISPIF_AHB_CBCR 0x3224
457#define CAMSS_CCI_CCI_CBCR 0x3344
458#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
459#define CAMSS_MCLK0_CBCR 0x3384
460#define CAMSS_MCLK1_CBCR 0x33B4
461#define CAMSS_MCLK2_CBCR 0x33E4
462#define CAMSS_MCLK3_CBCR 0x3414
463#define CAMSS_GP0_CBCR 0x3444
464#define CAMSS_GP1_CBCR 0x3474
465#define CAMSS_TOP_AHB_CBCR 0x3484
466#define CAMSS_MICRO_AHB_CBCR 0x3494
467#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
468#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
469#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
470#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
471#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
472#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
473#define CAMSS_VFE_VFE0_CBCR 0x36A8
474#define CAMSS_VFE_VFE1_CBCR 0x36AC
475#define CAMSS_VFE_CPP_CBCR 0x36B0
476#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
477#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
478#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
479#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
480#define CAMSS_CSI_VFE0_CBCR 0x3704
481#define CAMSS_CSI_VFE1_CBCR 0x3714
482#define MMSS_MMSSNOC_AXI_CBCR 0x506C
483#define MMSS_MMSSNOC_AHB_CBCR 0x5024
484#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
485#define MMSS_MISC_AHB_CBCR 0x502C
486#define MMSS_S0_AXI_CBCR 0x5064
487#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700488#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
489#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700490#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700491#define MSS_XO_Q6_CBCR 0x108C
492#define MSS_BUS_Q6_CBCR 0x10A4
493#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700494
495#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
496#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
497
498/* Mux source select values */
499#define cxo_source_val 0
500#define gpll0_source_val 1
501#define gpll1_source_val 2
502#define gnd_source_val 5
503#define mmpll0_mm_source_val 1
504#define mmpll1_mm_source_val 2
505#define mmpll3_mm_source_val 3
506#define gpll0_mm_source_val 5
507#define cxo_mm_source_val 0
508#define mm_gnd_source_val 6
509#define gpll1_hsic_source_val 4
510#define cxo_lpass_source_val 0
511#define lpapll0_lpass_source_val 1
512#define gpll0_lpass_source_val 5
513#define edppll_270_mm_source_val 4
514#define edppll_350_mm_source_val 4
515#define dsipll_750_mm_source_val 1
516#define dsipll_250_mm_source_val 2
517#define hdmipll_297_mm_source_val 3
518
519#define F(f, s, div, m, n) \
520 { \
521 .freq_hz = (f), \
522 .src_clk = &s##_clk_src.c, \
523 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700524 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525 .d_val = ~(n),\
526 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
527 | BVAL(10, 8, s##_source_val), \
528 }
529
530#define F_MM(f, s, div, m, n) \
531 { \
532 .freq_hz = (f), \
533 .src_clk = &s##_clk_src.c, \
534 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700535 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700536 .d_val = ~(n),\
537 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
538 | BVAL(10, 8, s##_mm_source_val), \
539 }
540
541#define F_MDSS(f, s, div, m, n) \
542 { \
543 .freq_hz = (f), \
544 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700545 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700546 .d_val = ~(n),\
547 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
548 | BVAL(10, 8, s##_mm_source_val), \
549 }
550
551#define F_HSIC(f, s, div, m, n) \
552 { \
553 .freq_hz = (f), \
554 .src_clk = &s##_clk_src.c, \
555 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700556 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700557 .d_val = ~(n),\
558 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
559 | BVAL(10, 8, s##_hsic_source_val), \
560 }
561
562#define F_LPASS(f, s, div, m, n) \
563 { \
564 .freq_hz = (f), \
565 .src_clk = &s##_clk_src.c, \
566 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700567 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700568 .d_val = ~(n),\
569 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
570 | BVAL(10, 8, s##_lpass_source_val), \
571 }
572
573#define VDD_DIG_FMAX_MAP1(l1, f1) \
574 .vdd_class = &vdd_dig, \
575 .fmax[VDD_DIG_##l1] = (f1)
576#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
577 .vdd_class = &vdd_dig, \
578 .fmax[VDD_DIG_##l1] = (f1), \
579 .fmax[VDD_DIG_##l2] = (f2)
580#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
581 .vdd_class = &vdd_dig, \
582 .fmax[VDD_DIG_##l1] = (f1), \
583 .fmax[VDD_DIG_##l2] = (f2), \
584 .fmax[VDD_DIG_##l3] = (f3)
585
586enum vdd_dig_levels {
587 VDD_DIG_NONE,
588 VDD_DIG_LOW,
589 VDD_DIG_NOMINAL,
590 VDD_DIG_HIGH
591};
592
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700593static const int vdd_corner[] = {
594 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
595 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
596 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
597 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
598};
599
600static struct rpm_regulator *vdd_dig_reg;
601
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700602static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
603{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700604 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
605 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606}
607
608static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
609
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700610#define RPM_MISC_CLK_TYPE 0x306b6c63
611#define RPM_BUS_CLK_TYPE 0x316b6c63
612#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700613
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700614#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700615#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700616
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700617#define PNOC_ID 0x0
618#define SNOC_ID 0x1
619#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700620#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700621
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700622#define BIMC_ID 0x0
623#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700624
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700625enum {
626 D0_ID = 1,
627 D1_ID,
628 A0_ID,
629 A1_ID,
630 A2_ID,
631};
632
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700633DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
634DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
635DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700636DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
637 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700638
639DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
640DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
641 NULL);
642
643DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
644 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700645DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700646
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700647DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
648DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
649DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
650DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
651DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
652
653DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
654DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
655DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
656DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
658
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700659static struct pll_vote_clk gpll0_clk_src = {
660 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700661 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
662 .status_mask = BIT(17),
663 .parent = &cxo_clk_src.c,
664 .base = &virt_bases[GCC_BASE],
665 .c = {
666 .rate = 600000000,
667 .dbg_name = "gpll0_clk_src",
668 .ops = &clk_ops_pll_vote,
669 .warned = true,
670 CLK_INIT(gpll0_clk_src.c),
671 },
672};
673
674static struct pll_vote_clk gpll1_clk_src = {
675 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
676 .en_mask = BIT(1),
677 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
678 .status_mask = BIT(17),
679 .parent = &cxo_clk_src.c,
680 .base = &virt_bases[GCC_BASE],
681 .c = {
682 .rate = 480000000,
683 .dbg_name = "gpll1_clk_src",
684 .ops = &clk_ops_pll_vote,
685 .warned = true,
686 CLK_INIT(gpll1_clk_src.c),
687 },
688};
689
690static struct pll_vote_clk lpapll0_clk_src = {
691 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
692 .en_mask = BIT(0),
693 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
694 .status_mask = BIT(17),
695 .parent = &cxo_clk_src.c,
696 .base = &virt_bases[LPASS_BASE],
697 .c = {
698 .rate = 491520000,
699 .dbg_name = "lpapll0_clk_src",
700 .ops = &clk_ops_pll_vote,
701 .warned = true,
702 CLK_INIT(lpapll0_clk_src.c),
703 },
704};
705
706static struct pll_vote_clk mmpll0_clk_src = {
707 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
708 .en_mask = BIT(0),
709 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
710 .status_mask = BIT(17),
711 .parent = &cxo_clk_src.c,
712 .base = &virt_bases[MMSS_BASE],
713 .c = {
714 .dbg_name = "mmpll0_clk_src",
715 .rate = 800000000,
716 .ops = &clk_ops_pll_vote,
717 .warned = true,
718 CLK_INIT(mmpll0_clk_src.c),
719 },
720};
721
722static struct pll_vote_clk mmpll1_clk_src = {
723 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
724 .en_mask = BIT(1),
725 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
726 .status_mask = BIT(17),
727 .parent = &cxo_clk_src.c,
728 .base = &virt_bases[MMSS_BASE],
729 .c = {
730 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700731 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700732 .ops = &clk_ops_pll_vote,
733 .warned = true,
734 CLK_INIT(mmpll1_clk_src.c),
735 },
736};
737
738static struct pll_clk mmpll3_clk_src = {
739 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
740 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
741 .parent = &cxo_clk_src.c,
742 .base = &virt_bases[MMSS_BASE],
743 .c = {
744 .dbg_name = "mmpll3_clk_src",
745 .rate = 1000000000,
746 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700747 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700748 CLK_INIT(mmpll3_clk_src.c),
749 },
750};
751
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700752static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
753static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
754static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
758
759static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
760static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
761static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
762static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
764
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530765static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
766static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
767static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
768static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
769
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700770static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
771static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
772
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700773static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
774 F(125000000, gpll0, 1, 5, 24),
775 F_END
776};
777
778static struct rcg_clk usb30_master_clk_src = {
779 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
780 .set_rate = set_rate_mnd,
781 .freq_tbl = ftbl_gcc_usb30_master_clk,
782 .current_freq = &rcg_dummy_freq,
783 .base = &virt_bases[GCC_BASE],
784 .c = {
785 .dbg_name = "usb30_master_clk_src",
786 .ops = &clk_ops_rcg_mnd,
787 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
788 CLK_INIT(usb30_master_clk_src.c),
789 },
790};
791
792static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
793 F( 960000, cxo, 10, 1, 2),
794 F( 4800000, cxo, 4, 0, 0),
795 F( 9600000, cxo, 2, 0, 0),
796 F(15000000, gpll0, 10, 1, 4),
797 F(19200000, cxo, 1, 0, 0),
798 F(25000000, gpll0, 12, 1, 2),
799 F(50000000, gpll0, 12, 0, 0),
800 F_END
801};
802
803static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
804 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
805 .set_rate = set_rate_mnd,
806 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
807 .current_freq = &rcg_dummy_freq,
808 .base = &virt_bases[GCC_BASE],
809 .c = {
810 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
811 .ops = &clk_ops_rcg_mnd,
812 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
813 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
814 },
815};
816
817static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
818 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
819 .set_rate = set_rate_mnd,
820 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
821 .current_freq = &rcg_dummy_freq,
822 .base = &virt_bases[GCC_BASE],
823 .c = {
824 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
825 .ops = &clk_ops_rcg_mnd,
826 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
827 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
828 },
829};
830
831static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
832 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
833 .set_rate = set_rate_mnd,
834 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
835 .current_freq = &rcg_dummy_freq,
836 .base = &virt_bases[GCC_BASE],
837 .c = {
838 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
839 .ops = &clk_ops_rcg_mnd,
840 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
841 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
842 },
843};
844
845static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
846 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
847 .set_rate = set_rate_mnd,
848 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
849 .current_freq = &rcg_dummy_freq,
850 .base = &virt_bases[GCC_BASE],
851 .c = {
852 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
853 .ops = &clk_ops_rcg_mnd,
854 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
855 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
856 },
857};
858
859static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
860 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
861 .set_rate = set_rate_mnd,
862 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
863 .current_freq = &rcg_dummy_freq,
864 .base = &virt_bases[GCC_BASE],
865 .c = {
866 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
867 .ops = &clk_ops_rcg_mnd,
868 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
869 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
870 },
871};
872
873static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
874 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
875 .set_rate = set_rate_mnd,
876 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
877 .current_freq = &rcg_dummy_freq,
878 .base = &virt_bases[GCC_BASE],
879 .c = {
880 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
881 .ops = &clk_ops_rcg_mnd,
882 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
883 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
884 },
885};
886
887static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
888 F( 3686400, gpll0, 1, 96, 15625),
889 F( 7372800, gpll0, 1, 192, 15625),
890 F(14745600, gpll0, 1, 384, 15625),
891 F(16000000, gpll0, 5, 2, 15),
892 F(19200000, cxo, 1, 0, 0),
893 F(24000000, gpll0, 5, 1, 5),
894 F(32000000, gpll0, 1, 4, 75),
895 F(40000000, gpll0, 15, 0, 0),
896 F(46400000, gpll0, 1, 29, 375),
897 F(48000000, gpll0, 12.5, 0, 0),
898 F(51200000, gpll0, 1, 32, 375),
899 F(56000000, gpll0, 1, 7, 75),
900 F(58982400, gpll0, 1, 1536, 15625),
901 F(60000000, gpll0, 10, 0, 0),
902 F_END
903};
904
905static struct rcg_clk blsp1_uart1_apps_clk_src = {
906 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
907 .set_rate = set_rate_mnd,
908 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
909 .current_freq = &rcg_dummy_freq,
910 .base = &virt_bases[GCC_BASE],
911 .c = {
912 .dbg_name = "blsp1_uart1_apps_clk_src",
913 .ops = &clk_ops_rcg_mnd,
914 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
915 CLK_INIT(blsp1_uart1_apps_clk_src.c),
916 },
917};
918
919static struct rcg_clk blsp1_uart2_apps_clk_src = {
920 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
921 .set_rate = set_rate_mnd,
922 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
923 .current_freq = &rcg_dummy_freq,
924 .base = &virt_bases[GCC_BASE],
925 .c = {
926 .dbg_name = "blsp1_uart2_apps_clk_src",
927 .ops = &clk_ops_rcg_mnd,
928 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
929 CLK_INIT(blsp1_uart2_apps_clk_src.c),
930 },
931};
932
933static struct rcg_clk blsp1_uart3_apps_clk_src = {
934 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
935 .set_rate = set_rate_mnd,
936 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
937 .current_freq = &rcg_dummy_freq,
938 .base = &virt_bases[GCC_BASE],
939 .c = {
940 .dbg_name = "blsp1_uart3_apps_clk_src",
941 .ops = &clk_ops_rcg_mnd,
942 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
943 CLK_INIT(blsp1_uart3_apps_clk_src.c),
944 },
945};
946
947static struct rcg_clk blsp1_uart4_apps_clk_src = {
948 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
949 .set_rate = set_rate_mnd,
950 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
951 .current_freq = &rcg_dummy_freq,
952 .base = &virt_bases[GCC_BASE],
953 .c = {
954 .dbg_name = "blsp1_uart4_apps_clk_src",
955 .ops = &clk_ops_rcg_mnd,
956 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
957 CLK_INIT(blsp1_uart4_apps_clk_src.c),
958 },
959};
960
961static struct rcg_clk blsp1_uart5_apps_clk_src = {
962 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
963 .set_rate = set_rate_mnd,
964 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
965 .current_freq = &rcg_dummy_freq,
966 .base = &virt_bases[GCC_BASE],
967 .c = {
968 .dbg_name = "blsp1_uart5_apps_clk_src",
969 .ops = &clk_ops_rcg_mnd,
970 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
971 CLK_INIT(blsp1_uart5_apps_clk_src.c),
972 },
973};
974
975static struct rcg_clk blsp1_uart6_apps_clk_src = {
976 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
977 .set_rate = set_rate_mnd,
978 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
979 .current_freq = &rcg_dummy_freq,
980 .base = &virt_bases[GCC_BASE],
981 .c = {
982 .dbg_name = "blsp1_uart6_apps_clk_src",
983 .ops = &clk_ops_rcg_mnd,
984 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
985 CLK_INIT(blsp1_uart6_apps_clk_src.c),
986 },
987};
988
989static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
990 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
991 .set_rate = set_rate_mnd,
992 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
993 .current_freq = &rcg_dummy_freq,
994 .base = &virt_bases[GCC_BASE],
995 .c = {
996 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
997 .ops = &clk_ops_rcg_mnd,
998 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
999 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1000 },
1001};
1002
1003static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1004 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1005 .set_rate = set_rate_mnd,
1006 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1007 .current_freq = &rcg_dummy_freq,
1008 .base = &virt_bases[GCC_BASE],
1009 .c = {
1010 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1011 .ops = &clk_ops_rcg_mnd,
1012 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1013 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1014 },
1015};
1016
1017static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1018 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1019 .set_rate = set_rate_mnd,
1020 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1021 .current_freq = &rcg_dummy_freq,
1022 .base = &virt_bases[GCC_BASE],
1023 .c = {
1024 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1025 .ops = &clk_ops_rcg_mnd,
1026 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1027 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1028 },
1029};
1030
1031static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1032 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1033 .set_rate = set_rate_mnd,
1034 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1035 .current_freq = &rcg_dummy_freq,
1036 .base = &virt_bases[GCC_BASE],
1037 .c = {
1038 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1039 .ops = &clk_ops_rcg_mnd,
1040 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1041 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1042 },
1043};
1044
1045static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1046 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1047 .set_rate = set_rate_mnd,
1048 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1049 .current_freq = &rcg_dummy_freq,
1050 .base = &virt_bases[GCC_BASE],
1051 .c = {
1052 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1053 .ops = &clk_ops_rcg_mnd,
1054 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1055 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1056 },
1057};
1058
1059static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1060 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1061 .set_rate = set_rate_mnd,
1062 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1063 .current_freq = &rcg_dummy_freq,
1064 .base = &virt_bases[GCC_BASE],
1065 .c = {
1066 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1067 .ops = &clk_ops_rcg_mnd,
1068 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1069 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1070 },
1071};
1072
1073static struct rcg_clk blsp2_uart1_apps_clk_src = {
1074 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1075 .set_rate = set_rate_mnd,
1076 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1077 .current_freq = &rcg_dummy_freq,
1078 .base = &virt_bases[GCC_BASE],
1079 .c = {
1080 .dbg_name = "blsp2_uart1_apps_clk_src",
1081 .ops = &clk_ops_rcg_mnd,
1082 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1083 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1084 },
1085};
1086
1087static struct rcg_clk blsp2_uart2_apps_clk_src = {
1088 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1089 .set_rate = set_rate_mnd,
1090 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1091 .current_freq = &rcg_dummy_freq,
1092 .base = &virt_bases[GCC_BASE],
1093 .c = {
1094 .dbg_name = "blsp2_uart2_apps_clk_src",
1095 .ops = &clk_ops_rcg_mnd,
1096 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1097 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1098 },
1099};
1100
1101static struct rcg_clk blsp2_uart3_apps_clk_src = {
1102 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1103 .set_rate = set_rate_mnd,
1104 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1105 .current_freq = &rcg_dummy_freq,
1106 .base = &virt_bases[GCC_BASE],
1107 .c = {
1108 .dbg_name = "blsp2_uart3_apps_clk_src",
1109 .ops = &clk_ops_rcg_mnd,
1110 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1111 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1112 },
1113};
1114
1115static struct rcg_clk blsp2_uart4_apps_clk_src = {
1116 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1117 .set_rate = set_rate_mnd,
1118 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1119 .current_freq = &rcg_dummy_freq,
1120 .base = &virt_bases[GCC_BASE],
1121 .c = {
1122 .dbg_name = "blsp2_uart4_apps_clk_src",
1123 .ops = &clk_ops_rcg_mnd,
1124 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1125 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1126 },
1127};
1128
1129static struct rcg_clk blsp2_uart5_apps_clk_src = {
1130 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1131 .set_rate = set_rate_mnd,
1132 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1133 .current_freq = &rcg_dummy_freq,
1134 .base = &virt_bases[GCC_BASE],
1135 .c = {
1136 .dbg_name = "blsp2_uart5_apps_clk_src",
1137 .ops = &clk_ops_rcg_mnd,
1138 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1139 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1140 },
1141};
1142
1143static struct rcg_clk blsp2_uart6_apps_clk_src = {
1144 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1145 .set_rate = set_rate_mnd,
1146 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1147 .current_freq = &rcg_dummy_freq,
1148 .base = &virt_bases[GCC_BASE],
1149 .c = {
1150 .dbg_name = "blsp2_uart6_apps_clk_src",
1151 .ops = &clk_ops_rcg_mnd,
1152 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1153 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1154 },
1155};
1156
1157static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1158 F( 50000000, gpll0, 12, 0, 0),
1159 F(100000000, gpll0, 6, 0, 0),
1160 F_END
1161};
1162
1163static struct rcg_clk ce1_clk_src = {
1164 .cmd_rcgr_reg = CE1_CMD_RCGR,
1165 .set_rate = set_rate_hid,
1166 .freq_tbl = ftbl_gcc_ce1_clk,
1167 .current_freq = &rcg_dummy_freq,
1168 .base = &virt_bases[GCC_BASE],
1169 .c = {
1170 .dbg_name = "ce1_clk_src",
1171 .ops = &clk_ops_rcg,
1172 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1173 CLK_INIT(ce1_clk_src.c),
1174 },
1175};
1176
1177static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1178 F( 50000000, gpll0, 12, 0, 0),
1179 F(100000000, gpll0, 6, 0, 0),
1180 F_END
1181};
1182
1183static struct rcg_clk ce2_clk_src = {
1184 .cmd_rcgr_reg = CE2_CMD_RCGR,
1185 .set_rate = set_rate_hid,
1186 .freq_tbl = ftbl_gcc_ce2_clk,
1187 .current_freq = &rcg_dummy_freq,
1188 .base = &virt_bases[GCC_BASE],
1189 .c = {
1190 .dbg_name = "ce2_clk_src",
1191 .ops = &clk_ops_rcg,
1192 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1193 CLK_INIT(ce2_clk_src.c),
1194 },
1195};
1196
1197static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1198 F(19200000, cxo, 1, 0, 0),
1199 F_END
1200};
1201
1202static struct rcg_clk gp1_clk_src = {
1203 .cmd_rcgr_reg = GP1_CMD_RCGR,
1204 .set_rate = set_rate_mnd,
1205 .freq_tbl = ftbl_gcc_gp_clk,
1206 .current_freq = &rcg_dummy_freq,
1207 .base = &virt_bases[GCC_BASE],
1208 .c = {
1209 .dbg_name = "gp1_clk_src",
1210 .ops = &clk_ops_rcg_mnd,
1211 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1212 CLK_INIT(gp1_clk_src.c),
1213 },
1214};
1215
1216static struct rcg_clk gp2_clk_src = {
1217 .cmd_rcgr_reg = GP2_CMD_RCGR,
1218 .set_rate = set_rate_mnd,
1219 .freq_tbl = ftbl_gcc_gp_clk,
1220 .current_freq = &rcg_dummy_freq,
1221 .base = &virt_bases[GCC_BASE],
1222 .c = {
1223 .dbg_name = "gp2_clk_src",
1224 .ops = &clk_ops_rcg_mnd,
1225 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1226 CLK_INIT(gp2_clk_src.c),
1227 },
1228};
1229
1230static struct rcg_clk gp3_clk_src = {
1231 .cmd_rcgr_reg = GP3_CMD_RCGR,
1232 .set_rate = set_rate_mnd,
1233 .freq_tbl = ftbl_gcc_gp_clk,
1234 .current_freq = &rcg_dummy_freq,
1235 .base = &virt_bases[GCC_BASE],
1236 .c = {
1237 .dbg_name = "gp3_clk_src",
1238 .ops = &clk_ops_rcg_mnd,
1239 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1240 CLK_INIT(gp3_clk_src.c),
1241 },
1242};
1243
1244static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1245 F(60000000, gpll0, 10, 0, 0),
1246 F_END
1247};
1248
1249static struct rcg_clk pdm2_clk_src = {
1250 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1251 .set_rate = set_rate_hid,
1252 .freq_tbl = ftbl_gcc_pdm2_clk,
1253 .current_freq = &rcg_dummy_freq,
1254 .base = &virt_bases[GCC_BASE],
1255 .c = {
1256 .dbg_name = "pdm2_clk_src",
1257 .ops = &clk_ops_rcg,
1258 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1259 CLK_INIT(pdm2_clk_src.c),
1260 },
1261};
1262
1263static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1264 F( 144000, cxo, 16, 3, 25),
1265 F( 400000, cxo, 12, 1, 4),
1266 F( 20000000, gpll0, 15, 1, 2),
1267 F( 25000000, gpll0, 12, 1, 2),
1268 F( 50000000, gpll0, 12, 0, 0),
1269 F(100000000, gpll0, 6, 0, 0),
1270 F(200000000, gpll0, 3, 0, 0),
1271 F_END
1272};
1273
1274static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1275 F( 144000, cxo, 16, 3, 25),
1276 F( 400000, cxo, 12, 1, 4),
1277 F( 20000000, gpll0, 15, 1, 2),
1278 F( 25000000, gpll0, 12, 1, 2),
1279 F( 50000000, gpll0, 12, 0, 0),
1280 F(100000000, gpll0, 6, 0, 0),
1281 F_END
1282};
1283
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001284static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1285 F( 400000, cxo, 12, 1, 4),
1286 F( 19200000, cxo, 1, 0, 0),
1287 F_END
1288};
1289
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001290static struct rcg_clk sdcc1_apps_clk_src = {
1291 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1292 .set_rate = set_rate_mnd,
1293 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1294 .current_freq = &rcg_dummy_freq,
1295 .base = &virt_bases[GCC_BASE],
1296 .c = {
1297 .dbg_name = "sdcc1_apps_clk_src",
1298 .ops = &clk_ops_rcg_mnd,
1299 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1300 CLK_INIT(sdcc1_apps_clk_src.c),
1301 },
1302};
1303
1304static struct rcg_clk sdcc2_apps_clk_src = {
1305 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1306 .set_rate = set_rate_mnd,
1307 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1308 .current_freq = &rcg_dummy_freq,
1309 .base = &virt_bases[GCC_BASE],
1310 .c = {
1311 .dbg_name = "sdcc2_apps_clk_src",
1312 .ops = &clk_ops_rcg_mnd,
1313 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1314 CLK_INIT(sdcc2_apps_clk_src.c),
1315 },
1316};
1317
1318static struct rcg_clk sdcc3_apps_clk_src = {
1319 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1320 .set_rate = set_rate_mnd,
1321 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1322 .current_freq = &rcg_dummy_freq,
1323 .base = &virt_bases[GCC_BASE],
1324 .c = {
1325 .dbg_name = "sdcc3_apps_clk_src",
1326 .ops = &clk_ops_rcg_mnd,
1327 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1328 CLK_INIT(sdcc3_apps_clk_src.c),
1329 },
1330};
1331
1332static struct rcg_clk sdcc4_apps_clk_src = {
1333 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1334 .set_rate = set_rate_mnd,
1335 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1336 .current_freq = &rcg_dummy_freq,
1337 .base = &virt_bases[GCC_BASE],
1338 .c = {
1339 .dbg_name = "sdcc4_apps_clk_src",
1340 .ops = &clk_ops_rcg_mnd,
1341 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1342 CLK_INIT(sdcc4_apps_clk_src.c),
1343 },
1344};
1345
1346static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1347 F(105000, cxo, 2, 1, 91),
1348 F_END
1349};
1350
1351static struct rcg_clk tsif_ref_clk_src = {
1352 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1353 .set_rate = set_rate_mnd,
1354 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1355 .current_freq = &rcg_dummy_freq,
1356 .base = &virt_bases[GCC_BASE],
1357 .c = {
1358 .dbg_name = "tsif_ref_clk_src",
1359 .ops = &clk_ops_rcg_mnd,
1360 VDD_DIG_FMAX_MAP1(LOW, 105500),
1361 CLK_INIT(tsif_ref_clk_src.c),
1362 },
1363};
1364
1365static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1366 F(60000000, gpll0, 10, 0, 0),
1367 F_END
1368};
1369
1370static struct rcg_clk usb30_mock_utmi_clk_src = {
1371 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1372 .set_rate = set_rate_hid,
1373 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1374 .current_freq = &rcg_dummy_freq,
1375 .base = &virt_bases[GCC_BASE],
1376 .c = {
1377 .dbg_name = "usb30_mock_utmi_clk_src",
1378 .ops = &clk_ops_rcg,
1379 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1380 CLK_INIT(usb30_mock_utmi_clk_src.c),
1381 },
1382};
1383
1384static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1385 F(75000000, gpll0, 8, 0, 0),
1386 F_END
1387};
1388
1389static struct rcg_clk usb_hs_system_clk_src = {
1390 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1391 .set_rate = set_rate_hid,
1392 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1393 .current_freq = &rcg_dummy_freq,
1394 .base = &virt_bases[GCC_BASE],
1395 .c = {
1396 .dbg_name = "usb_hs_system_clk_src",
1397 .ops = &clk_ops_rcg,
1398 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1399 CLK_INIT(usb_hs_system_clk_src.c),
1400 },
1401};
1402
1403static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1404 F_HSIC(480000000, gpll1, 1, 0, 0),
1405 F_END
1406};
1407
1408static struct rcg_clk usb_hsic_clk_src = {
1409 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1410 .set_rate = set_rate_hid,
1411 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1412 .current_freq = &rcg_dummy_freq,
1413 .base = &virt_bases[GCC_BASE],
1414 .c = {
1415 .dbg_name = "usb_hsic_clk_src",
1416 .ops = &clk_ops_rcg,
1417 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1418 CLK_INIT(usb_hsic_clk_src.c),
1419 },
1420};
1421
1422static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1423 F(9600000, cxo, 2, 0, 0),
1424 F_END
1425};
1426
1427static struct rcg_clk usb_hsic_io_cal_clk_src = {
1428 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1429 .set_rate = set_rate_hid,
1430 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1431 .current_freq = &rcg_dummy_freq,
1432 .base = &virt_bases[GCC_BASE],
1433 .c = {
1434 .dbg_name = "usb_hsic_io_cal_clk_src",
1435 .ops = &clk_ops_rcg,
1436 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1437 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1438 },
1439};
1440
1441static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1442 F(75000000, gpll0, 8, 0, 0),
1443 F_END
1444};
1445
1446static struct rcg_clk usb_hsic_system_clk_src = {
1447 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1448 .set_rate = set_rate_hid,
1449 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1450 .current_freq = &rcg_dummy_freq,
1451 .base = &virt_bases[GCC_BASE],
1452 .c = {
1453 .dbg_name = "usb_hsic_system_clk_src",
1454 .ops = &clk_ops_rcg,
1455 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1456 CLK_INIT(usb_hsic_system_clk_src.c),
1457 },
1458};
1459
1460static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1461 .cbcr_reg = BAM_DMA_AHB_CBCR,
1462 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1463 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001464 .base = &virt_bases[GCC_BASE],
1465 .c = {
1466 .dbg_name = "gcc_bam_dma_ahb_clk",
1467 .ops = &clk_ops_vote,
1468 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1469 },
1470};
1471
1472static struct local_vote_clk gcc_blsp1_ahb_clk = {
1473 .cbcr_reg = BLSP1_AHB_CBCR,
1474 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1475 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001476 .base = &virt_bases[GCC_BASE],
1477 .c = {
1478 .dbg_name = "gcc_blsp1_ahb_clk",
1479 .ops = &clk_ops_vote,
1480 CLK_INIT(gcc_blsp1_ahb_clk.c),
1481 },
1482};
1483
1484static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1485 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1486 .parent = &cxo_clk_src.c,
1487 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001488 .base = &virt_bases[GCC_BASE],
1489 .c = {
1490 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1491 .ops = &clk_ops_branch,
1492 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1493 },
1494};
1495
1496static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1497 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1498 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001499 .base = &virt_bases[GCC_BASE],
1500 .c = {
1501 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1502 .ops = &clk_ops_branch,
1503 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1504 },
1505};
1506
1507static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1508 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1509 .parent = &cxo_clk_src.c,
1510 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001511 .base = &virt_bases[GCC_BASE],
1512 .c = {
1513 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1514 .ops = &clk_ops_branch,
1515 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1516 },
1517};
1518
1519static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1520 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1521 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001522 .base = &virt_bases[GCC_BASE],
1523 .c = {
1524 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1525 .ops = &clk_ops_branch,
1526 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1527 },
1528};
1529
1530static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1531 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1532 .parent = &cxo_clk_src.c,
1533 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001534 .base = &virt_bases[GCC_BASE],
1535 .c = {
1536 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1537 .ops = &clk_ops_branch,
1538 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1539 },
1540};
1541
1542static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1543 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1544 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001545 .base = &virt_bases[GCC_BASE],
1546 .c = {
1547 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1548 .ops = &clk_ops_branch,
1549 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1550 },
1551};
1552
1553static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1554 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1555 .parent = &cxo_clk_src.c,
1556 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001557 .base = &virt_bases[GCC_BASE],
1558 .c = {
1559 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1560 .ops = &clk_ops_branch,
1561 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1562 },
1563};
1564
1565static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1566 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1567 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001568 .base = &virt_bases[GCC_BASE],
1569 .c = {
1570 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1571 .ops = &clk_ops_branch,
1572 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1573 },
1574};
1575
1576static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1577 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1578 .parent = &cxo_clk_src.c,
1579 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001580 .base = &virt_bases[GCC_BASE],
1581 .c = {
1582 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1583 .ops = &clk_ops_branch,
1584 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1585 },
1586};
1587
1588static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1589 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1590 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001591 .base = &virt_bases[GCC_BASE],
1592 .c = {
1593 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1594 .ops = &clk_ops_branch,
1595 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1596 },
1597};
1598
1599static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1600 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1601 .parent = &cxo_clk_src.c,
1602 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001603 .base = &virt_bases[GCC_BASE],
1604 .c = {
1605 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1606 .ops = &clk_ops_branch,
1607 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1608 },
1609};
1610
1611static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1612 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1613 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001614 .base = &virt_bases[GCC_BASE],
1615 .c = {
1616 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1617 .ops = &clk_ops_branch,
1618 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1619 },
1620};
1621
1622static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1623 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1624 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001625 .base = &virt_bases[GCC_BASE],
1626 .c = {
1627 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1628 .ops = &clk_ops_branch,
1629 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1630 },
1631};
1632
1633static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1634 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1635 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001636 .base = &virt_bases[GCC_BASE],
1637 .c = {
1638 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1639 .ops = &clk_ops_branch,
1640 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1641 },
1642};
1643
1644static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1645 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1646 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001647 .base = &virt_bases[GCC_BASE],
1648 .c = {
1649 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1650 .ops = &clk_ops_branch,
1651 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1652 },
1653};
1654
1655static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1656 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1657 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001658 .base = &virt_bases[GCC_BASE],
1659 .c = {
1660 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1661 .ops = &clk_ops_branch,
1662 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1663 },
1664};
1665
1666static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1667 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1668 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001669 .base = &virt_bases[GCC_BASE],
1670 .c = {
1671 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1672 .ops = &clk_ops_branch,
1673 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1674 },
1675};
1676
1677static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1678 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1679 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001680 .base = &virt_bases[GCC_BASE],
1681 .c = {
1682 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1683 .ops = &clk_ops_branch,
1684 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1685 },
1686};
1687
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001688static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1689 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1690 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1691 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001692 .base = &virt_bases[GCC_BASE],
1693 .c = {
1694 .dbg_name = "gcc_boot_rom_ahb_clk",
1695 .ops = &clk_ops_vote,
1696 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1697 },
1698};
1699
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001700static struct local_vote_clk gcc_blsp2_ahb_clk = {
1701 .cbcr_reg = BLSP2_AHB_CBCR,
1702 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1703 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001704 .base = &virt_bases[GCC_BASE],
1705 .c = {
1706 .dbg_name = "gcc_blsp2_ahb_clk",
1707 .ops = &clk_ops_vote,
1708 CLK_INIT(gcc_blsp2_ahb_clk.c),
1709 },
1710};
1711
1712static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1713 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1714 .parent = &cxo_clk_src.c,
1715 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001716 .base = &virt_bases[GCC_BASE],
1717 .c = {
1718 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1719 .ops = &clk_ops_branch,
1720 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1721 },
1722};
1723
1724static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1725 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1726 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001727 .base = &virt_bases[GCC_BASE],
1728 .c = {
1729 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1730 .ops = &clk_ops_branch,
1731 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1732 },
1733};
1734
1735static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1736 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1737 .parent = &cxo_clk_src.c,
1738 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001739 .base = &virt_bases[GCC_BASE],
1740 .c = {
1741 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1742 .ops = &clk_ops_branch,
1743 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1744 },
1745};
1746
1747static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1748 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1749 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001750 .base = &virt_bases[GCC_BASE],
1751 .c = {
1752 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1753 .ops = &clk_ops_branch,
1754 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1755 },
1756};
1757
1758static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1759 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1760 .parent = &cxo_clk_src.c,
1761 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001762 .base = &virt_bases[GCC_BASE],
1763 .c = {
1764 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1765 .ops = &clk_ops_branch,
1766 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1767 },
1768};
1769
1770static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1771 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1772 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001773 .base = &virt_bases[GCC_BASE],
1774 .c = {
1775 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1776 .ops = &clk_ops_branch,
1777 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1778 },
1779};
1780
1781static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1782 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1783 .parent = &cxo_clk_src.c,
1784 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001785 .base = &virt_bases[GCC_BASE],
1786 .c = {
1787 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1788 .ops = &clk_ops_branch,
1789 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1790 },
1791};
1792
1793static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1794 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1795 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001796 .base = &virt_bases[GCC_BASE],
1797 .c = {
1798 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1799 .ops = &clk_ops_branch,
1800 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1801 },
1802};
1803
1804static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1805 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1806 .parent = &cxo_clk_src.c,
1807 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001808 .base = &virt_bases[GCC_BASE],
1809 .c = {
1810 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1811 .ops = &clk_ops_branch,
1812 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1813 },
1814};
1815
1816static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1817 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1818 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001819 .base = &virt_bases[GCC_BASE],
1820 .c = {
1821 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1822 .ops = &clk_ops_branch,
1823 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1824 },
1825};
1826
1827static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1828 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1829 .parent = &cxo_clk_src.c,
1830 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001831 .base = &virt_bases[GCC_BASE],
1832 .c = {
1833 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1834 .ops = &clk_ops_branch,
1835 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1836 },
1837};
1838
1839static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1840 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1841 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001842 .base = &virt_bases[GCC_BASE],
1843 .c = {
1844 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1845 .ops = &clk_ops_branch,
1846 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1847 },
1848};
1849
1850static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1851 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1852 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001853 .base = &virt_bases[GCC_BASE],
1854 .c = {
1855 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1856 .ops = &clk_ops_branch,
1857 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1858 },
1859};
1860
1861static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1862 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1863 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001864 .base = &virt_bases[GCC_BASE],
1865 .c = {
1866 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1867 .ops = &clk_ops_branch,
1868 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1869 },
1870};
1871
1872static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1873 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1874 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001875 .base = &virt_bases[GCC_BASE],
1876 .c = {
1877 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1878 .ops = &clk_ops_branch,
1879 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1880 },
1881};
1882
1883static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1884 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1885 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001886 .base = &virt_bases[GCC_BASE],
1887 .c = {
1888 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1889 .ops = &clk_ops_branch,
1890 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1891 },
1892};
1893
1894static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1895 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1896 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001897 .base = &virt_bases[GCC_BASE],
1898 .c = {
1899 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1900 .ops = &clk_ops_branch,
1901 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1902 },
1903};
1904
1905static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1906 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1907 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001908 .base = &virt_bases[GCC_BASE],
1909 .c = {
1910 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1911 .ops = &clk_ops_branch,
1912 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1913 },
1914};
1915
1916static struct local_vote_clk gcc_ce1_clk = {
1917 .cbcr_reg = CE1_CBCR,
1918 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1919 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001920 .base = &virt_bases[GCC_BASE],
1921 .c = {
1922 .dbg_name = "gcc_ce1_clk",
1923 .ops = &clk_ops_vote,
1924 CLK_INIT(gcc_ce1_clk.c),
1925 },
1926};
1927
1928static struct local_vote_clk gcc_ce1_ahb_clk = {
1929 .cbcr_reg = CE1_AHB_CBCR,
1930 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1931 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001932 .base = &virt_bases[GCC_BASE],
1933 .c = {
1934 .dbg_name = "gcc_ce1_ahb_clk",
1935 .ops = &clk_ops_vote,
1936 CLK_INIT(gcc_ce1_ahb_clk.c),
1937 },
1938};
1939
1940static struct local_vote_clk gcc_ce1_axi_clk = {
1941 .cbcr_reg = CE1_AXI_CBCR,
1942 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1943 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001944 .base = &virt_bases[GCC_BASE],
1945 .c = {
1946 .dbg_name = "gcc_ce1_axi_clk",
1947 .ops = &clk_ops_vote,
1948 CLK_INIT(gcc_ce1_axi_clk.c),
1949 },
1950};
1951
1952static struct local_vote_clk gcc_ce2_clk = {
1953 .cbcr_reg = CE2_CBCR,
1954 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1955 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001956 .base = &virt_bases[GCC_BASE],
1957 .c = {
1958 .dbg_name = "gcc_ce2_clk",
1959 .ops = &clk_ops_vote,
1960 CLK_INIT(gcc_ce2_clk.c),
1961 },
1962};
1963
1964static struct local_vote_clk gcc_ce2_ahb_clk = {
1965 .cbcr_reg = CE2_AHB_CBCR,
1966 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1967 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001968 .base = &virt_bases[GCC_BASE],
1969 .c = {
1970 .dbg_name = "gcc_ce1_ahb_clk",
1971 .ops = &clk_ops_vote,
1972 CLK_INIT(gcc_ce1_ahb_clk.c),
1973 },
1974};
1975
1976static struct local_vote_clk gcc_ce2_axi_clk = {
1977 .cbcr_reg = CE2_AXI_CBCR,
1978 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1979 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001980 .base = &virt_bases[GCC_BASE],
1981 .c = {
1982 .dbg_name = "gcc_ce1_axi_clk",
1983 .ops = &clk_ops_vote,
1984 CLK_INIT(gcc_ce2_axi_clk.c),
1985 },
1986};
1987
1988static struct branch_clk gcc_gp1_clk = {
1989 .cbcr_reg = GP1_CBCR,
1990 .parent = &gp1_clk_src.c,
1991 .base = &virt_bases[GCC_BASE],
1992 .c = {
1993 .dbg_name = "gcc_gp1_clk",
1994 .ops = &clk_ops_branch,
1995 CLK_INIT(gcc_gp1_clk.c),
1996 },
1997};
1998
1999static struct branch_clk gcc_gp2_clk = {
2000 .cbcr_reg = GP2_CBCR,
2001 .parent = &gp2_clk_src.c,
2002 .base = &virt_bases[GCC_BASE],
2003 .c = {
2004 .dbg_name = "gcc_gp2_clk",
2005 .ops = &clk_ops_branch,
2006 CLK_INIT(gcc_gp2_clk.c),
2007 },
2008};
2009
2010static struct branch_clk gcc_gp3_clk = {
2011 .cbcr_reg = GP3_CBCR,
2012 .parent = &gp3_clk_src.c,
2013 .base = &virt_bases[GCC_BASE],
2014 .c = {
2015 .dbg_name = "gcc_gp3_clk",
2016 .ops = &clk_ops_branch,
2017 CLK_INIT(gcc_gp3_clk.c),
2018 },
2019};
2020
2021static struct branch_clk gcc_pdm2_clk = {
2022 .cbcr_reg = PDM2_CBCR,
2023 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002024 .base = &virt_bases[GCC_BASE],
2025 .c = {
2026 .dbg_name = "gcc_pdm2_clk",
2027 .ops = &clk_ops_branch,
2028 CLK_INIT(gcc_pdm2_clk.c),
2029 },
2030};
2031
2032static struct branch_clk gcc_pdm_ahb_clk = {
2033 .cbcr_reg = PDM_AHB_CBCR,
2034 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002035 .base = &virt_bases[GCC_BASE],
2036 .c = {
2037 .dbg_name = "gcc_pdm_ahb_clk",
2038 .ops = &clk_ops_branch,
2039 CLK_INIT(gcc_pdm_ahb_clk.c),
2040 },
2041};
2042
2043static struct local_vote_clk gcc_prng_ahb_clk = {
2044 .cbcr_reg = PRNG_AHB_CBCR,
2045 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2046 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002047 .base = &virt_bases[GCC_BASE],
2048 .c = {
2049 .dbg_name = "gcc_prng_ahb_clk",
2050 .ops = &clk_ops_vote,
2051 CLK_INIT(gcc_prng_ahb_clk.c),
2052 },
2053};
2054
2055static struct branch_clk gcc_sdcc1_ahb_clk = {
2056 .cbcr_reg = SDCC1_AHB_CBCR,
2057 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002058 .base = &virt_bases[GCC_BASE],
2059 .c = {
2060 .dbg_name = "gcc_sdcc1_ahb_clk",
2061 .ops = &clk_ops_branch,
2062 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2063 },
2064};
2065
2066static struct branch_clk gcc_sdcc1_apps_clk = {
2067 .cbcr_reg = SDCC1_APPS_CBCR,
2068 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002069 .base = &virt_bases[GCC_BASE],
2070 .c = {
2071 .dbg_name = "gcc_sdcc1_apps_clk",
2072 .ops = &clk_ops_branch,
2073 CLK_INIT(gcc_sdcc1_apps_clk.c),
2074 },
2075};
2076
2077static struct branch_clk gcc_sdcc2_ahb_clk = {
2078 .cbcr_reg = SDCC2_AHB_CBCR,
2079 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002080 .base = &virt_bases[GCC_BASE],
2081 .c = {
2082 .dbg_name = "gcc_sdcc2_ahb_clk",
2083 .ops = &clk_ops_branch,
2084 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2085 },
2086};
2087
2088static struct branch_clk gcc_sdcc2_apps_clk = {
2089 .cbcr_reg = SDCC2_APPS_CBCR,
2090 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002091 .base = &virt_bases[GCC_BASE],
2092 .c = {
2093 .dbg_name = "gcc_sdcc2_apps_clk",
2094 .ops = &clk_ops_branch,
2095 CLK_INIT(gcc_sdcc2_apps_clk.c),
2096 },
2097};
2098
2099static struct branch_clk gcc_sdcc3_ahb_clk = {
2100 .cbcr_reg = SDCC3_AHB_CBCR,
2101 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002102 .base = &virt_bases[GCC_BASE],
2103 .c = {
2104 .dbg_name = "gcc_sdcc3_ahb_clk",
2105 .ops = &clk_ops_branch,
2106 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2107 },
2108};
2109
2110static struct branch_clk gcc_sdcc3_apps_clk = {
2111 .cbcr_reg = SDCC3_APPS_CBCR,
2112 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002113 .base = &virt_bases[GCC_BASE],
2114 .c = {
2115 .dbg_name = "gcc_sdcc3_apps_clk",
2116 .ops = &clk_ops_branch,
2117 CLK_INIT(gcc_sdcc3_apps_clk.c),
2118 },
2119};
2120
2121static struct branch_clk gcc_sdcc4_ahb_clk = {
2122 .cbcr_reg = SDCC4_AHB_CBCR,
2123 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002124 .base = &virt_bases[GCC_BASE],
2125 .c = {
2126 .dbg_name = "gcc_sdcc4_ahb_clk",
2127 .ops = &clk_ops_branch,
2128 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2129 },
2130};
2131
2132static struct branch_clk gcc_sdcc4_apps_clk = {
2133 .cbcr_reg = SDCC4_APPS_CBCR,
2134 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002135 .base = &virt_bases[GCC_BASE],
2136 .c = {
2137 .dbg_name = "gcc_sdcc4_apps_clk",
2138 .ops = &clk_ops_branch,
2139 CLK_INIT(gcc_sdcc4_apps_clk.c),
2140 },
2141};
2142
2143static struct branch_clk gcc_tsif_ahb_clk = {
2144 .cbcr_reg = TSIF_AHB_CBCR,
2145 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002146 .base = &virt_bases[GCC_BASE],
2147 .c = {
2148 .dbg_name = "gcc_tsif_ahb_clk",
2149 .ops = &clk_ops_branch,
2150 CLK_INIT(gcc_tsif_ahb_clk.c),
2151 },
2152};
2153
2154static struct branch_clk gcc_tsif_ref_clk = {
2155 .cbcr_reg = TSIF_REF_CBCR,
2156 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002157 .base = &virt_bases[GCC_BASE],
2158 .c = {
2159 .dbg_name = "gcc_tsif_ref_clk",
2160 .ops = &clk_ops_branch,
2161 CLK_INIT(gcc_tsif_ref_clk.c),
2162 },
2163};
2164
2165static struct branch_clk gcc_usb30_master_clk = {
2166 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002167 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002168 .parent = &usb30_master_clk_src.c,
2169 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002170 .base = &virt_bases[GCC_BASE],
2171 .c = {
2172 .dbg_name = "gcc_usb30_master_clk",
2173 .ops = &clk_ops_branch,
2174 CLK_INIT(gcc_usb30_master_clk.c),
2175 },
2176};
2177
2178static struct branch_clk gcc_usb30_mock_utmi_clk = {
2179 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2180 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002181 .base = &virt_bases[GCC_BASE],
2182 .c = {
2183 .dbg_name = "gcc_usb30_mock_utmi_clk",
2184 .ops = &clk_ops_branch,
2185 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2186 },
2187};
2188
2189static struct branch_clk gcc_usb_hs_ahb_clk = {
2190 .cbcr_reg = USB_HS_AHB_CBCR,
2191 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002192 .base = &virt_bases[GCC_BASE],
2193 .c = {
2194 .dbg_name = "gcc_usb_hs_ahb_clk",
2195 .ops = &clk_ops_branch,
2196 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2197 },
2198};
2199
2200static struct branch_clk gcc_usb_hs_system_clk = {
2201 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002202 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002203 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002204 .base = &virt_bases[GCC_BASE],
2205 .c = {
2206 .dbg_name = "gcc_usb_hs_system_clk",
2207 .ops = &clk_ops_branch,
2208 CLK_INIT(gcc_usb_hs_system_clk.c),
2209 },
2210};
2211
2212static struct branch_clk gcc_usb_hsic_ahb_clk = {
2213 .cbcr_reg = USB_HSIC_AHB_CBCR,
2214 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002215 .base = &virt_bases[GCC_BASE],
2216 .c = {
2217 .dbg_name = "gcc_usb_hsic_ahb_clk",
2218 .ops = &clk_ops_branch,
2219 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2220 },
2221};
2222
2223static struct branch_clk gcc_usb_hsic_clk = {
2224 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002225 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002226 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002227 .base = &virt_bases[GCC_BASE],
2228 .c = {
2229 .dbg_name = "gcc_usb_hsic_clk",
2230 .ops = &clk_ops_branch,
2231 CLK_INIT(gcc_usb_hsic_clk.c),
2232 },
2233};
2234
2235static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2236 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2237 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002238 .base = &virt_bases[GCC_BASE],
2239 .c = {
2240 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2241 .ops = &clk_ops_branch,
2242 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2243 },
2244};
2245
2246static struct branch_clk gcc_usb_hsic_system_clk = {
2247 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2248 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002249 .base = &virt_bases[GCC_BASE],
2250 .c = {
2251 .dbg_name = "gcc_usb_hsic_system_clk",
2252 .ops = &clk_ops_branch,
2253 CLK_INIT(gcc_usb_hsic_system_clk.c),
2254 },
2255};
2256
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002257struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2258 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2259 .has_sibling = 1,
2260 .base = &virt_bases[GCC_BASE],
2261 .c = {
2262 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2263 .ops = &clk_ops_branch,
2264 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2265 },
2266};
2267
2268struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2269 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2270 .has_sibling = 1,
2271 .base = &virt_bases[GCC_BASE],
2272 .c = {
2273 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2274 .ops = &clk_ops_branch,
2275 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2276 },
2277};
2278
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002279static struct branch_clk gcc_mss_cfg_ahb_clk = {
2280 .cbcr_reg = MSS_CFG_AHB_CBCR,
2281 .has_sibling = 1,
2282 .base = &virt_bases[GCC_BASE],
2283 .c = {
2284 .dbg_name = "gcc_mss_cfg_ahb_clk",
2285 .ops = &clk_ops_branch,
2286 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2287 },
2288};
2289
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002290static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002291 F_MM( 19200000, cxo, 1, 0, 0),
2292 F_MM(150000000, gpll0, 4, 0, 0),
2293 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002294 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002295 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002296 F_END
2297};
2298
2299static struct rcg_clk axi_clk_src = {
2300 .cmd_rcgr_reg = 0x5040,
2301 .set_rate = set_rate_hid,
2302 .freq_tbl = ftbl_mmss_axi_clk,
2303 .current_freq = &rcg_dummy_freq,
2304 .base = &virt_bases[MMSS_BASE],
2305 .c = {
2306 .dbg_name = "axi_clk_src",
2307 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002308 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2309 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002310 CLK_INIT(axi_clk_src.c),
2311 },
2312};
2313
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002314static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2315 F_MM( 19200000, cxo, 1, 0, 0),
2316 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002317 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002318 F_MM(400000000, mmpll0, 2, 0, 0),
2319 F_END
2320};
2321
2322struct rcg_clk ocmemnoc_clk_src = {
2323 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2324 .set_rate = set_rate_hid,
2325 .freq_tbl = ftbl_ocmemnoc_clk,
2326 .current_freq = &rcg_dummy_freq,
2327 .base = &virt_bases[MMSS_BASE],
2328 .c = {
2329 .dbg_name = "ocmemnoc_clk_src",
2330 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002331 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002332 HIGH, 400000000),
2333 CLK_INIT(ocmemnoc_clk_src.c),
2334 },
2335};
2336
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002337static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2338 F_MM(100000000, gpll0, 6, 0, 0),
2339 F_MM(200000000, mmpll0, 4, 0, 0),
2340 F_END
2341};
2342
2343static struct rcg_clk csi0_clk_src = {
2344 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2345 .set_rate = set_rate_hid,
2346 .freq_tbl = ftbl_camss_csi0_3_clk,
2347 .current_freq = &rcg_dummy_freq,
2348 .base = &virt_bases[MMSS_BASE],
2349 .c = {
2350 .dbg_name = "csi0_clk_src",
2351 .ops = &clk_ops_rcg,
2352 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2353 CLK_INIT(csi0_clk_src.c),
2354 },
2355};
2356
2357static struct rcg_clk csi1_clk_src = {
2358 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2359 .set_rate = set_rate_hid,
2360 .freq_tbl = ftbl_camss_csi0_3_clk,
2361 .current_freq = &rcg_dummy_freq,
2362 .base = &virt_bases[MMSS_BASE],
2363 .c = {
2364 .dbg_name = "csi1_clk_src",
2365 .ops = &clk_ops_rcg,
2366 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2367 CLK_INIT(csi1_clk_src.c),
2368 },
2369};
2370
2371static struct rcg_clk csi2_clk_src = {
2372 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2373 .set_rate = set_rate_hid,
2374 .freq_tbl = ftbl_camss_csi0_3_clk,
2375 .current_freq = &rcg_dummy_freq,
2376 .base = &virt_bases[MMSS_BASE],
2377 .c = {
2378 .dbg_name = "csi2_clk_src",
2379 .ops = &clk_ops_rcg,
2380 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2381 CLK_INIT(csi2_clk_src.c),
2382 },
2383};
2384
2385static struct rcg_clk csi3_clk_src = {
2386 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2387 .set_rate = set_rate_hid,
2388 .freq_tbl = ftbl_camss_csi0_3_clk,
2389 .current_freq = &rcg_dummy_freq,
2390 .base = &virt_bases[MMSS_BASE],
2391 .c = {
2392 .dbg_name = "csi3_clk_src",
2393 .ops = &clk_ops_rcg,
2394 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2395 CLK_INIT(csi3_clk_src.c),
2396 },
2397};
2398
2399static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2400 F_MM( 37500000, gpll0, 16, 0, 0),
2401 F_MM( 50000000, gpll0, 12, 0, 0),
2402 F_MM( 60000000, gpll0, 10, 0, 0),
2403 F_MM( 80000000, gpll0, 7.5, 0, 0),
2404 F_MM(100000000, gpll0, 6, 0, 0),
2405 F_MM(109090000, gpll0, 5.5, 0, 0),
2406 F_MM(150000000, gpll0, 4, 0, 0),
2407 F_MM(200000000, gpll0, 3, 0, 0),
2408 F_MM(228570000, mmpll0, 3.5, 0, 0),
2409 F_MM(266670000, mmpll0, 3, 0, 0),
2410 F_MM(320000000, mmpll0, 2.5, 0, 0),
2411 F_END
2412};
2413
2414static struct rcg_clk vfe0_clk_src = {
2415 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2416 .set_rate = set_rate_hid,
2417 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2418 .current_freq = &rcg_dummy_freq,
2419 .base = &virt_bases[MMSS_BASE],
2420 .c = {
2421 .dbg_name = "vfe0_clk_src",
2422 .ops = &clk_ops_rcg,
2423 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2424 HIGH, 320000000),
2425 CLK_INIT(vfe0_clk_src.c),
2426 },
2427};
2428
2429static struct rcg_clk vfe1_clk_src = {
2430 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2431 .set_rate = set_rate_hid,
2432 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2433 .current_freq = &rcg_dummy_freq,
2434 .base = &virt_bases[MMSS_BASE],
2435 .c = {
2436 .dbg_name = "vfe1_clk_src",
2437 .ops = &clk_ops_rcg,
2438 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2439 HIGH, 320000000),
2440 CLK_INIT(vfe1_clk_src.c),
2441 },
2442};
2443
2444static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2445 F_MM( 37500000, gpll0, 16, 0, 0),
2446 F_MM( 60000000, gpll0, 10, 0, 0),
2447 F_MM( 75000000, gpll0, 8, 0, 0),
2448 F_MM( 85710000, gpll0, 7, 0, 0),
2449 F_MM(100000000, gpll0, 6, 0, 0),
2450 F_MM(133330000, mmpll0, 6, 0, 0),
2451 F_MM(160000000, mmpll0, 5, 0, 0),
2452 F_MM(200000000, mmpll0, 4, 0, 0),
2453 F_MM(266670000, mmpll0, 3, 0, 0),
2454 F_MM(320000000, mmpll0, 2.5, 0, 0),
2455 F_END
2456};
2457
2458static struct rcg_clk mdp_clk_src = {
2459 .cmd_rcgr_reg = MDP_CMD_RCGR,
2460 .set_rate = set_rate_hid,
2461 .freq_tbl = ftbl_mdss_mdp_clk,
2462 .current_freq = &rcg_dummy_freq,
2463 .base = &virt_bases[MMSS_BASE],
2464 .c = {
2465 .dbg_name = "mdp_clk_src",
2466 .ops = &clk_ops_rcg,
2467 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2468 HIGH, 320000000),
2469 CLK_INIT(mdp_clk_src.c),
2470 },
2471};
2472
2473static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2474 F_MM(19200000, cxo, 1, 0, 0),
2475 F_END
2476};
2477
2478static struct rcg_clk cci_clk_src = {
2479 .cmd_rcgr_reg = CCI_CMD_RCGR,
2480 .set_rate = set_rate_hid,
2481 .freq_tbl = ftbl_camss_cci_cci_clk,
2482 .current_freq = &rcg_dummy_freq,
2483 .base = &virt_bases[MMSS_BASE],
2484 .c = {
2485 .dbg_name = "cci_clk_src",
2486 .ops = &clk_ops_rcg,
2487 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2488 CLK_INIT(cci_clk_src.c),
2489 },
2490};
2491
2492static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2493 F_MM( 10000, cxo, 16, 1, 120),
2494 F_MM( 20000, cxo, 16, 1, 50),
2495 F_MM( 6000000, gpll0, 10, 1, 10),
2496 F_MM(12000000, gpll0, 10, 1, 5),
2497 F_MM(13000000, gpll0, 10, 13, 60),
2498 F_MM(24000000, gpll0, 5, 1, 5),
2499 F_END
2500};
2501
2502static struct rcg_clk mmss_gp0_clk_src = {
2503 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2504 .set_rate = set_rate_mnd,
2505 .freq_tbl = ftbl_camss_gp0_1_clk,
2506 .current_freq = &rcg_dummy_freq,
2507 .base = &virt_bases[MMSS_BASE],
2508 .c = {
2509 .dbg_name = "mmss_gp0_clk_src",
2510 .ops = &clk_ops_rcg_mnd,
2511 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2512 CLK_INIT(mmss_gp0_clk_src.c),
2513 },
2514};
2515
2516static struct rcg_clk mmss_gp1_clk_src = {
2517 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2518 .set_rate = set_rate_mnd,
2519 .freq_tbl = ftbl_camss_gp0_1_clk,
2520 .current_freq = &rcg_dummy_freq,
2521 .base = &virt_bases[MMSS_BASE],
2522 .c = {
2523 .dbg_name = "mmss_gp1_clk_src",
2524 .ops = &clk_ops_rcg_mnd,
2525 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2526 CLK_INIT(mmss_gp1_clk_src.c),
2527 },
2528};
2529
2530static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2531 F_MM( 75000000, gpll0, 8, 0, 0),
2532 F_MM(150000000, gpll0, 4, 0, 0),
2533 F_MM(200000000, gpll0, 3, 0, 0),
2534 F_MM(228570000, mmpll0, 3.5, 0, 0),
2535 F_MM(266670000, mmpll0, 3, 0, 0),
2536 F_MM(320000000, mmpll0, 2.5, 0, 0),
2537 F_END
2538};
2539
2540static struct rcg_clk jpeg0_clk_src = {
2541 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2542 .set_rate = set_rate_hid,
2543 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2544 .current_freq = &rcg_dummy_freq,
2545 .base = &virt_bases[MMSS_BASE],
2546 .c = {
2547 .dbg_name = "jpeg0_clk_src",
2548 .ops = &clk_ops_rcg,
2549 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2550 HIGH, 320000000),
2551 CLK_INIT(jpeg0_clk_src.c),
2552 },
2553};
2554
2555static struct rcg_clk jpeg1_clk_src = {
2556 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2557 .set_rate = set_rate_hid,
2558 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2559 .current_freq = &rcg_dummy_freq,
2560 .base = &virt_bases[MMSS_BASE],
2561 .c = {
2562 .dbg_name = "jpeg1_clk_src",
2563 .ops = &clk_ops_rcg,
2564 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2565 HIGH, 320000000),
2566 CLK_INIT(jpeg1_clk_src.c),
2567 },
2568};
2569
2570static struct rcg_clk jpeg2_clk_src = {
2571 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2572 .set_rate = set_rate_hid,
2573 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2574 .current_freq = &rcg_dummy_freq,
2575 .base = &virt_bases[MMSS_BASE],
2576 .c = {
2577 .dbg_name = "jpeg2_clk_src",
2578 .ops = &clk_ops_rcg,
2579 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2580 HIGH, 320000000),
2581 CLK_INIT(jpeg2_clk_src.c),
2582 },
2583};
2584
2585static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2586 F_MM(66670000, gpll0, 9, 0, 0),
2587 F_END
2588};
2589
2590static struct rcg_clk mclk0_clk_src = {
2591 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2592 .set_rate = set_rate_hid,
2593 .freq_tbl = ftbl_camss_mclk0_3_clk,
2594 .current_freq = &rcg_dummy_freq,
2595 .base = &virt_bases[MMSS_BASE],
2596 .c = {
2597 .dbg_name = "mclk0_clk_src",
2598 .ops = &clk_ops_rcg,
2599 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2600 CLK_INIT(mclk0_clk_src.c),
2601 },
2602};
2603
2604static struct rcg_clk mclk1_clk_src = {
2605 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2606 .set_rate = set_rate_hid,
2607 .freq_tbl = ftbl_camss_mclk0_3_clk,
2608 .current_freq = &rcg_dummy_freq,
2609 .base = &virt_bases[MMSS_BASE],
2610 .c = {
2611 .dbg_name = "mclk1_clk_src",
2612 .ops = &clk_ops_rcg,
2613 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2614 CLK_INIT(mclk1_clk_src.c),
2615 },
2616};
2617
2618static struct rcg_clk mclk2_clk_src = {
2619 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2620 .set_rate = set_rate_hid,
2621 .freq_tbl = ftbl_camss_mclk0_3_clk,
2622 .current_freq = &rcg_dummy_freq,
2623 .base = &virt_bases[MMSS_BASE],
2624 .c = {
2625 .dbg_name = "mclk2_clk_src",
2626 .ops = &clk_ops_rcg,
2627 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2628 CLK_INIT(mclk2_clk_src.c),
2629 },
2630};
2631
2632static struct rcg_clk mclk3_clk_src = {
2633 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2634 .set_rate = set_rate_hid,
2635 .freq_tbl = ftbl_camss_mclk0_3_clk,
2636 .current_freq = &rcg_dummy_freq,
2637 .base = &virt_bases[MMSS_BASE],
2638 .c = {
2639 .dbg_name = "mclk3_clk_src",
2640 .ops = &clk_ops_rcg,
2641 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2642 CLK_INIT(mclk3_clk_src.c),
2643 },
2644};
2645
2646static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2647 F_MM(100000000, gpll0, 6, 0, 0),
2648 F_MM(200000000, mmpll0, 4, 0, 0),
2649 F_END
2650};
2651
2652static struct rcg_clk csi0phytimer_clk_src = {
2653 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2654 .set_rate = set_rate_hid,
2655 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2656 .current_freq = &rcg_dummy_freq,
2657 .base = &virt_bases[MMSS_BASE],
2658 .c = {
2659 .dbg_name = "csi0phytimer_clk_src",
2660 .ops = &clk_ops_rcg,
2661 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2662 CLK_INIT(csi0phytimer_clk_src.c),
2663 },
2664};
2665
2666static struct rcg_clk csi1phytimer_clk_src = {
2667 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2668 .set_rate = set_rate_hid,
2669 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2670 .current_freq = &rcg_dummy_freq,
2671 .base = &virt_bases[MMSS_BASE],
2672 .c = {
2673 .dbg_name = "csi1phytimer_clk_src",
2674 .ops = &clk_ops_rcg,
2675 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2676 CLK_INIT(csi1phytimer_clk_src.c),
2677 },
2678};
2679
2680static struct rcg_clk csi2phytimer_clk_src = {
2681 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2682 .set_rate = set_rate_hid,
2683 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2684 .current_freq = &rcg_dummy_freq,
2685 .base = &virt_bases[MMSS_BASE],
2686 .c = {
2687 .dbg_name = "csi2phytimer_clk_src",
2688 .ops = &clk_ops_rcg,
2689 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2690 CLK_INIT(csi2phytimer_clk_src.c),
2691 },
2692};
2693
2694static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2695 F_MM(150000000, gpll0, 4, 0, 0),
2696 F_MM(266670000, mmpll0, 3, 0, 0),
2697 F_MM(320000000, mmpll0, 2.5, 0, 0),
2698 F_END
2699};
2700
2701static struct rcg_clk cpp_clk_src = {
2702 .cmd_rcgr_reg = CPP_CMD_RCGR,
2703 .set_rate = set_rate_hid,
2704 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2705 .current_freq = &rcg_dummy_freq,
2706 .base = &virt_bases[MMSS_BASE],
2707 .c = {
2708 .dbg_name = "cpp_clk_src",
2709 .ops = &clk_ops_rcg,
2710 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2711 HIGH, 320000000),
2712 CLK_INIT(cpp_clk_src.c),
2713 },
2714};
2715
2716static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2717 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2718 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2719 F_END
2720};
2721
2722static struct rcg_clk byte0_clk_src = {
2723 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2724 .set_rate = set_rate_hid,
2725 .freq_tbl = ftbl_mdss_byte0_1_clk,
2726 .current_freq = &rcg_dummy_freq,
2727 .base = &virt_bases[MMSS_BASE],
2728 .c = {
2729 .dbg_name = "byte0_clk_src",
2730 .ops = &clk_ops_rcg,
2731 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2732 HIGH, 188000000),
2733 CLK_INIT(byte0_clk_src.c),
2734 },
2735};
2736
2737static struct rcg_clk byte1_clk_src = {
2738 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2739 .set_rate = set_rate_hid,
2740 .freq_tbl = ftbl_mdss_byte0_1_clk,
2741 .current_freq = &rcg_dummy_freq,
2742 .base = &virt_bases[MMSS_BASE],
2743 .c = {
2744 .dbg_name = "byte1_clk_src",
2745 .ops = &clk_ops_rcg,
2746 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2747 HIGH, 188000000),
2748 CLK_INIT(byte1_clk_src.c),
2749 },
2750};
2751
2752static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2753 F_MM(19200000, cxo, 1, 0, 0),
2754 F_END
2755};
2756
2757static struct rcg_clk edpaux_clk_src = {
2758 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2759 .set_rate = set_rate_hid,
2760 .freq_tbl = ftbl_mdss_edpaux_clk,
2761 .current_freq = &rcg_dummy_freq,
2762 .base = &virt_bases[MMSS_BASE],
2763 .c = {
2764 .dbg_name = "edpaux_clk_src",
2765 .ops = &clk_ops_rcg,
2766 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2767 CLK_INIT(edpaux_clk_src.c),
2768 },
2769};
2770
2771static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2772 F_MDSS(135000000, edppll_270, 2, 0, 0),
2773 F_MDSS(270000000, edppll_270, 11, 0, 0),
2774 F_END
2775};
2776
2777static struct rcg_clk edplink_clk_src = {
2778 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2779 .set_rate = set_rate_hid,
2780 .freq_tbl = ftbl_mdss_edplink_clk,
2781 .current_freq = &rcg_dummy_freq,
2782 .base = &virt_bases[MMSS_BASE],
2783 .c = {
2784 .dbg_name = "edplink_clk_src",
2785 .ops = &clk_ops_rcg,
2786 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2787 CLK_INIT(edplink_clk_src.c),
2788 },
2789};
2790
2791static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2792 F_MDSS(175000000, edppll_350, 2, 0, 0),
2793 F_MDSS(350000000, edppll_350, 11, 0, 0),
2794 F_END
2795};
2796
2797static struct rcg_clk edppixel_clk_src = {
2798 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2799 .set_rate = set_rate_mnd,
2800 .freq_tbl = ftbl_mdss_edppixel_clk,
2801 .current_freq = &rcg_dummy_freq,
2802 .base = &virt_bases[MMSS_BASE],
2803 .c = {
2804 .dbg_name = "edppixel_clk_src",
2805 .ops = &clk_ops_rcg_mnd,
2806 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2807 CLK_INIT(edppixel_clk_src.c),
2808 },
2809};
2810
2811static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2812 F_MM(19200000, cxo, 1, 0, 0),
2813 F_END
2814};
2815
2816static struct rcg_clk esc0_clk_src = {
2817 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2818 .set_rate = set_rate_hid,
2819 .freq_tbl = ftbl_mdss_esc0_1_clk,
2820 .current_freq = &rcg_dummy_freq,
2821 .base = &virt_bases[MMSS_BASE],
2822 .c = {
2823 .dbg_name = "esc0_clk_src",
2824 .ops = &clk_ops_rcg,
2825 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2826 CLK_INIT(esc0_clk_src.c),
2827 },
2828};
2829
2830static struct rcg_clk esc1_clk_src = {
2831 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2832 .set_rate = set_rate_hid,
2833 .freq_tbl = ftbl_mdss_esc0_1_clk,
2834 .current_freq = &rcg_dummy_freq,
2835 .base = &virt_bases[MMSS_BASE],
2836 .c = {
2837 .dbg_name = "esc1_clk_src",
2838 .ops = &clk_ops_rcg,
2839 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2840 CLK_INIT(esc1_clk_src.c),
2841 },
2842};
2843
2844static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2845 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2846 F_END
2847};
2848
2849static struct rcg_clk extpclk_clk_src = {
2850 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2851 .set_rate = set_rate_hid,
2852 .freq_tbl = ftbl_mdss_extpclk_clk,
2853 .current_freq = &rcg_dummy_freq,
2854 .base = &virt_bases[MMSS_BASE],
2855 .c = {
2856 .dbg_name = "extpclk_clk_src",
2857 .ops = &clk_ops_rcg,
2858 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2859 CLK_INIT(extpclk_clk_src.c),
2860 },
2861};
2862
2863static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2864 F_MDSS(19200000, cxo, 1, 0, 0),
2865 F_END
2866};
2867
2868static struct rcg_clk hdmi_clk_src = {
2869 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2870 .set_rate = set_rate_hid,
2871 .freq_tbl = ftbl_mdss_hdmi_clk,
2872 .current_freq = &rcg_dummy_freq,
2873 .base = &virt_bases[MMSS_BASE],
2874 .c = {
2875 .dbg_name = "hdmi_clk_src",
2876 .ops = &clk_ops_rcg,
2877 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2878 CLK_INIT(hdmi_clk_src.c),
2879 },
2880};
2881
2882static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2883 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2884 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2885 F_END
2886};
2887
2888static struct rcg_clk pclk0_clk_src = {
2889 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2890 .set_rate = set_rate_mnd,
2891 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2892 .current_freq = &rcg_dummy_freq,
2893 .base = &virt_bases[MMSS_BASE],
2894 .c = {
2895 .dbg_name = "pclk0_clk_src",
2896 .ops = &clk_ops_rcg_mnd,
2897 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2898 CLK_INIT(pclk0_clk_src.c),
2899 },
2900};
2901
2902static struct rcg_clk pclk1_clk_src = {
2903 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2904 .set_rate = set_rate_mnd,
2905 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2906 .current_freq = &rcg_dummy_freq,
2907 .base = &virt_bases[MMSS_BASE],
2908 .c = {
2909 .dbg_name = "pclk1_clk_src",
2910 .ops = &clk_ops_rcg_mnd,
2911 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2912 CLK_INIT(pclk1_clk_src.c),
2913 },
2914};
2915
2916static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2917 F_MDSS(19200000, cxo, 1, 0, 0),
2918 F_END
2919};
2920
2921static struct rcg_clk vsync_clk_src = {
2922 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2923 .set_rate = set_rate_hid,
2924 .freq_tbl = ftbl_mdss_vsync_clk,
2925 .current_freq = &rcg_dummy_freq,
2926 .base = &virt_bases[MMSS_BASE],
2927 .c = {
2928 .dbg_name = "vsync_clk_src",
2929 .ops = &clk_ops_rcg,
2930 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2931 CLK_INIT(vsync_clk_src.c),
2932 },
2933};
2934
2935static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2936 F_MM( 50000000, gpll0, 12, 0, 0),
2937 F_MM(100000000, gpll0, 6, 0, 0),
2938 F_MM(133330000, mmpll0, 6, 0, 0),
2939 F_MM(200000000, mmpll0, 4, 0, 0),
2940 F_MM(266670000, mmpll0, 3, 0, 0),
2941 F_MM(410000000, mmpll3, 2, 0, 0),
2942 F_END
2943};
2944
2945static struct rcg_clk vcodec0_clk_src = {
2946 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2947 .set_rate = set_rate_mnd,
2948 .freq_tbl = ftbl_venus0_vcodec0_clk,
2949 .current_freq = &rcg_dummy_freq,
2950 .base = &virt_bases[MMSS_BASE],
2951 .c = {
2952 .dbg_name = "vcodec0_clk_src",
2953 .ops = &clk_ops_rcg_mnd,
2954 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2955 HIGH, 410000000),
2956 CLK_INIT(vcodec0_clk_src.c),
2957 },
2958};
2959
2960static struct branch_clk camss_cci_cci_ahb_clk = {
2961 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002962 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002963 .base = &virt_bases[MMSS_BASE],
2964 .c = {
2965 .dbg_name = "camss_cci_cci_ahb_clk",
2966 .ops = &clk_ops_branch,
2967 CLK_INIT(camss_cci_cci_ahb_clk.c),
2968 },
2969};
2970
2971static struct branch_clk camss_cci_cci_clk = {
2972 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2973 .parent = &cci_clk_src.c,
2974 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002975 .base = &virt_bases[MMSS_BASE],
2976 .c = {
2977 .dbg_name = "camss_cci_cci_clk",
2978 .ops = &clk_ops_branch,
2979 CLK_INIT(camss_cci_cci_clk.c),
2980 },
2981};
2982
2983static struct branch_clk camss_csi0_ahb_clk = {
2984 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002985 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002986 .base = &virt_bases[MMSS_BASE],
2987 .c = {
2988 .dbg_name = "camss_csi0_ahb_clk",
2989 .ops = &clk_ops_branch,
2990 CLK_INIT(camss_csi0_ahb_clk.c),
2991 },
2992};
2993
2994static struct branch_clk camss_csi0_clk = {
2995 .cbcr_reg = CAMSS_CSI0_CBCR,
2996 .parent = &csi0_clk_src.c,
2997 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002998 .base = &virt_bases[MMSS_BASE],
2999 .c = {
3000 .dbg_name = "camss_csi0_clk",
3001 .ops = &clk_ops_branch,
3002 CLK_INIT(camss_csi0_clk.c),
3003 },
3004};
3005
3006static struct branch_clk camss_csi0phy_clk = {
3007 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3008 .parent = &csi0_clk_src.c,
3009 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003010 .base = &virt_bases[MMSS_BASE],
3011 .c = {
3012 .dbg_name = "camss_csi0phy_clk",
3013 .ops = &clk_ops_branch,
3014 CLK_INIT(camss_csi0phy_clk.c),
3015 },
3016};
3017
3018static struct branch_clk camss_csi0pix_clk = {
3019 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3020 .parent = &csi0_clk_src.c,
3021 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003022 .base = &virt_bases[MMSS_BASE],
3023 .c = {
3024 .dbg_name = "camss_csi0pix_clk",
3025 .ops = &clk_ops_branch,
3026 CLK_INIT(camss_csi0pix_clk.c),
3027 },
3028};
3029
3030static struct branch_clk camss_csi0rdi_clk = {
3031 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3032 .parent = &csi0_clk_src.c,
3033 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003034 .base = &virt_bases[MMSS_BASE],
3035 .c = {
3036 .dbg_name = "camss_csi0rdi_clk",
3037 .ops = &clk_ops_branch,
3038 CLK_INIT(camss_csi0rdi_clk.c),
3039 },
3040};
3041
3042static struct branch_clk camss_csi1_ahb_clk = {
3043 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003044 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003045 .base = &virt_bases[MMSS_BASE],
3046 .c = {
3047 .dbg_name = "camss_csi1_ahb_clk",
3048 .ops = &clk_ops_branch,
3049 CLK_INIT(camss_csi1_ahb_clk.c),
3050 },
3051};
3052
3053static struct branch_clk camss_csi1_clk = {
3054 .cbcr_reg = CAMSS_CSI1_CBCR,
3055 .parent = &csi1_clk_src.c,
3056 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003057 .base = &virt_bases[MMSS_BASE],
3058 .c = {
3059 .dbg_name = "camss_csi1_clk",
3060 .ops = &clk_ops_branch,
3061 CLK_INIT(camss_csi1_clk.c),
3062 },
3063};
3064
3065static struct branch_clk camss_csi1phy_clk = {
3066 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3067 .parent = &csi1_clk_src.c,
3068 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003069 .base = &virt_bases[MMSS_BASE],
3070 .c = {
3071 .dbg_name = "camss_csi1phy_clk",
3072 .ops = &clk_ops_branch,
3073 CLK_INIT(camss_csi1phy_clk.c),
3074 },
3075};
3076
3077static struct branch_clk camss_csi1pix_clk = {
3078 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3079 .parent = &csi1_clk_src.c,
3080 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003081 .base = &virt_bases[MMSS_BASE],
3082 .c = {
3083 .dbg_name = "camss_csi1pix_clk",
3084 .ops = &clk_ops_branch,
3085 CLK_INIT(camss_csi1pix_clk.c),
3086 },
3087};
3088
3089static struct branch_clk camss_csi1rdi_clk = {
3090 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3091 .parent = &csi1_clk_src.c,
3092 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003093 .base = &virt_bases[MMSS_BASE],
3094 .c = {
3095 .dbg_name = "camss_csi1rdi_clk",
3096 .ops = &clk_ops_branch,
3097 CLK_INIT(camss_csi1rdi_clk.c),
3098 },
3099};
3100
3101static struct branch_clk camss_csi2_ahb_clk = {
3102 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003103 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003104 .base = &virt_bases[MMSS_BASE],
3105 .c = {
3106 .dbg_name = "camss_csi2_ahb_clk",
3107 .ops = &clk_ops_branch,
3108 CLK_INIT(camss_csi2_ahb_clk.c),
3109 },
3110};
3111
3112static struct branch_clk camss_csi2_clk = {
3113 .cbcr_reg = CAMSS_CSI2_CBCR,
3114 .parent = &csi2_clk_src.c,
3115 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003116 .base = &virt_bases[MMSS_BASE],
3117 .c = {
3118 .dbg_name = "camss_csi2_clk",
3119 .ops = &clk_ops_branch,
3120 CLK_INIT(camss_csi2_clk.c),
3121 },
3122};
3123
3124static struct branch_clk camss_csi2phy_clk = {
3125 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3126 .parent = &csi2_clk_src.c,
3127 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003128 .base = &virt_bases[MMSS_BASE],
3129 .c = {
3130 .dbg_name = "camss_csi2phy_clk",
3131 .ops = &clk_ops_branch,
3132 CLK_INIT(camss_csi2phy_clk.c),
3133 },
3134};
3135
3136static struct branch_clk camss_csi2pix_clk = {
3137 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3138 .parent = &csi2_clk_src.c,
3139 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003140 .base = &virt_bases[MMSS_BASE],
3141 .c = {
3142 .dbg_name = "camss_csi2pix_clk",
3143 .ops = &clk_ops_branch,
3144 CLK_INIT(camss_csi2pix_clk.c),
3145 },
3146};
3147
3148static struct branch_clk camss_csi2rdi_clk = {
3149 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3150 .parent = &csi2_clk_src.c,
3151 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003152 .base = &virt_bases[MMSS_BASE],
3153 .c = {
3154 .dbg_name = "camss_csi2rdi_clk",
3155 .ops = &clk_ops_branch,
3156 CLK_INIT(camss_csi2rdi_clk.c),
3157 },
3158};
3159
3160static struct branch_clk camss_csi3_ahb_clk = {
3161 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003162 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003163 .base = &virt_bases[MMSS_BASE],
3164 .c = {
3165 .dbg_name = "camss_csi3_ahb_clk",
3166 .ops = &clk_ops_branch,
3167 CLK_INIT(camss_csi3_ahb_clk.c),
3168 },
3169};
3170
3171static struct branch_clk camss_csi3_clk = {
3172 .cbcr_reg = CAMSS_CSI3_CBCR,
3173 .parent = &csi3_clk_src.c,
3174 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003175 .base = &virt_bases[MMSS_BASE],
3176 .c = {
3177 .dbg_name = "camss_csi3_clk",
3178 .ops = &clk_ops_branch,
3179 CLK_INIT(camss_csi3_clk.c),
3180 },
3181};
3182
3183static struct branch_clk camss_csi3phy_clk = {
3184 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3185 .parent = &csi3_clk_src.c,
3186 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003187 .base = &virt_bases[MMSS_BASE],
3188 .c = {
3189 .dbg_name = "camss_csi3phy_clk",
3190 .ops = &clk_ops_branch,
3191 CLK_INIT(camss_csi3phy_clk.c),
3192 },
3193};
3194
3195static struct branch_clk camss_csi3pix_clk = {
3196 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3197 .parent = &csi3_clk_src.c,
3198 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003199 .base = &virt_bases[MMSS_BASE],
3200 .c = {
3201 .dbg_name = "camss_csi3pix_clk",
3202 .ops = &clk_ops_branch,
3203 CLK_INIT(camss_csi3pix_clk.c),
3204 },
3205};
3206
3207static struct branch_clk camss_csi3rdi_clk = {
3208 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3209 .parent = &csi3_clk_src.c,
3210 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003211 .base = &virt_bases[MMSS_BASE],
3212 .c = {
3213 .dbg_name = "camss_csi3rdi_clk",
3214 .ops = &clk_ops_branch,
3215 CLK_INIT(camss_csi3rdi_clk.c),
3216 },
3217};
3218
3219static struct branch_clk camss_csi_vfe0_clk = {
3220 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3221 .parent = &vfe0_clk_src.c,
3222 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003223 .base = &virt_bases[MMSS_BASE],
3224 .c = {
3225 .dbg_name = "camss_csi_vfe0_clk",
3226 .ops = &clk_ops_branch,
3227 CLK_INIT(camss_csi_vfe0_clk.c),
3228 },
3229};
3230
3231static struct branch_clk camss_csi_vfe1_clk = {
3232 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3233 .parent = &vfe1_clk_src.c,
3234 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003235 .base = &virt_bases[MMSS_BASE],
3236 .c = {
3237 .dbg_name = "camss_csi_vfe1_clk",
3238 .ops = &clk_ops_branch,
3239 CLK_INIT(camss_csi_vfe1_clk.c),
3240 },
3241};
3242
3243static struct branch_clk camss_gp0_clk = {
3244 .cbcr_reg = CAMSS_GP0_CBCR,
3245 .parent = &mmss_gp0_clk_src.c,
3246 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003247 .base = &virt_bases[MMSS_BASE],
3248 .c = {
3249 .dbg_name = "camss_gp0_clk",
3250 .ops = &clk_ops_branch,
3251 CLK_INIT(camss_gp0_clk.c),
3252 },
3253};
3254
3255static struct branch_clk camss_gp1_clk = {
3256 .cbcr_reg = CAMSS_GP1_CBCR,
3257 .parent = &mmss_gp1_clk_src.c,
3258 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003259 .base = &virt_bases[MMSS_BASE],
3260 .c = {
3261 .dbg_name = "camss_gp1_clk",
3262 .ops = &clk_ops_branch,
3263 CLK_INIT(camss_gp1_clk.c),
3264 },
3265};
3266
3267static struct branch_clk camss_ispif_ahb_clk = {
3268 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003269 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003270 .base = &virt_bases[MMSS_BASE],
3271 .c = {
3272 .dbg_name = "camss_ispif_ahb_clk",
3273 .ops = &clk_ops_branch,
3274 CLK_INIT(camss_ispif_ahb_clk.c),
3275 },
3276};
3277
3278static struct branch_clk camss_jpeg_jpeg0_clk = {
3279 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3280 .parent = &jpeg0_clk_src.c,
3281 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003282 .base = &virt_bases[MMSS_BASE],
3283 .c = {
3284 .dbg_name = "camss_jpeg_jpeg0_clk",
3285 .ops = &clk_ops_branch,
3286 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3287 },
3288};
3289
3290static struct branch_clk camss_jpeg_jpeg1_clk = {
3291 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3292 .parent = &jpeg1_clk_src.c,
3293 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003294 .base = &virt_bases[MMSS_BASE],
3295 .c = {
3296 .dbg_name = "camss_jpeg_jpeg1_clk",
3297 .ops = &clk_ops_branch,
3298 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3299 },
3300};
3301
3302static struct branch_clk camss_jpeg_jpeg2_clk = {
3303 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3304 .parent = &jpeg2_clk_src.c,
3305 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003306 .base = &virt_bases[MMSS_BASE],
3307 .c = {
3308 .dbg_name = "camss_jpeg_jpeg2_clk",
3309 .ops = &clk_ops_branch,
3310 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3311 },
3312};
3313
3314static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3315 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003316 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003317 .base = &virt_bases[MMSS_BASE],
3318 .c = {
3319 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3320 .ops = &clk_ops_branch,
3321 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3322 },
3323};
3324
3325static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3326 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3327 .parent = &axi_clk_src.c,
3328 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003329 .base = &virt_bases[MMSS_BASE],
3330 .c = {
3331 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3332 .ops = &clk_ops_branch,
3333 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3334 },
3335};
3336
3337static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3338 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003339 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003340 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003341 .base = &virt_bases[MMSS_BASE],
3342 .c = {
3343 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3344 .ops = &clk_ops_branch,
3345 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3346 },
3347};
3348
3349static struct branch_clk camss_mclk0_clk = {
3350 .cbcr_reg = CAMSS_MCLK0_CBCR,
3351 .parent = &mclk0_clk_src.c,
3352 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003353 .base = &virt_bases[MMSS_BASE],
3354 .c = {
3355 .dbg_name = "camss_mclk0_clk",
3356 .ops = &clk_ops_branch,
3357 CLK_INIT(camss_mclk0_clk.c),
3358 },
3359};
3360
3361static struct branch_clk camss_mclk1_clk = {
3362 .cbcr_reg = CAMSS_MCLK1_CBCR,
3363 .parent = &mclk1_clk_src.c,
3364 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003365 .base = &virt_bases[MMSS_BASE],
3366 .c = {
3367 .dbg_name = "camss_mclk1_clk",
3368 .ops = &clk_ops_branch,
3369 CLK_INIT(camss_mclk1_clk.c),
3370 },
3371};
3372
3373static struct branch_clk camss_mclk2_clk = {
3374 .cbcr_reg = CAMSS_MCLK2_CBCR,
3375 .parent = &mclk2_clk_src.c,
3376 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003377 .base = &virt_bases[MMSS_BASE],
3378 .c = {
3379 .dbg_name = "camss_mclk2_clk",
3380 .ops = &clk_ops_branch,
3381 CLK_INIT(camss_mclk2_clk.c),
3382 },
3383};
3384
3385static struct branch_clk camss_mclk3_clk = {
3386 .cbcr_reg = CAMSS_MCLK3_CBCR,
3387 .parent = &mclk3_clk_src.c,
3388 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003389 .base = &virt_bases[MMSS_BASE],
3390 .c = {
3391 .dbg_name = "camss_mclk3_clk",
3392 .ops = &clk_ops_branch,
3393 CLK_INIT(camss_mclk3_clk.c),
3394 },
3395};
3396
3397static struct branch_clk camss_micro_ahb_clk = {
3398 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003400 .base = &virt_bases[MMSS_BASE],
3401 .c = {
3402 .dbg_name = "camss_micro_ahb_clk",
3403 .ops = &clk_ops_branch,
3404 CLK_INIT(camss_micro_ahb_clk.c),
3405 },
3406};
3407
3408static struct branch_clk camss_phy0_csi0phytimer_clk = {
3409 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3410 .parent = &csi0phytimer_clk_src.c,
3411 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003412 .base = &virt_bases[MMSS_BASE],
3413 .c = {
3414 .dbg_name = "camss_phy0_csi0phytimer_clk",
3415 .ops = &clk_ops_branch,
3416 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3417 },
3418};
3419
3420static struct branch_clk camss_phy1_csi1phytimer_clk = {
3421 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3422 .parent = &csi1phytimer_clk_src.c,
3423 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003424 .base = &virt_bases[MMSS_BASE],
3425 .c = {
3426 .dbg_name = "camss_phy1_csi1phytimer_clk",
3427 .ops = &clk_ops_branch,
3428 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3429 },
3430};
3431
3432static struct branch_clk camss_phy2_csi2phytimer_clk = {
3433 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3434 .parent = &csi2phytimer_clk_src.c,
3435 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003436 .base = &virt_bases[MMSS_BASE],
3437 .c = {
3438 .dbg_name = "camss_phy2_csi2phytimer_clk",
3439 .ops = &clk_ops_branch,
3440 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3441 },
3442};
3443
3444static struct branch_clk camss_top_ahb_clk = {
3445 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003447 .base = &virt_bases[MMSS_BASE],
3448 .c = {
3449 .dbg_name = "camss_top_ahb_clk",
3450 .ops = &clk_ops_branch,
3451 CLK_INIT(camss_top_ahb_clk.c),
3452 },
3453};
3454
3455static struct branch_clk camss_vfe_cpp_ahb_clk = {
3456 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003458 .base = &virt_bases[MMSS_BASE],
3459 .c = {
3460 .dbg_name = "camss_vfe_cpp_ahb_clk",
3461 .ops = &clk_ops_branch,
3462 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3463 },
3464};
3465
3466static struct branch_clk camss_vfe_cpp_clk = {
3467 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3468 .parent = &cpp_clk_src.c,
3469 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003470 .base = &virt_bases[MMSS_BASE],
3471 .c = {
3472 .dbg_name = "camss_vfe_cpp_clk",
3473 .ops = &clk_ops_branch,
3474 CLK_INIT(camss_vfe_cpp_clk.c),
3475 },
3476};
3477
3478static struct branch_clk camss_vfe_vfe0_clk = {
3479 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3480 .parent = &vfe0_clk_src.c,
3481 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .base = &virt_bases[MMSS_BASE],
3483 .c = {
3484 .dbg_name = "camss_vfe_vfe0_clk",
3485 .ops = &clk_ops_branch,
3486 CLK_INIT(camss_vfe_vfe0_clk.c),
3487 },
3488};
3489
3490static struct branch_clk camss_vfe_vfe1_clk = {
3491 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3492 .parent = &vfe1_clk_src.c,
3493 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003494 .base = &virt_bases[MMSS_BASE],
3495 .c = {
3496 .dbg_name = "camss_vfe_vfe1_clk",
3497 .ops = &clk_ops_branch,
3498 CLK_INIT(camss_vfe_vfe1_clk.c),
3499 },
3500};
3501
3502static struct branch_clk camss_vfe_vfe_ahb_clk = {
3503 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003504 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .base = &virt_bases[MMSS_BASE],
3506 .c = {
3507 .dbg_name = "camss_vfe_vfe_ahb_clk",
3508 .ops = &clk_ops_branch,
3509 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3510 },
3511};
3512
3513static struct branch_clk camss_vfe_vfe_axi_clk = {
3514 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3515 .parent = &axi_clk_src.c,
3516 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .base = &virt_bases[MMSS_BASE],
3518 .c = {
3519 .dbg_name = "camss_vfe_vfe_axi_clk",
3520 .ops = &clk_ops_branch,
3521 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3522 },
3523};
3524
3525static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3526 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003527 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003528 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .base = &virt_bases[MMSS_BASE],
3530 .c = {
3531 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3532 .ops = &clk_ops_branch,
3533 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3534 },
3535};
3536
3537static struct branch_clk mdss_ahb_clk = {
3538 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003539 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003540 .base = &virt_bases[MMSS_BASE],
3541 .c = {
3542 .dbg_name = "mdss_ahb_clk",
3543 .ops = &clk_ops_branch,
3544 CLK_INIT(mdss_ahb_clk.c),
3545 },
3546};
3547
3548static struct branch_clk mdss_axi_clk = {
3549 .cbcr_reg = MDSS_AXI_CBCR,
3550 .parent = &axi_clk_src.c,
3551 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003552 .base = &virt_bases[MMSS_BASE],
3553 .c = {
3554 .dbg_name = "mdss_axi_clk",
3555 .ops = &clk_ops_branch,
3556 CLK_INIT(mdss_axi_clk.c),
3557 },
3558};
3559
3560static struct branch_clk mdss_byte0_clk = {
3561 .cbcr_reg = MDSS_BYTE0_CBCR,
3562 .parent = &byte0_clk_src.c,
3563 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003564 .base = &virt_bases[MMSS_BASE],
3565 .c = {
3566 .dbg_name = "mdss_byte0_clk",
3567 .ops = &clk_ops_branch,
3568 CLK_INIT(mdss_byte0_clk.c),
3569 },
3570};
3571
3572static struct branch_clk mdss_byte1_clk = {
3573 .cbcr_reg = MDSS_BYTE1_CBCR,
3574 .parent = &byte1_clk_src.c,
3575 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .base = &virt_bases[MMSS_BASE],
3577 .c = {
3578 .dbg_name = "mdss_byte1_clk",
3579 .ops = &clk_ops_branch,
3580 CLK_INIT(mdss_byte1_clk.c),
3581 },
3582};
3583
3584static struct branch_clk mdss_edpaux_clk = {
3585 .cbcr_reg = MDSS_EDPAUX_CBCR,
3586 .parent = &edpaux_clk_src.c,
3587 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .base = &virt_bases[MMSS_BASE],
3589 .c = {
3590 .dbg_name = "mdss_edpaux_clk",
3591 .ops = &clk_ops_branch,
3592 CLK_INIT(mdss_edpaux_clk.c),
3593 },
3594};
3595
3596static struct branch_clk mdss_edplink_clk = {
3597 .cbcr_reg = MDSS_EDPLINK_CBCR,
3598 .parent = &edplink_clk_src.c,
3599 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .base = &virt_bases[MMSS_BASE],
3601 .c = {
3602 .dbg_name = "mdss_edplink_clk",
3603 .ops = &clk_ops_branch,
3604 CLK_INIT(mdss_edplink_clk.c),
3605 },
3606};
3607
3608static struct branch_clk mdss_edppixel_clk = {
3609 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3610 .parent = &edppixel_clk_src.c,
3611 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .base = &virt_bases[MMSS_BASE],
3613 .c = {
3614 .dbg_name = "mdss_edppixel_clk",
3615 .ops = &clk_ops_branch,
3616 CLK_INIT(mdss_edppixel_clk.c),
3617 },
3618};
3619
3620static struct branch_clk mdss_esc0_clk = {
3621 .cbcr_reg = MDSS_ESC0_CBCR,
3622 .parent = &esc0_clk_src.c,
3623 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003624 .base = &virt_bases[MMSS_BASE],
3625 .c = {
3626 .dbg_name = "mdss_esc0_clk",
3627 .ops = &clk_ops_branch,
3628 CLK_INIT(mdss_esc0_clk.c),
3629 },
3630};
3631
3632static struct branch_clk mdss_esc1_clk = {
3633 .cbcr_reg = MDSS_ESC1_CBCR,
3634 .parent = &esc1_clk_src.c,
3635 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003636 .base = &virt_bases[MMSS_BASE],
3637 .c = {
3638 .dbg_name = "mdss_esc1_clk",
3639 .ops = &clk_ops_branch,
3640 CLK_INIT(mdss_esc1_clk.c),
3641 },
3642};
3643
3644static struct branch_clk mdss_extpclk_clk = {
3645 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3646 .parent = &extpclk_clk_src.c,
3647 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003648 .base = &virt_bases[MMSS_BASE],
3649 .c = {
3650 .dbg_name = "mdss_extpclk_clk",
3651 .ops = &clk_ops_branch,
3652 CLK_INIT(mdss_extpclk_clk.c),
3653 },
3654};
3655
3656static struct branch_clk mdss_hdmi_ahb_clk = {
3657 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003658 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003659 .base = &virt_bases[MMSS_BASE],
3660 .c = {
3661 .dbg_name = "mdss_hdmi_ahb_clk",
3662 .ops = &clk_ops_branch,
3663 CLK_INIT(mdss_hdmi_ahb_clk.c),
3664 },
3665};
3666
3667static struct branch_clk mdss_hdmi_clk = {
3668 .cbcr_reg = MDSS_HDMI_CBCR,
3669 .parent = &hdmi_clk_src.c,
3670 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003671 .base = &virt_bases[MMSS_BASE],
3672 .c = {
3673 .dbg_name = "mdss_hdmi_clk",
3674 .ops = &clk_ops_branch,
3675 CLK_INIT(mdss_hdmi_clk.c),
3676 },
3677};
3678
3679static struct branch_clk mdss_mdp_clk = {
3680 .cbcr_reg = MDSS_MDP_CBCR,
3681 .parent = &mdp_clk_src.c,
3682 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003683 .base = &virt_bases[MMSS_BASE],
3684 .c = {
3685 .dbg_name = "mdss_mdp_clk",
3686 .ops = &clk_ops_branch,
3687 CLK_INIT(mdss_mdp_clk.c),
3688 },
3689};
3690
3691static struct branch_clk mdss_mdp_lut_clk = {
3692 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3693 .parent = &mdp_clk_src.c,
3694 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003695 .base = &virt_bases[MMSS_BASE],
3696 .c = {
3697 .dbg_name = "mdss_mdp_lut_clk",
3698 .ops = &clk_ops_branch,
3699 CLK_INIT(mdss_mdp_lut_clk.c),
3700 },
3701};
3702
3703static struct branch_clk mdss_pclk0_clk = {
3704 .cbcr_reg = MDSS_PCLK0_CBCR,
3705 .parent = &pclk0_clk_src.c,
3706 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003707 .base = &virt_bases[MMSS_BASE],
3708 .c = {
3709 .dbg_name = "mdss_pclk0_clk",
3710 .ops = &clk_ops_branch,
3711 CLK_INIT(mdss_pclk0_clk.c),
3712 },
3713};
3714
3715static struct branch_clk mdss_pclk1_clk = {
3716 .cbcr_reg = MDSS_PCLK1_CBCR,
3717 .parent = &pclk1_clk_src.c,
3718 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003719 .base = &virt_bases[MMSS_BASE],
3720 .c = {
3721 .dbg_name = "mdss_pclk1_clk",
3722 .ops = &clk_ops_branch,
3723 CLK_INIT(mdss_pclk1_clk.c),
3724 },
3725};
3726
3727static struct branch_clk mdss_vsync_clk = {
3728 .cbcr_reg = MDSS_VSYNC_CBCR,
3729 .parent = &vsync_clk_src.c,
3730 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003731 .base = &virt_bases[MMSS_BASE],
3732 .c = {
3733 .dbg_name = "mdss_vsync_clk",
3734 .ops = &clk_ops_branch,
3735 CLK_INIT(mdss_vsync_clk.c),
3736 },
3737};
3738
3739static struct branch_clk mmss_misc_ahb_clk = {
3740 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003741 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003742 .base = &virt_bases[MMSS_BASE],
3743 .c = {
3744 .dbg_name = "mmss_misc_ahb_clk",
3745 .ops = &clk_ops_branch,
3746 CLK_INIT(mmss_misc_ahb_clk.c),
3747 },
3748};
3749
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3751 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003752 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753 .base = &virt_bases[MMSS_BASE],
3754 .c = {
3755 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3756 .ops = &clk_ops_branch,
3757 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3758 },
3759};
3760
3761static struct branch_clk mmss_mmssnoc_axi_clk = {
3762 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3763 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003764 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003765 .base = &virt_bases[MMSS_BASE],
3766 .c = {
3767 .dbg_name = "mmss_mmssnoc_axi_clk",
3768 .ops = &clk_ops_branch,
3769 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3770 },
3771};
3772
3773static struct branch_clk mmss_s0_axi_clk = {
3774 .cbcr_reg = MMSS_S0_AXI_CBCR,
3775 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003776 /* The bus driver needs set_rate to go through to the parent */
3777 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003778 .base = &virt_bases[MMSS_BASE],
3779 .c = {
3780 .dbg_name = "mmss_s0_axi_clk",
3781 .ops = &clk_ops_branch,
3782 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003783 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003784 },
3785};
3786
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003787struct branch_clk ocmemnoc_clk = {
3788 .cbcr_reg = OCMEMNOC_CBCR,
3789 .parent = &ocmemnoc_clk_src.c,
3790 .has_sibling = 0,
3791 .bcr_reg = 0x50b0,
3792 .base = &virt_bases[MMSS_BASE],
3793 .c = {
3794 .dbg_name = "ocmemnoc_clk",
3795 .ops = &clk_ops_branch,
3796 CLK_INIT(ocmemnoc_clk.c),
3797 },
3798};
3799
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003800struct branch_clk ocmemcx_ocmemnoc_clk = {
3801 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3802 .parent = &ocmemnoc_clk_src.c,
3803 .has_sibling = 1,
3804 .base = &virt_bases[MMSS_BASE],
3805 .c = {
3806 .dbg_name = "ocmemcx_ocmemnoc_clk",
3807 .ops = &clk_ops_branch,
3808 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3809 },
3810};
3811
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812static struct branch_clk venus0_ahb_clk = {
3813 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003814 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815 .base = &virt_bases[MMSS_BASE],
3816 .c = {
3817 .dbg_name = "venus0_ahb_clk",
3818 .ops = &clk_ops_branch,
3819 CLK_INIT(venus0_ahb_clk.c),
3820 },
3821};
3822
3823static struct branch_clk venus0_axi_clk = {
3824 .cbcr_reg = VENUS0_AXI_CBCR,
3825 .parent = &axi_clk_src.c,
3826 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003827 .base = &virt_bases[MMSS_BASE],
3828 .c = {
3829 .dbg_name = "venus0_axi_clk",
3830 .ops = &clk_ops_branch,
3831 CLK_INIT(venus0_axi_clk.c),
3832 },
3833};
3834
3835static struct branch_clk venus0_ocmemnoc_clk = {
3836 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003837 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003838 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003839 .base = &virt_bases[MMSS_BASE],
3840 .c = {
3841 .dbg_name = "venus0_ocmemnoc_clk",
3842 .ops = &clk_ops_branch,
3843 CLK_INIT(venus0_ocmemnoc_clk.c),
3844 },
3845};
3846
3847static struct branch_clk venus0_vcodec0_clk = {
3848 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3849 .parent = &vcodec0_clk_src.c,
3850 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003851 .base = &virt_bases[MMSS_BASE],
3852 .c = {
3853 .dbg_name = "venus0_vcodec0_clk",
3854 .ops = &clk_ops_branch,
3855 CLK_INIT(venus0_vcodec0_clk.c),
3856 },
3857};
3858
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003859static struct branch_clk oxilicx_axi_clk = {
3860 .cbcr_reg = OXILICX_AXI_CBCR,
3861 .parent = &axi_clk_src.c,
3862 .has_sibling = 1,
3863 .base = &virt_bases[MMSS_BASE],
3864 .c = {
3865 .dbg_name = "oxilicx_axi_clk",
3866 .ops = &clk_ops_branch,
3867 CLK_INIT(oxilicx_axi_clk.c),
3868 },
3869};
3870
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871static struct branch_clk oxili_gfx3d_clk = {
3872 .cbcr_reg = OXILI_GFX3D_CBCR,
3873 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874 .base = &virt_bases[MMSS_BASE],
3875 .c = {
3876 .dbg_name = "oxili_gfx3d_clk",
3877 .ops = &clk_ops_branch,
3878 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003879 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003880 },
3881};
3882
3883static struct branch_clk oxilicx_ahb_clk = {
3884 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003885 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003886 .base = &virt_bases[MMSS_BASE],
3887 .c = {
3888 .dbg_name = "oxilicx_ahb_clk",
3889 .ops = &clk_ops_branch,
3890 CLK_INIT(oxilicx_ahb_clk.c),
3891 },
3892};
3893
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003894static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3895 F_LPASS(28800000, lpapll0, 1, 15, 256),
3896 F_END
3897};
3898
3899static struct rcg_clk audio_core_slimbus_core_clk_src = {
3900 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3901 .set_rate = set_rate_mnd,
3902 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3903 .current_freq = &rcg_dummy_freq,
3904 .base = &virt_bases[LPASS_BASE],
3905 .c = {
3906 .dbg_name = "audio_core_slimbus_core_clk_src",
3907 .ops = &clk_ops_rcg_mnd,
3908 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3909 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3910 },
3911};
3912
3913static struct branch_clk audio_core_slimbus_core_clk = {
3914 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3915 .parent = &audio_core_slimbus_core_clk_src.c,
3916 .base = &virt_bases[LPASS_BASE],
3917 .c = {
3918 .dbg_name = "audio_core_slimbus_core_clk",
3919 .ops = &clk_ops_branch,
3920 CLK_INIT(audio_core_slimbus_core_clk.c),
3921 },
3922};
3923
3924static struct branch_clk audio_core_slimbus_lfabif_clk = {
3925 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3926 .has_sibling = 1,
3927 .base = &virt_bases[LPASS_BASE],
3928 .c = {
3929 .dbg_name = "audio_core_slimbus_lfabif_clk",
3930 .ops = &clk_ops_branch,
3931 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3932 },
3933};
3934
3935static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3936 F_LPASS( 512000, lpapll0, 16, 1, 60),
3937 F_LPASS( 768000, lpapll0, 16, 1, 40),
3938 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003939 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003940 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3941 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3942 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3943 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3944 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3945 F_LPASS(12288000, lpapll0, 10, 1, 4),
3946 F_END
3947};
3948
3949static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3950 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3951 .set_rate = set_rate_mnd,
3952 .freq_tbl = ftbl_audio_core_lpaif_clock,
3953 .current_freq = &rcg_dummy_freq,
3954 .base = &virt_bases[LPASS_BASE],
3955 .c = {
3956 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3957 .ops = &clk_ops_rcg_mnd,
3958 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3959 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3960 },
3961};
3962
3963static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3964 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3965 .set_rate = set_rate_mnd,
3966 .freq_tbl = ftbl_audio_core_lpaif_clock,
3967 .current_freq = &rcg_dummy_freq,
3968 .base = &virt_bases[LPASS_BASE],
3969 .c = {
3970 .dbg_name = "audio_core_lpaif_pri_clk_src",
3971 .ops = &clk_ops_rcg_mnd,
3972 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3973 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3974 },
3975};
3976
3977static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3978 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3979 .set_rate = set_rate_mnd,
3980 .freq_tbl = ftbl_audio_core_lpaif_clock,
3981 .current_freq = &rcg_dummy_freq,
3982 .base = &virt_bases[LPASS_BASE],
3983 .c = {
3984 .dbg_name = "audio_core_lpaif_sec_clk_src",
3985 .ops = &clk_ops_rcg_mnd,
3986 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3987 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3988 },
3989};
3990
3991static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3992 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3993 .set_rate = set_rate_mnd,
3994 .freq_tbl = ftbl_audio_core_lpaif_clock,
3995 .current_freq = &rcg_dummy_freq,
3996 .base = &virt_bases[LPASS_BASE],
3997 .c = {
3998 .dbg_name = "audio_core_lpaif_ter_clk_src",
3999 .ops = &clk_ops_rcg_mnd,
4000 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4001 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4002 },
4003};
4004
4005static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4006 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4007 .set_rate = set_rate_mnd,
4008 .freq_tbl = ftbl_audio_core_lpaif_clock,
4009 .current_freq = &rcg_dummy_freq,
4010 .base = &virt_bases[LPASS_BASE],
4011 .c = {
4012 .dbg_name = "audio_core_lpaif_quad_clk_src",
4013 .ops = &clk_ops_rcg_mnd,
4014 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4015 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4016 },
4017};
4018
4019static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4020 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4021 .set_rate = set_rate_mnd,
4022 .freq_tbl = ftbl_audio_core_lpaif_clock,
4023 .current_freq = &rcg_dummy_freq,
4024 .base = &virt_bases[LPASS_BASE],
4025 .c = {
4026 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4027 .ops = &clk_ops_rcg_mnd,
4028 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4029 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4030 },
4031};
4032
4033static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4034 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4035 .set_rate = set_rate_mnd,
4036 .freq_tbl = ftbl_audio_core_lpaif_clock,
4037 .current_freq = &rcg_dummy_freq,
4038 .base = &virt_bases[LPASS_BASE],
4039 .c = {
4040 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4041 .ops = &clk_ops_rcg_mnd,
4042 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4043 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4044 },
4045};
4046
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004047struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4048 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4049 .set_rate = set_rate_mnd,
4050 .freq_tbl = ftbl_audio_core_lpaif_clock,
4051 .current_freq = &rcg_dummy_freq,
4052 .base = &virt_bases[LPASS_BASE],
4053 .c = {
4054 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4055 .ops = &clk_ops_rcg_mnd,
4056 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4057 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4058 },
4059};
4060
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4062 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4063 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4064 .has_sibling = 1,
4065 .base = &virt_bases[LPASS_BASE],
4066 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004067 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004068 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004069 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004070 },
4071};
4072
4073static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4074 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 .has_sibling = 1,
4076 .base = &virt_bases[LPASS_BASE],
4077 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004078 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004079 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004080 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081 },
4082};
4083
4084static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4085 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4086 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4087 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004088 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004089 .base = &virt_bases[LPASS_BASE],
4090 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004091 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004093 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004094 },
4095};
4096
4097static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4098 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4099 .parent = &audio_core_lpaif_pri_clk_src.c,
4100 .has_sibling = 1,
4101 .base = &virt_bases[LPASS_BASE],
4102 .c = {
4103 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4104 .ops = &clk_ops_branch,
4105 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4106 },
4107};
4108
4109static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4110 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004111 .has_sibling = 1,
4112 .base = &virt_bases[LPASS_BASE],
4113 .c = {
4114 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4115 .ops = &clk_ops_branch,
4116 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4117 },
4118};
4119
4120static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4121 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4122 .parent = &audio_core_lpaif_pri_clk_src.c,
4123 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004124 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004125 .base = &virt_bases[LPASS_BASE],
4126 .c = {
4127 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4128 .ops = &clk_ops_branch,
4129 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4130 },
4131};
4132
4133static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4134 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4135 .parent = &audio_core_lpaif_sec_clk_src.c,
4136 .has_sibling = 1,
4137 .base = &virt_bases[LPASS_BASE],
4138 .c = {
4139 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4140 .ops = &clk_ops_branch,
4141 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4142 },
4143};
4144
4145static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4146 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004147 .has_sibling = 1,
4148 .base = &virt_bases[LPASS_BASE],
4149 .c = {
4150 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4151 .ops = &clk_ops_branch,
4152 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4153 },
4154};
4155
4156static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4157 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4158 .parent = &audio_core_lpaif_sec_clk_src.c,
4159 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004160 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004161 .base = &virt_bases[LPASS_BASE],
4162 .c = {
4163 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4164 .ops = &clk_ops_branch,
4165 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4166 },
4167};
4168
4169static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4170 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4171 .parent = &audio_core_lpaif_ter_clk_src.c,
4172 .has_sibling = 1,
4173 .base = &virt_bases[LPASS_BASE],
4174 .c = {
4175 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4176 .ops = &clk_ops_branch,
4177 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4178 },
4179};
4180
4181static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4182 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004183 .has_sibling = 1,
4184 .base = &virt_bases[LPASS_BASE],
4185 .c = {
4186 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4187 .ops = &clk_ops_branch,
4188 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4189 },
4190};
4191
4192static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4193 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4194 .parent = &audio_core_lpaif_ter_clk_src.c,
4195 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004196 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004197 .base = &virt_bases[LPASS_BASE],
4198 .c = {
4199 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4200 .ops = &clk_ops_branch,
4201 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4202 },
4203};
4204
4205static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4206 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4207 .parent = &audio_core_lpaif_quad_clk_src.c,
4208 .has_sibling = 1,
4209 .base = &virt_bases[LPASS_BASE],
4210 .c = {
4211 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4212 .ops = &clk_ops_branch,
4213 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4214 },
4215};
4216
4217static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4218 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004219 .has_sibling = 1,
4220 .base = &virt_bases[LPASS_BASE],
4221 .c = {
4222 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4223 .ops = &clk_ops_branch,
4224 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4225 },
4226};
4227
4228static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4229 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4230 .parent = &audio_core_lpaif_quad_clk_src.c,
4231 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004232 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004233 .base = &virt_bases[LPASS_BASE],
4234 .c = {
4235 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4236 .ops = &clk_ops_branch,
4237 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4238 },
4239};
4240
4241static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4242 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004243 .has_sibling = 1,
4244 .base = &virt_bases[LPASS_BASE],
4245 .c = {
4246 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4247 .ops = &clk_ops_branch,
4248 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4249 },
4250};
4251
4252static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4253 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4254 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4255 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004256 .base = &virt_bases[LPASS_BASE],
4257 .c = {
4258 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4259 .ops = &clk_ops_branch,
4260 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4261 },
4262};
4263
4264static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4265 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4266 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4267 .has_sibling = 1,
4268 .base = &virt_bases[LPASS_BASE],
4269 .c = {
4270 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4271 .ops = &clk_ops_branch,
4272 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4273 },
4274};
4275
4276static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4277 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4278 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4279 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004280 .base = &virt_bases[LPASS_BASE],
4281 .c = {
4282 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4283 .ops = &clk_ops_branch,
4284 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4285 },
4286};
4287
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004288struct branch_clk audio_core_lpaif_pcmoe_clk = {
4289 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4290 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4291 .base = &virt_bases[LPASS_BASE],
4292 .c = {
4293 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4294 .ops = &clk_ops_branch,
4295 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4296 },
4297};
4298
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004299static struct branch_clk q6ss_ahb_lfabif_clk = {
4300 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4301 .has_sibling = 1,
4302 .base = &virt_bases[LPASS_BASE],
4303 .c = {
4304 .dbg_name = "q6ss_ahb_lfabif_clk",
4305 .ops = &clk_ops_branch,
4306 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4307 },
4308};
4309
4310static struct branch_clk q6ss_xo_clk = {
4311 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4312 .bcr_reg = LPASS_Q6SS_BCR,
4313 .has_sibling = 1,
4314 .base = &virt_bases[LPASS_BASE],
4315 .c = {
4316 .dbg_name = "q6ss_xo_clk",
4317 .ops = &clk_ops_branch,
4318 CLK_INIT(q6ss_xo_clk.c),
4319 },
4320};
4321
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004322static struct branch_clk q6ss_ahbm_clk = {
4323 .cbcr_reg = Q6SS_AHBM_CBCR,
4324 .has_sibling = 1,
4325 .base = &virt_bases[LPASS_BASE],
4326 .c = {
4327 .dbg_name = "q6ss_ahbm_clk",
4328 .ops = &clk_ops_branch,
4329 CLK_INIT(q6ss_ahbm_clk.c),
4330 },
4331};
4332
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004333static struct branch_clk mss_xo_q6_clk = {
4334 .cbcr_reg = MSS_XO_Q6_CBCR,
4335 .bcr_reg = MSS_Q6SS_BCR,
4336 .has_sibling = 1,
4337 .base = &virt_bases[MSS_BASE],
4338 .c = {
4339 .dbg_name = "mss_xo_q6_clk",
4340 .ops = &clk_ops_branch,
4341 CLK_INIT(mss_xo_q6_clk.c),
4342 .depends = &gcc_mss_cfg_ahb_clk.c,
4343 },
4344};
4345
4346static struct branch_clk mss_bus_q6_clk = {
4347 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004348 .has_sibling = 1,
4349 .base = &virt_bases[MSS_BASE],
4350 .c = {
4351 .dbg_name = "mss_bus_q6_clk",
4352 .ops = &clk_ops_branch,
4353 CLK_INIT(mss_bus_q6_clk.c),
4354 .depends = &gcc_mss_cfg_ahb_clk.c,
4355 },
4356};
4357
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004358static DEFINE_CLK_MEASURE(l2_m_clk);
4359static DEFINE_CLK_MEASURE(krait0_m_clk);
4360static DEFINE_CLK_MEASURE(krait1_m_clk);
4361static DEFINE_CLK_MEASURE(krait2_m_clk);
4362static DEFINE_CLK_MEASURE(krait3_m_clk);
4363
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004364#ifdef CONFIG_DEBUG_FS
4365
4366struct measure_mux_entry {
4367 struct clk *c;
4368 int base;
4369 u32 debug_mux;
4370};
4371
4372struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004373 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4374 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4375 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4376 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004377 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004378 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4379 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4380 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4381 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4382 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4383 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4384 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4385 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4386 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4387 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4388 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4389 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4390 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4391 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4392 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4393 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4394 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4395 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4396 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4397 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4398 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4399 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4400 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4401 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4402 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4403 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4404 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4405 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4406 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4407 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4408 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4409 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4410 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004411 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004412 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4413 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4414 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4415 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4416 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4417 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4418 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4419 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4420 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4421 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4422 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4423 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4424 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4425 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4426 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4427 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4428 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4429 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4430 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4431 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4432 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4433 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4434 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4435 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4436 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4437 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4438 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4439 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4440 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4441 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4442 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004443 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004444 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004445 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004446 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4447 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4448 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4449 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4450 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4451 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4452 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4453 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4454 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4455 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4456 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4457 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4458 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4459 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4460 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4461 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4462 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4463 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4464 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4465 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4466 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4467 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4468 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4469 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4470 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4471 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4472 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4473 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4474 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4475 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4476 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4477 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4478 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4479 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4480 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4481 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4482 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4483 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4484 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4485 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4486 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4487 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4488 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4489 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4490 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4491 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4492 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4493 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4494 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4495 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4496 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4497 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4498 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4499 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4500 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4501 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4502 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4503 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4504 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4505 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4506 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4507 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4508 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4509 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4510 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4511 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4512 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4513 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4514 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4515 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4516 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4517 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004518 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004519 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4520 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004521 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4522 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004523 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004524 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4525 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4526
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004527 {&l2_m_clk, APCS_BASE, 0x0081},
4528 {&krait0_m_clk, APCS_BASE, 0x0080},
4529 {&krait1_m_clk, APCS_BASE, 0x0088},
4530 {&krait2_m_clk, APCS_BASE, 0x0090},
4531 {&krait3_m_clk, APCS_BASE, 0x0098},
4532
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004533 {&dummy_clk, N_BASES, 0x0000},
4534};
4535
4536static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4537{
4538 struct measure_clk *clk = to_measure_clk(c);
4539 unsigned long flags;
4540 u32 regval, clk_sel, i;
4541
4542 if (!parent)
4543 return -EINVAL;
4544
4545 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4546 if (measure_mux[i].c == parent)
4547 break;
4548
4549 if (measure_mux[i].c == &dummy_clk)
4550 return -EINVAL;
4551
4552 spin_lock_irqsave(&local_clock_reg_lock, flags);
4553 /*
4554 * Program the test vector, measurement period (sample_ticks)
4555 * and scaling multiplier.
4556 */
4557 clk->sample_ticks = 0x10000;
4558 clk->multiplier = 1;
4559
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004560 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004561 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4562 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4563 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4564
4565 switch (measure_mux[i].base) {
4566
4567 case GCC_BASE:
4568 clk_sel = measure_mux[i].debug_mux;
4569 break;
4570
4571 case MMSS_BASE:
4572 clk_sel = 0x02C;
4573 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4574 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4575
4576 /* Activate debug clock output */
4577 regval |= BIT(16);
4578 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4579 break;
4580
4581 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004582 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004583 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4584 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4585
4586 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004587 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004588 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4589 break;
4590
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004591 case MSS_BASE:
4592 clk_sel = 0x32;
4593 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4594 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4595 break;
4596
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004597 case APCS_BASE:
4598 clk->multiplier = 4;
4599 clk_sel = 0x16A;
4600 regval = measure_mux[i].debug_mux;
4601 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4602 break;
4603
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004604 default:
4605 return -EINVAL;
4606 }
4607
4608 /* Set debug mux clock index */
4609 regval = BVAL(8, 0, clk_sel);
4610 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4611
4612 /* Activate debug clock output */
4613 regval |= BIT(16);
4614 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4615
4616 /* Make sure test vector is set before starting measurements. */
4617 mb();
4618 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4619
4620 return 0;
4621}
4622
4623/* Sample clock for 'ticks' reference clock ticks. */
4624static u32 run_measurement(unsigned ticks)
4625{
4626 /* Stop counters and set the XO4 counter start value. */
4627 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4628
4629 /* Wait for timer to become ready. */
4630 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4631 BIT(25)) != 0)
4632 cpu_relax();
4633
4634 /* Run measurement and wait for completion. */
4635 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4636 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4637 BIT(25)) == 0)
4638 cpu_relax();
4639
4640 /* Return measured ticks. */
4641 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4642 BM(24, 0);
4643}
4644
4645/*
4646 * Perform a hardware rate measurement for a given clock.
4647 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4648 */
4649static unsigned long measure_clk_get_rate(struct clk *c)
4650{
4651 unsigned long flags;
4652 u32 gcc_xo4_reg_backup;
4653 u64 raw_count_short, raw_count_full;
4654 struct measure_clk *clk = to_measure_clk(c);
4655 unsigned ret;
4656
4657 ret = clk_prepare_enable(&cxo_clk_src.c);
4658 if (ret) {
4659 pr_warning("CXO clock failed to enable. Can't measure\n");
4660 return 0;
4661 }
4662
4663 spin_lock_irqsave(&local_clock_reg_lock, flags);
4664
4665 /* Enable CXO/4 and RINGOSC branch. */
4666 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4667 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4668
4669 /*
4670 * The ring oscillator counter will not reset if the measured clock
4671 * is not running. To detect this, run a short measurement before
4672 * the full measurement. If the raw results of the two are the same
4673 * then the clock must be off.
4674 */
4675
4676 /* Run a short measurement. (~1 ms) */
4677 raw_count_short = run_measurement(0x1000);
4678 /* Run a full measurement. (~14 ms) */
4679 raw_count_full = run_measurement(clk->sample_ticks);
4680
4681 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4682
4683 /* Return 0 if the clock is off. */
4684 if (raw_count_full == raw_count_short) {
4685 ret = 0;
4686 } else {
4687 /* Compute rate in Hz. */
4688 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4689 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4690 ret = (raw_count_full * clk->multiplier);
4691 }
4692
4693 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4694
4695 clk_disable_unprepare(&cxo_clk_src.c);
4696
4697 return ret;
4698}
4699#else /* !CONFIG_DEBUG_FS */
4700static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4701{
4702 return -EINVAL;
4703}
4704
4705static unsigned long measure_clk_get_rate(struct clk *clk)
4706{
4707 return 0;
4708}
4709#endif /* CONFIG_DEBUG_FS */
4710
Matt Wagantallae053222012-05-14 19:42:07 -07004711static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004712 .set_parent = measure_clk_set_parent,
4713 .get_rate = measure_clk_get_rate,
4714};
4715
4716static struct measure_clk measure_clk = {
4717 .c = {
4718 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004719 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004720 CLK_INIT(measure_clk.c),
4721 },
4722 .multiplier = 1,
4723};
4724
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004725
4726static struct clk_lookup msm_clocks_8974_rumi[] = {
4727 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4728 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4729 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4730 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4731 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4732 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4733 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4734 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4735 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4736 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4737 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4738 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4739 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4740 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004741 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4742 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004743 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4744 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4745 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4746 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4747 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4748 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4749 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4750 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4751 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4752 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4753 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4754 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4755 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4756 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4757 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4758 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4759 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4760 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4761 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4762 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4763 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4764 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4765};
4766
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004767static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004768 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4769 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004770 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004771 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004772 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004773 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4774
4775 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004776 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004777 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004778 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4779 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004780 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004781 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004782 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004783 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4784 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4789 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4790 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4791 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004792 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004793 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4795 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4796 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4797
4798 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4799 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4800 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4801 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004804 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004805 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004806 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004807 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4808 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4809 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4810 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004812 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4813 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004814 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4815 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4816 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4817 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4818
4819 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4820 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4821 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4822 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4823 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4824 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4825
Mona Hossainb43e94b2012-05-07 08:52:06 -07004826 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4827 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4828 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4829 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4830
4831 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4832 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4833 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4834 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4835
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004836 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4837 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4838 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4839
4840 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4841 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4842 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4843
4844 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4845 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304846 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004847 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4848 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304849 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004850 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4851 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304852 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004853 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4854 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304855 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004856
4857 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4858 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4859
Manu Gautam51be9712012-06-06 14:54:52 +05304860 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4861 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4862 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4863 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4864 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4865 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4866 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4867 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004868
4869 /* Multimedia clocks */
4870 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004871 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4872 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4873 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004874 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4875 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4876 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004877 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4878 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4879 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004880 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4881 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4882 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4883 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004884 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4885 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4886 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4887 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4888 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4889 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4890 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4891 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4892 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4893 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4894 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4895 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4896 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4897 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4898 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4899 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4900 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4901 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4902 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4903 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4904 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4905 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4906 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4907 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4908 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4909 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4910 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4911 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4912 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4913 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4914 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4915 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4916 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4917 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004918 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4919 "fda64000.qcom,iommu"),
4920 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4921 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004922 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4923 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4924 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4925 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4926 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4927 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4928 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4929 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4930 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4932 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004933 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4934 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004935 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4936 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4937 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4938 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4939 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4940 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4941 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004942 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004943 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4944 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004945 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004946 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4947 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004948 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4949 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004950 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4951 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004952 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004953 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004954 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004955 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4956 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004957 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4958 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4959 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4960 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4961 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004962 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4963 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4964 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4965 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004966
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004967
4968 /* LPASS clocks */
4969 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4970 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4971 "fe12f000.slim"),
4972 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4973 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4974 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4975 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4976 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4977 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4978 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4979 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4980 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4981 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4982 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4983 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4984 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4985 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4986 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4987 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4988 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4989 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4990 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4991 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07004992 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004993 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004994 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004995 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
4996 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004997 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4998 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4999 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5000 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005001 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5002 "msm-dai-q6.4106"),
5003 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5004 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005005
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005006 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5007 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5008 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5009 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005010 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5011 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005012 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005013 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005014
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005015 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5016 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005017
5018 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5019 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5020 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5021 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5022 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5023 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5024 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5025 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5026 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5027 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5028
5029 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5030 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5031 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5032 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5033 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5034 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5035 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5036 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5037 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5038 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5039 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5040 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5041 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005042 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5043 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005044 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5045 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005046
5047 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5048 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5049 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5050 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5051 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5052 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5053 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5054 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5055 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5056 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5057 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5058 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5059 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5060 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5061
5062 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5063 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5064 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5065 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5066 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5067 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5068 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5069 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5070 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5071 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5072 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5073 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5074 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5075 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005076
5077 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5078 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5079 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5080 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5081 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005082};
5083
5084static struct pll_config_regs gpll0_regs __initdata = {
5085 .l_reg = (void __iomem *)GPLL0_L_REG,
5086 .m_reg = (void __iomem *)GPLL0_M_REG,
5087 .n_reg = (void __iomem *)GPLL0_N_REG,
5088 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5089 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5090 .base = &virt_bases[GCC_BASE],
5091};
5092
5093/* GPLL0 at 600 MHz, main output enabled. */
5094static struct pll_config gpll0_config __initdata = {
5095 .l = 0x1f,
5096 .m = 0x1,
5097 .n = 0x4,
5098 .vco_val = 0x0,
5099 .vco_mask = BM(21, 20),
5100 .pre_div_val = 0x0,
5101 .pre_div_mask = BM(14, 12),
5102 .post_div_val = 0x0,
5103 .post_div_mask = BM(9, 8),
5104 .mn_ena_val = BIT(24),
5105 .mn_ena_mask = BIT(24),
5106 .main_output_val = BIT(0),
5107 .main_output_mask = BIT(0),
5108};
5109
5110static struct pll_config_regs gpll1_regs __initdata = {
5111 .l_reg = (void __iomem *)GPLL1_L_REG,
5112 .m_reg = (void __iomem *)GPLL1_M_REG,
5113 .n_reg = (void __iomem *)GPLL1_N_REG,
5114 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5115 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5116 .base = &virt_bases[GCC_BASE],
5117};
5118
5119/* GPLL1 at 480 MHz, main output enabled. */
5120static struct pll_config gpll1_config __initdata = {
5121 .l = 0x19,
5122 .m = 0x0,
5123 .n = 0x1,
5124 .vco_val = 0x0,
5125 .vco_mask = BM(21, 20),
5126 .pre_div_val = 0x0,
5127 .pre_div_mask = BM(14, 12),
5128 .post_div_val = 0x0,
5129 .post_div_mask = BM(9, 8),
5130 .main_output_val = BIT(0),
5131 .main_output_mask = BIT(0),
5132};
5133
5134static struct pll_config_regs mmpll0_regs __initdata = {
5135 .l_reg = (void __iomem *)MMPLL0_L_REG,
5136 .m_reg = (void __iomem *)MMPLL0_M_REG,
5137 .n_reg = (void __iomem *)MMPLL0_N_REG,
5138 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5139 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5140 .base = &virt_bases[MMSS_BASE],
5141};
5142
5143/* MMPLL0 at 800 MHz, main output enabled. */
5144static struct pll_config mmpll0_config __initdata = {
5145 .l = 0x29,
5146 .m = 0x2,
5147 .n = 0x3,
5148 .vco_val = 0x0,
5149 .vco_mask = BM(21, 20),
5150 .pre_div_val = 0x0,
5151 .pre_div_mask = BM(14, 12),
5152 .post_div_val = 0x0,
5153 .post_div_mask = BM(9, 8),
5154 .mn_ena_val = BIT(24),
5155 .mn_ena_mask = BIT(24),
5156 .main_output_val = BIT(0),
5157 .main_output_mask = BIT(0),
5158};
5159
5160static struct pll_config_regs mmpll1_regs __initdata = {
5161 .l_reg = (void __iomem *)MMPLL1_L_REG,
5162 .m_reg = (void __iomem *)MMPLL1_M_REG,
5163 .n_reg = (void __iomem *)MMPLL1_N_REG,
5164 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5165 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5166 .base = &virt_bases[MMSS_BASE],
5167};
5168
5169/* MMPLL1 at 1000 MHz, main output enabled. */
5170static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005171 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005172 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005173 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005174 .vco_val = 0x0,
5175 .vco_mask = BM(21, 20),
5176 .pre_div_val = 0x0,
5177 .pre_div_mask = BM(14, 12),
5178 .post_div_val = 0x0,
5179 .post_div_mask = BM(9, 8),
5180 .mn_ena_val = BIT(24),
5181 .mn_ena_mask = BIT(24),
5182 .main_output_val = BIT(0),
5183 .main_output_mask = BIT(0),
5184};
5185
5186static struct pll_config_regs mmpll3_regs __initdata = {
5187 .l_reg = (void __iomem *)MMPLL3_L_REG,
5188 .m_reg = (void __iomem *)MMPLL3_M_REG,
5189 .n_reg = (void __iomem *)MMPLL3_N_REG,
5190 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5191 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5192 .base = &virt_bases[MMSS_BASE],
5193};
5194
5195/* MMPLL3 at 820 MHz, main output enabled. */
5196static struct pll_config mmpll3_config __initdata = {
5197 .l = 0x2A,
5198 .m = 0x11,
5199 .n = 0x18,
5200 .vco_val = 0x0,
5201 .vco_mask = BM(21, 20),
5202 .pre_div_val = 0x0,
5203 .pre_div_mask = BM(14, 12),
5204 .post_div_val = 0x0,
5205 .post_div_mask = BM(9, 8),
5206 .mn_ena_val = BIT(24),
5207 .mn_ena_mask = BIT(24),
5208 .main_output_val = BIT(0),
5209 .main_output_mask = BIT(0),
5210};
5211
5212static struct pll_config_regs lpapll0_regs __initdata = {
5213 .l_reg = (void __iomem *)LPAPLL_L_REG,
5214 .m_reg = (void __iomem *)LPAPLL_M_REG,
5215 .n_reg = (void __iomem *)LPAPLL_N_REG,
5216 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5217 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5218 .base = &virt_bases[LPASS_BASE],
5219};
5220
5221/* LPAPLL0 at 491.52 MHz, main output enabled. */
5222static struct pll_config lpapll0_config __initdata = {
5223 .l = 0x33,
5224 .m = 0x1,
5225 .n = 0x5,
5226 .vco_val = 0x0,
5227 .vco_mask = BM(21, 20),
5228 .pre_div_val = BVAL(14, 12, 0x1),
5229 .pre_div_mask = BM(14, 12),
5230 .post_div_val = 0x0,
5231 .post_div_mask = BM(9, 8),
5232 .mn_ena_val = BIT(24),
5233 .mn_ena_mask = BIT(24),
5234 .main_output_val = BIT(0),
5235 .main_output_mask = BIT(0),
5236};
5237
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005238#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005239#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005240
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005241#define PWR_ON_MASK BIT(31)
5242#define EN_REST_WAIT_MASK (0xF << 20)
5243#define EN_FEW_WAIT_MASK (0xF << 16)
5244#define CLK_DIS_WAIT_MASK (0xF << 12)
5245#define SW_OVERRIDE_MASK BIT(2)
5246#define HW_CONTROL_MASK BIT(1)
5247#define SW_COLLAPSE_MASK BIT(0)
5248
5249/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5250#define EN_REST_WAIT_VAL (0x2 << 20)
5251#define EN_FEW_WAIT_VAL (0x2 << 16)
5252#define CLK_DIS_WAIT_VAL (0x2 << 12)
5253#define GDSC_TIMEOUT_US 50000
5254
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005255static void __init reg_init(void)
5256{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005257 u32 regval, status;
5258 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005259
5260 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5261 & gpll0_clk_src.status_mask))
5262 configure_pll(&gpll0_config, &gpll0_regs, 1);
5263
5264 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5265 & gpll1_clk_src.status_mask))
5266 configure_pll(&gpll1_config, &gpll1_regs, 1);
5267
5268 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5269 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5270 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5271 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5272
Matt Wagantalle7502372012-08-08 00:10:10 -07005273 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005274 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005275 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005276 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5277
5278 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5279 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5280 regval |= BIT(0);
5281 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5282
5283 /*
5284 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5285 * register.
5286 */
5287 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005288
5289 /*
5290 * TODO: The following sequence enables the LPASS audio core GDSC.
5291 * Remove when this becomes unnecessary.
5292 */
5293
5294 /*
5295 * Disable HW trigger: collapse/restore occur based on registers writes.
5296 * Disable SW override: Use hardware state-machine for sequencing.
5297 */
5298 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5299 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5300
5301 /* Configure wait time between states. */
5302 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5303 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5304 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5305
5306 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5307 regval &= ~BIT(0);
5308 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5309
5310 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5311 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5312 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005313}
5314
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005315static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005316{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005317 clk_set_rate(&axi_clk_src.c, 282000000);
5318 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005319
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005320 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005321 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5322 * source. Sleep set vote is 0.
5323 */
5324 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5325 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5326
5327 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005328 * Hold an active set vote for CXO; this is because CXO is expected
5329 * to remain on whenever CPUs aren't power collapsed.
5330 */
5331 clk_prepare_enable(&cxo_a_clk_src.c);
5332
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005333 /*
5334 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5335 * the bus driver is ready.
5336 */
5337 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5338 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5339
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005340 /* Set rates for single-rate clocks. */
5341 clk_set_rate(&usb30_master_clk_src.c,
5342 usb30_master_clk_src.freq_tbl[0].freq_hz);
5343 clk_set_rate(&tsif_ref_clk_src.c,
5344 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5345 clk_set_rate(&usb_hs_system_clk_src.c,
5346 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5347 clk_set_rate(&usb_hsic_clk_src.c,
5348 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5349 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5350 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5351 clk_set_rate(&usb_hsic_system_clk_src.c,
5352 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5353 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5354 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5355 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5356 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5357 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5358 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5359 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5360 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5361 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5362 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5363 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5364 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5365 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5366 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5367}
5368
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005369#define GCC_CC_PHYS 0xFC400000
5370#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005371
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005372#define MMSS_CC_PHYS 0xFD8C0000
5373#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005374
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005375#define LPASS_CC_PHYS 0xFE000000
5376#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005377
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005378#define MSS_CC_PHYS 0xFC980000
5379#define MSS_CC_SIZE SZ_16K
5380
5381#define APCS_GCC_CC_PHYS 0xF9011000
5382#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005383
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005384static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005385{
5386 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5387 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005388 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005389
5390 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5391 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005392 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005393
5394 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5395 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005396 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005397
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005398 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5399 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005400 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005401
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005402 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5403 if (!virt_bases[APCS_BASE])
5404 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5405
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005406 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005407
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005408 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5409 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005410 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005411
5412 /*
5413 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5414 * until late_init. This may not be necessary with clock handoff;
5415 * Investigate this code on a real non-simulator target to determine
5416 * its necessity.
5417 */
5418 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5419 rpm_regulator_enable(vdd_dig_reg);
5420
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005421 reg_init();
5422}
5423
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005424static int __init msm8974_clock_late_init(void)
5425{
5426 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5427}
5428
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005429static void __init msm8974_rumi_clock_pre_init(void)
5430{
5431 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5432 if (!virt_bases[GCC_BASE])
5433 panic("clock-8974: Unable to ioremap GCC memory!");
5434
5435 /* SDCC clocks are partially emulated in the RUMI */
5436 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5437 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5438 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5439 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5440
5441 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5442 if (IS_ERR(vdd_dig_reg))
5443 panic("clock-8974: Unable to get the vdd_dig regulator!");
5444
5445 /*
5446 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5447 * until late_init. This may not be necessary with clock handoff;
5448 * Investigate this code on a real non-simulator target to determine
5449 * its necessity.
5450 */
5451 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5452 rpm_regulator_enable(vdd_dig_reg);
5453}
5454
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005455struct clock_init_data msm8974_clock_init_data __initdata = {
5456 .table = msm_clocks_8974,
5457 .size = ARRAY_SIZE(msm_clocks_8974),
5458 .pre_init = msm8974_clock_pre_init,
5459 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005460 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005461};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005462
5463struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5464 .table = msm_clocks_8974_rumi,
5465 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5466 .pre_init = msm8974_rumi_clock_pre_init,
5467};