blob: 2ecf7717491f948e7bc34880827ef9c098dbdacc [file] [log] [blame]
Arnaud Patard20fd5762005-09-09 13:10:07 -07001/*
2 * linux/drivers/video/s3c2410fb.c
3 * Copyright (c) Arnaud Patard, Ben Dooks
4 *
5 * This file is subject to the terms and conditions of the GNU General Public
6 * License. See the file COPYING in the main directory of this archive for
7 * more details.
8 *
9 * S3C2410 LCD Controller Frame Buffer Driver
10 * based on skeletonfb.c, sa1100fb.c and others
11 *
12 * ChangeLog
13 * 2005-04-07: Arnaud Patard <arnaud.patard@rtp-net.org>
14 * - u32 state -> pm_message_t state
15 * - S3C2410_{VA,SZ}_LCD -> S3C24XX
16 *
17 * 2005-03-15: Arnaud Patard <arnaud.patard@rtp-net.org>
18 * - Removed the ioctl
19 * - use readl/writel instead of __raw_writel/__raw_readl
20 *
21 * 2004-12-04: Arnaud Patard <arnaud.patard@rtp-net.org>
22 * - Added the possibility to set on or off the
23 * debugging mesaages
24 * - Replaced 0 and 1 by on or off when reading the
25 * /sys files
26 *
27 * 2005-03-23: Ben Dooks <ben-linux@fluff.org>
28 * - added non 16bpp modes
29 * - updated platform information for range of x/y/bpp
30 * - add code to ensure palette is written correctly
31 * - add pixel clock divisor control
32 *
33 * 2004-11-11: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Heltb0831942007-10-16 01:28:54 -070034 * - Removed the use of currcon as it no more exist
35 * - Added LCD power sysfs interface
Arnaud Patard20fd5762005-09-09 13:10:07 -070036 *
37 * 2004-11-03: Ben Dooks <ben-linux@fluff.org>
38 * - minor cleanups
39 * - add suspend/resume support
40 * - s3c2410fb_setcolreg() not valid in >8bpp modes
41 * - removed last CONFIG_FB_S3C2410_FIXED
42 * - ensure lcd controller stopped before cleanup
43 * - added sysfs interface for backlight power
44 * - added mask for gpio configuration
45 * - ensured IRQs disabled during GPIO configuration
46 * - disable TPAL before enabling video
47 *
48 * 2004-09-20: Arnaud Patard <arnaud.patard@rtp-net.org>
49 * - Suppress command line options
50 *
51 * 2004-09-15: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Heltb0831942007-10-16 01:28:54 -070052 * - code cleanup
Arnaud Patard20fd5762005-09-09 13:10:07 -070053 *
54 * 2004-09-07: Arnaud Patard <arnaud.patard@rtp-net.org>
Krzysztof Heltb0831942007-10-16 01:28:54 -070055 * - Renamed from h1940fb.c to s3c2410fb.c
56 * - Add support for different devices
57 * - Backlight support
Arnaud Patard20fd5762005-09-09 13:10:07 -070058 *
59 * 2004-09-05: Herbert Pötzl <herbert@13thfloor.at>
60 * - added clock (de-)allocation code
61 * - added fixem fbmem option
62 *
63 * 2004-07-27: Arnaud Patard <arnaud.patard@rtp-net.org>
64 * - code cleanup
65 * - added a forgotten return in h1940fb_init
66 *
67 * 2004-07-19: Herbert Pötzl <herbert@13thfloor.at>
68 * - code cleanup and extended debugging
69 *
70 * 2004-07-15: Arnaud Patard <arnaud.patard@rtp-net.org>
71 * - First version
72 */
73
74#include <linux/module.h>
75#include <linux/kernel.h>
76#include <linux/errno.h>
77#include <linux/string.h>
78#include <linux/mm.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070079#include <linux/slab.h>
80#include <linux/delay.h>
81#include <linux/fb.h>
82#include <linux/init.h>
83#include <linux/dma-mapping.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070084#include <linux/interrupt.h>
85#include <linux/workqueue.h>
86#include <linux/wait.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010087#include <linux/platform_device.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000088#include <linux/clk.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070089
90#include <asm/io.h>
91#include <asm/uaccess.h>
92#include <asm/div64.h>
93
94#include <asm/mach/map.h>
95#include <asm/arch/regs-lcd.h>
96#include <asm/arch/regs-gpio.h>
97#include <asm/arch/fb.h>
Arnaud Patard20fd5762005-09-09 13:10:07 -070098
99#ifdef CONFIG_PM
100#include <linux/pm.h>
101#endif
102
103#include "s3c2410fb.h"
104
Arnaud Patard20fd5762005-09-09 13:10:07 -0700105static struct s3c2410fb_mach_info *mach_info;
106
107/* Debugging stuff */
108#ifdef CONFIG_FB_S3C2410_DEBUG
Krzysztof Heltb0831942007-10-16 01:28:54 -0700109static int debug = 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700110#else
Krzysztof Heltb0831942007-10-16 01:28:54 -0700111static int debug = 0;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700112#endif
113
114#define dprintk(msg...) if (debug) { printk(KERN_DEBUG "s3c2410fb: " msg); }
115
116/* useful functions */
117
118/* s3c2410fb_set_lcdaddr
119 *
120 * initialise lcd controller address pointers
Krzysztof Heltb0831942007-10-16 01:28:54 -0700121 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700122static void s3c2410fb_set_lcdaddr(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700123{
Arnaud Patard20fd5762005-09-09 13:10:07 -0700124 unsigned long saddr1, saddr2, saddr3;
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700125 int line_length = info->var.xres * info->var.bits_per_pixel;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700126 struct s3c2410fb_info *fbi = info->par;
127 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700128
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700129 saddr1 = info->fix.smem_start >> 1;
130 saddr2 = info->fix.smem_start;
131 saddr2 += (line_length * info->var.yres) / 8;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700132 saddr2 >>= 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700133
Krzysztof Heltb0831942007-10-16 01:28:54 -0700134 saddr3 = S3C2410_OFFSIZE(0) |
135 S3C2410_PAGEWIDTH((line_length / 16) & 0x3ff);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700136
137 dprintk("LCDSADDR1 = 0x%08lx\n", saddr1);
138 dprintk("LCDSADDR2 = 0x%08lx\n", saddr2);
139 dprintk("LCDSADDR3 = 0x%08lx\n", saddr3);
140
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700141 writel(saddr1, regs + S3C2410_LCDSADDR1);
142 writel(saddr2, regs + S3C2410_LCDSADDR2);
143 writel(saddr3, regs + S3C2410_LCDSADDR3);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700144}
145
146/* s3c2410fb_calc_pixclk()
147 *
148 * calculate divisor for clk->pixclk
Krzysztof Heltb0831942007-10-16 01:28:54 -0700149 */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700150static unsigned int s3c2410fb_calc_pixclk(struct s3c2410fb_info *fbi,
151 unsigned long pixclk)
152{
153 unsigned long clk = clk_get_rate(fbi->clk);
154 unsigned long long div;
155
156 /* pixclk is in picoseoncds, our clock is in Hz
157 *
158 * Hz -> picoseconds is / 10^-12
159 */
160
161 div = (unsigned long long)clk * pixclk;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700162 do_div(div, 1000000UL);
163 do_div(div, 1000000UL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700164
165 dprintk("pixclk %ld, divisor is %ld\n", pixclk, (long)div);
166 return div;
167}
168
169/*
170 * s3c2410fb_check_var():
171 * Get the video params out of 'var'. If a value doesn't fit, round it up,
172 * if it's too big, return -EINVAL.
173 *
174 */
175static int s3c2410fb_check_var(struct fb_var_screeninfo *var,
176 struct fb_info *info)
177{
178 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700179 struct s3c2410fb_mach_info *mach_info = fbi->mach_info;
180 struct s3c2410fb_display *display = NULL;
181 unsigned i;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700182
183 dprintk("check_var(var=%p, info=%p)\n", var, info);
184
185 /* validate x/y resolution */
186
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700187 for (i = 0; i < mach_info->num_displays; i++)
188 if (var->yres == mach_info->displays[i].yres &&
189 var->xres == mach_info->displays[i].xres &&
190 var->bits_per_pixel == mach_info->displays[i].bpp) {
191 display = mach_info->displays + i;
192 fbi->current_display = i;
193 break;
194 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700195
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700196 if (!display) {
197 dprintk("wrong resolution or depth %dx%d at %d bpp\n",
198 var->xres, var->yres, var->bits_per_pixel);
199 return -EINVAL;
200 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700201
Krzysztof Helt9939a482007-10-16 01:28:57 -0700202 /* it is always the size as the display */
203 var->xres_virtual = display->xres;
204 var->yres_virtual = display->yres;
205
206 /* copy lcd settings */
207 var->left_margin = display->left_margin;
208 var->right_margin = display->right_margin;
209
Krzysztof Heltb0831942007-10-16 01:28:54 -0700210 var->transp.offset = 0;
211 var->transp.length = 0;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700212 /* set r/g/b positions */
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800213 switch (var->bits_per_pixel) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700214 case 1:
215 case 2:
216 case 4:
217 var->red.offset = 0;
218 var->red.length = var->bits_per_pixel;
219 var->green = var->red;
220 var->blue = var->red;
221 break;
222 case 8:
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700223 if (display->type != S3C2410_LCDCON1_TFT) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700224 /* 8 bpp 332 */
225 var->red.length = 3;
226 var->red.offset = 5;
227 var->green.length = 3;
228 var->green.offset = 2;
229 var->blue.length = 2;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800230 var->blue.offset = 0;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700231 } else {
232 var->red.offset = 0;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800233 var->red.length = 8;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700234 var->green = var->red;
235 var->blue = var->red;
236 }
237 break;
238 case 12:
239 /* 12 bpp 444 */
240 var->red.length = 4;
241 var->red.offset = 8;
242 var->green.length = 4;
243 var->green.offset = 4;
244 var->blue.length = 4;
245 var->blue.offset = 0;
246 break;
247
248 default:
249 case 16:
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700250 if (display->lcdcon5 & S3C2410_LCDCON5_FRM565) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700251 /* 16 bpp, 565 format */
252 var->red.offset = 11;
253 var->green.offset = 5;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800254 var->blue.offset = 0;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700255 var->red.length = 5;
256 var->green.length = 6;
257 var->blue.length = 5;
258 } else {
259 /* 16 bpp, 5551 format */
260 var->red.offset = 11;
261 var->green.offset = 6;
262 var->blue.offset = 1;
263 var->red.length = 5;
264 var->green.length = 5;
265 var->blue.length = 5;
266 }
267 break;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700268 case 32:
269 /* 24 bpp 888 and 8 dummy */
Krzysztof Heltb0831942007-10-16 01:28:54 -0700270 var->red.length = 8;
271 var->red.offset = 16;
272 var->green.length = 8;
273 var->green.offset = 8;
274 var->blue.length = 8;
275 var->blue.offset = 0;
276 break;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700277 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700278 return 0;
279}
280
Krzysztof Helt9939a482007-10-16 01:28:57 -0700281/* s3c2410fb_calculate_stn_lcd_regs
Arnaud Patard20fd5762005-09-09 13:10:07 -0700282 *
Krzysztof Helt9939a482007-10-16 01:28:57 -0700283 * calculate register values from var settings
Krzysztof Heltb0831942007-10-16 01:28:54 -0700284 */
Krzysztof Helt9939a482007-10-16 01:28:57 -0700285static void s3c2410fb_calculate_stn_lcd_regs(const struct fb_info *info,
286 struct s3c2410fb_hw *regs)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700287{
Krzysztof Helt9939a482007-10-16 01:28:57 -0700288 const struct s3c2410fb_info *fbi = info->par;
289 const struct fb_var_screeninfo *var = &info->var;
290 int type = regs->lcdcon1 & ~S3C2410_LCDCON1_TFT;
291 int hs = var->xres >> 2;
292 unsigned wdly = (var->left_margin >> 4) - 1;
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700293 unsigned wlh = (var->hsync_len >> 4) - 1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700294
295 dprintk("%s: var->xres = %d\n", __FUNCTION__, var->xres);
296 dprintk("%s: var->yres = %d\n", __FUNCTION__, var->yres);
297 dprintk("%s: var->bpp = %d\n", __FUNCTION__, var->bits_per_pixel);
298
Krzysztof Helt9939a482007-10-16 01:28:57 -0700299 if (type != S3C2410_LCDCON1_STN4)
300 hs >>= 1;
301
302 regs->lcdcon1 &= ~S3C2410_LCDCON1_MODEMASK;
303
304 switch (var->bits_per_pixel) {
305 case 1:
306 regs->lcdcon1 |= S3C2410_LCDCON1_STN1BPP;
307 break;
308 case 2:
309 regs->lcdcon1 |= S3C2410_LCDCON1_STN2GREY;
310 break;
311 case 4:
312 regs->lcdcon1 |= S3C2410_LCDCON1_STN4GREY;
313 break;
314 case 8:
315 regs->lcdcon1 |= S3C2410_LCDCON1_STN8BPP;
316 hs *= 3;
317 break;
318 case 12:
319 regs->lcdcon1 |= S3C2410_LCDCON1_STN12BPP;
320 hs *= 3;
321 break;
322
323 default:
324 /* invalid pixel depth */
325 dev_err(fbi->dev, "invalid bpp %d\n",
326 var->bits_per_pixel);
327 }
328 /* update X/Y info */
Krzysztof Helt9939a482007-10-16 01:28:57 -0700329 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
330 var->left_margin, var->right_margin, var->hsync_len);
331
Krzysztof Helt3c9ffd02007-10-16 01:28:59 -0700332 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700333
334 if (wdly > 3)
335 wdly = 3;
336
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700337 if (wlh > 3)
338 wlh = 3;
339
Krzysztof Helt9939a482007-10-16 01:28:57 -0700340 regs->lcdcon3 = S3C2410_LCDCON3_WDLY(wdly) |
341 S3C2410_LCDCON3_LINEBLANK(var->right_margin / 8) |
342 S3C2410_LCDCON3_HOZVAL(hs - 1);
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700343
Krzysztof Helte92e7392007-10-16 01:29:01 -0700344 regs->lcdcon4 = S3C2410_LCDCON4_WLH(wlh);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700345}
346
347/* s3c2410fb_calculate_tft_lcd_regs
348 *
349 * calculate register values from var settings
350 */
351static void s3c2410fb_calculate_tft_lcd_regs(const struct fb_info *info,
352 struct s3c2410fb_hw *regs)
353{
354 const struct s3c2410fb_info *fbi = info->par;
355 const struct fb_var_screeninfo *var = &info->var;
356
357 dprintk("%s: var->xres = %d\n", __FUNCTION__, var->xres);
358 dprintk("%s: var->yres = %d\n", __FUNCTION__, var->yres);
359 dprintk("%s: var->bpp = %d\n", __FUNCTION__, var->bits_per_pixel);
360
361 regs->lcdcon1 &= ~S3C2410_LCDCON1_MODEMASK;
362
363 switch (var->bits_per_pixel) {
364 case 1:
365 regs->lcdcon1 |= S3C2410_LCDCON1_TFT1BPP;
366 break;
367 case 2:
368 regs->lcdcon1 |= S3C2410_LCDCON1_TFT2BPP;
369 break;
370 case 4:
371 regs->lcdcon1 |= S3C2410_LCDCON1_TFT4BPP;
372 break;
373 case 8:
374 regs->lcdcon1 |= S3C2410_LCDCON1_TFT8BPP;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700375 regs->lcdcon5 |= S3C2410_LCDCON5_BSWP |
376 S3C2410_LCDCON5_FRM565;
377 regs->lcdcon5 &= ~S3C2410_LCDCON5_HWSWP;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700378 break;
379 case 16:
380 regs->lcdcon1 |= S3C2410_LCDCON1_TFT16BPP;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700381 regs->lcdcon5 &= ~S3C2410_LCDCON5_BSWP;
382 regs->lcdcon5 |= S3C2410_LCDCON5_HWSWP;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700383 break;
Krzysztof Helt93613b92007-10-16 01:29:02 -0700384 case 32:
385 regs->lcdcon1 |= S3C2410_LCDCON1_TFT24BPP;
386 regs->lcdcon5 &= ~(S3C2410_LCDCON5_BSWP |
387 S3C2410_LCDCON5_HWSWP |
388 S3C2410_LCDCON5_BPP24BL);
389 break;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700390 default:
391 /* invalid pixel depth */
392 dev_err(fbi->dev, "invalid bpp %d\n",
393 var->bits_per_pixel);
394 }
395 /* update X/Y info */
396 dprintk("setting vert: up=%d, low=%d, sync=%d\n",
397 var->upper_margin, var->lower_margin, var->vsync_len);
398
399 dprintk("setting horz: lft=%d, rt=%d, sync=%d\n",
400 var->left_margin, var->right_margin, var->hsync_len);
401
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700402 regs->lcdcon2 = S3C2410_LCDCON2_LINEVAL(var->yres - 1) |
403 S3C2410_LCDCON2_VBPD(var->upper_margin - 1) |
404 S3C2410_LCDCON2_VFPD(var->lower_margin - 1) |
405 S3C2410_LCDCON2_VSPW(var->vsync_len - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700406
407 regs->lcdcon3 = S3C2410_LCDCON3_HBPD(var->right_margin - 1) |
408 S3C2410_LCDCON3_HFPD(var->left_margin - 1) |
409 S3C2410_LCDCON3_HOZVAL(var->xres - 1);
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700410
Krzysztof Helte92e7392007-10-16 01:29:01 -0700411 regs->lcdcon4 = S3C2410_LCDCON4_HSPW(var->hsync_len - 1);
Krzysztof Helt9939a482007-10-16 01:28:57 -0700412}
413
414/* s3c2410fb_activate_var
415 *
416 * activate (set) the controller from the given framebuffer
417 * information
418 */
419static void s3c2410fb_activate_var(struct fb_info *info)
420{
421 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700422 void __iomem *regs = fbi->io;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700423 struct fb_var_screeninfo *var = &info->var;
424 struct s3c2410fb_mach_info *mach_info = fbi->mach_info;
425 struct s3c2410fb_display *display = mach_info->displays +
426 fbi->current_display;
427
428 /* set display type */
429 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_TFT;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700430 fbi->regs.lcdcon1 |= display->type;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800431
Arnaud Patard20fd5762005-09-09 13:10:07 -0700432 if (var->pixclock > 0) {
433 int clkdiv = s3c2410fb_calc_pixclk(fbi, var->pixclock);
434
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700435 if (display->type == S3C2410_LCDCON1_TFT) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700436 clkdiv = (clkdiv / 2) - 1;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800437 if (clkdiv < 0)
438 clkdiv = 0;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700439 } else {
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800440 clkdiv = (clkdiv / 2);
441 if (clkdiv < 2)
442 clkdiv = 2;
443 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700444
445 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_CLKVAL(0x3ff);
446 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_CLKVAL(clkdiv);
447 }
448
Krzysztof Helt9939a482007-10-16 01:28:57 -0700449 if (display->type == S3C2410_LCDCON1_TFT)
450 s3c2410fb_calculate_tft_lcd_regs(info, &fbi->regs);
451 else
452 s3c2410fb_calculate_stn_lcd_regs(info, &fbi->regs);
453
Arnaud Patard20fd5762005-09-09 13:10:07 -0700454 /* write new registers */
455
456 dprintk("new register set:\n");
457 dprintk("lcdcon[1] = 0x%08lx\n", fbi->regs.lcdcon1);
458 dprintk("lcdcon[2] = 0x%08lx\n", fbi->regs.lcdcon2);
459 dprintk("lcdcon[3] = 0x%08lx\n", fbi->regs.lcdcon3);
460 dprintk("lcdcon[4] = 0x%08lx\n", fbi->regs.lcdcon4);
461 dprintk("lcdcon[5] = 0x%08lx\n", fbi->regs.lcdcon5);
462
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700463 writel(fbi->regs.lcdcon1 & ~S3C2410_LCDCON1_ENVID,
464 regs + S3C2410_LCDCON1);
465 writel(fbi->regs.lcdcon2, regs + S3C2410_LCDCON2);
466 writel(fbi->regs.lcdcon3, regs + S3C2410_LCDCON3);
467 writel(fbi->regs.lcdcon4, regs + S3C2410_LCDCON4);
468 writel(fbi->regs.lcdcon5, regs + S3C2410_LCDCON5);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700469
470 /* set lcd address pointers */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700471 s3c2410fb_set_lcdaddr(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700472
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700473 writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700474}
475
Arnaud Patard20fd5762005-09-09 13:10:07 -0700476/*
Krzysztof Heltb0831942007-10-16 01:28:54 -0700477 * s3c2410fb_set_par - Alters the hardware state.
Arnaud Patard20fd5762005-09-09 13:10:07 -0700478 * @info: frame buffer structure that represents a single frame buffer
479 *
480 */
481static int s3c2410fb_set_par(struct fb_info *info)
482{
Arnaud Patard20fd5762005-09-09 13:10:07 -0700483 struct fb_var_screeninfo *var = &info->var;
484
Krzysztof Heltb0831942007-10-16 01:28:54 -0700485 switch (var->bits_per_pixel) {
Krzysztof Helt93613b92007-10-16 01:29:02 -0700486 case 32:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700487 case 16:
Krzysztof Helt93613b92007-10-16 01:29:02 -0700488 case 12:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700489 info->fix.visual = FB_VISUAL_TRUECOLOR;
490 break;
491 case 1:
492 info->fix.visual = FB_VISUAL_MONO01;
493 break;
494 default:
495 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
496 break;
Arnaud Patard (Rtp357b8192006-12-08 02:40:23 -0800497 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700498
Krzysztof Heltb0831942007-10-16 01:28:54 -0700499 info->fix.line_length = (var->width * var->bits_per_pixel) / 8;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700500
501 /* activate this new configuration */
502
Krzysztof Helt9939a482007-10-16 01:28:57 -0700503 s3c2410fb_activate_var(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700504 return 0;
505}
506
507static void schedule_palette_update(struct s3c2410fb_info *fbi,
508 unsigned int regno, unsigned int val)
509{
510 unsigned long flags;
511 unsigned long irqen;
Ben Dooksaff39a82007-07-31 00:37:37 -0700512 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700513
514 local_irq_save(flags);
515
516 fbi->palette_buffer[regno] = val;
517
518 if (!fbi->palette_ready) {
519 fbi->palette_ready = 1;
520
521 /* enable IRQ */
Ben Dooksaff39a82007-07-31 00:37:37 -0700522 irqen = readl(regs + S3C2410_LCDINTMSK);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700523 irqen &= ~S3C2410_LCDINT_FRSYNC;
Ben Dooksaff39a82007-07-31 00:37:37 -0700524 writel(irqen, regs + S3C2410_LCDINTMSK);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700525 }
526
527 local_irq_restore(flags);
528}
529
530/* from pxafb.c */
Krzysztof Heltb0831942007-10-16 01:28:54 -0700531static inline unsigned int chan_to_field(unsigned int chan,
532 struct fb_bitfield *bf)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700533{
534 chan &= 0xffff;
535 chan >>= 16 - bf->length;
536 return chan << bf->offset;
537}
538
539static int s3c2410fb_setcolreg(unsigned regno,
540 unsigned red, unsigned green, unsigned blue,
541 unsigned transp, struct fb_info *info)
542{
543 struct s3c2410fb_info *fbi = info->par;
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700544 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700545 unsigned int val;
546
Krzysztof Heltb0831942007-10-16 01:28:54 -0700547 /* dprintk("setcol: regno=%d, rgb=%d,%d,%d\n",
548 regno, red, green, blue); */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700549
Krzysztof Heltb0831942007-10-16 01:28:54 -0700550 switch (info->fix.visual) {
Arnaud Patard20fd5762005-09-09 13:10:07 -0700551 case FB_VISUAL_TRUECOLOR:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700552 /* true-colour, use pseudo-palette */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700553
554 if (regno < 16) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700555 u32 *pal = info->pseudo_palette;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700556
Krzysztof Heltb0831942007-10-16 01:28:54 -0700557 val = chan_to_field(red, &info->var.red);
558 val |= chan_to_field(green, &info->var.green);
559 val |= chan_to_field(blue, &info->var.blue);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700560
561 pal[regno] = val;
562 }
563 break;
564
565 case FB_VISUAL_PSEUDOCOLOR:
566 if (regno < 256) {
567 /* currently assume RGB 5-6-5 mode */
568
569 val = ((red >> 0) & 0xf800);
570 val |= ((green >> 5) & 0x07e0);
571 val |= ((blue >> 11) & 0x001f);
572
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700573 writel(val, regs + S3C2410_TFTPAL(regno));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700574 schedule_palette_update(fbi, regno, val);
575 }
576
577 break;
578
579 default:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700580 return 1; /* unknown type */
Arnaud Patard20fd5762005-09-09 13:10:07 -0700581 }
582
583 return 0;
584}
585
Krzysztof Heltb0831942007-10-16 01:28:54 -0700586/*
Arnaud Patard20fd5762005-09-09 13:10:07 -0700587 * s3c2410fb_blank
588 * @blank_mode: the blank mode we want.
589 * @info: frame buffer structure that represents a single frame buffer
590 *
591 * Blank the screen if blank_mode != 0, else unblank. Return 0 if
592 * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
593 * video mode which doesn't support it. Implements VESA suspend
594 * and powerdown modes on hardware that supports disabling hsync/vsync:
595 * blank_mode == 2: suspend vsync
596 * blank_mode == 3: suspend hsync
597 * blank_mode == 4: powerdown
598 *
599 * Returns negative errno on error, or zero on success.
600 *
601 */
602static int s3c2410fb_blank(int blank_mode, struct fb_info *info)
603{
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700604 struct s3c2410fb_info *fbi = info->par;
605 void __iomem *regs = fbi->io;
606
Arnaud Patard20fd5762005-09-09 13:10:07 -0700607 dprintk("blank(mode=%d, info=%p)\n", blank_mode, info);
608
609 if (mach_info == NULL)
610 return -EINVAL;
611
612 if (blank_mode == FB_BLANK_UNBLANK)
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700613 writel(0x0, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700614 else {
615 dprintk("setting TPAL to output 0x000000\n");
Krzysztof Helt7ee0fe42007-10-16 01:29:01 -0700616 writel(S3C2410_TPAL_EN, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700617 }
618
619 return 0;
620}
621
Krzysztof Heltb0831942007-10-16 01:28:54 -0700622static int s3c2410fb_debug_show(struct device *dev,
623 struct device_attribute *attr, char *buf)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700624{
625 return snprintf(buf, PAGE_SIZE, "%s\n", debug ? "on" : "off");
626}
Krzysztof Heltb0831942007-10-16 01:28:54 -0700627static int s3c2410fb_debug_store(struct device *dev,
628 struct device_attribute *attr,
629 const char *buf, size_t len)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700630{
631 if (mach_info == NULL)
632 return -EINVAL;
633
634 if (len < 1)
635 return -EINVAL;
636
637 if (strnicmp(buf, "on", 2) == 0 ||
638 strnicmp(buf, "1", 1) == 0) {
639 debug = 1;
640 printk(KERN_DEBUG "s3c2410fb: Debug On");
641 } else if (strnicmp(buf, "off", 3) == 0 ||
642 strnicmp(buf, "0", 1) == 0) {
643 debug = 0;
644 printk(KERN_DEBUG "s3c2410fb: Debug Off");
645 } else {
646 return -EINVAL;
647 }
648
649 return len;
650}
651
Krzysztof Heltb0831942007-10-16 01:28:54 -0700652static DEVICE_ATTR(debug, 0666, s3c2410fb_debug_show, s3c2410fb_debug_store);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700653
654static struct fb_ops s3c2410fb_ops = {
655 .owner = THIS_MODULE,
656 .fb_check_var = s3c2410fb_check_var,
657 .fb_set_par = s3c2410fb_set_par,
658 .fb_blank = s3c2410fb_blank,
659 .fb_setcolreg = s3c2410fb_setcolreg,
660 .fb_fillrect = cfb_fillrect,
661 .fb_copyarea = cfb_copyarea,
662 .fb_imageblit = cfb_imageblit,
Arnaud Patard20fd5762005-09-09 13:10:07 -0700663};
664
Arnaud Patard20fd5762005-09-09 13:10:07 -0700665/*
666 * s3c2410fb_map_video_memory():
667 * Allocates the DRAM memory for the frame buffer. This buffer is
668 * remapped into a non-cached, non-buffered, memory region to
669 * allow palette and pixel writes to occur without flushing the
670 * cache. Once this area is remapped, all virtual memory
671 * access to the video memory should occur at the new region.
672 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700673static int __init s3c2410fb_map_video_memory(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700674{
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700675 struct s3c2410fb_info *fbi = info->par;
676
Arnaud Patard20fd5762005-09-09 13:10:07 -0700677 dprintk("map_video_memory(fbi=%p)\n", fbi);
678
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700679 fbi->map_size = PAGE_ALIGN(info->fix.smem_len + PAGE_SIZE);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700680 fbi->map_cpu = dma_alloc_writecombine(fbi->dev, fbi->map_size,
681 &fbi->map_dma, GFP_KERNEL);
682
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700683 fbi->map_size = info->fix.smem_len;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700684
685 if (fbi->map_cpu) {
686 /* prevent initial garbage on screen */
687 dprintk("map_video_memory: clear %p:%08x\n",
688 fbi->map_cpu, fbi->map_size);
689 memset(fbi->map_cpu, 0xf0, fbi->map_size);
690
691 fbi->screen_dma = fbi->map_dma;
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700692 info->screen_base = fbi->map_cpu;
693 info->fix.smem_start = fbi->screen_dma;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700694
695 dprintk("map_video_memory: dma=%08x cpu=%p size=%08x\n",
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700696 fbi->map_dma, fbi->map_cpu, info->fix.smem_len);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700697 }
698
699 return fbi->map_cpu ? 0 : -ENOMEM;
700}
701
702static inline void s3c2410fb_unmap_video_memory(struct s3c2410fb_info *fbi)
703{
Krzysztof Heltb0831942007-10-16 01:28:54 -0700704 dma_free_writecombine(fbi->dev, fbi->map_size, fbi->map_cpu,
705 fbi->map_dma);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700706}
707
708static inline void modify_gpio(void __iomem *reg,
709 unsigned long set, unsigned long mask)
710{
711 unsigned long tmp;
712
713 tmp = readl(reg) & ~mask;
714 writel(tmp | set, reg);
715}
716
Arnaud Patard20fd5762005-09-09 13:10:07 -0700717/*
718 * s3c2410fb_init_registers - Initialise all LCD-related registers
719 */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700720static int s3c2410fb_init_registers(struct fb_info *info)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700721{
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700722 struct s3c2410fb_info *fbi = info->par;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700723 unsigned long flags;
Ben Dooksaff39a82007-07-31 00:37:37 -0700724 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700725
726 /* Initialise LCD with values from haret */
727
728 local_irq_save(flags);
729
730 /* modify the gpio(s) with interrupts set (bjd) */
731
732 modify_gpio(S3C2410_GPCUP, mach_info->gpcup, mach_info->gpcup_mask);
733 modify_gpio(S3C2410_GPCCON, mach_info->gpccon, mach_info->gpccon_mask);
734 modify_gpio(S3C2410_GPDUP, mach_info->gpdup, mach_info->gpdup_mask);
735 modify_gpio(S3C2410_GPDCON, mach_info->gpdcon, mach_info->gpdcon_mask);
736
737 local_irq_restore(flags);
738
Ben Dooksaff39a82007-07-31 00:37:37 -0700739 writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
740 writel(fbi->regs.lcdcon2, regs + S3C2410_LCDCON2);
741 writel(fbi->regs.lcdcon3, regs + S3C2410_LCDCON3);
742 writel(fbi->regs.lcdcon4, regs + S3C2410_LCDCON4);
743 writel(fbi->regs.lcdcon5, regs + S3C2410_LCDCON5);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700744
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700745 s3c2410fb_set_lcdaddr(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700746
747 dprintk("LPCSEL = 0x%08lx\n", mach_info->lpcsel);
Ben Dooksaff39a82007-07-31 00:37:37 -0700748 writel(mach_info->lpcsel, regs + S3C2410_LPCSEL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700749
Ben Dooksaff39a82007-07-31 00:37:37 -0700750 dprintk("replacing TPAL %08x\n", readl(regs + S3C2410_TPAL));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700751
752 /* ensure temporary palette disabled */
Ben Dooksaff39a82007-07-31 00:37:37 -0700753 writel(0x00, regs + S3C2410_TPAL);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700754
755 /* Enable video by setting the ENVID bit to 1 */
756 fbi->regs.lcdcon1 |= S3C2410_LCDCON1_ENVID;
Ben Dooksaff39a82007-07-31 00:37:37 -0700757 writel(fbi->regs.lcdcon1, regs + S3C2410_LCDCON1);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700758 return 0;
759}
760
761static void s3c2410fb_write_palette(struct s3c2410fb_info *fbi)
762{
763 unsigned int i;
Ben Dooksaff39a82007-07-31 00:37:37 -0700764 void __iomem *regs = fbi->io;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700765
766 fbi->palette_ready = 0;
767
768 for (i = 0; i < 256; i++) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700769 unsigned long ent = fbi->palette_buffer[i];
770 if (ent == PALETTE_BUFF_CLEAR)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700771 continue;
772
Ben Dooksaff39a82007-07-31 00:37:37 -0700773 writel(ent, regs + S3C2410_TFTPAL(i));
Arnaud Patard20fd5762005-09-09 13:10:07 -0700774
775 /* it seems the only way to know exactly
776 * if the palette wrote ok, is to check
777 * to see if the value verifies ok
778 */
779
Ben Dooksaff39a82007-07-31 00:37:37 -0700780 if (readw(regs + S3C2410_TFTPAL(i)) == ent)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700781 fbi->palette_buffer[i] = PALETTE_BUFF_CLEAR;
782 else
783 fbi->palette_ready = 1; /* retry */
784 }
785}
786
David Howells7d12e782006-10-05 14:55:46 +0100787static irqreturn_t s3c2410fb_irq(int irq, void *dev_id)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700788{
789 struct s3c2410fb_info *fbi = dev_id;
Ben Dooksaff39a82007-07-31 00:37:37 -0700790 void __iomem *regs = fbi->io;
791 unsigned long lcdirq = readl(regs + S3C2410_LCDINTPND);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700792
793 if (lcdirq & S3C2410_LCDINT_FRSYNC) {
794 if (fbi->palette_ready)
795 s3c2410fb_write_palette(fbi);
796
Ben Dooksaff39a82007-07-31 00:37:37 -0700797 writel(S3C2410_LCDINT_FRSYNC, regs + S3C2410_LCDINTPND);
798 writel(S3C2410_LCDINT_FRSYNC, regs + S3C2410_LCDSRCPND);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700799 }
800
801 return IRQ_HANDLED;
802}
803
Krzysztof Heltb0831942007-10-16 01:28:54 -0700804static char driver_name[] = "s3c2410fb";
Arnaud Patard20fd5762005-09-09 13:10:07 -0700805
Arnaud Patard740f14b2006-01-09 20:53:41 -0800806static int __init s3c2410fb_probe(struct platform_device *pdev)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700807{
808 struct s3c2410fb_info *info;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700809 struct s3c2410fb_display *display;
Krzysztof Heltb0831942007-10-16 01:28:54 -0700810 struct fb_info *fbinfo;
Ben Dooksaff39a82007-07-31 00:37:37 -0700811 struct resource *res;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700812 int ret;
813 int irq;
814 int i;
Ben Dooksaff39a82007-07-31 00:37:37 -0700815 int size;
Arnaud Patard6931a762006-06-26 00:26:45 -0700816 u32 lcdcon1;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700817
Russell King3ae5eae2005-11-09 22:32:44 +0000818 mach_info = pdev->dev.platform_data;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700819 if (mach_info == NULL) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700820 dev_err(&pdev->dev,
821 "no platform data for lcd, cannot attach\n");
Arnaud Patard20fd5762005-09-09 13:10:07 -0700822 return -EINVAL;
823 }
824
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700825 display = mach_info->displays + mach_info->default_display;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700826
827 irq = platform_get_irq(pdev, 0);
828 if (irq < 0) {
Russell King3ae5eae2005-11-09 22:32:44 +0000829 dev_err(&pdev->dev, "no irq for device\n");
Arnaud Patard20fd5762005-09-09 13:10:07 -0700830 return -ENOENT;
831 }
832
Russell King3ae5eae2005-11-09 22:32:44 +0000833 fbinfo = framebuffer_alloc(sizeof(struct s3c2410fb_info), &pdev->dev);
Krzysztof Heltb0831942007-10-16 01:28:54 -0700834 if (!fbinfo)
Arnaud Patard20fd5762005-09-09 13:10:07 -0700835 return -ENOMEM;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700836
Arnaud Patard20fd5762005-09-09 13:10:07 -0700837 info = fbinfo->par;
Ben Dooks0187f222007-02-16 01:28:42 -0800838 info->dev = &pdev->dev;
839
Ben Dooksaff39a82007-07-31 00:37:37 -0700840 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
841 if (res == NULL) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700842 dev_err(&pdev->dev, "failed to get memory registers\n");
Ben Dooksaff39a82007-07-31 00:37:37 -0700843 ret = -ENXIO;
844 goto dealloc_fb;
845 }
846
Krzysztof Heltb0831942007-10-16 01:28:54 -0700847 size = (res->end - res->start) + 1;
Ben Dooksaff39a82007-07-31 00:37:37 -0700848 info->mem = request_mem_region(res->start, size, pdev->name);
849 if (info->mem == NULL) {
850 dev_err(&pdev->dev, "failed to get memory region\n");
851 ret = -ENOENT;
852 goto dealloc_fb;
853 }
854
855 info->io = ioremap(res->start, size);
856 if (info->io == NULL) {
857 dev_err(&pdev->dev, "ioremap() of registers failed\n");
858 ret = -ENXIO;
859 goto release_mem;
860 }
861
Russell King3ae5eae2005-11-09 22:32:44 +0000862 platform_set_drvdata(pdev, fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700863
Arnaud Patard20fd5762005-09-09 13:10:07 -0700864 dprintk("devinit\n");
865
866 strcpy(fbinfo->fix.id, driver_name);
867
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700868 info->regs.lcdcon1 = display->lcdcon1;
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700869 info->regs.lcdcon5 = display->lcdcon5;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700870
Arnaud Patard6931a762006-06-26 00:26:45 -0700871 /* Stop the video and unset ENVID if set */
872 info->regs.lcdcon1 &= ~S3C2410_LCDCON1_ENVID;
Ben Dooksaff39a82007-07-31 00:37:37 -0700873 lcdcon1 = readl(info->io + S3C2410_LCDCON1);
874 writel(lcdcon1 & ~S3C2410_LCDCON1_ENVID, info->io + S3C2410_LCDCON1);
Arnaud Patard6931a762006-06-26 00:26:45 -0700875
Russell King3ae5eae2005-11-09 22:32:44 +0000876 info->mach_info = pdev->dev.platform_data;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700877 info->current_display = mach_info->default_display;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700878
879 fbinfo->fix.type = FB_TYPE_PACKED_PIXELS;
880 fbinfo->fix.type_aux = 0;
881 fbinfo->fix.xpanstep = 0;
882 fbinfo->fix.ypanstep = 0;
883 fbinfo->fix.ywrapstep = 0;
884 fbinfo->fix.accel = FB_ACCEL_NONE;
885
886 fbinfo->var.nonstd = 0;
887 fbinfo->var.activate = FB_ACTIVATE_NOW;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700888 fbinfo->var.height = display->height;
889 fbinfo->var.width = display->width;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700890 fbinfo->var.accel_flags = 0;
891 fbinfo->var.vmode = FB_VMODE_NONINTERLACED;
892
893 fbinfo->fbops = &s3c2410fb_ops;
894 fbinfo->flags = FBINFO_FLAG_DEFAULT;
895 fbinfo->pseudo_palette = &info->pseudo_pal;
896
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700897 fbinfo->var.xres = display->xres;
898 fbinfo->var.xres_virtual = display->xres;
899 fbinfo->var.yres = display->yres;
900 fbinfo->var.yres_virtual = display->yres;
901 fbinfo->var.bits_per_pixel = display->bpp;
Krzysztof Helt9939a482007-10-16 01:28:57 -0700902 fbinfo->var.left_margin = display->left_margin;
903 fbinfo->var.right_margin = display->right_margin;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700904
Krzysztof Helt3c9ffd02007-10-16 01:28:59 -0700905 fbinfo->var.upper_margin = display->upper_margin;
906 fbinfo->var.lower_margin = display->lower_margin;
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700907 fbinfo->var.vsync_len = display->vsync_len;
908 fbinfo->var.hsync_len = display->hsync_len;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700909
910 fbinfo->var.red.offset = 11;
911 fbinfo->var.green.offset = 5;
912 fbinfo->var.blue.offset = 0;
913 fbinfo->var.transp.offset = 0;
914 fbinfo->var.red.length = 5;
915 fbinfo->var.green.length = 6;
916 fbinfo->var.blue.length = 5;
917 fbinfo->var.transp.length = 0;
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700918
919 /* find maximum required memory size for display */
920 for (i = 0; i < mach_info->num_displays; i++) {
921 unsigned long smem_len = mach_info->displays[i].xres;
922
923 smem_len *= mach_info->displays[i].yres;
924 smem_len *= mach_info->displays[i].bpp;
925 smem_len >>= 3;
926 if (fbinfo->fix.smem_len < smem_len)
927 fbinfo->fix.smem_len = smem_len;
928 }
Arnaud Patard20fd5762005-09-09 13:10:07 -0700929
930 for (i = 0; i < 256; i++)
931 info->palette_buffer[i] = PALETTE_BUFF_CLEAR;
932
Thomas Gleixner63a43392006-07-01 19:29:45 -0700933 ret = request_irq(irq, s3c2410fb_irq, IRQF_DISABLED, pdev->name, info);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700934 if (ret) {
Russell King3ae5eae2005-11-09 22:32:44 +0000935 dev_err(&pdev->dev, "cannot get irq %d - err %d\n", irq, ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700936 ret = -EBUSY;
Ben Dooksaff39a82007-07-31 00:37:37 -0700937 goto release_regs;
Arnaud Patard20fd5762005-09-09 13:10:07 -0700938 }
939
940 info->clk = clk_get(NULL, "lcd");
941 if (!info->clk || IS_ERR(info->clk)) {
942 printk(KERN_ERR "failed to get lcd clock source\n");
943 ret = -ENOENT;
944 goto release_irq;
945 }
946
Arnaud Patard20fd5762005-09-09 13:10:07 -0700947 clk_enable(info->clk);
948 dprintk("got and enabled clock\n");
949
950 msleep(1);
951
952 /* Initialize video memory */
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700953 ret = s3c2410fb_map_video_memory(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700954 if (ret) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700955 printk(KERN_ERR "Failed to allocate video RAM: %d\n", ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700956 ret = -ENOMEM;
957 goto release_clock;
958 }
Ben Dooksaff39a82007-07-31 00:37:37 -0700959
Arnaud Patard20fd5762005-09-09 13:10:07 -0700960 dprintk("got video memory\n");
961
Krzysztof Helt110c1fa2007-10-16 01:28:55 -0700962 s3c2410fb_init_registers(fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700963
Krzysztof Heltb0831942007-10-16 01:28:54 -0700964 s3c2410fb_check_var(&fbinfo->var, fbinfo);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700965
966 ret = register_framebuffer(fbinfo);
967 if (ret < 0) {
Krzysztof Heltb0831942007-10-16 01:28:54 -0700968 printk(KERN_ERR "Failed to register framebuffer device: %d\n",
969 ret);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700970 goto free_video_memory;
971 }
972
973 /* create device files */
Russell King3ae5eae2005-11-09 22:32:44 +0000974 device_create_file(&pdev->dev, &dev_attr_debug);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700975
976 printk(KERN_INFO "fb%d: %s frame buffer device\n",
977 fbinfo->node, fbinfo->fix.id);
978
979 return 0;
980
981free_video_memory:
982 s3c2410fb_unmap_video_memory(info);
983release_clock:
984 clk_disable(info->clk);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700985 clk_put(info->clk);
986release_irq:
Krzysztof Heltb0831942007-10-16 01:28:54 -0700987 free_irq(irq, info);
Ben Dooksaff39a82007-07-31 00:37:37 -0700988release_regs:
989 iounmap(info->io);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700990release_mem:
Ben Dooksaff39a82007-07-31 00:37:37 -0700991 release_resource(info->mem);
992 kfree(info->mem);
Arnaud Patard20fd5762005-09-09 13:10:07 -0700993dealloc_fb:
994 framebuffer_release(fbinfo);
995 return ret;
996}
997
998/* s3c2410fb_stop_lcd
999 *
1000 * shutdown the lcd controller
Krzysztof Heltb0831942007-10-16 01:28:54 -07001001 */
Arnaud Patard6931a762006-06-26 00:26:45 -07001002static void s3c2410fb_stop_lcd(struct s3c2410fb_info *fbi)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001003{
1004 unsigned long flags;
Arnaud Patard20fd5762005-09-09 13:10:07 -07001005
1006 local_irq_save(flags);
1007
Arnaud Patard6931a762006-06-26 00:26:45 -07001008 fbi->regs.lcdcon1 &= ~S3C2410_LCDCON1_ENVID;
Ben Dooksaff39a82007-07-31 00:37:37 -07001009 writel(fbi->regs.lcdcon1, fbi->io + S3C2410_LCDCON1);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001010
1011 local_irq_restore(flags);
1012}
1013
1014/*
1015 * Cleanup
1016 */
Russell King3ae5eae2005-11-09 22:32:44 +00001017static int s3c2410fb_remove(struct platform_device *pdev)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001018{
Krzysztof Heltb0831942007-10-16 01:28:54 -07001019 struct fb_info *fbinfo = platform_get_drvdata(pdev);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001020 struct s3c2410fb_info *info = fbinfo->par;
1021 int irq;
1022
Arnaud Patard6931a762006-06-26 00:26:45 -07001023 s3c2410fb_stop_lcd(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001024 msleep(1);
1025
1026 s3c2410fb_unmap_video_memory(info);
1027
Krzysztof Heltb0831942007-10-16 01:28:54 -07001028 if (info->clk) {
1029 clk_disable(info->clk);
1030 clk_put(info->clk);
1031 info->clk = NULL;
Arnaud Patard20fd5762005-09-09 13:10:07 -07001032 }
1033
1034 irq = platform_get_irq(pdev, 0);
Krzysztof Heltb0831942007-10-16 01:28:54 -07001035 free_irq(irq, info);
Ben Dooksaff39a82007-07-31 00:37:37 -07001036
1037 release_resource(info->mem);
1038 kfree(info->mem);
1039 iounmap(info->io);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001040 unregister_framebuffer(fbinfo);
1041
1042 return 0;
1043}
1044
1045#ifdef CONFIG_PM
1046
1047/* suspend and resume support for the lcd controller */
Russell King3ae5eae2005-11-09 22:32:44 +00001048static int s3c2410fb_suspend(struct platform_device *dev, pm_message_t state)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001049{
Russell King3ae5eae2005-11-09 22:32:44 +00001050 struct fb_info *fbinfo = platform_get_drvdata(dev);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001051 struct s3c2410fb_info *info = fbinfo->par;
1052
Arnaud Patard6931a762006-06-26 00:26:45 -07001053 s3c2410fb_stop_lcd(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001054
Russell King9480e302005-10-28 09:52:56 -07001055 /* sleep before disabling the clock, we need to ensure
1056 * the LCD DMA engine is not going to get back on the bus
1057 * before the clock goes off again (bjd) */
Arnaud Patard20fd5762005-09-09 13:10:07 -07001058
Russell King9480e302005-10-28 09:52:56 -07001059 msleep(1);
1060 clk_disable(info->clk);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001061
1062 return 0;
1063}
1064
Russell King3ae5eae2005-11-09 22:32:44 +00001065static int s3c2410fb_resume(struct platform_device *dev)
Arnaud Patard20fd5762005-09-09 13:10:07 -07001066{
Russell King3ae5eae2005-11-09 22:32:44 +00001067 struct fb_info *fbinfo = platform_get_drvdata(dev);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001068 struct s3c2410fb_info *info = fbinfo->par;
1069
Russell King9480e302005-10-28 09:52:56 -07001070 clk_enable(info->clk);
1071 msleep(1);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001072
Russell King9480e302005-10-28 09:52:56 -07001073 s3c2410fb_init_registers(info);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001074
1075 return 0;
1076}
1077
1078#else
1079#define s3c2410fb_suspend NULL
1080#define s3c2410fb_resume NULL
1081#endif
1082
Russell King3ae5eae2005-11-09 22:32:44 +00001083static struct platform_driver s3c2410fb_driver = {
Arnaud Patard20fd5762005-09-09 13:10:07 -07001084 .probe = s3c2410fb_probe,
Russell King3ae5eae2005-11-09 22:32:44 +00001085 .remove = s3c2410fb_remove,
Arnaud Patard20fd5762005-09-09 13:10:07 -07001086 .suspend = s3c2410fb_suspend,
1087 .resume = s3c2410fb_resume,
Russell King3ae5eae2005-11-09 22:32:44 +00001088 .driver = {
1089 .name = "s3c2410-lcd",
1090 .owner = THIS_MODULE,
1091 },
Arnaud Patard20fd5762005-09-09 13:10:07 -07001092};
1093
1094int __devinit s3c2410fb_init(void)
1095{
Russell King3ae5eae2005-11-09 22:32:44 +00001096 return platform_driver_register(&s3c2410fb_driver);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001097}
1098
1099static void __exit s3c2410fb_cleanup(void)
1100{
Russell King3ae5eae2005-11-09 22:32:44 +00001101 platform_driver_unregister(&s3c2410fb_driver);
Arnaud Patard20fd5762005-09-09 13:10:07 -07001102}
1103
Arnaud Patard20fd5762005-09-09 13:10:07 -07001104module_init(s3c2410fb_init);
1105module_exit(s3c2410fb_cleanup);
1106
Krzysztof Heltb0831942007-10-16 01:28:54 -07001107MODULE_AUTHOR("Arnaud Patard <arnaud.patard@rtp-net.org>, "
1108 "Ben Dooks <ben-linux@fluff.org>");
Arnaud Patard20fd5762005-09-09 13:10:07 -07001109MODULE_DESCRIPTION("Framebuffer driver for the s3c2410");
1110MODULE_LICENSE("GPL");