| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * PCI Express PCI Hot Plug Driver | 
|  | 3 | * | 
|  | 4 | * Copyright (C) 1995,2001 Compaq Computer Corporation | 
|  | 5 | * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com) | 
|  | 6 | * Copyright (C) 2001 IBM Corp. | 
|  | 7 | * Copyright (C) 2003-2004 Intel Corporation | 
|  | 8 | * | 
|  | 9 | * All rights reserved. | 
|  | 10 | * | 
|  | 11 | * This program is free software; you can redistribute it and/or modify | 
|  | 12 | * it under the terms of the GNU General Public License as published by | 
|  | 13 | * the Free Software Foundation; either version 2 of the License, or (at | 
|  | 14 | * your option) any later version. | 
|  | 15 | * | 
|  | 16 | * This program is distributed in the hope that it will be useful, but | 
|  | 17 | * WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 18 | * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or | 
|  | 19 | * NON INFRINGEMENT.  See the GNU General Public License for more | 
|  | 20 | * details. | 
|  | 21 | * | 
|  | 22 | * You should have received a copy of the GNU General Public License | 
|  | 23 | * along with this program; if not, write to the Free Software | 
|  | 24 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 25 | * | 
| Kristen Accardi | 8cf4c19 | 2005-08-16 15:16:10 -0700 | [diff] [blame] | 26 | * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * | 
|  | 28 | */ | 
|  | 29 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/kernel.h> | 
|  | 31 | #include <linux/module.h> | 
|  | 32 | #include <linux/types.h> | 
| Tim Schmielau | de25968 | 2006-01-08 01:02:05 -0800 | [diff] [blame] | 33 | #include <linux/signal.h> | 
|  | 34 | #include <linux/jiffies.h> | 
|  | 35 | #include <linux/timer.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | #include <linux/pci.h> | 
| Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 37 | #include <linux/interrupt.h> | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 38 | #include <linux/time.h> | 
| Andrew Morton | 5d1b8c9 | 2005-11-13 16:06:39 -0800 | [diff] [blame] | 39 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include "../pci.h" | 
|  | 41 | #include "pciehp.h" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 |  | 
| Kenji Kaneshige | 5d386e1 | 2007-03-06 15:02:26 -0800 | [diff] [blame] | 43 | static atomic_t pciehp_num_controllers = ATOMIC_INIT(0); | 
|  | 44 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 45 | static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value) | 
|  | 46 | { | 
|  | 47 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 48 | return pci_read_config_word(dev, ctrl->cap_base + reg, value); | 
|  | 49 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 51 | static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value) | 
|  | 52 | { | 
|  | 53 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 54 | return pci_read_config_dword(dev, ctrl->cap_base + reg, value); | 
|  | 55 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 57 | static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value) | 
|  | 58 | { | 
|  | 59 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 60 | return pci_write_config_word(dev, ctrl->cap_base + reg, value); | 
|  | 61 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 |  | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 63 | static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value) | 
|  | 64 | { | 
|  | 65 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 66 | return pci_write_config_dword(dev, ctrl->cap_base + reg, value); | 
|  | 67 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | /* Power Control Command */ | 
|  | 70 | #define POWER_ON	0 | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 71 | #define POWER_OFF	PCI_EXP_SLTCTL_PCC | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 73 | static irqreturn_t pcie_isr(int irq, void *dev_id); | 
|  | 74 | static void start_int_poll_timer(struct controller *ctrl, int sec); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 |  | 
|  | 76 | /* This is the interrupt polling timeout function. */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 77 | static void int_poll_timeout(unsigned long data) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 79 | struct controller *ctrl = (struct controller *)data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | /* Poll for interrupt events.  regs == NULL => polling */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 82 | pcie_isr(0, ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 84 | init_timer(&ctrl->poll_timer); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | if (!pciehp_poll_time) | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 86 | pciehp_poll_time = 2; /* default polling interval is 2 sec */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 88 | start_int_poll_timer(ctrl, pciehp_poll_time); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | } | 
|  | 90 |  | 
|  | 91 | /* This function starts the interrupt polling timer. */ | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 92 | static void start_int_poll_timer(struct controller *ctrl, int sec) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 94 | /* Clamp to sane value */ | 
|  | 95 | if ((sec <= 0) || (sec > 60)) | 
|  | 96 | sec = 2; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 97 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 98 | ctrl->poll_timer.function = &int_poll_timeout; | 
|  | 99 | ctrl->poll_timer.data = (unsigned long)ctrl; | 
|  | 100 | ctrl->poll_timer.expires = jiffies + sec * HZ; | 
|  | 101 | add_timer(&ctrl->poll_timer); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | } | 
|  | 103 |  | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 104 | static inline int pciehp_request_irq(struct controller *ctrl) | 
|  | 105 | { | 
| Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 106 | int retval, irq = ctrl->pcie->irq; | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 107 |  | 
|  | 108 | /* Install interrupt polling timer. Start with 10 sec delay */ | 
|  | 109 | if (pciehp_poll_mode) { | 
|  | 110 | init_timer(&ctrl->poll_timer); | 
|  | 111 | start_int_poll_timer(ctrl, 10); | 
|  | 112 | return 0; | 
|  | 113 | } | 
|  | 114 |  | 
|  | 115 | /* Installs the interrupt handler */ | 
|  | 116 | retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl); | 
|  | 117 | if (retval) | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 118 | ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n", | 
|  | 119 | irq); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 120 | return retval; | 
|  | 121 | } | 
|  | 122 |  | 
|  | 123 | static inline void pciehp_free_irq(struct controller *ctrl) | 
|  | 124 | { | 
|  | 125 | if (pciehp_poll_mode) | 
|  | 126 | del_timer_sync(&ctrl->poll_timer); | 
|  | 127 | else | 
| Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 128 | free_irq(ctrl->pcie->irq, ctrl); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 129 | } | 
|  | 130 |  | 
| Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 131 | static int pcie_poll_cmd(struct controller *ctrl) | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 132 | { | 
|  | 133 | u16 slot_status; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 134 | int err, timeout = 1000; | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 135 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 136 | err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
|  | 137 | if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) { | 
|  | 138 | pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC); | 
|  | 139 | return 1; | 
| Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 140 | } | 
| Adrian Bunk | a5827f4 | 2008-08-28 01:05:26 +0300 | [diff] [blame] | 141 | while (timeout > 0) { | 
| Kenji Kaneshige | 66618ba | 2008-06-20 12:05:12 +0900 | [diff] [blame] | 142 | msleep(10); | 
|  | 143 | timeout -= 10; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 144 | err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
|  | 145 | if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) { | 
|  | 146 | pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC); | 
|  | 147 | return 1; | 
| Kenji Kaneshige | 820943b | 2008-06-20 12:04:33 +0900 | [diff] [blame] | 148 | } | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 149 | } | 
|  | 150 | return 0;	/* timeout */ | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 151 | } | 
|  | 152 |  | 
| Kenji Kaneshige | 563f119 | 2008-06-20 12:05:52 +0900 | [diff] [blame] | 153 | static void pcie_wait_cmd(struct controller *ctrl, int poll) | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 154 | { | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 155 | unsigned int msecs = pciehp_poll_mode ? 2500 : 1000; | 
|  | 156 | unsigned long timeout = msecs_to_jiffies(msecs); | 
|  | 157 | int rc; | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 158 |  | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 159 | if (poll) | 
|  | 160 | rc = pcie_poll_cmd(ctrl); | 
|  | 161 | else | 
| Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 162 | rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout); | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 163 | if (!rc) | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 164 | ctrl_dbg(ctrl, "Command not completed in 1000 msec\n"); | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 165 | } | 
|  | 166 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 167 | /** | 
|  | 168 | * pcie_write_cmd - Issue controller command | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 169 | * @ctrl: controller to which the command is issued | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 170 | * @cmd:  command value written to slot control register | 
|  | 171 | * @mask: bitmask of slot control register to be modified | 
|  | 172 | */ | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 173 | static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | int retval = 0; | 
|  | 176 | u16 slot_status; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 177 | u16 slot_ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 |  | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 179 | mutex_lock(&ctrl->ctrl_lock); | 
|  | 180 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 181 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 183 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", | 
|  | 184 | __func__); | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 185 | goto out; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 186 | } | 
|  | 187 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 188 | if (slot_status & PCI_EXP_SLTSTA_CC) { | 
| Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 189 | if (!ctrl->no_cmd_complete) { | 
|  | 190 | /* | 
|  | 191 | * After 1 sec and CMD_COMPLETED still not set, just | 
|  | 192 | * proceed forward to issue the next command according | 
|  | 193 | * to spec. Just print out the error message. | 
|  | 194 | */ | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 195 | ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n"); | 
| Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 196 | } else if (!NO_CMD_CMPL(ctrl)) { | 
|  | 197 | /* | 
|  | 198 | * This controller semms to notify of command completed | 
|  | 199 | * event even though it supports none of power | 
|  | 200 | * controller, attention led, power led and EMI. | 
|  | 201 | */ | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 202 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to " | 
|  | 203 | "wait for command completed event.\n"); | 
| Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 204 | ctrl->no_cmd_complete = 0; | 
|  | 205 | } else { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 206 | ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe " | 
|  | 207 | "the controller is broken.\n"); | 
| Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 208 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 209 | } | 
|  | 210 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 211 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 213 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 214 | goto out; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 215 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 217 | slot_ctrl &= ~mask; | 
| Kenji Kaneshige | b7aa1f1 | 2008-04-25 14:39:14 -0700 | [diff] [blame] | 218 | slot_ctrl |= (cmd & mask); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 219 | ctrl->cmd_busy = 1; | 
| Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 220 | smp_mb(); | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 221 | retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 222 | if (retval) | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 223 | ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n"); | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 224 |  | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 225 | /* | 
|  | 226 | * Wait for command completion. | 
|  | 227 | */ | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 228 | if (!retval && !ctrl->no_cmd_complete) { | 
|  | 229 | int poll = 0; | 
|  | 230 | /* | 
|  | 231 | * if hotplug interrupt is not enabled or command | 
|  | 232 | * completed interrupt is not enabled, we need to poll | 
|  | 233 | * command completed event. | 
|  | 234 | */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 235 | if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) || | 
|  | 236 | !(slot_ctrl & PCI_EXP_SLTCTL_CCIE)) | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 237 | poll = 1; | 
| Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 238 | pcie_wait_cmd(ctrl, poll); | 
| Kenji Kaneshige | 6592e02 | 2008-05-27 19:05:26 +0900 | [diff] [blame] | 239 | } | 
| Kenji Kaneshige | 44ef4ce | 2006-12-21 17:01:09 -0800 | [diff] [blame] | 240 | out: | 
|  | 241 | mutex_unlock(&ctrl->ctrl_lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | return retval; | 
|  | 243 | } | 
|  | 244 |  | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 245 | static inline int check_link_active(struct controller *ctrl) | 
|  | 246 | { | 
|  | 247 | u16 link_status; | 
|  | 248 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 249 | if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status)) | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 250 | return 0; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 251 | return !!(link_status & PCI_EXP_LNKSTA_DLLLA); | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 252 | } | 
|  | 253 |  | 
|  | 254 | static void pcie_wait_link_active(struct controller *ctrl) | 
|  | 255 | { | 
|  | 256 | int timeout = 1000; | 
|  | 257 |  | 
|  | 258 | if (check_link_active(ctrl)) | 
|  | 259 | return; | 
|  | 260 | while (timeout > 0) { | 
|  | 261 | msleep(10); | 
|  | 262 | timeout -= 10; | 
|  | 263 | if (check_link_active(ctrl)) | 
|  | 264 | return; | 
|  | 265 | } | 
|  | 266 | ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n"); | 
|  | 267 | } | 
|  | 268 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | static int hpc_check_lnk_status(struct controller *ctrl) | 
|  | 270 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | u16 lnk_status; | 
|  | 272 | int retval = 0; | 
|  | 273 |  | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 274 | /* | 
|  | 275 | * Data Link Layer Link Active Reporting must be capable for | 
|  | 276 | * hot-plug capable downstream port. But old controller might | 
|  | 277 | * not implement it. In this case, we wait for 1000 ms. | 
|  | 278 | */ | 
|  | 279 | if (ctrl->link_active_reporting){ | 
|  | 280 | /* Wait for Data Link Layer Link Active bit to be set */ | 
|  | 281 | pcie_wait_link_active(ctrl); | 
|  | 282 | /* | 
|  | 283 | * We must wait for 100 ms after the Data Link Layer | 
|  | 284 | * Link Active bit reads 1b before initiating a | 
|  | 285 | * configuration access to the hot added device. | 
|  | 286 | */ | 
|  | 287 | msleep(100); | 
|  | 288 | } else | 
|  | 289 | msleep(1000); | 
|  | 290 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 291 | retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | if (retval) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 293 | ctrl_err(ctrl, "Cannot read LNKSTATUS register\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | return retval; | 
|  | 295 | } | 
|  | 296 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 297 | ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status); | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 298 | if ((lnk_status & PCI_EXP_LNKSTA_LT) || | 
|  | 299 | !(lnk_status & PCI_EXP_LNKSTA_NLW)) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 300 | ctrl_err(ctrl, "Link Training Error occurs \n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | retval = -1; | 
|  | 302 | return retval; | 
|  | 303 | } | 
|  | 304 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 305 | return retval; | 
|  | 306 | } | 
|  | 307 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | static int hpc_get_attention_status(struct slot *slot, u8 *status) | 
|  | 309 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 310 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | u16 slot_ctrl; | 
|  | 312 | u8 atten_led_state; | 
|  | 313 | int retval = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 315 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 317 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 318 | return retval; | 
|  | 319 | } | 
|  | 320 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 321 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 322 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 324 | atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 |  | 
|  | 326 | switch (atten_led_state) { | 
|  | 327 | case 0: | 
|  | 328 | *status = 0xFF;	/* Reserved */ | 
|  | 329 | break; | 
|  | 330 | case 1: | 
|  | 331 | *status = 1;	/* On */ | 
|  | 332 | break; | 
|  | 333 | case 2: | 
|  | 334 | *status = 2;	/* Blink */ | 
|  | 335 | break; | 
|  | 336 | case 3: | 
|  | 337 | *status = 0;	/* Off */ | 
|  | 338 | break; | 
|  | 339 | default: | 
|  | 340 | *status = 0xFF; | 
|  | 341 | break; | 
|  | 342 | } | 
|  | 343 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | return 0; | 
|  | 345 | } | 
|  | 346 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 347 | static int hpc_get_power_status(struct slot *slot, u8 *status) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 349 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | u16 slot_ctrl; | 
|  | 351 | u8 pwr_state; | 
|  | 352 | int	retval = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 354 | retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 356 | ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 357 | return retval; | 
|  | 358 | } | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 359 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 360 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 362 | pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 |  | 
|  | 364 | switch (pwr_state) { | 
|  | 365 | case 0: | 
|  | 366 | *status = 1; | 
|  | 367 | break; | 
|  | 368 | case 1: | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 369 | *status = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 370 | break; | 
|  | 371 | default: | 
|  | 372 | *status = 0xFF; | 
|  | 373 | break; | 
|  | 374 | } | 
|  | 375 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | return retval; | 
|  | 377 | } | 
|  | 378 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | static int hpc_get_latch_status(struct slot *slot, u8 *status) | 
|  | 380 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 381 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | u16 slot_status; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 383 | int retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 385 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 387 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", | 
|  | 388 | __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | return retval; | 
|  | 390 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 391 | *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | return 0; | 
|  | 393 | } | 
|  | 394 |  | 
|  | 395 | static int hpc_get_adapter_status(struct slot *slot, u8 *status) | 
|  | 396 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 397 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | u16 slot_status; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 399 | int retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 400 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 401 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 403 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", | 
|  | 404 | __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | return retval; | 
|  | 406 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 407 | *status = !!(slot_status & PCI_EXP_SLTSTA_PDS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | return 0; | 
|  | 409 | } | 
|  | 410 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 411 | static int hpc_query_power_fault(struct slot *slot) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 413 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | u16 slot_status; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 415 | int retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 417 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | if (retval) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 419 | ctrl_err(ctrl, "Cannot check for power fault\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | return retval; | 
|  | 421 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 422 | return !!(slot_status & PCI_EXP_SLTSTA_PFD); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 423 | } | 
|  | 424 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 425 | static int hpc_get_emi_status(struct slot *slot, u8 *status) | 
|  | 426 | { | 
|  | 427 | struct controller *ctrl = slot->ctrl; | 
|  | 428 | u16 slot_status; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 429 | int retval; | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 430 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 431 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 432 | if (retval) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 433 | ctrl_err(ctrl, "Cannot check EMI status\n"); | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 434 | return retval; | 
|  | 435 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 436 | *status = !!(slot_status & PCI_EXP_SLTSTA_EIS); | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 437 | return retval; | 
|  | 438 | } | 
|  | 439 |  | 
|  | 440 | static int hpc_toggle_emi(struct slot *slot) | 
|  | 441 | { | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 442 | u16 slot_cmd; | 
|  | 443 | u16 cmd_mask; | 
|  | 444 | int rc; | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 445 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 446 | slot_cmd = PCI_EXP_SLTCTL_EIC; | 
|  | 447 | cmd_mask = PCI_EXP_SLTCTL_EIC; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 448 | rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask); | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 449 | slot->last_emi_toggle = get_seconds(); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 450 |  | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 451 | return rc; | 
|  | 452 | } | 
|  | 453 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | static int hpc_set_attention_status(struct slot *slot, u8 value) | 
|  | 455 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 456 | struct controller *ctrl = slot->ctrl; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 457 | u16 slot_cmd; | 
|  | 458 | u16 cmd_mask; | 
|  | 459 | int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 460 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 461 | cmd_mask = PCI_EXP_SLTCTL_AIC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | switch (value) { | 
|  | 463 | case 0 :	/* turn off */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 464 | slot_cmd = 0x00C0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | break; | 
|  | 466 | case 1:		/* turn on */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 467 | slot_cmd = 0x0040; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | break; | 
|  | 469 | case 2:		/* turn blink */ | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 470 | slot_cmd = 0x0080; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | break; | 
|  | 472 | default: | 
|  | 473 | return -1; | 
|  | 474 | } | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 475 | rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 476 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 477 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 478 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | return rc; | 
|  | 480 | } | 
|  | 481 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | static void hpc_set_green_led_on(struct slot *slot) | 
|  | 483 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 484 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 486 | u16 cmd_mask; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 487 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 488 | slot_cmd = 0x0100; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 489 | cmd_mask = PCI_EXP_SLTCTL_PIC; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 490 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 491 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 492 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | } | 
|  | 494 |  | 
|  | 495 | static void hpc_set_green_led_off(struct slot *slot) | 
|  | 496 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 497 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 499 | u16 cmd_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 501 | slot_cmd = 0x0300; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 502 | cmd_mask = PCI_EXP_SLTCTL_PIC; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 503 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 504 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 505 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 | } | 
|  | 507 |  | 
|  | 508 | static void hpc_set_green_led_blink(struct slot *slot) | 
|  | 509 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 510 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 511 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 512 | u16 cmd_mask; | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 513 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 514 | slot_cmd = 0x0200; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 515 | cmd_mask = PCI_EXP_SLTCTL_PIC; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 516 | pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 517 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 518 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 519 | } | 
|  | 520 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 521 | static int hpc_power_on_slot(struct slot * slot) | 
|  | 522 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 523 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 525 | u16 cmd_mask; | 
|  | 526 | u16 slot_status; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | int retval = 0; | 
|  | 528 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 529 | ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 |  | 
| Rajesh Shah | 5a49f20 | 2005-11-23 15:44:54 -0800 | [diff] [blame] | 531 | /* Clear sticky power-fault bit from previous power failures */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 532 | retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 534 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n", | 
|  | 535 | __func__); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 536 | return retval; | 
|  | 537 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 538 | slot_status &= PCI_EXP_SLTSTA_PFD; | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 539 | if (slot_status) { | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 540 | retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 541 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 542 | ctrl_err(ctrl, | 
|  | 543 | "%s: Cannot write to SLOTSTATUS register\n", | 
|  | 544 | __func__); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 545 | return retval; | 
|  | 546 | } | 
|  | 547 | } | 
|  | 548 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 549 | slot_cmd = POWER_ON; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 550 | cmd_mask = PCI_EXP_SLTCTL_PCC; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 551 | if (!pciehp_poll_mode) { | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 552 | /* Enable power fault detection turned off at power off time */ | 
|  | 553 | slot_cmd |= PCI_EXP_SLTCTL_PFDE; | 
|  | 554 | cmd_mask |= PCI_EXP_SLTCTL_PFDE; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 555 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 |  | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 557 | retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | if (retval) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 559 | ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd); | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 560 | return retval; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | } | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 562 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 563 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 |  | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 565 | ctrl->power_fault_detected = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 566 | return retval; | 
|  | 567 | } | 
|  | 568 |  | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 569 | static inline int pcie_mask_bad_dllp(struct controller *ctrl) | 
|  | 570 | { | 
|  | 571 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 572 | int pos; | 
|  | 573 | u32 reg; | 
|  | 574 |  | 
|  | 575 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR); | 
|  | 576 | if (!pos) | 
|  | 577 | return 0; | 
|  | 578 | pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, ®); | 
|  | 579 | if (reg & PCI_ERR_COR_BAD_DLLP) | 
|  | 580 | return 0; | 
|  | 581 | reg |= PCI_ERR_COR_BAD_DLLP; | 
|  | 582 | pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg); | 
|  | 583 | return 1; | 
|  | 584 | } | 
|  | 585 |  | 
|  | 586 | static inline void pcie_unmask_bad_dllp(struct controller *ctrl) | 
|  | 587 | { | 
|  | 588 | struct pci_dev *dev = ctrl->pci_dev; | 
|  | 589 | u32 reg; | 
|  | 590 | int pos; | 
|  | 591 |  | 
|  | 592 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR); | 
|  | 593 | if (!pos) | 
|  | 594 | return; | 
|  | 595 | pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, ®); | 
|  | 596 | if (!(reg & PCI_ERR_COR_BAD_DLLP)) | 
|  | 597 | return; | 
|  | 598 | reg &= ~PCI_ERR_COR_BAD_DLLP; | 
|  | 599 | pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg); | 
|  | 600 | } | 
|  | 601 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 602 | static int hpc_power_off_slot(struct slot * slot) | 
|  | 603 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 604 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | u16 slot_cmd; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 606 | u16 cmd_mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | int retval = 0; | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 608 | int changed; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 610 | ctrl_dbg(ctrl, "%s: slot->hp_slot %x\n", __func__, slot->hp_slot); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 611 |  | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 612 | /* | 
|  | 613 | * Set Bad DLLP Mask bit in Correctable Error Mask | 
|  | 614 | * Register. This is the workaround against Bad DLLP error | 
|  | 615 | * that sometimes happens during turning power off the slot | 
|  | 616 | * which conforms to PCI Express 1.0a spec. | 
|  | 617 | */ | 
|  | 618 | changed = pcie_mask_bad_dllp(ctrl); | 
|  | 619 |  | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 620 | slot_cmd = POWER_OFF; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 621 | cmd_mask = PCI_EXP_SLTCTL_PCC; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 622 | if (!pciehp_poll_mode) { | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 623 | /* Disable power fault detection */ | 
|  | 624 | slot_cmd &= ~PCI_EXP_SLTCTL_PFDE; | 
|  | 625 | cmd_mask |= PCI_EXP_SLTCTL_PFDE; | 
| Kenji Kaneshige | f477836 | 2007-05-31 09:43:34 -0700 | [diff] [blame] | 626 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 |  | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 628 | retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | if (retval) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 630 | ctrl_err(ctrl, "Write command failed!\n"); | 
| Kenji Kaneshige | c1ef5cb | 2008-03-04 13:01:14 -0800 | [diff] [blame] | 631 | retval = -1; | 
|  | 632 | goto out; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | } | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 634 | ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 635 | __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd); | 
| Kenji Kaneshige | c1ef5cb | 2008-03-04 13:01:14 -0800 | [diff] [blame] | 636 | out: | 
| Kenji Kaneshige | f1050a3 | 2007-12-20 19:45:09 +0900 | [diff] [blame] | 637 | if (changed) | 
|  | 638 | pcie_unmask_bad_dllp(ctrl); | 
|  | 639 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 640 | return retval; | 
|  | 641 | } | 
|  | 642 |  | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 643 | static irqreturn_t pcie_isr(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 645 | struct controller *ctrl = (struct controller *)dev_id; | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 646 | u16 detected, intr_loc; | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 647 | struct slot *p_slot; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 648 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 649 | /* | 
|  | 650 | * In order to guarantee that all interrupt events are | 
|  | 651 | * serviced, we need to re-inspect Slot Status register after | 
|  | 652 | * clearing what is presumed to be the last pending interrupt. | 
|  | 653 | */ | 
|  | 654 | intr_loc = 0; | 
|  | 655 | do { | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 656 | if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 657 | ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n", | 
|  | 658 | __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | return IRQ_NONE; | 
|  | 660 | } | 
|  | 661 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 662 | detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD | | 
|  | 663 | PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC | | 
|  | 664 | PCI_EXP_SLTSTA_CC); | 
| Kenji Kaneshige | 81b840c | 2009-02-03 15:06:13 +0900 | [diff] [blame] | 665 | detected &= ~intr_loc; | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 666 | intr_loc |= detected; | 
|  | 667 | if (!intr_loc) | 
|  | 668 | return IRQ_NONE; | 
| Kenji Kaneshige | 81b840c | 2009-02-03 15:06:13 +0900 | [diff] [blame] | 669 | if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 670 | ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n", | 
|  | 671 | __func__); | 
| Kenji Kaneshige | a0f018d | 2006-12-21 17:01:06 -0800 | [diff] [blame] | 672 | return IRQ_NONE; | 
|  | 673 | } | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 674 | } while (detected); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 675 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 676 | ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc); | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 677 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 678 | /* Check Command Complete Interrupt Pending */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 679 | if (intr_loc & PCI_EXP_SLTSTA_CC) { | 
| Kenji Kaneshige | 262303f | 2006-12-21 17:01:10 -0800 | [diff] [blame] | 680 | ctrl->cmd_busy = 0; | 
| Kenji Kaneshige | 2d32a9a | 2008-04-25 14:39:02 -0700 | [diff] [blame] | 681 | smp_mb(); | 
| Kenji Kaneshige | d737bdc | 2008-05-28 14:59:44 +0900 | [diff] [blame] | 682 | wake_up(&ctrl->queue); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 683 | } | 
|  | 684 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 685 | if (!(intr_loc & ~PCI_EXP_SLTSTA_CC)) | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 686 | return IRQ_HANDLED; | 
|  | 687 |  | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 688 | p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset); | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 689 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 690 | /* Check MRL Sensor Changed */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 691 | if (intr_loc & PCI_EXP_SLTSTA_MRLSC) | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 692 | pciehp_handle_switch_change(p_slot); | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 693 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 694 | /* Check Attention Button Pressed */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 695 | if (intr_loc & PCI_EXP_SLTSTA_ABP) | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 696 | pciehp_handle_attention_button(p_slot); | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 697 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 698 | /* Check Presence Detect Changed */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 699 | if (intr_loc & PCI_EXP_SLTSTA_PDC) | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 700 | pciehp_handle_presence_change(p_slot); | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 701 |  | 
| Kenji Kaneshige | c6b069e | 2008-04-25 14:38:57 -0700 | [diff] [blame] | 702 | /* Check Power Fault Detected */ | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 703 | if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) { | 
|  | 704 | ctrl->power_fault_detected = 1; | 
| Kenji Kaneshige | dbd79ae | 2008-05-27 19:03:16 +0900 | [diff] [blame] | 705 | pciehp_handle_power_fault(p_slot); | 
| Kenji Kaneshige | 99f0169 | 2009-02-03 15:06:16 +0900 | [diff] [blame] | 706 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 707 | return IRQ_HANDLED; | 
|  | 708 | } | 
|  | 709 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 710 | static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 711 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 712 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | enum pcie_link_speed lnk_speed; | 
|  | 714 | u32	lnk_cap; | 
|  | 715 | int retval = 0; | 
|  | 716 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 717 | retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 719 | ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | return retval; | 
|  | 721 | } | 
|  | 722 |  | 
|  | 723 | switch (lnk_cap & 0x000F) { | 
|  | 724 | case 1: | 
|  | 725 | lnk_speed = PCIE_2PT5GB; | 
|  | 726 | break; | 
|  | 727 | default: | 
|  | 728 | lnk_speed = PCIE_LNK_SPEED_UNKNOWN; | 
|  | 729 | break; | 
|  | 730 | } | 
|  | 731 |  | 
|  | 732 | *value = lnk_speed; | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 733 | ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 734 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | return retval; | 
|  | 736 | } | 
|  | 737 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 738 | static int hpc_get_max_lnk_width(struct slot *slot, | 
|  | 739 | enum pcie_link_width *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 741 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | enum pcie_link_width lnk_wdth; | 
|  | 743 | u32	lnk_cap; | 
|  | 744 | int retval = 0; | 
|  | 745 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 746 | retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 747 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 748 | ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | return retval; | 
|  | 750 | } | 
|  | 751 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 752 | switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | case 0: | 
|  | 754 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; | 
|  | 755 | break; | 
|  | 756 | case 1: | 
|  | 757 | lnk_wdth = PCIE_LNK_X1; | 
|  | 758 | break; | 
|  | 759 | case 2: | 
|  | 760 | lnk_wdth = PCIE_LNK_X2; | 
|  | 761 | break; | 
|  | 762 | case 4: | 
|  | 763 | lnk_wdth = PCIE_LNK_X4; | 
|  | 764 | break; | 
|  | 765 | case 8: | 
|  | 766 | lnk_wdth = PCIE_LNK_X8; | 
|  | 767 | break; | 
|  | 768 | case 12: | 
|  | 769 | lnk_wdth = PCIE_LNK_X12; | 
|  | 770 | break; | 
|  | 771 | case 16: | 
|  | 772 | lnk_wdth = PCIE_LNK_X16; | 
|  | 773 | break; | 
|  | 774 | case 32: | 
|  | 775 | lnk_wdth = PCIE_LNK_X32; | 
|  | 776 | break; | 
|  | 777 | default: | 
|  | 778 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 779 | break; | 
|  | 780 | } | 
|  | 781 |  | 
|  | 782 | *value = lnk_wdth; | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 783 | ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 784 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 785 | return retval; | 
|  | 786 | } | 
|  | 787 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 788 | static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 789 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 790 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 791 | enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN; | 
|  | 792 | int retval = 0; | 
|  | 793 | u16 lnk_status; | 
|  | 794 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 795 | retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 796 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 797 | ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n", | 
|  | 798 | __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 799 | return retval; | 
|  | 800 | } | 
|  | 801 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 802 | switch (lnk_status & PCI_EXP_LNKSTA_CLS) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 803 | case 1: | 
|  | 804 | lnk_speed = PCIE_2PT5GB; | 
|  | 805 | break; | 
|  | 806 | default: | 
|  | 807 | lnk_speed = PCIE_LNK_SPEED_UNKNOWN; | 
|  | 808 | break; | 
|  | 809 | } | 
|  | 810 |  | 
|  | 811 | *value = lnk_speed; | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 812 | ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 813 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 814 | return retval; | 
|  | 815 | } | 
|  | 816 |  | 
| Kenji Kaneshige | 40730d1 | 2007-08-09 16:09:38 -0700 | [diff] [blame] | 817 | static int hpc_get_cur_lnk_width(struct slot *slot, | 
|  | 818 | enum pcie_link_width *value) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | { | 
| Kenji Kaneshige | 48fe391 | 2006-12-21 17:01:04 -0800 | [diff] [blame] | 820 | struct controller *ctrl = slot->ctrl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 821 | enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 822 | int retval = 0; | 
|  | 823 | u16 lnk_status; | 
|  | 824 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 825 | retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | if (retval) { | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 827 | ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n", | 
|  | 828 | __func__); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 829 | return retval; | 
|  | 830 | } | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 831 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 832 | switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 833 | case 0: | 
|  | 834 | lnk_wdth = PCIE_LNK_WIDTH_RESRV; | 
|  | 835 | break; | 
|  | 836 | case 1: | 
|  | 837 | lnk_wdth = PCIE_LNK_X1; | 
|  | 838 | break; | 
|  | 839 | case 2: | 
|  | 840 | lnk_wdth = PCIE_LNK_X2; | 
|  | 841 | break; | 
|  | 842 | case 4: | 
|  | 843 | lnk_wdth = PCIE_LNK_X4; | 
|  | 844 | break; | 
|  | 845 | case 8: | 
|  | 846 | lnk_wdth = PCIE_LNK_X8; | 
|  | 847 | break; | 
|  | 848 | case 12: | 
|  | 849 | lnk_wdth = PCIE_LNK_X12; | 
|  | 850 | break; | 
|  | 851 | case 16: | 
|  | 852 | lnk_wdth = PCIE_LNK_X16; | 
|  | 853 | break; | 
|  | 854 | case 32: | 
|  | 855 | lnk_wdth = PCIE_LNK_X32; | 
|  | 856 | break; | 
|  | 857 | default: | 
|  | 858 | lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN; | 
|  | 859 | break; | 
|  | 860 | } | 
|  | 861 |  | 
|  | 862 | *value = lnk_wdth; | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 863 | ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth); | 
| Kenji Kaneshige | c842648 | 2007-08-09 16:09:33 -0700 | [diff] [blame] | 864 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | return retval; | 
|  | 866 | } | 
|  | 867 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 868 | static void pcie_release_ctrl(struct controller *ctrl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 | static struct hpc_ops pciehp_hpc_ops = { | 
|  | 870 | .power_on_slot			= hpc_power_on_slot, | 
|  | 871 | .power_off_slot			= hpc_power_off_slot, | 
|  | 872 | .set_attention_status		= hpc_set_attention_status, | 
|  | 873 | .get_power_status		= hpc_get_power_status, | 
|  | 874 | .get_attention_status		= hpc_get_attention_status, | 
|  | 875 | .get_latch_status		= hpc_get_latch_status, | 
|  | 876 | .get_adapter_status		= hpc_get_adapter_status, | 
| Kristen Carlson Accardi | 34d0341 | 2007-01-09 13:02:36 -0800 | [diff] [blame] | 877 | .get_emi_status			= hpc_get_emi_status, | 
|  | 878 | .toggle_emi			= hpc_toggle_emi, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 879 |  | 
|  | 880 | .get_max_bus_speed		= hpc_get_max_lnk_speed, | 
|  | 881 | .get_cur_bus_speed		= hpc_get_cur_lnk_speed, | 
|  | 882 | .get_max_lnk_width		= hpc_get_max_lnk_width, | 
|  | 883 | .get_cur_lnk_width		= hpc_get_cur_lnk_width, | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 884 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | .query_power_fault		= hpc_query_power_fault, | 
|  | 886 | .green_led_on			= hpc_set_green_led_on, | 
|  | 887 | .green_led_off			= hpc_set_green_led_off, | 
|  | 888 | .green_led_blink		= hpc_set_green_led_blink, | 
| Kenji Kaneshige | 71ad556 | 2007-08-09 16:09:34 -0700 | [diff] [blame] | 889 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 890 | .release_ctlr			= pcie_release_ctrl, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | .check_lnk_status		= hpc_check_lnk_status, | 
|  | 892 | }; | 
|  | 893 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 894 | int pcie_enable_notification(struct controller *ctrl) | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 895 | { | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 896 | u16 cmd, mask; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 897 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 898 | cmd = PCI_EXP_SLTCTL_PDCE; | 
| Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 899 | if (ATTN_BUTTN(ctrl)) | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 900 | cmd |= PCI_EXP_SLTCTL_ABPE; | 
| Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 901 | if (POWER_CTRL(ctrl)) | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 902 | cmd |= PCI_EXP_SLTCTL_PFDE; | 
| Kenji Kaneshige | ae416e6 | 2008-04-25 14:39:06 -0700 | [diff] [blame] | 903 | if (MRL_SENS(ctrl)) | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 904 | cmd |= PCI_EXP_SLTCTL_MRLSCE; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 905 | if (!pciehp_poll_mode) | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 906 | cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE; | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 907 |  | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 908 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | | 
|  | 909 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | | 
|  | 910 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE); | 
| Kenji Kaneshige | c27fb88 | 2008-04-25 14:39:05 -0700 | [diff] [blame] | 911 |  | 
|  | 912 | if (pcie_write_cmd(ctrl, cmd, mask)) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 913 | ctrl_err(ctrl, "Cannot enable software notification\n"); | 
| Kenji Kaneshige | 125c39f | 2008-05-28 14:57:30 +0900 | [diff] [blame] | 914 | return -1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 915 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 917 | } | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 918 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 919 | static void pcie_disable_notification(struct controller *ctrl) | 
|  | 920 | { | 
|  | 921 | u16 mask; | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 922 | mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE | | 
|  | 923 | PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE | | 
|  | 924 | PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE); | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 925 | if (pcie_write_cmd(ctrl, 0, mask)) | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 926 | ctrl_warn(ctrl, "Cannot disable software notification\n"); | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 927 | } | 
|  | 928 |  | 
| Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 929 | int pcie_init_notification(struct controller *ctrl) | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 930 | { | 
|  | 931 | if (pciehp_request_irq(ctrl)) | 
|  | 932 | return -1; | 
|  | 933 | if (pcie_enable_notification(ctrl)) { | 
|  | 934 | pciehp_free_irq(ctrl); | 
|  | 935 | return -1; | 
|  | 936 | } | 
| Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 937 | ctrl->notification_enabled = 1; | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 938 | return 0; | 
|  | 939 | } | 
|  | 940 |  | 
|  | 941 | static void pcie_shutdown_notification(struct controller *ctrl) | 
|  | 942 | { | 
| Eric W. Biederman | dbc7e1e | 2009-01-28 19:31:18 -0800 | [diff] [blame] | 943 | if (ctrl->notification_enabled) { | 
|  | 944 | pcie_disable_notification(ctrl); | 
|  | 945 | pciehp_free_irq(ctrl); | 
|  | 946 | ctrl->notification_enabled = 0; | 
|  | 947 | } | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 948 | } | 
|  | 949 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 950 | static int pcie_init_slot(struct controller *ctrl) | 
|  | 951 | { | 
|  | 952 | struct slot *slot; | 
|  | 953 |  | 
|  | 954 | slot = kzalloc(sizeof(*slot), GFP_KERNEL); | 
|  | 955 | if (!slot) | 
|  | 956 | return -ENOMEM; | 
|  | 957 |  | 
|  | 958 | slot->hp_slot = 0; | 
|  | 959 | slot->ctrl = ctrl; | 
|  | 960 | slot->bus = ctrl->pci_dev->subordinate->number; | 
|  | 961 | slot->device = ctrl->slot_device_offset + slot->hp_slot; | 
|  | 962 | slot->hpc_ops = ctrl->hpc_ops; | 
|  | 963 | slot->number = ctrl->first_slot; | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 964 | mutex_init(&slot->lock); | 
|  | 965 | INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work); | 
|  | 966 | list_add(&slot->slot_list, &ctrl->slot_list); | 
|  | 967 | return 0; | 
|  | 968 | } | 
|  | 969 |  | 
|  | 970 | static void pcie_cleanup_slot(struct controller *ctrl) | 
|  | 971 | { | 
|  | 972 | struct slot *slot; | 
|  | 973 | slot = list_first_entry(&ctrl->slot_list, struct slot, slot_list); | 
|  | 974 | list_del(&slot->slot_list); | 
|  | 975 | cancel_delayed_work(&slot->work); | 
|  | 976 | flush_scheduled_work(); | 
|  | 977 | flush_workqueue(pciehp_wq); | 
|  | 978 | kfree(slot); | 
|  | 979 | } | 
|  | 980 |  | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 981 | static inline void dbg_ctrl(struct controller *ctrl) | 
|  | 982 | { | 
|  | 983 | int i; | 
|  | 984 | u16 reg16; | 
|  | 985 | struct pci_dev *pdev = ctrl->pci_dev; | 
|  | 986 |  | 
|  | 987 | if (!pciehp_debug) | 
|  | 988 | return; | 
|  | 989 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 990 | ctrl_info(ctrl, "Hotplug Controller:\n"); | 
|  | 991 | ctrl_info(ctrl, "  Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", | 
|  | 992 | pci_name(pdev), pdev->irq); | 
|  | 993 | ctrl_info(ctrl, "  Vendor ID            : 0x%04x\n", pdev->vendor); | 
|  | 994 | ctrl_info(ctrl, "  Device ID            : 0x%04x\n", pdev->device); | 
|  | 995 | ctrl_info(ctrl, "  Subsystem ID         : 0x%04x\n", | 
|  | 996 | pdev->subsystem_device); | 
|  | 997 | ctrl_info(ctrl, "  Subsystem Vendor ID  : 0x%04x\n", | 
|  | 998 | pdev->subsystem_vendor); | 
|  | 999 | ctrl_info(ctrl, "  PCIe Cap offset      : 0x%02x\n", ctrl->cap_base); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1000 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { | 
|  | 1001 | if (!pci_resource_len(pdev, i)) | 
|  | 1002 | continue; | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 1003 | ctrl_info(ctrl, "  PCI resource [%d]     : 0x%llx@0x%llx\n", | 
|  | 1004 | i, (unsigned long long)pci_resource_len(pdev, i), | 
|  | 1005 | (unsigned long long)pci_resource_start(pdev, i)); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1006 | } | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 1007 | ctrl_info(ctrl, "Slot Capabilities      : 0x%08x\n", ctrl->slot_cap); | 
|  | 1008 | ctrl_info(ctrl, "  Physical Slot Number : %d\n", ctrl->first_slot); | 
|  | 1009 | ctrl_info(ctrl, "  Attention Button     : %3s\n", | 
|  | 1010 | ATTN_BUTTN(ctrl) ? "yes" : "no"); | 
|  | 1011 | ctrl_info(ctrl, "  Power Controller     : %3s\n", | 
|  | 1012 | POWER_CTRL(ctrl) ? "yes" : "no"); | 
|  | 1013 | ctrl_info(ctrl, "  MRL Sensor           : %3s\n", | 
|  | 1014 | MRL_SENS(ctrl)   ? "yes" : "no"); | 
|  | 1015 | ctrl_info(ctrl, "  Attention Indicator  : %3s\n", | 
|  | 1016 | ATTN_LED(ctrl)   ? "yes" : "no"); | 
|  | 1017 | ctrl_info(ctrl, "  Power Indicator      : %3s\n", | 
|  | 1018 | PWR_LED(ctrl)    ? "yes" : "no"); | 
|  | 1019 | ctrl_info(ctrl, "  Hot-Plug Surprise    : %3s\n", | 
|  | 1020 | HP_SUPR_RM(ctrl) ? "yes" : "no"); | 
|  | 1021 | ctrl_info(ctrl, "  EMI Present          : %3s\n", | 
|  | 1022 | EMI(ctrl)        ? "yes" : "no"); | 
|  | 1023 | ctrl_info(ctrl, "  Command Completed    : %3s\n", | 
|  | 1024 | NO_CMD_CMPL(ctrl) ? "no" : "yes"); | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1025 | pciehp_readw(ctrl, PCI_EXP_SLTSTA, ®16); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 1026 | ctrl_info(ctrl, "Slot Status            : 0x%04x\n", reg16); | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1027 | pciehp_readw(ctrl, PCI_EXP_SLTCTL, ®16); | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 1028 | ctrl_info(ctrl, "Slot Control           : 0x%04x\n", reg16); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1029 | } | 
|  | 1030 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1031 | struct controller *pcie_init(struct pcie_device *dev) | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1032 | { | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1033 | struct controller *ctrl; | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 1034 | u32 slot_cap, link_cap; | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1035 | struct pci_dev *pdev = dev->port; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1036 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1037 | ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL); | 
|  | 1038 | if (!ctrl) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 1039 | dev_err(&dev->device, "%s: Out of memory\n", __func__); | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1040 | goto abort; | 
|  | 1041 | } | 
|  | 1042 | INIT_LIST_HEAD(&ctrl->slot_list); | 
|  | 1043 |  | 
| Kenji Kaneshige | f7a10e3 | 2008-08-22 17:16:48 +0900 | [diff] [blame] | 1044 | ctrl->pcie = dev; | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1045 | ctrl->pci_dev = pdev; | 
|  | 1046 | ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP); | 
|  | 1047 | if (!ctrl->cap_base) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 1048 | ctrl_err(ctrl, "Cannot find PCI Express capability\n"); | 
| Kenji Kaneshige | b84346e | 2008-10-22 14:30:15 +0900 | [diff] [blame] | 1049 | goto abort_ctrl; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1050 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1051 | if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) { | 
| Taku Izumi | 18b341b | 2008-10-23 11:47:32 +0900 | [diff] [blame] | 1052 | ctrl_err(ctrl, "Cannot read SLOTCAP register\n"); | 
| Kenji Kaneshige | b84346e | 2008-10-22 14:30:15 +0900 | [diff] [blame] | 1053 | goto abort_ctrl; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1054 | } | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1055 |  | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1056 | ctrl->slot_cap = slot_cap; | 
|  | 1057 | ctrl->first_slot = slot_cap >> 19; | 
|  | 1058 | ctrl->slot_device_offset = 0; | 
|  | 1059 | ctrl->num_slots = 1; | 
|  | 1060 | ctrl->hpc_ops = &pciehp_hpc_ops; | 
|  | 1061 | mutex_init(&ctrl->crit_sect); | 
|  | 1062 | mutex_init(&ctrl->ctrl_lock); | 
|  | 1063 | init_waitqueue_head(&ctrl->queue); | 
|  | 1064 | dbg_ctrl(ctrl); | 
| Kenji Kaneshige | 5808639 | 2008-05-27 19:04:30 +0900 | [diff] [blame] | 1065 | /* | 
|  | 1066 | * Controller doesn't notify of command completion if the "No | 
|  | 1067 | * Command Completed Support" bit is set in Slot Capability | 
|  | 1068 | * register or the controller supports none of power | 
|  | 1069 | * controller, attention led, power led and EMI. | 
|  | 1070 | */ | 
|  | 1071 | if (NO_CMD_CMPL(ctrl) || | 
|  | 1072 | !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl))) | 
|  | 1073 | ctrl->no_cmd_complete = 1; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1074 |  | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 1075 | /* Check if Data Link Layer Link Active Reporting is implemented */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1076 | if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) { | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 1077 | ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__); | 
|  | 1078 | goto abort_ctrl; | 
|  | 1079 | } | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1080 | if (link_cap & PCI_EXP_LNKCAP_DLLLARC) { | 
| Kenji Kaneshige | f18e962 | 2008-10-22 14:31:44 +0900 | [diff] [blame] | 1081 | ctrl_dbg(ctrl, "Link Active Reporting supported\n"); | 
|  | 1082 | ctrl->link_active_reporting = 1; | 
|  | 1083 | } | 
|  | 1084 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1085 | /* Clear all remaining event bits in Slot Status register */ | 
| Kenji Kaneshige | 322162a | 2008-12-19 15:19:02 +0900 | [diff] [blame] | 1086 | if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f)) | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1087 | goto abort_ctrl; | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1088 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1089 | /* Disable sotfware notification */ | 
|  | 1090 | pcie_disable_notification(ctrl); | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1091 |  | 
|  | 1092 | /* | 
|  | 1093 | * If this is the first controller to be initialized, | 
|  | 1094 | * initialize the pciehp work queue | 
|  | 1095 | */ | 
|  | 1096 | if (atomic_add_return(1, &pciehp_num_controllers) == 1) { | 
|  | 1097 | pciehp_wq = create_singlethread_workqueue("pciehpd"); | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1098 | if (!pciehp_wq) | 
|  | 1099 | goto abort_ctrl; | 
| Mark Lord | ecdde93 | 2007-11-21 15:07:55 -0800 | [diff] [blame] | 1100 | } | 
|  | 1101 |  | 
| Taku Izumi | 7f2feec | 2008-09-05 12:11:26 +0900 | [diff] [blame] | 1102 | ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n", | 
|  | 1103 | pdev->vendor, pdev->device, pdev->subsystem_vendor, | 
|  | 1104 | pdev->subsystem_device); | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1105 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1106 | if (pcie_init_slot(ctrl)) | 
|  | 1107 | goto abort_ctrl; | 
| Kenji Kaneshige | 2aeeef1 | 2008-04-25 14:39:08 -0700 | [diff] [blame] | 1108 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1109 | return ctrl; | 
|  | 1110 |  | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1111 | abort_ctrl: | 
|  | 1112 | kfree(ctrl); | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1113 | abort: | 
| Kenji Kaneshige | c4635eb | 2008-06-20 12:07:08 +0900 | [diff] [blame] | 1114 | return NULL; | 
|  | 1115 | } | 
|  | 1116 |  | 
|  | 1117 | void pcie_release_ctrl(struct controller *ctrl) | 
|  | 1118 | { | 
|  | 1119 | pcie_shutdown_notification(ctrl); | 
|  | 1120 | pcie_cleanup_slot(ctrl); | 
|  | 1121 | /* | 
|  | 1122 | * If this is the last controller to be released, destroy the | 
|  | 1123 | * pciehp work queue | 
|  | 1124 | */ | 
|  | 1125 | if (atomic_dec_and_test(&pciehp_num_controllers)) | 
|  | 1126 | destroy_workqueue(pciehp_wq); | 
|  | 1127 | kfree(ctrl); | 
| Mark Lord | 08e7a7d | 2007-11-28 15:11:46 -0800 | [diff] [blame] | 1128 | } |