blob: 12602f18fae828786c1af9646c3f8348fde12b4c [file] [log] [blame]
Yaniv Rosnercd88cce2011-01-31 04:21:34 +00001/* Copyright 2008-2011 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
17#ifndef BNX2X_LINK_H
18#define BNX2X_LINK_H
19
20
21
22/***********************************************************/
23/* Defines */
24/***********************************************************/
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000025#define DEFAULT_PHY_DEV_ADDR 3
26#define E2_DEFAULT_PHY_DEV_ADDR 5
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027
28
29
David S. Millerc0700f92008-12-16 23:53:20 -080030#define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
31#define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
32#define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
33#define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
34#define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070035
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000036#define SPEED_AUTO_NEG 0
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070037#define SPEED_12000 12000
38#define SPEED_12500 12500
39#define SPEED_13000 13000
40#define SPEED_15000 15000
41#define SPEED_16000 16000
42
Eilon Greenstein4d295db2009-07-21 05:47:47 +000043#define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
44#define SFP_EEPROM_VENDOR_NAME_SIZE 16
45#define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
46#define SFP_EEPROM_VENDOR_OUI_SIZE 3
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000047#define SFP_EEPROM_PART_NO_ADDR 0x28
48#define SFP_EEPROM_PART_NO_SIZE 16
Eilon Greenstein4d295db2009-07-21 05:47:47 +000049#define PWR_FLT_ERR_MSG_LEN 250
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000050
51#define XGXS_EXT_PHY_TYPE(ext_phy_config) \
52 ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
53#define XGXS_EXT_PHY_ADDR(ext_phy_config) \
54 (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
55 PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
56#define SERDES_EXT_PHY_TYPE(ext_phy_config) \
57 ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
58
Yaniv Rosnere10bc842010-09-07 11:40:50 +000059/* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
60#define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
61/* Single Media board contains single external phy */
62#define SINGLE_MEDIA(params) (params->num_phys == 2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +000063/* Dual Media board contains two external phy with different media */
64#define DUAL_MEDIA(params) (params->num_phys == 3)
Yaniv Rosnercd88cce2011-01-31 04:21:34 +000065#define FW_PARAM_MDIO_CTRL_OFFSET 16
Yaniv Rosnera22f0782010-09-07 11:41:20 +000066#define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
67 (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000068
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +000069
70#define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
71#define PFC_BRB_FULL_LB_XON_THRESHOLD 250
72
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030073#define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070074/***********************************************************/
75/* Structs */
76/***********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +000077#define INT_PHY 0
78#define EXT_PHY1 1
Yaniv Rosnera22f0782010-09-07 11:41:20 +000079#define EXT_PHY2 2
80#define MAX_PHYS 3
Yaniv Rosnere10bc842010-09-07 11:40:50 +000081
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000082/* Same configuration is shared between the XGXS and the first external phy */
83#define LINK_CONFIG_SIZE (MAX_PHYS - 1)
84#define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
85 0 : (_phy_idx - 1))
Yaniv Rosnere10bc842010-09-07 11:40:50 +000086/***********************************************************/
87/* bnx2x_phy struct */
88/* Defines the required arguments and function per phy */
89/***********************************************************/
90struct link_vars;
91struct link_params;
92struct bnx2x_phy;
93
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000094typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
95 struct link_vars *vars);
96typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
97 struct link_vars *vars);
98typedef void (*link_reset_t)(struct bnx2x_phy *phy,
99 struct link_params *params);
100typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
101 struct link_params *params);
102typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
103typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
104typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
105 struct link_params *params, u8 mode);
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000106typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
107 struct link_params *params, u32 action);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000108
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000109struct bnx2x_phy {
110 u32 type;
111
112 /* Loaded during init */
113 u8 addr;
Yaniv Rosner9045f6b2011-05-31 21:28:27 +0000114 u8 def_md_devad;
115 u16 flags;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000116 /* Require HW lock */
117#define FLAGS_HW_LOCK_REQUIRED (1<<0)
118 /* No Over-Current detection */
119#define FLAGS_NOC (1<<1)
120 /* Fan failure detection required */
121#define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
122 /* Initialize first the XGXS and only then the phy itself */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000123#define FLAGS_INIT_XGXS_FIRST (1<<3)
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000124#define FLAGS_4_PORT_MODE (1<<5)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000125#define FLAGS_REARM_LATCH_SIGNAL (1<<6)
126#define FLAGS_SFP_NOT_APPROVED (1<<7)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000127
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000128 /* preemphasis values for the rx side */
129 u16 rx_preemphasis[4];
130
131 /* preemphasis values for the tx side */
132 u16 tx_preemphasis[4];
133
134 /* EMAC address for access MDIO */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000135 u32 mdio_ctrl;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000136
137 u32 supported;
138
139 u32 media_type;
140#define ETH_PHY_UNSPECIFIED 0x0
141#define ETH_PHY_SFP_FIBER 0x1
142#define ETH_PHY_XFP_FIBER 0x2
143#define ETH_PHY_DA_TWINAX 0x3
144#define ETH_PHY_BASE_T 0x4
Yaniv Rosner1ac9e422011-05-31 21:26:11 +0000145#define ETH_PHY_KR 0xf0
146#define ETH_PHY_CX4 0xf1
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000147#define ETH_PHY_NOT_PRESENT 0xff
148
149 /* The address in which version is located*/
150 u32 ver_addr;
151
152 u16 req_flow_ctrl;
153
154 u16 req_line_speed;
155
156 u32 speed_cap_mask;
157
158 u16 req_duplex;
159 u16 rsrv;
160 /* Called per phy/port init, and it configures LASI, speed, autoneg,
161 duplex, flow control negotiation, etc. */
162 config_init_t config_init;
163
164 /* Called due to interrupt. It determines the link, speed */
165 read_status_t read_status;
166
167 /* Called when driver is unloading. Should reset the phy */
168 link_reset_t link_reset;
169
170 /* Set the loopback configuration for the phy */
171 config_loopback_t config_loopback;
172
173 /* Format the given raw number into str up to len */
174 format_fw_ver_t format_fw_ver;
175
176 /* Reset the phy (both ports) */
177 hw_reset_t hw_reset;
178
179 /* Set link led mode (on/off/oper)*/
180 set_link_led_t set_link_led;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000181
182 /* PHY Specific tasks */
183 phy_specific_func_t phy_specific_func;
184#define DISABLE_TX 1
185#define ENABLE_TX 2
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000186};
187
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700188/* Inputs parameters to the CLC */
189struct link_params {
190
191 u8 port;
192
193 /* Default / User Configuration */
194 u8 loopback_mode;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000195#define LOOPBACK_NONE 0
196#define LOOPBACK_EMAC 1
197#define LOOPBACK_BMAC 2
Yaniv Rosnerde6eae12010-09-07 11:41:13 +0000198#define LOOPBACK_XGXS 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700199#define LOOPBACK_EXT_PHY 4
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000200#define LOOPBACK_EXT 5
201#define LOOPBACK_UMAC 6
202#define LOOPBACK_XMAC 7
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700203
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700204 /* Device parameters */
205 u8 mac_addr[6];
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700206
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000207 u16 req_duplex[LINK_CONFIG_SIZE];
208 u16 req_flow_ctrl[LINK_CONFIG_SIZE];
209
210 u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
211
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700212 /* shmem parameters */
213 u32 shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000214 u32 shmem2_base;
215 u32 speed_cap_mask[LINK_CONFIG_SIZE];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700216 u32 switch_cfg;
217#define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
218#define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
219#define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
220
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700221 u32 lane_config;
Eilon Greenstein659bc5c2009-08-12 08:24:02 +0000222
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700223 /* Phy register parameter */
224 u32 chip_id;
225
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000226 /* features */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000227 u32 feature_config_flags;
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000228#define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
229#define FEATURE_CONFIG_PFC_ENABLED (1<<1)
230#define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000231#define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000232 /* Will be populated during common init */
233 struct bnx2x_phy phy[MAX_PHYS];
234
235 /* Will be populated during common init */
236 u8 num_phys;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000237
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000238 u8 rsrv;
239 u16 hw_led_mode; /* part of the hw_config read from the shmem */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000240 u32 multi_phy_config;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +0000241
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700242 /* Device pointer passed to all callback functions */
243 struct bnx2x *bp;
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000244 u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
245 req_flow_ctrl is set to AUTO */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700246};
247
248/* Output parameters */
249struct link_vars {
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000250 u8 phy_flags;
251
252 u8 mac_type;
253#define MAC_TYPE_NONE 0
254#define MAC_TYPE_EMAC 1
255#define MAC_TYPE_BMAC 2
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300256#define MAC_TYPE_UMAC 3
257#define MAC_TYPE_XMAC 4
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000258
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700259 u8 phy_link_up; /* internal phy link indication */
260 u8 link_up;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700261
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700262 u16 line_speed;
Eilon Greenstein1ef70b92009-08-12 08:23:59 +0000263 u16 duplex;
264
265 u16 flow_ctrl;
266 u16 ieee_fc;
267
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700268 /* The same definitions as the shmem parameter */
269 u32 link_status;
Yaniv Rosnerc688fe22011-05-31 21:27:06 +0000270 u8 fault_detected;
271 u8 rsrv1;
272 u16 rsrv2;
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000273 u32 aeu_int_mask;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700274};
275
276/***********************************************************/
277/* Functions */
278/***********************************************************/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000279int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700280
Eilon Greenstein589abe32009-02-12 08:36:55 +0000281/* Reset the link. Should be called when driver or interface goes down
282 Before calling phy firmware upgrade, the reset_ext_phy should be set
283 to 0 */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000284int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
285 u8 reset_ext_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700286
287/* bnx2x_link_update should be called upon link interrupt */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000288int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700289
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000290/* use the following phy functions to read/write from external_phy
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700291 In order to use it to read/write internal phy registers, use
292 DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700293 the register */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000294int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
295 u8 devad, u16 reg, u16 *ret_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700296
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000297int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
298 u8 devad, u16 reg, u16 val);
299
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700300/* Reads the link_status from the shmem,
Eilon Greenstein33471622008-08-13 15:59:08 -0700301 and update the link vars accordingly */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700302void bnx2x_link_status_update(struct link_params *input,
303 struct link_vars *output);
304/* returns string representing the fw_version of the external phy */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000305int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
306 u8 *version, u16 len);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700307
308/* Set/Unset the led
309 Basically, the CLC takes care of the led for the link, but in case one needs
Eilon Greenstein33471622008-08-13 15:59:08 -0700310 to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700311 blink the led, and LED_MODE_OFF to set the led off.*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000312int bnx2x_set_led(struct link_params *params,
313 struct link_vars *vars, u8 mode, u32 speed);
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +0000314#define LED_MODE_OFF 0
315#define LED_MODE_ON 1
316#define LED_MODE_OPER 2
317#define LED_MODE_FRONT_PANEL_OFF 3
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700318
Eilon Greenstein589abe32009-02-12 08:36:55 +0000319/* bnx2x_handle_module_detect_int should be called upon module detection
320 interrupt */
321void bnx2x_handle_module_detect_int(struct link_params *params);
322
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700323/* Get the actual link status. In case it returns 0, link is up,
324 otherwise link is down*/
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000325int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
326 u8 is_serdes);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700327
Yaniv Rosner6bbca912008-08-13 15:57:28 -0700328/* One-time initialization for external phy after power up */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000329int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
330 u32 shmem2_base_path[], u32 chip_id);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700331
Eilon Greensteinf57a6022009-08-12 08:23:11 +0000332/* Reset the external PHY using GPIO */
333void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
334
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000335/* Reset the external of SFX7101 */
336void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
Eilon Greenstein356e2382009-02-12 08:38:32 +0000337
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000338/* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000339int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
340 struct link_params *params, u16 addr,
341 u8 byte_cnt, u8 *o_buf);
Yaniv Rosner65a001b2011-01-31 04:22:03 +0000342
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000343void bnx2x_hw_reset_phy(struct link_params *params);
344
345/* Checks if HW lock is required for this phy/board type */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000346u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
347 u32 shmem2_base);
348
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000349/* Check swap bit and adjust PHY order */
350u32 bnx2x_phy_selection(struct link_params *params);
351
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000352/* Probe the phys on board, and populate them in "params" */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000353int bnx2x_phy_probe(struct link_params *params);
354
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000355/* Checks if fan failure detection is required on one of the phys on board */
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000356u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
357 u32 shmem2_base, u8 port);
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +0000358
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000359
360
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300361/* DCBX structs */
362
363/* Number of maximum COS per chip */
364#define DCBX_E2E3_MAX_NUM_COS (2)
365#define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
366#define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
367#define DCBX_E3B0_MAX_NUM_COS ( \
368 MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
369 DCBX_E3B0_MAX_NUM_COS_PORT1))
370
371#define DCBX_MAX_NUM_COS ( \
372 MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
373 DCBX_E2E3_MAX_NUM_COS))
374
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000375/* PFC port configuration params */
376struct bnx2x_nig_brb_pfc_port_params {
377 /* NIG */
378 u32 pause_enable;
379 u32 llfc_out_en;
380 u32 llfc_enable;
381 u32 pkt_priority_to_cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300382 u8 num_of_rx_cos_priority_mask;
383 u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000384 u32 llfc_high_priority_classes;
385 u32 llfc_low_priority_classes;
386 /* BRB */
387 u32 cos0_pauseable;
388 u32 cos1_pauseable;
389};
390
391/**
392 * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
393 * when link is already up
394 */
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000395int bnx2x_update_pfc(struct link_params *params,
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000396 struct link_vars *vars,
397 struct bnx2x_nig_brb_pfc_port_params *pfc_params);
398
399
400/* Used to configure the ETS to disable */
401void bnx2x_ets_disabled(struct link_params *params);
402
403/* Used to configure the ETS to BW limited */
404void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
Yaniv Rosnercd88cce2011-01-31 04:21:34 +0000405 const u32 cos1_bw);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000406
407/* Used to configure the ETS to strict */
Yaniv Rosnerfcf5b652011-05-31 21:26:28 +0000408int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +0000409
410/* Read pfc statistic*/
411void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
412 u32 pfc_frames_sent[2],
413 u32 pfc_frames_received[2]);
Yaniv Rosner020c7e32011-05-31 21:28:43 +0000414void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
415 u32 chip_id, u32 shmem_base, u32 shmem2_base,
416 u8 port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700417#endif /* BNX2X_LINK_H */