| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 1 | /* | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 2 |  * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 3 |  * | 
 | 4 |  * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France | 
 | 5 |  * Revision	 2005 M. Nicolas Diremdjian, ATMEL Rousset, France | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 6 |  * Converted to ClockSource/ClockEvents by David Brownell. | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 7 |  * | 
 | 8 |  * This program is free software; you can redistribute it and/or modify | 
 | 9 |  * it under the terms of the GNU General Public License version 2 as | 
 | 10 |  * published by the Free Software Foundation. | 
 | 11 |  */ | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 12 | #include <linux/interrupt.h> | 
 | 13 | #include <linux/irq.h> | 
 | 14 | #include <linux/kernel.h> | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 15 | #include <linux/clk.h> | 
 | 16 | #include <linux/clockchips.h> | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 17 | #include <linux/of.h> | 
 | 18 | #include <linux/of_address.h> | 
 | 19 | #include <linux/of_irq.h> | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 20 |  | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 21 | #include <asm/mach/time.h> | 
 | 22 |  | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 23 | #include <mach/at91_pit.h> | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 24 |  | 
 | 25 |  | 
 | 26 | #define PIT_CPIV(x)	((x) & AT91_PIT_CPIV) | 
 | 27 | #define PIT_PICNT(x)	(((x) & AT91_PIT_PICNT) >> 20) | 
 | 28 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 29 | static u32 pit_cycle;		/* write-once */ | 
 | 30 | static u32 pit_cnt;		/* access only w/system irq blocked */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 31 | static void __iomem *pit_base_addr __read_mostly; | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 32 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 33 | static inline unsigned int pit_read(unsigned int reg_offset) | 
 | 34 | { | 
 | 35 | 	return __raw_readl(pit_base_addr + reg_offset); | 
 | 36 | } | 
 | 37 |  | 
 | 38 | static inline void pit_write(unsigned int reg_offset, unsigned long value) | 
 | 39 | { | 
 | 40 | 	__raw_writel(value, pit_base_addr + reg_offset); | 
 | 41 | } | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 42 |  | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 43 | /* | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 44 |  * Clocksource:  just a monotonic counter of MCK/16 cycles. | 
 | 45 |  * We don't care whether or not PIT irqs are enabled. | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 46 |  */ | 
| Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 47 | static cycle_t read_pit_clk(struct clocksource *cs) | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 48 | { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 49 | 	unsigned long flags; | 
 | 50 | 	u32 elapsed; | 
 | 51 | 	u32 t; | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 52 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 53 | 	raw_local_irq_save(flags); | 
 | 54 | 	elapsed = pit_cnt; | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 55 | 	t = pit_read(AT91_PIT_PIIR); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 56 | 	raw_local_irq_restore(flags); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 57 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 58 | 	elapsed += PIT_PICNT(t) * pit_cycle; | 
 | 59 | 	elapsed += PIT_CPIV(t); | 
 | 60 | 	return elapsed; | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 61 | } | 
 | 62 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 63 | static struct clocksource pit_clk = { | 
 | 64 | 	.name		= "pit", | 
 | 65 | 	.rating		= 175, | 
 | 66 | 	.read		= read_pit_clk, | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 67 | 	.flags		= CLOCK_SOURCE_IS_CONTINUOUS, | 
 | 68 | }; | 
 | 69 |  | 
 | 70 |  | 
 | 71 | /* | 
 | 72 |  * Clockevent device:  interrupts every 1/HZ (== pit_cycles * MCK/16) | 
 | 73 |  */ | 
 | 74 | static void | 
 | 75 | pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev) | 
 | 76 | { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 77 | 	switch (mode) { | 
 | 78 | 	case CLOCK_EVT_MODE_PERIODIC: | 
| Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 79 | 		/* update clocksource counter */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 80 | 		pit_cnt += pit_cycle * PIT_PICNT(pit_read(AT91_PIT_PIVR)); | 
 | 81 | 		pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 82 | 				| AT91_PIT_PITIEN); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 83 | 		break; | 
 | 84 | 	case CLOCK_EVT_MODE_ONESHOT: | 
 | 85 | 		BUG(); | 
 | 86 | 		/* FALLTHROUGH */ | 
 | 87 | 	case CLOCK_EVT_MODE_SHUTDOWN: | 
 | 88 | 	case CLOCK_EVT_MODE_UNUSED: | 
 | 89 | 		/* disable irq, leaving the clocksource active */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 90 | 		pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 91 | 		break; | 
 | 92 | 	case CLOCK_EVT_MODE_RESUME: | 
 | 93 | 		break; | 
 | 94 | 	} | 
 | 95 | } | 
 | 96 |  | 
 | 97 | static struct clock_event_device pit_clkevt = { | 
 | 98 | 	.name		= "pit", | 
 | 99 | 	.features	= CLOCK_EVT_FEAT_PERIODIC, | 
 | 100 | 	.shift		= 32, | 
 | 101 | 	.rating		= 100, | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 102 | 	.set_mode	= pit_clkevt_mode, | 
 | 103 | }; | 
 | 104 |  | 
 | 105 |  | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 106 | /* | 
 | 107 |  * IRQ handler for the timer. | 
 | 108 |  */ | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 109 | static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 110 | { | 
| Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 111 | 	/* | 
 | 112 | 	 * irqs should be disabled here, but as the irq is shared they are only | 
 | 113 | 	 * guaranteed to be off if the timer irq is registered first. | 
 | 114 | 	 */ | 
 | 115 | 	WARN_ON_ONCE(!irqs_disabled()); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 116 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 117 | 	/* The PIT interrupt may be disabled, and is shared */ | 
 | 118 | 	if ((pit_clkevt.mode == CLOCK_EVT_MODE_PERIODIC) | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 119 | 			&& (pit_read(AT91_PIT_SR) & AT91_PIT_PITS)) { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 120 | 		unsigned nr_ticks; | 
 | 121 |  | 
 | 122 | 		/* Get number of ticks performed before irq, and ack it */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 123 | 		nr_ticks = PIT_PICNT(pit_read(AT91_PIT_PIVR)); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 124 | 		do { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 125 | 			pit_cnt += pit_cycle; | 
 | 126 | 			pit_clkevt.event_handler(&pit_clkevt); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 127 | 			nr_ticks--; | 
 | 128 | 		} while (nr_ticks); | 
 | 129 |  | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 130 | 		return IRQ_HANDLED; | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 131 | 	} | 
 | 132 |  | 
 | 133 | 	return IRQ_NONE; | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 134 | } | 
 | 135 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 136 | static struct irqaction at91sam926x_pit_irq = { | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 137 | 	.name		= "at91_tick", | 
| Bernhard Walle | b30faba | 2007-05-08 00:35:39 -0700 | [diff] [blame] | 138 | 	.flags		= IRQF_SHARED | IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 139 | 	.handler	= at91sam926x_pit_interrupt, | 
 | 140 | 	.irq		= AT91_ID_SYS, | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 141 | }; | 
 | 142 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 143 | static void at91sam926x_pit_reset(void) | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 144 | { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 145 | 	/* Disable timer and irqs */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 146 | 	pit_write(AT91_PIT_MR, 0); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 147 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 148 | 	/* Clear any pending interrupts, wait for PIT to stop counting */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 149 | 	while (PIT_CPIV(pit_read(AT91_PIT_PIVR)) != 0) | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 150 | 		cpu_relax(); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 151 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 152 | 	/* Start PIT but don't enable IRQ */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 153 | 	pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 154 | } | 
 | 155 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 156 | #ifdef CONFIG_OF | 
 | 157 | static struct of_device_id pit_timer_ids[] = { | 
 | 158 | 	{ .compatible = "atmel,at91sam9260-pit" }, | 
 | 159 | 	{ /* sentinel */ } | 
 | 160 | }; | 
 | 161 |  | 
 | 162 | static int __init of_at91sam926x_pit_init(void) | 
 | 163 | { | 
 | 164 | 	struct device_node	*np; | 
 | 165 | 	int			ret; | 
 | 166 |  | 
 | 167 | 	np = of_find_matching_node(NULL, pit_timer_ids); | 
 | 168 | 	if (!np) | 
 | 169 | 		goto err; | 
 | 170 |  | 
 | 171 | 	pit_base_addr = of_iomap(np, 0); | 
 | 172 | 	if (!pit_base_addr) | 
 | 173 | 		goto node_err; | 
 | 174 |  | 
 | 175 | 	/* Get the interrupts property */ | 
 | 176 | 	ret = irq_of_parse_and_map(np, 0); | 
| Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 177 | 	if (!ret) { | 
 | 178 | 		pr_crit("AT91: PIT: Unable to get IRQ from DT\n"); | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 179 | 		goto ioremap_err; | 
| Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 180 | 	} | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 181 | 	at91sam926x_pit_irq.irq = ret; | 
 | 182 |  | 
 | 183 | 	of_node_put(np); | 
 | 184 |  | 
 | 185 | 	return 0; | 
 | 186 |  | 
 | 187 | ioremap_err: | 
 | 188 | 	iounmap(pit_base_addr); | 
 | 189 | node_err: | 
 | 190 | 	of_node_put(np); | 
 | 191 | err: | 
 | 192 | 	return -EINVAL; | 
 | 193 | } | 
 | 194 | #else | 
 | 195 | static int __init of_at91sam926x_pit_init(void) | 
 | 196 | { | 
 | 197 | 	return -EINVAL; | 
 | 198 | } | 
 | 199 | #endif | 
 | 200 |  | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 201 | /* | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 202 |  * Set up both clocksource and clockevent support. | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 203 |  */ | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 204 | static void __init at91sam926x_pit_init(void) | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 205 | { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 206 | 	unsigned long	pit_rate; | 
 | 207 | 	unsigned	bits; | 
| Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 208 | 	int		ret; | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 209 |  | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 210 | 	/* For device tree enabled device: initialize here */ | 
 | 211 | 	of_at91sam926x_pit_init(); | 
 | 212 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 213 | 	/* | 
 | 214 | 	 * Use our actual MCK to figure out how many MCK/16 ticks per | 
 | 215 | 	 * 1/HZ period (instead of a compile-time constant LATCH). | 
 | 216 | 	 */ | 
 | 217 | 	pit_rate = clk_get_rate(clk_get(NULL, "mck")) / 16; | 
 | 218 | 	pit_cycle = (pit_rate + HZ/2) / HZ; | 
 | 219 | 	WARN_ON(((pit_cycle - 1) & ~AT91_PIT_PIV) != 0); | 
 | 220 |  | 
 | 221 | 	/* Initialize and enable the timer */ | 
 | 222 | 	at91sam926x_pit_reset(); | 
 | 223 |  | 
 | 224 | 	/* | 
 | 225 | 	 * Register clocksource.  The high order bits of PIV are unused, | 
 | 226 | 	 * so this isn't a 32-bit counter unless we get clockevent irqs. | 
 | 227 | 	 */ | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 228 | 	bits = 12 /* PICNT */ + ilog2(pit_cycle) /* PIV */; | 
 | 229 | 	pit_clk.mask = CLOCKSOURCE_MASK(bits); | 
| Russell King | 132b163 | 2010-12-13 13:14:55 +0000 | [diff] [blame] | 230 | 	clocksource_register_hz(&pit_clk, pit_rate); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 231 |  | 
 | 232 | 	/* Set up irq handler */ | 
| Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 233 | 	ret = setup_irq(at91sam926x_pit_irq.irq, &at91sam926x_pit_irq); | 
 | 234 | 	if (ret) | 
 | 235 | 		pr_crit("AT91: PIT: Unable to setup IRQ\n"); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 236 |  | 
 | 237 | 	/* Set up and register clockevents */ | 
 | 238 | 	pit_clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, pit_clkevt.shift); | 
| Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 239 | 	pit_clkevt.cpumask = cpumask_of(0); | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 240 | 	clockevents_register_device(&pit_clkevt); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 241 | } | 
 | 242 |  | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 243 | static void at91sam926x_pit_suspend(void) | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 244 | { | 
 | 245 | 	/* Disable timer */ | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 246 | 	pit_write(AT91_PIT_MR, 0); | 
 | 247 | } | 
 | 248 |  | 
 | 249 | void __init at91sam926x_ioremap_pit(u32 addr) | 
 | 250 | { | 
| Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 251 | #if defined(CONFIG_OF) | 
 | 252 | 	struct device_node *np = | 
 | 253 | 		of_find_matching_node(NULL, pit_timer_ids); | 
 | 254 |  | 
 | 255 | 	if (np) { | 
 | 256 | 		of_node_put(np); | 
 | 257 | 		return; | 
 | 258 | 	} | 
 | 259 | #endif | 
| Jean-Christophe PLAGNIOL-VILLARD | 4ab0c59 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 260 | 	pit_base_addr = ioremap(addr, 16); | 
 | 261 |  | 
 | 262 | 	if (!pit_base_addr) | 
 | 263 | 		panic("Impossible to ioremap PIT\n"); | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 264 | } | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 265 |  | 
 | 266 | struct sys_timer at91sam926x_timer = { | 
| Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 267 | 	.init		= at91sam926x_pit_init, | 
 | 268 | 	.suspend	= at91sam926x_pit_suspend, | 
 | 269 | 	.resume		= at91sam926x_pit_reset, | 
| Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 270 | }; |