blob: af26ec5a31ee907912a51f01871b61fa02aa4b8d [file] [log] [blame]
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07001/* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080029#include <sound/msm-dai-q6.h>
30#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030031#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030032#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070033#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060034#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080035#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070036#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070037#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070038#include <mach/msm_rtb.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080039#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include "clock.h"
41#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080042#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070043#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060044#include "rpm_stats.h"
45#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053046#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070047#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070048#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049
50/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070051#define MSM_GSBI1_PHYS 0x12440000
Devin Kima3085422012-06-14 18:23:41 -070052#define MSM_GSBI2_PHYS 0x13440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060054#define MSM_GSBI4_PHYS 0x16300000
55#define MSM_GSBI5_PHYS 0x1A200000
56#define MSM_GSBI6_PHYS 0x16500000
57#define MSM_GSBI7_PHYS 0x16600000
58
Kenneth Heitke748593a2011-07-15 15:45:11 -060059/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070060#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070061#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Devin Kima3085422012-06-14 18:23:41 -070062#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
63#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080064#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065
Harini Jayaramanc4c58692011-07-19 14:50:10 -060066/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080067#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Devin Kima3085422012-06-14 18:23:41 -070068#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060069#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
70#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
71#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
72#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
73#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
74#define MSM_QUP_SIZE SZ_4K
75
Kenneth Heitke36920d32011-07-20 16:44:30 -060076/* Address of SSBI CMD */
77#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
78#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
79#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060080
Hemant Kumarcaa09092011-07-30 00:26:33 -070081/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080082#define MSM_HSUSB1_PHYS 0x12500000
83#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070084
Manu Gautam91223e02011-11-08 15:27:22 +053085/* Address of HS USB3 */
86#define MSM_HSUSB3_PHYS 0x12520000
87#define MSM_HSUSB3_SIZE SZ_4K
88
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080089/* Address of HS USB4 */
90#define MSM_HSUSB4_PHYS 0x12530000
91#define MSM_HSUSB4_SIZE SZ_4K
92
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060093/* Address of PCIE20 PARF */
94#define PCIE20_PARF_PHYS 0x1b600000
95#define PCIE20_PARF_SIZE SZ_128
96
97/* Address of PCIE20 ELBI */
98#define PCIE20_ELBI_PHYS 0x1b502000
99#define PCIE20_ELBI_SIZE SZ_256
100
101/* Address of PCIE20 */
102#define PCIE20_PHYS 0x1b500000
103#define PCIE20_SIZE SZ_4K
Anji Jonnala2a8bd312012-11-01 13:11:42 +0530104#define MSM8064_RPM_MASTER_STATS_BASE 0x10BB00
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -0600105
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700106static struct msm_watchdog_pdata msm_watchdog_pdata = {
107 .pet_time = 10000,
108 .bark_time = 11000,
109 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800110 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700111 .base = MSM_TMR0_BASE + WDT0_OFFSET,
112};
113
114static struct resource msm_watchdog_resources[] = {
115 {
116 .start = WDT0_ACCSCSSNBARK_INT,
117 .end = WDT0_ACCSCSSNBARK_INT,
118 .flags = IORESOURCE_IRQ,
119 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700120};
121
122struct platform_device msm8064_device_watchdog = {
123 .name = "msm_watchdog",
124 .id = -1,
125 .dev = {
126 .platform_data = &msm_watchdog_pdata,
127 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700128 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
129 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700130};
131
Joel King0581896d2011-07-19 16:43:28 -0700132static struct resource msm_dmov_resource[] = {
133 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800134 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700135 .flags = IORESOURCE_IRQ,
136 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700137 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800138 .start = 0x18320000,
139 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700140 .flags = IORESOURCE_MEM,
141 },
142};
143
144static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800145 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700146 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700147};
148
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700149struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700150 .name = "msm_dmov",
151 .id = -1,
152 .resource = msm_dmov_resource,
153 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700154 .dev = {
155 .platform_data = &msm_dmov_pdata,
156 },
Joel King0581896d2011-07-19 16:43:28 -0700157};
158
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700159static struct resource resources_uart_gsbi1[] = {
160 {
161 .start = APQ8064_GSBI1_UARTDM_IRQ,
162 .end = APQ8064_GSBI1_UARTDM_IRQ,
163 .flags = IORESOURCE_IRQ,
164 },
165 {
166 .start = MSM_UART1DM_PHYS,
167 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
168 .name = "uartdm_resource",
169 .flags = IORESOURCE_MEM,
170 },
171 {
172 .start = MSM_GSBI1_PHYS,
173 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
174 .name = "gsbi_resource",
175 .flags = IORESOURCE_MEM,
176 },
177};
178
179struct platform_device apq8064_device_uart_gsbi1 = {
180 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800181 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700182 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
183 .resource = resources_uart_gsbi1,
184};
185
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186static struct resource resources_uart_gsbi3[] = {
187 {
188 .start = GSBI3_UARTDM_IRQ,
189 .end = GSBI3_UARTDM_IRQ,
190 .flags = IORESOURCE_IRQ,
191 },
192 {
193 .start = MSM_UART3DM_PHYS,
194 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
195 .name = "uartdm_resource",
196 .flags = IORESOURCE_MEM,
197 },
198 {
199 .start = MSM_GSBI3_PHYS,
200 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
201 .name = "gsbi_resource",
202 .flags = IORESOURCE_MEM,
203 },
204};
205
206struct platform_device apq8064_device_uart_gsbi3 = {
207 .name = "msm_serial_hsl",
208 .id = 0,
209 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
210 .resource = resources_uart_gsbi3,
211};
212
Jing Lin04601f92012-02-05 15:36:07 -0800213static struct resource resources_qup_i2c_gsbi3[] = {
214 {
215 .name = "gsbi_qup_i2c_addr",
216 .start = MSM_GSBI3_PHYS,
217 .end = MSM_GSBI3_PHYS + 4 - 1,
218 .flags = IORESOURCE_MEM,
219 },
220 {
221 .name = "qup_phys_addr",
222 .start = MSM_GSBI3_QUP_PHYS,
223 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .name = "qup_err_intr",
228 .start = GSBI3_QUP_IRQ,
229 .end = GSBI3_QUP_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .name = "i2c_clk",
234 .start = 9,
235 .end = 9,
236 .flags = IORESOURCE_IO,
237 },
238 {
239 .name = "i2c_sda",
240 .start = 8,
241 .end = 8,
242 .flags = IORESOURCE_IO,
243 },
244};
245
David Keitel3c40fc52012-02-09 17:53:52 -0800246static struct resource resources_qup_i2c_gsbi1[] = {
247 {
248 .name = "gsbi_qup_i2c_addr",
249 .start = MSM_GSBI1_PHYS,
250 .end = MSM_GSBI1_PHYS + 4 - 1,
251 .flags = IORESOURCE_MEM,
252 },
253 {
254 .name = "qup_phys_addr",
255 .start = MSM_GSBI1_QUP_PHYS,
256 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
257 .flags = IORESOURCE_MEM,
258 },
259 {
260 .name = "qup_err_intr",
261 .start = APQ8064_GSBI1_QUP_IRQ,
262 .end = APQ8064_GSBI1_QUP_IRQ,
263 .flags = IORESOURCE_IRQ,
264 },
265 {
266 .name = "i2c_clk",
267 .start = 21,
268 .end = 21,
269 .flags = IORESOURCE_IO,
270 },
271 {
272 .name = "i2c_sda",
273 .start = 20,
274 .end = 20,
275 .flags = IORESOURCE_IO,
276 },
277};
278
279struct platform_device apq8064_device_qup_i2c_gsbi1 = {
280 .name = "qup_i2c",
281 .id = 0,
282 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
283 .resource = resources_qup_i2c_gsbi1,
284};
285
Jing Lin04601f92012-02-05 15:36:07 -0800286struct platform_device apq8064_device_qup_i2c_gsbi3 = {
287 .name = "qup_i2c",
288 .id = 3,
289 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
290 .resource = resources_qup_i2c_gsbi3,
291};
292
Devin Kima3085422012-06-14 18:23:41 -0700293static struct resource resources_uart_gsbi4[] = {
294 {
295 .start = GSBI4_UARTDM_IRQ,
296 .end = GSBI4_UARTDM_IRQ,
297 .flags = IORESOURCE_IRQ,
298 },
299 {
300 .start = MSM_UART4DM_PHYS,
301 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
302 .name = "uartdm_resource",
303 .flags = IORESOURCE_MEM,
304 },
305 {
306 .start = MSM_GSBI4_PHYS,
307 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
308 .name = "gsbi_resource",
309 .flags = IORESOURCE_MEM,
310 },
311};
312
313struct platform_device apq8064_device_uart_gsbi4 = {
314 .name = "msm_serial_hsl",
315 .id = 0,
316 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
317 .resource = resources_uart_gsbi4,
318};
319
Kenneth Heitke748593a2011-07-15 15:45:11 -0600320static struct resource resources_qup_i2c_gsbi4[] = {
321 {
322 .name = "gsbi_qup_i2c_addr",
323 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600324 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600325 .flags = IORESOURCE_MEM,
326 },
327 {
328 .name = "qup_phys_addr",
329 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600330 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600331 .flags = IORESOURCE_MEM,
332 },
333 {
334 .name = "qup_err_intr",
335 .start = GSBI4_QUP_IRQ,
336 .end = GSBI4_QUP_IRQ,
337 .flags = IORESOURCE_IRQ,
338 },
Kevin Chand07220e2012-02-13 15:52:22 -0800339 {
340 .name = "i2c_clk",
341 .start = 11,
342 .end = 11,
343 .flags = IORESOURCE_IO,
344 },
345 {
346 .name = "i2c_sda",
347 .start = 10,
348 .end = 10,
349 .flags = IORESOURCE_IO,
350 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600351};
352
353struct platform_device apq8064_device_qup_i2c_gsbi4 = {
354 .name = "qup_i2c",
355 .id = 4,
356 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
357 .resource = resources_qup_i2c_gsbi4,
358};
359
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700360static struct resource resources_qup_spi_gsbi5[] = {
361 {
362 .name = "spi_base",
363 .start = MSM_GSBI5_QUP_PHYS,
364 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
365 .flags = IORESOURCE_MEM,
366 },
367 {
368 .name = "gsbi_base",
369 .start = MSM_GSBI5_PHYS,
370 .end = MSM_GSBI5_PHYS + 4 - 1,
371 .flags = IORESOURCE_MEM,
372 },
373 {
374 .name = "spi_irq_in",
375 .start = GSBI5_QUP_IRQ,
376 .end = GSBI5_QUP_IRQ,
377 .flags = IORESOURCE_IRQ,
378 },
379};
380
381struct platform_device apq8064_device_qup_spi_gsbi5 = {
382 .name = "spi_qsd",
383 .id = 0,
384 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
385 .resource = resources_qup_spi_gsbi5,
386};
387
Joel King8f839b92012-04-01 14:37:46 -0700388static struct resource resources_qup_i2c_gsbi5[] = {
389 {
390 .name = "gsbi_qup_i2c_addr",
391 .start = MSM_GSBI5_PHYS,
392 .end = MSM_GSBI5_PHYS + 4 - 1,
393 .flags = IORESOURCE_MEM,
394 },
395 {
396 .name = "qup_phys_addr",
397 .start = MSM_GSBI5_QUP_PHYS,
398 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
399 .flags = IORESOURCE_MEM,
400 },
401 {
402 .name = "qup_err_intr",
403 .start = GSBI5_QUP_IRQ,
404 .end = GSBI5_QUP_IRQ,
405 .flags = IORESOURCE_IRQ,
406 },
407 {
408 .name = "i2c_clk",
409 .start = 54,
410 .end = 54,
411 .flags = IORESOURCE_IO,
412 },
413 {
414 .name = "i2c_sda",
415 .start = 53,
416 .end = 53,
417 .flags = IORESOURCE_IO,
418 },
419};
420
421struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
422 .name = "qup_i2c",
423 .id = 5,
424 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
425 .resource = resources_qup_i2c_gsbi5,
426};
427
Jin Hong4bbbfba2012-02-02 21:48:07 -0800428static struct resource resources_uart_gsbi7[] = {
429 {
430 .start = GSBI7_UARTDM_IRQ,
431 .end = GSBI7_UARTDM_IRQ,
432 .flags = IORESOURCE_IRQ,
433 },
434 {
435 .start = MSM_UART7DM_PHYS,
436 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
437 .name = "uartdm_resource",
438 .flags = IORESOURCE_MEM,
439 },
440 {
441 .start = MSM_GSBI7_PHYS,
442 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
443 .name = "gsbi_resource",
444 .flags = IORESOURCE_MEM,
445 },
446};
447
448struct platform_device apq8064_device_uart_gsbi7 = {
449 .name = "msm_serial_hsl",
450 .id = 0,
451 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
452 .resource = resources_uart_gsbi7,
453};
454
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800455struct platform_device apq_pcm = {
456 .name = "msm-pcm-dsp",
457 .id = -1,
458};
459
460struct platform_device apq_pcm_routing = {
461 .name = "msm-pcm-routing",
462 .id = -1,
463};
464
465struct platform_device apq_cpudai0 = {
466 .name = "msm-dai-q6",
467 .id = 0x4000,
468};
469
470struct platform_device apq_cpudai1 = {
471 .name = "msm-dai-q6",
472 .id = 0x4001,
473};
Santosh Mardieff9a742012-04-09 23:23:39 +0530474struct platform_device mpq_cpudai_sec_i2s_rx = {
475 .name = "msm-dai-q6",
476 .id = 4,
477};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800478struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800479 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800480 .id = 8,
481};
482
483struct platform_device apq_cpudai_bt_rx = {
484 .name = "msm-dai-q6",
485 .id = 0x3000,
486};
487
488struct platform_device apq_cpudai_bt_tx = {
489 .name = "msm-dai-q6",
490 .id = 0x3001,
491};
492
493struct platform_device apq_cpudai_fm_rx = {
494 .name = "msm-dai-q6",
495 .id = 0x3004,
496};
497
498struct platform_device apq_cpudai_fm_tx = {
499 .name = "msm-dai-q6",
500 .id = 0x3005,
501};
502
Helen Zeng8f925502012-03-05 16:50:17 -0800503struct platform_device apq_cpudai_slim_4_rx = {
504 .name = "msm-dai-q6",
505 .id = 0x4008,
506};
507
508struct platform_device apq_cpudai_slim_4_tx = {
509 .name = "msm-dai-q6",
510 .id = 0x4009,
511};
512
Joel Nidere5de00e2012-07-03 10:58:10 +0300513#define MSM_TSIF0_PHYS (0x18200000)
514#define MSM_TSIF1_PHYS (0x18201000)
515#define MSM_TSIF_SIZE (0x200)
516
517#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
518 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
519#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
520 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
521#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
522 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
523#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
524 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
525#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
526 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
527#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
528 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
529#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
530 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
531#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
532 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
533
534static const struct msm_gpio tsif0_gpios[] = {
535 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
536 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
537 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
538 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
539};
540
541static const struct msm_gpio tsif1_gpios[] = {
542 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
543 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
544 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
545 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
546};
547
548struct msm_tsif_platform_data tsif1_8064_platform_data = {
549 .num_gpios = ARRAY_SIZE(tsif1_gpios),
550 .gpios = tsif1_gpios,
551 .tsif_pclk = "iface_clk",
552 .tsif_ref_clk = "ref_clk",
553};
554
555struct resource tsif1_8064_resources[] = {
556 [0] = {
557 .flags = IORESOURCE_IRQ,
558 .start = TSIF2_IRQ,
559 .end = TSIF2_IRQ,
560 },
561 [1] = {
562 .flags = IORESOURCE_MEM,
563 .start = MSM_TSIF1_PHYS,
564 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
565 },
566 [2] = {
567 .flags = IORESOURCE_DMA,
568 .start = DMOV8064_TSIF_CHAN,
569 .end = DMOV8064_TSIF_CRCI,
570 },
571};
572
573struct msm_tsif_platform_data tsif0_8064_platform_data = {
574 .num_gpios = ARRAY_SIZE(tsif0_gpios),
575 .gpios = tsif0_gpios,
576 .tsif_pclk = "iface_clk",
577 .tsif_ref_clk = "ref_clk",
578};
579
580struct resource tsif0_8064_resources[] = {
581 [0] = {
582 .flags = IORESOURCE_IRQ,
583 .start = TSIF1_IRQ,
584 .end = TSIF1_IRQ,
585 },
586 [1] = {
587 .flags = IORESOURCE_MEM,
588 .start = MSM_TSIF0_PHYS,
589 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
590 },
591 [2] = {
592 .flags = IORESOURCE_DMA,
593 .start = DMOV_TSIF_CHAN,
594 .end = DMOV_TSIF_CRCI,
595 },
596};
597
598struct platform_device msm_8064_device_tsif[2] = {
599 {
600 .name = "msm_tsif",
601 .id = 0,
602 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
603 .resource = tsif0_8064_resources,
604 .dev = {
605 .platform_data = &tsif0_8064_platform_data
606 },
607 },
608 {
609 .name = "msm_tsif",
610 .id = 1,
611 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
612 .resource = tsif1_8064_resources,
613 .dev = {
614 .platform_data = &tsif1_8064_platform_data
615 },
616 }
617};
618
Joel Nider50b50fa2012-08-05 14:17:29 +0300619#define MSM_TSPP_PHYS (0x18202000)
620#define MSM_TSPP_SIZE (0x1000)
621#define MSM_TSPP_BAM_PHYS (0x18204000)
622#define MSM_TSPP_BAM_SIZE (0x2000)
623
624static const struct msm_gpio tspp_gpios[] = {
625 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
626 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
627 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
628 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
629 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
630 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
631 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
632 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
633};
634
635static struct resource tspp_resources[] = {
636 [0] = {
637 .flags = IORESOURCE_IRQ,
638 .start = TSIF_TSPP_IRQ,
639 .end = TSIF1_IRQ,
640 },
641 [1] = {
642 .flags = IORESOURCE_MEM,
643 .start = MSM_TSIF0_PHYS,
644 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
645 },
646 [2] = {
647 .flags = IORESOURCE_MEM,
648 .start = MSM_TSIF1_PHYS,
649 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
650 },
651 [3] = {
652 .flags = IORESOURCE_MEM,
653 .start = MSM_TSPP_PHYS,
654 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
655 },
656 [4] = {
657 .flags = IORESOURCE_MEM,
658 .start = MSM_TSPP_BAM_PHYS,
659 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
660 },
661};
662
663static struct msm_tspp_platform_data tspp_platform_data = {
664 .num_gpios = ARRAY_SIZE(tspp_gpios),
665 .gpios = tspp_gpios,
666 .tsif_pclk = "iface_clk",
667 .tsif_ref_clk = "ref_clk",
668};
669
670struct platform_device msm_8064_device_tspp = {
671 .name = "msm_tspp",
672 .id = 0,
673 .num_resources = ARRAY_SIZE(tspp_resources),
674 .resource = tspp_resources,
675 .dev = {
676 .platform_data = &tspp_platform_data
677 },
678};
679
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800680/*
681 * Machine specific data for AUX PCM Interface
682 * which the driver will be unware of.
683 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800684struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800685 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700686 .mode_8k = {
687 .mode = AFE_PCM_CFG_MODE_PCM,
688 .sync = AFE_PCM_CFG_SYNC_INT,
689 .frame = AFE_PCM_CFG_FRM_256BPF,
690 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
691 .slot = 0,
692 .data = AFE_PCM_CFG_CDATAOE_MASTER,
693 .pcm_clk_rate = 2048000,
694 },
695 .mode_16k = {
696 .mode = AFE_PCM_CFG_MODE_PCM,
697 .sync = AFE_PCM_CFG_SYNC_INT,
698 .frame = AFE_PCM_CFG_FRM_256BPF,
699 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
700 .slot = 0,
701 .data = AFE_PCM_CFG_CDATAOE_MASTER,
702 .pcm_clk_rate = 4096000,
703 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800704};
705
706struct platform_device apq_cpudai_auxpcm_rx = {
707 .name = "msm-dai-q6",
708 .id = 2,
709 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800710 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800711 },
712};
713
714struct platform_device apq_cpudai_auxpcm_tx = {
715 .name = "msm-dai-q6",
716 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800717 .dev = {
718 .platform_data = &apq_auxpcm_pdata,
719 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800720};
721
Patrick Lai04baee942012-05-01 14:38:47 -0700722struct msm_mi2s_pdata mpq_mi2s_tx_data = {
723 .rx_sd_lines = 0,
724 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
725 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700726};
727
728struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700729 .name = "msm-dai-q6-mi2s",
730 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700731 .dev = {
732 .platform_data = &mpq_mi2s_tx_data,
733 },
734};
735
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800736struct platform_device apq_cpu_fe = {
737 .name = "msm-dai-fe",
738 .id = -1,
739};
740
741struct platform_device apq_stub_codec = {
742 .name = "msm-stub-codec",
743 .id = 1,
744};
745
746struct platform_device apq_voice = {
747 .name = "msm-pcm-voice",
748 .id = -1,
749};
750
751struct platform_device apq_voip = {
752 .name = "msm-voip-dsp",
753 .id = -1,
754};
755
756struct platform_device apq_lpa_pcm = {
757 .name = "msm-pcm-lpa",
758 .id = -1,
759};
760
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700761struct platform_device apq_compr_dsp = {
762 .name = "msm-compr-dsp",
763 .id = -1,
764};
765
766struct platform_device apq_multi_ch_pcm = {
767 .name = "msm-multi-ch-pcm-dsp",
768 .id = -1,
769};
770
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700771struct platform_device apq_lowlatency_pcm = {
772 .name = "msm-lowlatency-pcm-dsp",
773 .id = -1,
774};
775
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800776struct platform_device apq_pcm_hostless = {
777 .name = "msm-pcm-hostless",
778 .id = -1,
779};
780
781struct platform_device apq_cpudai_afe_01_rx = {
782 .name = "msm-dai-q6",
783 .id = 0xE0,
784};
785
786struct platform_device apq_cpudai_afe_01_tx = {
787 .name = "msm-dai-q6",
788 .id = 0xF0,
789};
790
791struct platform_device apq_cpudai_afe_02_rx = {
792 .name = "msm-dai-q6",
793 .id = 0xF1,
794};
795
796struct platform_device apq_cpudai_afe_02_tx = {
797 .name = "msm-dai-q6",
798 .id = 0xE1,
799};
800
801struct platform_device apq_pcm_afe = {
802 .name = "msm-pcm-afe",
803 .id = -1,
804};
805
Neema Shetty8427c262012-02-16 11:23:43 -0800806struct platform_device apq_cpudai_stub = {
807 .name = "msm-dai-stub",
808 .id = -1,
809};
810
Neema Shetty3c9d2862012-03-11 01:25:32 -0800811struct platform_device apq_cpudai_slimbus_1_rx = {
812 .name = "msm-dai-q6",
813 .id = 0x4002,
814};
815
816struct platform_device apq_cpudai_slimbus_1_tx = {
817 .name = "msm-dai-q6",
818 .id = 0x4003,
819};
820
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700821struct platform_device apq_cpudai_slimbus_2_rx = {
822 .name = "msm-dai-q6",
823 .id = 0x4004,
824};
825
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700826struct platform_device apq_cpudai_slimbus_2_tx = {
827 .name = "msm-dai-q6",
828 .id = 0x4005,
829};
830
Neema Shettyc9d86c32012-05-09 12:01:39 -0700831struct platform_device apq_cpudai_slimbus_3_rx = {
832 .name = "msm-dai-q6",
833 .id = 0x4006,
834};
835
ehgrace.kim9b771372012-08-13 15:08:56 -0700836struct platform_device apq_cpudai_slimbus_3_tx = {
837 .name = "msm-dai-q6",
838 .id = 0x4007,
839};
840
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700841static struct resource resources_ssbi_pmic1[] = {
842 {
843 .start = MSM_PMIC1_SSBI_CMD_PHYS,
844 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
845 .flags = IORESOURCE_MEM,
846 },
847};
848
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600849#define LPASS_SLIMBUS_PHYS 0x28080000
850#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800851#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600852/* Board info for the slimbus slave device */
853static struct resource slimbus_res[] = {
854 {
855 .start = LPASS_SLIMBUS_PHYS,
856 .end = LPASS_SLIMBUS_PHYS + 8191,
857 .flags = IORESOURCE_MEM,
858 .name = "slimbus_physical",
859 },
860 {
861 .start = LPASS_SLIMBUS_BAM_PHYS,
862 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
863 .flags = IORESOURCE_MEM,
864 .name = "slimbus_bam_physical",
865 },
866 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800867 .start = LPASS_SLIMBUS_SLEW,
868 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
869 .flags = IORESOURCE_MEM,
870 .name = "slimbus_slew_reg",
871 },
872 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600873 .start = SLIMBUS0_CORE_EE1_IRQ,
874 .end = SLIMBUS0_CORE_EE1_IRQ,
875 .flags = IORESOURCE_IRQ,
876 .name = "slimbus_irq",
877 },
878 {
879 .start = SLIMBUS0_BAM_EE1_IRQ,
880 .end = SLIMBUS0_BAM_EE1_IRQ,
881 .flags = IORESOURCE_IRQ,
882 .name = "slimbus_bam_irq",
883 },
884};
885
886struct platform_device apq8064_slim_ctrl = {
887 .name = "msm_slim_ctrl",
888 .id = 1,
889 .num_resources = ARRAY_SIZE(slimbus_res),
890 .resource = slimbus_res,
891 .dev = {
892 .coherent_dma_mask = 0xffffffffULL,
893 },
894};
895
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700896struct platform_device apq8064_device_ssbi_pmic1 = {
897 .name = "msm_ssbi",
898 .id = 0,
899 .resource = resources_ssbi_pmic1,
900 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
901};
902
903static struct resource resources_ssbi_pmic2[] = {
904 {
905 .start = MSM_PMIC2_SSBI_CMD_PHYS,
906 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
907 .flags = IORESOURCE_MEM,
908 },
909};
910
911struct platform_device apq8064_device_ssbi_pmic2 = {
912 .name = "msm_ssbi",
913 .id = 1,
914 .resource = resources_ssbi_pmic2,
915 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
916};
917
918static struct resource resources_otg[] = {
919 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800920 .start = MSM_HSUSB1_PHYS,
921 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700922 .flags = IORESOURCE_MEM,
923 },
924 {
925 .start = USB1_HS_IRQ,
926 .end = USB1_HS_IRQ,
927 .flags = IORESOURCE_IRQ,
928 },
929};
930
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700931struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932 .name = "msm_otg",
933 .id = -1,
934 .num_resources = ARRAY_SIZE(resources_otg),
935 .resource = resources_otg,
936 .dev = {
937 .coherent_dma_mask = 0xffffffff,
938 },
939};
940
941static struct resource resources_hsusb[] = {
942 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800943 .start = MSM_HSUSB1_PHYS,
944 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700945 .flags = IORESOURCE_MEM,
946 },
947 {
948 .start = USB1_HS_IRQ,
949 .end = USB1_HS_IRQ,
950 .flags = IORESOURCE_IRQ,
951 },
952};
953
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700954struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955 .name = "msm_hsusb",
956 .id = -1,
957 .num_resources = ARRAY_SIZE(resources_hsusb),
958 .resource = resources_hsusb,
959 .dev = {
960 .coherent_dma_mask = 0xffffffff,
961 },
962};
963
Hemant Kumard86c4882012-01-24 19:39:37 -0800964static struct resource resources_hsusb_host[] = {
965 {
966 .start = MSM_HSUSB1_PHYS,
967 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
968 .flags = IORESOURCE_MEM,
969 },
970 {
971 .start = USB1_HS_IRQ,
972 .end = USB1_HS_IRQ,
973 .flags = IORESOURCE_IRQ,
974 },
975};
976
Hemant Kumara945b472012-01-25 15:08:06 -0800977static struct resource resources_hsic_host[] = {
978 {
979 .start = 0x12510000,
980 .end = 0x12510000 + SZ_4K - 1,
981 .flags = IORESOURCE_MEM,
982 },
983 {
984 .start = USB2_HSIC_IRQ,
985 .end = USB2_HSIC_IRQ,
986 .flags = IORESOURCE_IRQ,
987 },
988 {
989 .start = MSM_GPIO_TO_INT(49),
990 .end = MSM_GPIO_TO_INT(49),
991 .name = "peripheral_status_irq",
992 .flags = IORESOURCE_IRQ,
993 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800994 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700995 .start = 47,
996 .end = 47,
997 .name = "wakeup",
998 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800999 },
Hemant Kumara945b472012-01-25 15:08:06 -08001000};
1001
Hemant Kumard86c4882012-01-24 19:39:37 -08001002static u64 dma_mask = DMA_BIT_MASK(32);
1003struct platform_device apq8064_device_hsusb_host = {
1004 .name = "msm_hsusb_host",
1005 .id = -1,
1006 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1007 .resource = resources_hsusb_host,
1008 .dev = {
1009 .dma_mask = &dma_mask,
1010 .coherent_dma_mask = 0xffffffff,
1011 },
1012};
1013
Hemant Kumara945b472012-01-25 15:08:06 -08001014struct platform_device apq8064_device_hsic_host = {
1015 .name = "msm_hsic_host",
1016 .id = -1,
1017 .num_resources = ARRAY_SIZE(resources_hsic_host),
1018 .resource = resources_hsic_host,
1019 .dev = {
1020 .dma_mask = &dma_mask,
1021 .coherent_dma_mask = DMA_BIT_MASK(32),
1022 },
1023};
1024
Manu Gautam91223e02011-11-08 15:27:22 +05301025static struct resource resources_ehci_host3[] = {
1026{
1027 .start = MSM_HSUSB3_PHYS,
1028 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1029 .flags = IORESOURCE_MEM,
1030 },
1031 {
1032 .start = USB3_HS_IRQ,
1033 .end = USB3_HS_IRQ,
1034 .flags = IORESOURCE_IRQ,
1035 },
1036};
1037
1038struct platform_device apq8064_device_ehci_host3 = {
1039 .name = "msm_ehci_host",
1040 .id = 0,
1041 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1042 .resource = resources_ehci_host3,
1043 .dev = {
1044 .dma_mask = &dma_mask,
1045 .coherent_dma_mask = 0xffffffff,
1046 },
1047};
1048
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001049static struct resource resources_ehci_host4[] = {
1050{
1051 .start = MSM_HSUSB4_PHYS,
1052 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1053 .flags = IORESOURCE_MEM,
1054 },
1055 {
1056 .start = USB4_HS_IRQ,
1057 .end = USB4_HS_IRQ,
1058 .flags = IORESOURCE_IRQ,
1059 },
1060};
1061
1062struct platform_device apq8064_device_ehci_host4 = {
1063 .name = "msm_ehci_host",
1064 .id = 1,
1065 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1066 .resource = resources_ehci_host4,
1067 .dev = {
1068 .dma_mask = &dma_mask,
1069 .coherent_dma_mask = 0xffffffff,
1070 },
1071};
1072
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001073struct platform_device apq8064_device_acpuclk = {
1074 .name = "acpuclk-8064",
1075 .id = -1,
1076};
1077
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001078#define SHARED_IMEM_TZ_BASE 0x2a03f720
1079static struct resource tzlog_resources[] = {
1080 {
1081 .start = SHARED_IMEM_TZ_BASE,
1082 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1083 .flags = IORESOURCE_MEM,
1084 },
1085};
1086
1087struct platform_device apq_device_tz_log = {
1088 .name = "tz_log",
1089 .id = 0,
1090 .num_resources = ARRAY_SIZE(tzlog_resources),
1091 .resource = tzlog_resources,
1092};
1093
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001094/* MSM Video core device */
1095#ifdef CONFIG_MSM_BUS_SCALING
1096static struct msm_bus_vectors vidc_init_vectors[] = {
1097 {
1098 .src = MSM_BUS_MASTER_VIDEO_ENC,
1099 .dst = MSM_BUS_SLAVE_EBI_CH0,
1100 .ab = 0,
1101 .ib = 0,
1102 },
1103 {
1104 .src = MSM_BUS_MASTER_VIDEO_DEC,
1105 .dst = MSM_BUS_SLAVE_EBI_CH0,
1106 .ab = 0,
1107 .ib = 0,
1108 },
1109 {
1110 .src = MSM_BUS_MASTER_AMPSS_M0,
1111 .dst = MSM_BUS_SLAVE_EBI_CH0,
1112 .ab = 0,
1113 .ib = 0,
1114 },
1115 {
1116 .src = MSM_BUS_MASTER_AMPSS_M0,
1117 .dst = MSM_BUS_SLAVE_EBI_CH0,
1118 .ab = 0,
1119 .ib = 0,
1120 },
1121};
1122static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1123 {
1124 .src = MSM_BUS_MASTER_VIDEO_ENC,
1125 .dst = MSM_BUS_SLAVE_EBI_CH0,
1126 .ab = 54525952,
1127 .ib = 436207616,
1128 },
1129 {
1130 .src = MSM_BUS_MASTER_VIDEO_DEC,
1131 .dst = MSM_BUS_SLAVE_EBI_CH0,
1132 .ab = 72351744,
1133 .ib = 289406976,
1134 },
1135 {
1136 .src = MSM_BUS_MASTER_AMPSS_M0,
1137 .dst = MSM_BUS_SLAVE_EBI_CH0,
1138 .ab = 500000,
1139 .ib = 1000000,
1140 },
1141 {
1142 .src = MSM_BUS_MASTER_AMPSS_M0,
1143 .dst = MSM_BUS_SLAVE_EBI_CH0,
1144 .ab = 500000,
1145 .ib = 1000000,
1146 },
1147};
1148static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1149 {
1150 .src = MSM_BUS_MASTER_VIDEO_ENC,
1151 .dst = MSM_BUS_SLAVE_EBI_CH0,
1152 .ab = 40894464,
1153 .ib = 327155712,
1154 },
1155 {
1156 .src = MSM_BUS_MASTER_VIDEO_DEC,
1157 .dst = MSM_BUS_SLAVE_EBI_CH0,
1158 .ab = 48234496,
1159 .ib = 192937984,
1160 },
1161 {
1162 .src = MSM_BUS_MASTER_AMPSS_M0,
1163 .dst = MSM_BUS_SLAVE_EBI_CH0,
1164 .ab = 500000,
1165 .ib = 2000000,
1166 },
1167 {
1168 .src = MSM_BUS_MASTER_AMPSS_M0,
1169 .dst = MSM_BUS_SLAVE_EBI_CH0,
1170 .ab = 500000,
1171 .ib = 2000000,
1172 },
1173};
1174static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1175 {
1176 .src = MSM_BUS_MASTER_VIDEO_ENC,
1177 .dst = MSM_BUS_SLAVE_EBI_CH0,
1178 .ab = 163577856,
1179 .ib = 1308622848,
1180 },
1181 {
1182 .src = MSM_BUS_MASTER_VIDEO_DEC,
1183 .dst = MSM_BUS_SLAVE_EBI_CH0,
1184 .ab = 219152384,
1185 .ib = 876609536,
1186 },
1187 {
1188 .src = MSM_BUS_MASTER_AMPSS_M0,
1189 .dst = MSM_BUS_SLAVE_EBI_CH0,
1190 .ab = 1750000,
1191 .ib = 3500000,
1192 },
1193 {
1194 .src = MSM_BUS_MASTER_AMPSS_M0,
1195 .dst = MSM_BUS_SLAVE_EBI_CH0,
1196 .ab = 1750000,
1197 .ib = 3500000,
1198 },
1199};
1200static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1201 {
1202 .src = MSM_BUS_MASTER_VIDEO_ENC,
1203 .dst = MSM_BUS_SLAVE_EBI_CH0,
1204 .ab = 121634816,
1205 .ib = 973078528,
1206 },
1207 {
1208 .src = MSM_BUS_MASTER_VIDEO_DEC,
1209 .dst = MSM_BUS_SLAVE_EBI_CH0,
1210 .ab = 155189248,
1211 .ib = 620756992,
1212 },
1213 {
1214 .src = MSM_BUS_MASTER_AMPSS_M0,
1215 .dst = MSM_BUS_SLAVE_EBI_CH0,
1216 .ab = 1750000,
1217 .ib = 7000000,
1218 },
1219 {
1220 .src = MSM_BUS_MASTER_AMPSS_M0,
1221 .dst = MSM_BUS_SLAVE_EBI_CH0,
1222 .ab = 1750000,
1223 .ib = 7000000,
1224 },
1225};
1226static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1227 {
1228 .src = MSM_BUS_MASTER_VIDEO_ENC,
1229 .dst = MSM_BUS_SLAVE_EBI_CH0,
1230 .ab = 372244480,
1231 .ib = 2560000000U,
1232 },
1233 {
1234 .src = MSM_BUS_MASTER_VIDEO_DEC,
1235 .dst = MSM_BUS_SLAVE_EBI_CH0,
1236 .ab = 501219328,
1237 .ib = 2560000000U,
1238 },
1239 {
1240 .src = MSM_BUS_MASTER_AMPSS_M0,
1241 .dst = MSM_BUS_SLAVE_EBI_CH0,
1242 .ab = 2500000,
1243 .ib = 5000000,
1244 },
1245 {
1246 .src = MSM_BUS_MASTER_AMPSS_M0,
1247 .dst = MSM_BUS_SLAVE_EBI_CH0,
1248 .ab = 2500000,
1249 .ib = 5000000,
1250 },
1251};
1252static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1253 {
1254 .src = MSM_BUS_MASTER_VIDEO_ENC,
1255 .dst = MSM_BUS_SLAVE_EBI_CH0,
1256 .ab = 222298112,
1257 .ib = 2560000000U,
1258 },
1259 {
1260 .src = MSM_BUS_MASTER_VIDEO_DEC,
1261 .dst = MSM_BUS_SLAVE_EBI_CH0,
1262 .ab = 330301440,
1263 .ib = 2560000000U,
1264 },
1265 {
1266 .src = MSM_BUS_MASTER_AMPSS_M0,
1267 .dst = MSM_BUS_SLAVE_EBI_CH0,
1268 .ab = 2500000,
1269 .ib = 700000000,
1270 },
1271 {
1272 .src = MSM_BUS_MASTER_AMPSS_M0,
1273 .dst = MSM_BUS_SLAVE_EBI_CH0,
1274 .ab = 2500000,
1275 .ib = 10000000,
1276 },
1277};
1278
Arun Menon152c3c72012-06-20 11:50:08 -07001279static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1280 {
1281 .src = MSM_BUS_MASTER_VIDEO_ENC,
1282 .dst = MSM_BUS_SLAVE_EBI_CH0,
1283 .ab = 222298112,
1284 .ib = 3522000000U,
1285 },
1286 {
1287 .src = MSM_BUS_MASTER_VIDEO_DEC,
1288 .dst = MSM_BUS_SLAVE_EBI_CH0,
1289 .ab = 330301440,
1290 .ib = 3522000000U,
1291 },
1292 {
1293 .src = MSM_BUS_MASTER_AMPSS_M0,
1294 .dst = MSM_BUS_SLAVE_EBI_CH0,
1295 .ab = 2500000,
1296 .ib = 700000000,
1297 },
1298 {
1299 .src = MSM_BUS_MASTER_AMPSS_M0,
1300 .dst = MSM_BUS_SLAVE_EBI_CH0,
1301 .ab = 2500000,
1302 .ib = 10000000,
1303 },
1304};
1305static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1306 {
1307 .src = MSM_BUS_MASTER_VIDEO_ENC,
1308 .dst = MSM_BUS_SLAVE_EBI_CH0,
1309 .ab = 222298112,
1310 .ib = 3522000000U,
1311 },
1312 {
1313 .src = MSM_BUS_MASTER_VIDEO_DEC,
1314 .dst = MSM_BUS_SLAVE_EBI_CH0,
1315 .ab = 330301440,
1316 .ib = 3522000000U,
1317 },
1318 {
1319 .src = MSM_BUS_MASTER_AMPSS_M0,
1320 .dst = MSM_BUS_SLAVE_EBI_CH0,
1321 .ab = 2500000,
1322 .ib = 700000000,
1323 },
1324 {
1325 .src = MSM_BUS_MASTER_AMPSS_M0,
1326 .dst = MSM_BUS_SLAVE_EBI_CH0,
1327 .ab = 2500000,
1328 .ib = 10000000,
1329 },
1330};
1331
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001332static struct msm_bus_paths vidc_bus_client_config[] = {
1333 {
1334 ARRAY_SIZE(vidc_init_vectors),
1335 vidc_init_vectors,
1336 },
1337 {
1338 ARRAY_SIZE(vidc_venc_vga_vectors),
1339 vidc_venc_vga_vectors,
1340 },
1341 {
1342 ARRAY_SIZE(vidc_vdec_vga_vectors),
1343 vidc_vdec_vga_vectors,
1344 },
1345 {
1346 ARRAY_SIZE(vidc_venc_720p_vectors),
1347 vidc_venc_720p_vectors,
1348 },
1349 {
1350 ARRAY_SIZE(vidc_vdec_720p_vectors),
1351 vidc_vdec_720p_vectors,
1352 },
1353 {
1354 ARRAY_SIZE(vidc_venc_1080p_vectors),
1355 vidc_venc_1080p_vectors,
1356 },
1357 {
1358 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1359 vidc_vdec_1080p_vectors,
1360 },
Arun Menon152c3c72012-06-20 11:50:08 -07001361 {
1362 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1363 vidc_venc_1080p_turbo_vectors,
1364 },
1365 {
1366 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1367 vidc_vdec_1080p_turbo_vectors,
1368 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001369};
1370
1371static struct msm_bus_scale_pdata vidc_bus_client_data = {
1372 vidc_bus_client_config,
1373 ARRAY_SIZE(vidc_bus_client_config),
1374 .name = "vidc",
1375};
1376#endif
1377
1378
1379#define APQ8064_VIDC_BASE_PHYS 0x04400000
1380#define APQ8064_VIDC_BASE_SIZE 0x00100000
1381
1382static struct resource apq8064_device_vidc_resources[] = {
1383 {
1384 .start = APQ8064_VIDC_BASE_PHYS,
1385 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1386 .flags = IORESOURCE_MEM,
1387 },
1388 {
1389 .start = VCODEC_IRQ,
1390 .end = VCODEC_IRQ,
1391 .flags = IORESOURCE_IRQ,
1392 },
1393};
1394
1395struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1396#ifdef CONFIG_MSM_BUS_SCALING
1397 .vidc_bus_client_pdata = &vidc_bus_client_data,
1398#endif
1399#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1400 .memtype = ION_CP_MM_HEAP_ID,
1401 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001402 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001403#else
1404 .memtype = MEMTYPE_EBI1,
1405 .enable_ion = 0,
1406#endif
1407 .disable_dmx = 0,
1408 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001409 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301410 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001411};
1412
1413struct platform_device apq8064_msm_device_vidc = {
1414 .name = "msm_vidc",
1415 .id = 0,
1416 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1417 .resource = apq8064_device_vidc_resources,
1418 .dev = {
1419 .platform_data = &apq8064_vidc_platform_data,
1420 },
1421};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001422#define MSM_SDC1_BASE 0x12400000
1423#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1424#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1425#define MSM_SDC2_BASE 0x12140000
1426#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1427#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1428#define MSM_SDC3_BASE 0x12180000
1429#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1430#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1431#define MSM_SDC4_BASE 0x121C0000
1432#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1433#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1434
1435static struct resource resources_sdc1[] = {
1436 {
1437 .name = "core_mem",
1438 .flags = IORESOURCE_MEM,
1439 .start = MSM_SDC1_BASE,
1440 .end = MSM_SDC1_DML_BASE - 1,
1441 },
1442 {
1443 .name = "core_irq",
1444 .flags = IORESOURCE_IRQ,
1445 .start = SDC1_IRQ_0,
1446 .end = SDC1_IRQ_0
1447 },
1448#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1449 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301450 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001451 .start = MSM_SDC1_DML_BASE,
1452 .end = MSM_SDC1_BAM_BASE - 1,
1453 .flags = IORESOURCE_MEM,
1454 },
1455 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301456 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001457 .start = MSM_SDC1_BAM_BASE,
1458 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1459 .flags = IORESOURCE_MEM,
1460 },
1461 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301462 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001463 .start = SDC1_BAM_IRQ,
1464 .end = SDC1_BAM_IRQ,
1465 .flags = IORESOURCE_IRQ,
1466 },
1467#endif
1468};
1469
1470static struct resource resources_sdc2[] = {
1471 {
1472 .name = "core_mem",
1473 .flags = IORESOURCE_MEM,
1474 .start = MSM_SDC2_BASE,
1475 .end = MSM_SDC2_DML_BASE - 1,
1476 },
1477 {
1478 .name = "core_irq",
1479 .flags = IORESOURCE_IRQ,
1480 .start = SDC2_IRQ_0,
1481 .end = SDC2_IRQ_0
1482 },
1483#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1484 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301485 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486 .start = MSM_SDC2_DML_BASE,
1487 .end = MSM_SDC2_BAM_BASE - 1,
1488 .flags = IORESOURCE_MEM,
1489 },
1490 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301491 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001492 .start = MSM_SDC2_BAM_BASE,
1493 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1494 .flags = IORESOURCE_MEM,
1495 },
1496 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301497 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001498 .start = SDC2_BAM_IRQ,
1499 .end = SDC2_BAM_IRQ,
1500 .flags = IORESOURCE_IRQ,
1501 },
1502#endif
1503};
1504
1505static struct resource resources_sdc3[] = {
1506 {
1507 .name = "core_mem",
1508 .flags = IORESOURCE_MEM,
1509 .start = MSM_SDC3_BASE,
1510 .end = MSM_SDC3_DML_BASE - 1,
1511 },
1512 {
1513 .name = "core_irq",
1514 .flags = IORESOURCE_IRQ,
1515 .start = SDC3_IRQ_0,
1516 .end = SDC3_IRQ_0
1517 },
1518#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1519 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301520 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001521 .start = MSM_SDC3_DML_BASE,
1522 .end = MSM_SDC3_BAM_BASE - 1,
1523 .flags = IORESOURCE_MEM,
1524 },
1525 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301526 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001527 .start = MSM_SDC3_BAM_BASE,
1528 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1529 .flags = IORESOURCE_MEM,
1530 },
1531 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301532 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001533 .start = SDC3_BAM_IRQ,
1534 .end = SDC3_BAM_IRQ,
1535 .flags = IORESOURCE_IRQ,
1536 },
1537#endif
1538};
1539
1540static struct resource resources_sdc4[] = {
1541 {
1542 .name = "core_mem",
1543 .flags = IORESOURCE_MEM,
1544 .start = MSM_SDC4_BASE,
1545 .end = MSM_SDC4_DML_BASE - 1,
1546 },
1547 {
1548 .name = "core_irq",
1549 .flags = IORESOURCE_IRQ,
1550 .start = SDC4_IRQ_0,
1551 .end = SDC4_IRQ_0
1552 },
1553#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1554 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301555 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001556 .start = MSM_SDC4_DML_BASE,
1557 .end = MSM_SDC4_BAM_BASE - 1,
1558 .flags = IORESOURCE_MEM,
1559 },
1560 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301561 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001562 .start = MSM_SDC4_BAM_BASE,
1563 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1564 .flags = IORESOURCE_MEM,
1565 },
1566 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301567 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001568 .start = SDC4_BAM_IRQ,
1569 .end = SDC4_BAM_IRQ,
1570 .flags = IORESOURCE_IRQ,
1571 },
1572#endif
1573};
1574
1575struct platform_device apq8064_device_sdc1 = {
1576 .name = "msm_sdcc",
1577 .id = 1,
1578 .num_resources = ARRAY_SIZE(resources_sdc1),
1579 .resource = resources_sdc1,
1580 .dev = {
1581 .coherent_dma_mask = 0xffffffff,
1582 },
1583};
1584
1585struct platform_device apq8064_device_sdc2 = {
1586 .name = "msm_sdcc",
1587 .id = 2,
1588 .num_resources = ARRAY_SIZE(resources_sdc2),
1589 .resource = resources_sdc2,
1590 .dev = {
1591 .coherent_dma_mask = 0xffffffff,
1592 },
1593};
1594
1595struct platform_device apq8064_device_sdc3 = {
1596 .name = "msm_sdcc",
1597 .id = 3,
1598 .num_resources = ARRAY_SIZE(resources_sdc3),
1599 .resource = resources_sdc3,
1600 .dev = {
1601 .coherent_dma_mask = 0xffffffff,
1602 },
1603};
1604
1605struct platform_device apq8064_device_sdc4 = {
1606 .name = "msm_sdcc",
1607 .id = 4,
1608 .num_resources = ARRAY_SIZE(resources_sdc4),
1609 .resource = resources_sdc4,
1610 .dev = {
1611 .coherent_dma_mask = 0xffffffff,
1612 },
1613};
1614
1615static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1616 &apq8064_device_sdc1,
1617 &apq8064_device_sdc2,
1618 &apq8064_device_sdc3,
1619 &apq8064_device_sdc4,
1620};
1621
1622int __init apq8064_add_sdcc(unsigned int controller,
1623 struct mmc_platform_data *plat)
1624{
1625 struct platform_device *pdev;
1626
1627 if (!plat)
1628 return 0;
1629 if (controller < 1 || controller > 4)
1630 return -EINVAL;
1631
1632 pdev = apq8064_sdcc_devices[controller-1];
1633 pdev->dev.platform_data = plat;
1634 return platform_device_register(pdev);
1635}
1636
Yan He06913ce2011-08-26 16:33:46 -07001637static struct resource resources_sps[] = {
1638 {
1639 .name = "pipe_mem",
1640 .start = 0x12800000,
1641 .end = 0x12800000 + 0x4000 - 1,
1642 .flags = IORESOURCE_MEM,
1643 },
1644 {
1645 .name = "bamdma_dma",
1646 .start = 0x12240000,
1647 .end = 0x12240000 + 0x1000 - 1,
1648 .flags = IORESOURCE_MEM,
1649 },
1650 {
1651 .name = "bamdma_bam",
1652 .start = 0x12244000,
1653 .end = 0x12244000 + 0x4000 - 1,
1654 .flags = IORESOURCE_MEM,
1655 },
1656 {
1657 .name = "bamdma_irq",
1658 .start = SPS_BAM_DMA_IRQ,
1659 .end = SPS_BAM_DMA_IRQ,
1660 .flags = IORESOURCE_IRQ,
1661 },
1662};
1663
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001664struct platform_device msm_bus_8064_sys_fabric = {
1665 .name = "msm_bus_fabric",
1666 .id = MSM_BUS_FAB_SYSTEM,
1667};
1668struct platform_device msm_bus_8064_apps_fabric = {
1669 .name = "msm_bus_fabric",
1670 .id = MSM_BUS_FAB_APPSS,
1671};
1672struct platform_device msm_bus_8064_mm_fabric = {
1673 .name = "msm_bus_fabric",
1674 .id = MSM_BUS_FAB_MMSS,
1675};
1676struct platform_device msm_bus_8064_sys_fpb = {
1677 .name = "msm_bus_fabric",
1678 .id = MSM_BUS_FAB_SYSTEM_FPB,
1679};
1680struct platform_device msm_bus_8064_cpss_fpb = {
1681 .name = "msm_bus_fabric",
1682 .id = MSM_BUS_FAB_CPSS_FPB,
1683};
1684
Yan He06913ce2011-08-26 16:33:46 -07001685static struct msm_sps_platform_data msm_sps_pdata = {
1686 .bamdma_restricted_pipes = 0x06,
1687};
1688
1689struct platform_device msm_device_sps_apq8064 = {
1690 .name = "msm_sps",
1691 .id = -1,
1692 .num_resources = ARRAY_SIZE(resources_sps),
1693 .resource = resources_sps,
1694 .dev.platform_data = &msm_sps_pdata,
1695};
1696
Eric Holmberg023d25c2012-03-01 12:27:55 -07001697static struct resource smd_resource[] = {
1698 {
1699 .name = "a9_m2a_0",
1700 .start = INT_A9_M2A_0,
1701 .flags = IORESOURCE_IRQ,
1702 },
1703 {
1704 .name = "a9_m2a_5",
1705 .start = INT_A9_M2A_5,
1706 .flags = IORESOURCE_IRQ,
1707 },
1708 {
1709 .name = "adsp_a11",
1710 .start = INT_ADSP_A11,
1711 .flags = IORESOURCE_IRQ,
1712 },
1713 {
1714 .name = "adsp_a11_smsm",
1715 .start = INT_ADSP_A11_SMSM,
1716 .flags = IORESOURCE_IRQ,
1717 },
1718 {
1719 .name = "dsps_a11",
1720 .start = INT_DSPS_A11,
1721 .flags = IORESOURCE_IRQ,
1722 },
1723 {
1724 .name = "dsps_a11_smsm",
1725 .start = INT_DSPS_A11_SMSM,
1726 .flags = IORESOURCE_IRQ,
1727 },
1728 {
1729 .name = "wcnss_a11",
1730 .start = INT_WCNSS_A11,
1731 .flags = IORESOURCE_IRQ,
1732 },
1733 {
1734 .name = "wcnss_a11_smsm",
1735 .start = INT_WCNSS_A11_SMSM,
1736 .flags = IORESOURCE_IRQ,
1737 },
1738};
1739
1740static struct smd_subsystem_config smd_config_list[] = {
1741 {
1742 .irq_config_id = SMD_MODEM,
1743 .subsys_name = "gss",
1744 .edge = SMD_APPS_MODEM,
1745
1746 .smd_int.irq_name = "a9_m2a_0",
1747 .smd_int.flags = IRQF_TRIGGER_RISING,
1748 .smd_int.irq_id = -1,
1749 .smd_int.device_name = "smd_dev",
1750 .smd_int.dev_id = 0,
1751 .smd_int.out_bit_pos = 1 << 3,
1752 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1753 .smd_int.out_offset = 0x8,
1754
1755 .smsm_int.irq_name = "a9_m2a_5",
1756 .smsm_int.flags = IRQF_TRIGGER_RISING,
1757 .smsm_int.irq_id = -1,
1758 .smsm_int.device_name = "smd_smsm",
1759 .smsm_int.dev_id = 0,
1760 .smsm_int.out_bit_pos = 1 << 4,
1761 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1762 .smsm_int.out_offset = 0x8,
1763 },
1764 {
1765 .irq_config_id = SMD_Q6,
1766 .subsys_name = "q6",
1767 .edge = SMD_APPS_QDSP,
1768
1769 .smd_int.irq_name = "adsp_a11",
1770 .smd_int.flags = IRQF_TRIGGER_RISING,
1771 .smd_int.irq_id = -1,
1772 .smd_int.device_name = "smd_dev",
1773 .smd_int.dev_id = 0,
1774 .smd_int.out_bit_pos = 1 << 15,
1775 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1776 .smd_int.out_offset = 0x8,
1777
1778 .smsm_int.irq_name = "adsp_a11_smsm",
1779 .smsm_int.flags = IRQF_TRIGGER_RISING,
1780 .smsm_int.irq_id = -1,
1781 .smsm_int.device_name = "smd_smsm",
1782 .smsm_int.dev_id = 0,
1783 .smsm_int.out_bit_pos = 1 << 14,
1784 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1785 .smsm_int.out_offset = 0x8,
1786 },
1787 {
1788 .irq_config_id = SMD_DSPS,
1789 .subsys_name = "dsps",
1790 .edge = SMD_APPS_DSPS,
1791
1792 .smd_int.irq_name = "dsps_a11",
1793 .smd_int.flags = IRQF_TRIGGER_RISING,
1794 .smd_int.irq_id = -1,
1795 .smd_int.device_name = "smd_dev",
1796 .smd_int.dev_id = 0,
1797 .smd_int.out_bit_pos = 1,
1798 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1799 .smd_int.out_offset = 0x4080,
1800
1801 .smsm_int.irq_name = "dsps_a11_smsm",
1802 .smsm_int.flags = IRQF_TRIGGER_RISING,
1803 .smsm_int.irq_id = -1,
1804 .smsm_int.device_name = "smd_smsm",
1805 .smsm_int.dev_id = 0,
1806 .smsm_int.out_bit_pos = 1,
1807 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1808 .smsm_int.out_offset = 0x4094,
1809 },
1810 {
1811 .irq_config_id = SMD_WCNSS,
1812 .subsys_name = "wcnss",
1813 .edge = SMD_APPS_WCNSS,
1814
1815 .smd_int.irq_name = "wcnss_a11",
1816 .smd_int.flags = IRQF_TRIGGER_RISING,
1817 .smd_int.irq_id = -1,
1818 .smd_int.device_name = "smd_dev",
1819 .smd_int.dev_id = 0,
1820 .smd_int.out_bit_pos = 1 << 25,
1821 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1822 .smd_int.out_offset = 0x8,
1823
1824 .smsm_int.irq_name = "wcnss_a11_smsm",
1825 .smsm_int.flags = IRQF_TRIGGER_RISING,
1826 .smsm_int.irq_id = -1,
1827 .smsm_int.device_name = "smd_smsm",
1828 .smsm_int.dev_id = 0,
1829 .smsm_int.out_bit_pos = 1 << 23,
1830 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1831 .smsm_int.out_offset = 0x8,
1832 },
1833};
1834
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001835static struct smd_subsystem_restart_config smd_ssr_config = {
1836 .disable_smsm_reset_handshake = 1,
1837};
1838
Eric Holmberg023d25c2012-03-01 12:27:55 -07001839static struct smd_platform smd_platform_data = {
1840 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1841 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001842 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001843};
1844
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001845struct platform_device msm_device_smd_apq8064 = {
1846 .name = "msm_smd",
1847 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001848 .resource = smd_resource,
1849 .num_resources = ARRAY_SIZE(smd_resource),
1850 .dev = {
1851 .platform_data = &smd_platform_data,
1852 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001853};
1854
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001855static struct resource resources_msm_pcie[] = {
1856 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001857 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001858 .start = PCIE20_PARF_PHYS,
1859 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1860 .flags = IORESOURCE_MEM,
1861 },
1862 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001863 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001864 .start = PCIE20_ELBI_PHYS,
1865 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1866 .flags = IORESOURCE_MEM,
1867 },
1868 {
1869 .name = "pcie20",
1870 .start = PCIE20_PHYS,
1871 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1872 .flags = IORESOURCE_MEM,
1873 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001874};
1875
1876struct platform_device msm_device_pcie = {
1877 .name = "msm_pcie",
1878 .id = -1,
1879 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1880 .resource = resources_msm_pcie,
1881};
1882
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001883#ifdef CONFIG_HW_RANDOM_MSM
1884/* PRNG device */
1885#define MSM_PRNG_PHYS 0x1A500000
1886static struct resource rng_resources = {
1887 .flags = IORESOURCE_MEM,
1888 .start = MSM_PRNG_PHYS,
1889 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1890};
1891
1892struct platform_device apq8064_device_rng = {
1893 .name = "msm_rng",
1894 .id = 0,
1895 .num_resources = 1,
1896 .resource = &rng_resources,
1897};
1898#endif
1899
Matt Wagantall292aace2012-01-26 19:12:34 -08001900static struct resource msm_gss_resources[] = {
1901 {
1902 .start = 0x10000000,
1903 .end = 0x10000000 + SZ_256 - 1,
1904 .flags = IORESOURCE_MEM,
1905 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001906 {
1907 .start = 0x10008000,
1908 .end = 0x10008000 + SZ_256 - 1,
1909 .flags = IORESOURCE_MEM,
1910 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001911};
1912
1913struct platform_device msm_gss = {
1914 .name = "pil_gss",
1915 .id = -1,
1916 .num_resources = ARRAY_SIZE(msm_gss_resources),
1917 .resource = msm_gss_resources,
1918};
1919
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001920static struct fs_driver_data gfx3d_fs_data = {
1921 .clks = (struct fs_clk_data[]){
1922 { .name = "core_clk", .reset_rate = 27000000 },
1923 { .name = "iface_clk" },
1924 { .name = "bus_clk" },
1925 { 0 }
1926 },
1927 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1928 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001929};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001930
1931static struct fs_driver_data ijpeg_fs_data = {
1932 .clks = (struct fs_clk_data[]){
1933 { .name = "core_clk" },
1934 { .name = "iface_clk" },
1935 { .name = "bus_clk" },
1936 { 0 }
1937 },
1938 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1939};
1940
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001941static struct fs_driver_data mdp_fs_data = {
1942 .clks = (struct fs_clk_data[]){
1943 { .name = "core_clk" },
1944 { .name = "iface_clk" },
1945 { .name = "bus_clk" },
1946 { .name = "vsync_clk" },
1947 { .name = "lut_clk" },
1948 { .name = "tv_src_clk" },
1949 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07001950 { .name = "reset1_clk" },
1951 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001952 { 0 }
1953 },
1954 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1955 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1956};
1957
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001958static struct fs_driver_data rot_fs_data = {
1959 .clks = (struct fs_clk_data[]){
1960 { .name = "core_clk" },
1961 { .name = "iface_clk" },
1962 { .name = "bus_clk" },
1963 { 0 }
1964 },
1965 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1966};
1967
1968static struct fs_driver_data ved_fs_data = {
1969 .clks = (struct fs_clk_data[]){
1970 { .name = "core_clk" },
1971 { .name = "iface_clk" },
1972 { .name = "bus_clk" },
1973 { 0 }
1974 },
1975 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1976 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1977};
1978
1979static struct fs_driver_data vfe_fs_data = {
1980 .clks = (struct fs_clk_data[]){
1981 { .name = "core_clk" },
1982 { .name = "iface_clk" },
1983 { .name = "bus_clk" },
1984 { 0 }
1985 },
1986 .bus_port0 = MSM_BUS_MASTER_VFE,
1987};
1988
1989static struct fs_driver_data vpe_fs_data = {
1990 .clks = (struct fs_clk_data[]){
1991 { .name = "core_clk" },
1992 { .name = "iface_clk" },
1993 { .name = "bus_clk" },
1994 { 0 }
1995 },
1996 .bus_port0 = MSM_BUS_MASTER_VPE,
1997};
1998
1999static struct fs_driver_data vcap_fs_data = {
2000 .clks = (struct fs_clk_data[]){
2001 { .name = "core_clk" },
2002 { .name = "iface_clk" },
2003 { .name = "bus_clk" },
2004 { 0 },
2005 },
2006 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2007};
2008
2009struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002010 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002011 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002012 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002013 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2014 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002015 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002016 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002017 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002018};
2019unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002020
Praveen Chidambaram78499012011-11-01 17:15:17 -06002021struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2022 .reg_base_addrs = {
2023 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2024 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2025 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2026 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2027 },
2028 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002029 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002030 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002031 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2032 .ipc_rpm_val = 4,
2033 .target_id = {
2034 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2035 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2036 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2037 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2038 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2039 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2040 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2041 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2042 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2043 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2044 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2045 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2046 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2047 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2048 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2049 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2050 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2051 APPS_FABRIC_CFG_HALT, 2),
2052 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2053 APPS_FABRIC_CFG_CLKMOD, 3),
2054 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2055 APPS_FABRIC_CFG_IOCTL, 1),
2056 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2057 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2058 SYS_FABRIC_CFG_HALT, 2),
2059 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2060 SYS_FABRIC_CFG_CLKMOD, 3),
2061 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2062 SYS_FABRIC_CFG_IOCTL, 1),
2063 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2064 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2065 MMSS_FABRIC_CFG_HALT, 2),
2066 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2067 MMSS_FABRIC_CFG_CLKMOD, 3),
2068 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2069 MMSS_FABRIC_CFG_IOCTL, 1),
2070 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2071 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2072 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2073 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2074 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2075 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2076 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2077 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2078 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2079 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2080 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2081 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2082 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2083 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2084 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2085 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2086 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2087 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2088 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2089 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2090 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2091 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2092 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2093 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2094 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2095 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2096 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2097 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2098 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2099 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2100 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2101 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2102 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2103 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2104 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2105 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2106 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2107 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2108 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2109 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2110 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2111 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2112 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2113 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2114 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2115 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2116 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2117 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2118 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2119 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2120 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2121 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2122 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2123 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2124 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2125 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002126 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002127 },
2128 .target_status = {
2129 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2130 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2131 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2132 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2133 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2134 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2135 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2136 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2137 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2138 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2139 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2140 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2141 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2142 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2143 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2144 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2145 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2146 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2147 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2148 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2149 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2150 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2151 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2152 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2153 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2154 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2155 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2156 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2157 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2158 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2159 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2160 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2161 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2162 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2163 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2164 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2165 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2166 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2167 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2168 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2169 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2170 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2171 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2172 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2173 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2174 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2175 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2176 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2177 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2178 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2179 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2180 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2181 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2182 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2183 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2184 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2185 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2186 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2187 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2188 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2189 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2190 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2191 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2192 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2193 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2194 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2195 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2196 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2197 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2198 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2199 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2200 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2201 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2245 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2246 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2247 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2248 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2249 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2250 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2251 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2252 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2253 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2254 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2255 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2256 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2257 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2258 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2259 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002260 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002261 },
2262 .target_ctrl_id = {
2263 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2264 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2265 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2266 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2267 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2268 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2269 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2270 },
2271 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2272 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2273 .sel_last = MSM_RPM_8064_SEL_LAST,
2274 .ver = {3, 0, 0},
2275};
2276
2277struct platform_device apq8064_rpm_device = {
2278 .name = "msm_rpm",
2279 .id = -1,
2280};
2281
2282static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
Anji Jonnalaa1a1c3b2012-09-18 19:20:21 +05302283 .phys_addr_base = 0x0010DD04,
2284 .phys_size = SZ_256,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002285};
2286
2287struct platform_device apq8064_rpm_stat_device = {
2288 .name = "msm_rpm_stat",
2289 .id = -1,
2290 .dev = {
2291 .platform_data = &msm_rpm_stat_pdata,
2292 },
2293};
2294
Anji Jonnala2a8bd312012-11-01 13:11:42 +05302295static struct resource resources_rpm_master_stats[] = {
2296 {
2297 .start = MSM8064_RPM_MASTER_STATS_BASE,
2298 .end = MSM8064_RPM_MASTER_STATS_BASE + SZ_256,
2299 .flags = IORESOURCE_MEM,
2300 },
2301};
2302
2303static char *master_names[] = {
2304 "KPSS",
2305 "MPSS",
2306 "LPASS",
2307 "RIVA",
2308 "DSPS",
2309};
2310
2311static struct msm_rpm_master_stats_platform_data msm_rpm_master_stat_pdata = {
2312 .masters = master_names,
2313 .nomasters = ARRAY_SIZE(master_names),
2314};
2315
2316struct platform_device apq8064_rpm_master_stat_device = {
2317 .name = "msm_rpm_master_stat",
2318 .id = -1,
2319 .num_resources = ARRAY_SIZE(resources_rpm_master_stats),
2320 .resource = resources_rpm_master_stats,
2321 .dev = {
2322 .platform_data = &msm_rpm_master_stat_pdata,
2323 },
2324};
2325
Praveen Chidambaram78499012011-11-01 17:15:17 -06002326static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2327 .phys_addr_base = 0x0010C000,
2328 .reg_offsets = {
2329 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2330 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2331 },
2332 .phys_size = SZ_8K,
2333 .log_len = 4096, /* log's buffer length in bytes */
2334 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2335};
2336
2337struct platform_device apq8064_rpm_log_device = {
2338 .name = "msm_rpm_log",
2339 .id = -1,
2340 .dev = {
2341 .platform_data = &msm_rpm_log_pdata,
2342 },
2343};
2344
Jin Hongd3024e62012-02-09 16:13:32 -08002345/* Sensors DSPS platform data */
2346
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002347#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2348#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2349#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2350#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2351#define PPSS_DSPS_PIPE_BASE 0x12800000
2352#define PPSS_DSPS_PIPE_SIZE 0x4000
2353#define PPSS_DSPS_DDR_BASE 0x8fe00000
2354#define PPSS_DSPS_DDR_SIZE 0x100000
2355#define PPSS_SMEM_BASE 0x80000000
2356#define PPSS_SMEM_SIZE 0x200000
2357#define PPSS_REG_PHYS_BASE 0x12080000
2358#define PPSS_WDOG_UNMASKED_INT_EN 0x1808
Jin Hongd3024e62012-02-09 16:13:32 -08002359
2360static struct dsps_clk_info dsps_clks[] = {};
2361static struct dsps_regulator_info dsps_regs[] = {};
2362
2363/*
2364 * Note: GPIOs field is intialized in run-time at the function
2365 * apq8064_init_dsps().
2366 */
2367
2368struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2369 .clks = dsps_clks,
2370 .clks_num = ARRAY_SIZE(dsps_clks),
2371 .gpios = NULL,
2372 .gpios_num = 0,
2373 .regs = dsps_regs,
2374 .regs_num = ARRAY_SIZE(dsps_regs),
2375 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002376 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2377 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2378 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2379 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2380 .pipe_start = PPSS_DSPS_PIPE_BASE,
2381 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2382 .ddr_start = PPSS_DSPS_DDR_BASE,
2383 .ddr_size = PPSS_DSPS_DDR_SIZE,
2384 .smem_start = PPSS_SMEM_BASE,
2385 .smem_size = PPSS_SMEM_SIZE,
Vikram Mulukutlaac682bb2012-09-20 14:06:23 -07002386 .ppss_wdog_unmasked_int_en_reg = PPSS_WDOG_UNMASKED_INT_EN,
Jin Hongd3024e62012-02-09 16:13:32 -08002387 .signature = DSPS_SIGNATURE,
2388};
2389
2390static struct resource msm_dsps_resources[] = {
2391 {
2392 .start = PPSS_REG_PHYS_BASE,
2393 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2394 .name = "ppss_reg",
2395 .flags = IORESOURCE_MEM,
2396 },
2397
2398 {
2399 .start = PPSS_WDOG_TIMER_IRQ,
2400 .end = PPSS_WDOG_TIMER_IRQ,
2401 .name = "ppss_wdog",
2402 .flags = IORESOURCE_IRQ,
2403 },
2404};
2405
2406struct platform_device msm_dsps_device_8064 = {
2407 .name = "msm_dsps",
2408 .id = 0,
2409 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2410 .resource = msm_dsps_resources,
2411 .dev.platform_data = &msm_dsps_pdata_8064,
2412};
2413
Praveen Chidambaram78499012011-11-01 17:15:17 -06002414#ifdef CONFIG_MSM_MPM
2415static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2416 [1] = MSM_GPIO_TO_INT(26),
2417 [2] = MSM_GPIO_TO_INT(88),
2418 [4] = MSM_GPIO_TO_INT(73),
2419 [5] = MSM_GPIO_TO_INT(74),
2420 [6] = MSM_GPIO_TO_INT(75),
2421 [7] = MSM_GPIO_TO_INT(76),
2422 [8] = MSM_GPIO_TO_INT(77),
2423 [9] = MSM_GPIO_TO_INT(36),
2424 [10] = MSM_GPIO_TO_INT(84),
2425 [11] = MSM_GPIO_TO_INT(7),
2426 [12] = MSM_GPIO_TO_INT(11),
2427 [13] = MSM_GPIO_TO_INT(52),
2428 [14] = MSM_GPIO_TO_INT(15),
2429 [15] = MSM_GPIO_TO_INT(83),
2430 [16] = USB3_HS_IRQ,
2431 [19] = MSM_GPIO_TO_INT(61),
2432 [20] = MSM_GPIO_TO_INT(58),
2433 [23] = MSM_GPIO_TO_INT(65),
2434 [24] = MSM_GPIO_TO_INT(63),
2435 [25] = USB1_HS_IRQ,
2436 [27] = HDMI_IRQ,
2437 [29] = MSM_GPIO_TO_INT(22),
2438 [30] = MSM_GPIO_TO_INT(72),
2439 [31] = USB4_HS_IRQ,
2440 [33] = MSM_GPIO_TO_INT(44),
2441 [34] = MSM_GPIO_TO_INT(39),
2442 [35] = MSM_GPIO_TO_INT(19),
2443 [36] = MSM_GPIO_TO_INT(23),
2444 [37] = MSM_GPIO_TO_INT(41),
2445 [38] = MSM_GPIO_TO_INT(30),
2446 [41] = MSM_GPIO_TO_INT(42),
2447 [42] = MSM_GPIO_TO_INT(56),
2448 [43] = MSM_GPIO_TO_INT(55),
2449 [44] = MSM_GPIO_TO_INT(50),
2450 [45] = MSM_GPIO_TO_INT(49),
2451 [46] = MSM_GPIO_TO_INT(47),
2452 [47] = MSM_GPIO_TO_INT(45),
2453 [48] = MSM_GPIO_TO_INT(38),
2454 [49] = MSM_GPIO_TO_INT(34),
2455 [50] = MSM_GPIO_TO_INT(32),
2456 [51] = MSM_GPIO_TO_INT(29),
2457 [52] = MSM_GPIO_TO_INT(18),
2458 [53] = MSM_GPIO_TO_INT(10),
2459 [54] = MSM_GPIO_TO_INT(81),
2460 [55] = MSM_GPIO_TO_INT(6),
Jaeseong GIMe630a592012-07-09 18:28:39 -07002461 [56] = MSM_GPIO_TO_INT(82),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002462};
2463
2464static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2465 TLMM_MSM_SUMMARY_IRQ,
2466 RPM_APCC_CPU0_GP_HIGH_IRQ,
2467 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2468 RPM_APCC_CPU0_GP_LOW_IRQ,
2469 RPM_APCC_CPU0_WAKE_UP_IRQ,
2470 RPM_APCC_CPU1_GP_HIGH_IRQ,
2471 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2472 RPM_APCC_CPU1_GP_LOW_IRQ,
2473 RPM_APCC_CPU1_WAKE_UP_IRQ,
2474 MSS_TO_APPS_IRQ_0,
2475 MSS_TO_APPS_IRQ_1,
2476 MSS_TO_APPS_IRQ_2,
2477 MSS_TO_APPS_IRQ_3,
2478 MSS_TO_APPS_IRQ_4,
2479 MSS_TO_APPS_IRQ_5,
2480 MSS_TO_APPS_IRQ_6,
2481 MSS_TO_APPS_IRQ_7,
2482 MSS_TO_APPS_IRQ_8,
2483 MSS_TO_APPS_IRQ_9,
2484 LPASS_SCSS_GP_LOW_IRQ,
2485 LPASS_SCSS_GP_MEDIUM_IRQ,
2486 LPASS_SCSS_GP_HIGH_IRQ,
2487 SPS_MTI_30,
2488 SPS_MTI_31,
2489 RIVA_APSS_SPARE_IRQ,
2490 RIVA_APPS_WLAN_SMSM_IRQ,
2491 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2492 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002493 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002494};
2495
2496struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2497 .irqs_m2a = msm_mpm_irqs_m2a,
2498 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2499 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2500 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2501 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2502 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2503 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2504 .mpm_apps_ipc_val = BIT(1),
2505 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2506
2507};
2508#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002509
Joel King14fe7fa2012-05-27 14:26:11 -07002510/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002511#define MDM2AP_ERRFATAL 19
2512#define AP2MDM_ERRFATAL 18
2513#define MDM2AP_STATUS 49
2514#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002515#define AP2MDM_SOFT_RESET 27
Ameya Thakure155ece2012-07-09 12:08:37 -07002516#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002517#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002518#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002519#define MDM2AP_PBLRDY 46
Ameya Thakure155ece2012-07-09 12:08:37 -07002520#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002521
2522static struct resource mdm_resources[] = {
2523 {
2524 .start = MDM2AP_ERRFATAL,
2525 .end = MDM2AP_ERRFATAL,
2526 .name = "MDM2AP_ERRFATAL",
2527 .flags = IORESOURCE_IO,
2528 },
2529 {
2530 .start = AP2MDM_ERRFATAL,
2531 .end = AP2MDM_ERRFATAL,
2532 .name = "AP2MDM_ERRFATAL",
2533 .flags = IORESOURCE_IO,
2534 },
2535 {
2536 .start = MDM2AP_STATUS,
2537 .end = MDM2AP_STATUS,
2538 .name = "MDM2AP_STATUS",
2539 .flags = IORESOURCE_IO,
2540 },
2541 {
2542 .start = AP2MDM_STATUS,
2543 .end = AP2MDM_STATUS,
2544 .name = "AP2MDM_STATUS",
2545 .flags = IORESOURCE_IO,
2546 },
2547 {
Joel King14fe7fa2012-05-27 14:26:11 -07002548 .start = AP2MDM_SOFT_RESET,
2549 .end = AP2MDM_SOFT_RESET,
2550 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002551 .flags = IORESOURCE_IO,
2552 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002553 {
2554 .start = AP2MDM_WAKEUP,
2555 .end = AP2MDM_WAKEUP,
2556 .name = "AP2MDM_WAKEUP",
2557 .flags = IORESOURCE_IO,
2558 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002559 {
2560 .start = MDM2AP_PBLRDY,
2561 .end = MDM2AP_PBLRDY,
2562 .name = "MDM2AP_PBLRDY",
2563 .flags = IORESOURCE_IO,
2564 },
Joel Kingdacbc822012-01-25 13:30:57 -08002565};
2566
Ameya Thakure155ece2012-07-09 12:08:37 -07002567static struct resource i2s_mdm_resources[] = {
2568 {
2569 .start = MDM2AP_ERRFATAL,
2570 .end = MDM2AP_ERRFATAL,
2571 .name = "MDM2AP_ERRFATAL",
2572 .flags = IORESOURCE_IO,
2573 },
2574 {
2575 .start = AP2MDM_ERRFATAL,
2576 .end = AP2MDM_ERRFATAL,
2577 .name = "AP2MDM_ERRFATAL",
2578 .flags = IORESOURCE_IO,
2579 },
2580 {
2581 .start = MDM2AP_STATUS,
2582 .end = MDM2AP_STATUS,
2583 .name = "MDM2AP_STATUS",
2584 .flags = IORESOURCE_IO,
2585 },
2586 {
2587 .start = AP2MDM_STATUS,
2588 .end = AP2MDM_STATUS,
2589 .name = "AP2MDM_STATUS",
2590 .flags = IORESOURCE_IO,
2591 },
2592 {
2593 .start = I2S_AP2MDM_SOFT_RESET,
2594 .end = I2S_AP2MDM_SOFT_RESET,
2595 .name = "AP2MDM_SOFT_RESET",
2596 .flags = IORESOURCE_IO,
2597 },
2598 {
2599 .start = I2S_AP2MDM_WAKEUP,
2600 .end = I2S_AP2MDM_WAKEUP,
2601 .name = "AP2MDM_WAKEUP",
2602 .flags = IORESOURCE_IO,
2603 },
2604 {
2605 .start = I2S_MDM2AP_PBLRDY,
2606 .end = I2S_MDM2AP_PBLRDY,
2607 .name = "MDM2AP_PBLRDY",
2608 .flags = IORESOURCE_IO,
2609 },
2610};
2611
Joel Kingdacbc822012-01-25 13:30:57 -08002612struct platform_device mdm_8064_device = {
2613 .name = "mdm2_modem",
2614 .id = -1,
2615 .num_resources = ARRAY_SIZE(mdm_resources),
2616 .resource = mdm_resources,
2617};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002618
Ameya Thakure155ece2012-07-09 12:08:37 -07002619struct platform_device i2s_mdm_8064_device = {
2620 .name = "mdm2_modem",
2621 .id = -1,
2622 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2623 .resource = i2s_mdm_resources,
2624};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002625
Steve Mucklea9aac292012-11-02 15:41:00 -07002626static struct msm_dcvs_sync_rule apq8064_dcvs_sync_rules[] = {
2627 {1026000, 400000},
2628 {384000, 200000},
Steve Muckle93bb4252012-11-12 14:20:39 -08002629 {0, 128000},
Steve Mucklea9aac292012-11-02 15:41:00 -07002630};
2631
2632static struct msm_dcvs_platform_data apq8064_dcvs_data = {
2633 .sync_rules = apq8064_dcvs_sync_rules,
2634 .num_sync_rules = ARRAY_SIZE(apq8064_dcvs_sync_rules),
2635};
2636
2637struct platform_device apq8064_dcvs_device = {
2638 .name = "dcvs",
2639 .id = -1,
2640 .dev = {
2641 .platform_data = &apq8064_dcvs_data,
2642 },
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002643};
2644
2645static struct msm_dcvs_core_info apq8064_core_info = {
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002646 .num_cores = 4,
2647 .sensors = (int[]){7, 8, 9, 10},
2648 .thermal_poll_ms = 60000,
2649 .core_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002650 .core_type = MSM_DCVS_CORE_TYPE_CPU,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002651 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002652 .algo_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002653 .disable_pc_threshold = 1458000,
2654 .em_win_size_min_us = 100000,
2655 .em_win_size_max_us = 300000,
2656 .em_max_util_pct = 97,
2657 .group_id = 1,
2658 .max_freq_chg_time_us = 100000,
2659 .slack_mode_dynamic = 0,
2660 .slack_weight_thresh_pct = 3,
2661 .slack_time_min_us = 45000,
2662 .slack_time_max_us = 45000,
2663 .ss_iobusy_conv = 100,
2664 .ss_win_size_min_us = 1000000,
2665 .ss_win_size_max_us = 1000000,
2666 .ss_util_pct = 95,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002667 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002668 .energy_coeffs = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002669 .active_coeff_a = 336,
2670 .active_coeff_b = 0,
2671 .active_coeff_c = 0,
2672
2673 .leakage_coeff_a = -17720,
2674 .leakage_coeff_b = 37,
2675 .leakage_coeff_c = 3329,
2676 .leakage_coeff_d = -277,
2677 },
Abhijeet Dharmapurikar19cf4742012-09-13 11:11:54 -07002678 .power_param = {
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002679 .current_temp = 25,
Steve Mucklea9aac292012-11-02 15:41:00 -07002680 .num_freq = 0, /* set at runtime */
Abhijeet Dharmapurikar7e37e6e2012-08-23 18:58:44 -07002681 }
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002682};
2683
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002684#define APQ8064_LPM_LATENCY 1000 /* >100 usec for WFI */
2685
2686static struct msm_gov_platform_data gov_platform_data = {
2687 .info = &apq8064_core_info,
2688 .latency = APQ8064_LPM_LATENCY,
2689};
2690
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002691struct platform_device apq8064_msm_gov_device = {
2692 .name = "msm_dcvs_gov",
2693 .id = -1,
2694 .dev = {
Abhijeet Dharmapurikar6e9b34f2012-09-10 16:03:39 -07002695 .platform_data = &gov_platform_data,
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002696 },
2697};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002698
Abhijeet Dharmapurikarde91d2c2012-08-23 14:36:59 -07002699static struct msm_mpd_algo_param apq8064_mpd_algo_param = {
2700 .em_win_size_min_us = 10000,
2701 .em_win_size_max_us = 100000,
2702 .em_max_util_pct = 90,
2703 .online_util_pct_min = 60,
2704 .slack_time_min_us = 50000,
2705 .slack_time_max_us = 100000,
2706};
2707
2708struct platform_device apq8064_msm_mpd_device = {
2709 .name = "msm_mpdecision",
2710 .id = -1,
2711 .dev = {
2712 .platform_data = &apq8064_mpd_algo_param,
2713 },
2714};
2715
Terence Hampson2e1705f2012-04-11 19:55:29 -04002716#ifdef CONFIG_MSM_VCAP
2717#define VCAP_HW_BASE 0x05900000
2718
2719static struct msm_bus_vectors vcap_init_vectors[] = {
2720 {
2721 .src = MSM_BUS_MASTER_VIDEO_CAP,
2722 .dst = MSM_BUS_SLAVE_EBI_CH0,
2723 .ab = 0,
2724 .ib = 0,
2725 },
2726};
2727
Terence Hampson2e1705f2012-04-11 19:55:29 -04002728static struct msm_bus_vectors vcap_480_vectors[] = {
2729 {
2730 .src = MSM_BUS_MASTER_VIDEO_CAP,
2731 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002732 .ab = 480 * 720 * 3 * 60,
2733 .ib = 480 * 720 * 3 * 60 * 1.5,
2734 },
2735};
2736
2737static struct msm_bus_vectors vcap_576_vectors[] = {
2738 {
2739 .src = MSM_BUS_MASTER_VIDEO_CAP,
2740 .dst = MSM_BUS_SLAVE_EBI_CH0,
2741 .ab = 576 * 720 * 3 * 60,
2742 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002743 },
2744};
2745
2746static struct msm_bus_vectors vcap_720_vectors[] = {
2747 {
2748 .src = MSM_BUS_MASTER_VIDEO_CAP,
2749 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002750 .ab = 1280 * 720 * 3 * 60,
2751 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002752 },
2753};
2754
2755static struct msm_bus_vectors vcap_1080_vectors[] = {
2756 {
2757 .src = MSM_BUS_MASTER_VIDEO_CAP,
2758 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002759 .ab = 1920 * 1080 * 3 * 60,
2760 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002761 },
2762};
2763
2764static struct msm_bus_paths vcap_bus_usecases[] = {
2765 {
2766 ARRAY_SIZE(vcap_init_vectors),
2767 vcap_init_vectors,
2768 },
2769 {
2770 ARRAY_SIZE(vcap_480_vectors),
2771 vcap_480_vectors,
2772 },
2773 {
Terence Hampson779dc762012-06-07 15:59:27 -04002774 ARRAY_SIZE(vcap_576_vectors),
2775 vcap_576_vectors,
2776 },
2777 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002778 ARRAY_SIZE(vcap_720_vectors),
2779 vcap_720_vectors,
2780 },
2781 {
2782 ARRAY_SIZE(vcap_1080_vectors),
2783 vcap_1080_vectors,
2784 },
2785};
2786
2787static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2788 vcap_bus_usecases,
2789 ARRAY_SIZE(vcap_bus_usecases),
2790};
2791
2792static struct resource msm_vcap_resources[] = {
2793 {
2794 .name = "vcap",
2795 .start = VCAP_HW_BASE,
2796 .end = VCAP_HW_BASE + SZ_1M - 1,
2797 .flags = IORESOURCE_MEM,
2798 },
2799 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002800 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002801 .start = VCAP_VC,
2802 .end = VCAP_VC,
2803 .flags = IORESOURCE_IRQ,
2804 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002805 {
2806 .name = "vp_irq",
2807 .start = VCAP_VP,
2808 .end = VCAP_VP,
2809 .flags = IORESOURCE_IRQ,
2810 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002811};
2812
2813static unsigned vcap_gpios[] = {
2814 2, 3, 4, 5, 6, 7, 8, 9, 10,
2815 11, 12, 13, 18, 19, 20, 21,
2816 22, 23, 24, 25, 26, 80, 82,
2817 83, 84, 85, 86, 87,
2818};
2819
2820static struct vcap_platform_data vcap_pdata = {
2821 .gpios = vcap_gpios,
2822 .num_gpios = ARRAY_SIZE(vcap_gpios),
2823 .bus_client_pdata = &vcap_axi_client_pdata
2824};
2825
2826struct platform_device msm8064_device_vcap = {
2827 .name = "msm_vcap",
2828 .id = 0,
2829 .resource = msm_vcap_resources,
2830 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2831 .dev = {
2832 .platform_data = &vcap_pdata,
2833 },
2834};
2835#endif
2836
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002837static struct resource msm_cache_erp_resources[] = {
2838 {
2839 .name = "l1_irq",
2840 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2841 .flags = IORESOURCE_IRQ,
2842 },
2843 {
2844 .name = "l2_irq",
2845 .start = APCC_QGICL2IRPTREQ,
2846 .flags = IORESOURCE_IRQ,
2847 }
2848};
2849
2850struct platform_device apq8064_device_cache_erp = {
2851 .name = "msm_cache_erp",
2852 .id = -1,
2853 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2854 .resource = msm_cache_erp_resources,
2855};
Pratik Patel212ab362012-03-16 12:30:07 -07002856
Pratik Patel3b0ca882012-06-01 16:54:14 -07002857#define CORESIGHT_PHYS_BASE 0x01A00000
2858#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
2859#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
2860#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07002861
Pratik Patel3b0ca882012-06-01 16:54:14 -07002862static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07002863 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07002864 .start = CORESIGHT_FUNNEL_PHYS_BASE,
2865 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07002866 .flags = IORESOURCE_MEM,
2867 },
2868};
2869
Pratik Patel3b0ca882012-06-01 16:54:14 -07002870static const int coresight_funnel_outports[] = { 0, 1 };
2871static const int coresight_funnel_child_ids[] = { 0, 1 };
2872static const int coresight_funnel_child_ports[] = { 0, 0 };
2873
2874static struct coresight_platform_data coresight_funnel_pdata = {
2875 .id = 2,
2876 .name = "coresight-funnel",
2877 .nr_inports = 4,
2878 .outports = coresight_funnel_outports,
2879 .child_ids = coresight_funnel_child_ids,
2880 .child_ports = coresight_funnel_child_ports,
2881 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
2882};
2883
2884struct platform_device apq8064_coresight_funnel_device = {
2885 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07002886 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002887 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
2888 .resource = coresight_funnel_resources,
2889 .dev = {
2890 .platform_data = &coresight_funnel_pdata,
2891 },
2892};
2893
2894static struct resource coresight_etm2_resources[] = {
2895 {
2896 .start = CORESIGHT_ETM2_PHYS_BASE,
2897 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
2898 .flags = IORESOURCE_MEM,
2899 },
2900};
2901
2902static const int coresight_etm2_outports[] = { 0 };
2903static const int coresight_etm2_child_ids[] = { 2 };
2904static const int coresight_etm2_child_ports[] = { 4 };
2905
2906static struct coresight_platform_data coresight_etm2_pdata = {
2907 .id = 6,
2908 .name = "coresight-etm2",
2909 .nr_inports = 1,
2910 .outports = coresight_etm2_outports,
2911 .child_ids = coresight_etm2_child_ids,
2912 .child_ports = coresight_etm2_child_ports,
2913 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
2914};
2915
2916struct platform_device coresight_etm2_device = {
2917 .name = "coresight-etm",
2918 .id = 2,
2919 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
2920 .resource = coresight_etm2_resources,
2921 .dev = {
2922 .platform_data = &coresight_etm2_pdata,
2923 },
2924};
2925
2926static struct resource coresight_etm3_resources[] = {
2927 {
2928 .start = CORESIGHT_ETM3_PHYS_BASE,
2929 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
2930 .flags = IORESOURCE_MEM,
2931 },
2932};
2933
2934static const int coresight_etm3_outports[] = { 0 };
2935static const int coresight_etm3_child_ids[] = { 2 };
2936static const int coresight_etm3_child_ports[] = { 5 };
2937
2938static struct coresight_platform_data coresight_etm3_pdata = {
2939 .id = 7,
2940 .name = "coresight-etm3",
2941 .nr_inports = 3,
2942 .outports = coresight_etm3_outports,
2943 .child_ids = coresight_etm3_child_ids,
2944 .child_ports = coresight_etm3_child_ports,
2945 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
2946};
2947
2948struct platform_device coresight_etm3_device = {
2949 .name = "coresight-etm",
2950 .id = 3,
2951 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
2952 .resource = coresight_etm3_resources,
2953 .dev = {
2954 .platform_data = &coresight_etm3_pdata,
2955 },
Pratik Patel212ab362012-03-16 12:30:07 -07002956};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002957
2958struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2959 /* Camera */
2960 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07002961 .name = "ijpeg_src",
2962 .domain = CAMERA_DOMAIN,
2963 },
2964 /* Camera */
2965 {
2966 .name = "ijpeg_dst",
2967 .domain = CAMERA_DOMAIN,
2968 },
2969 /* Camera */
2970 {
2971 .name = "jpegd_src",
2972 .domain = CAMERA_DOMAIN,
2973 },
2974 /* Camera */
2975 {
2976 .name = "jpegd_dst",
2977 .domain = CAMERA_DOMAIN,
2978 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002979 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07002980 {
2981 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07002982 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002983 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002984 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002985 {
2986 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07002987 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002988 },
2989 /* Video */
2990 {
2991 .name = "vcodec_a_mm1",
2992 .domain = VIDEO_DOMAIN,
2993 },
2994 /* Video */
2995 {
2996 .name = "vcodec_b_mm2",
2997 .domain = VIDEO_DOMAIN,
2998 },
2999 /* Video */
3000 {
3001 .name = "vcodec_a_stream",
3002 .domain = VIDEO_DOMAIN,
3003 },
3004};
3005
3006static struct mem_pool apq8064_video_pools[] = {
3007 /*
3008 * Video hardware has the following requirements:
3009 * 1. All video addresses used by the video hardware must be at a higher
3010 * address than video firmware address.
3011 * 2. Video hardware can only access a range of 256MB from the base of
3012 * the video firmware.
3013 */
3014 [VIDEO_FIRMWARE_POOL] =
3015 /* Low addresses, intended for video firmware */
3016 {
3017 .paddr = SZ_128K,
3018 .size = SZ_16M - SZ_128K,
3019 },
3020 [VIDEO_MAIN_POOL] =
3021 /* Main video pool */
3022 {
3023 .paddr = SZ_16M,
3024 .size = SZ_256M - SZ_16M,
3025 },
3026 [GEN_POOL] =
3027 /* Remaining address space up to 2G */
3028 {
3029 .paddr = SZ_256M,
3030 .size = SZ_2G - SZ_256M,
3031 },
3032};
3033
3034static struct mem_pool apq8064_camera_pools[] = {
3035 [GEN_POOL] =
3036 /* One address space for camera */
3037 {
3038 .paddr = SZ_128K,
3039 .size = SZ_2G - SZ_128K,
3040 },
3041};
3042
Olav Hauganef95ae32012-05-15 09:50:30 -07003043static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003044 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003045 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003046 {
3047 .paddr = SZ_128K,
3048 .size = SZ_2G - SZ_128K,
3049 },
3050};
3051
Olav Hauganef95ae32012-05-15 09:50:30 -07003052static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003053 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003054 /* One address space for display writes */
3055 {
3056 .paddr = SZ_128K,
3057 .size = SZ_2G - SZ_128K,
3058 },
3059};
3060
3061static struct mem_pool apq8064_rotator_src_pools[] = {
3062 [GEN_POOL] =
3063 /* One address space for rotator src */
3064 {
3065 .paddr = SZ_128K,
3066 .size = SZ_2G - SZ_128K,
3067 },
3068};
3069
3070static struct mem_pool apq8064_rotator_dst_pools[] = {
3071 [GEN_POOL] =
3072 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003073 {
3074 .paddr = SZ_128K,
3075 .size = SZ_2G - SZ_128K,
3076 },
3077};
3078
3079static struct msm_iommu_domain apq8064_iommu_domains[] = {
3080 [VIDEO_DOMAIN] = {
3081 .iova_pools = apq8064_video_pools,
3082 .npools = ARRAY_SIZE(apq8064_video_pools),
3083 },
3084 [CAMERA_DOMAIN] = {
3085 .iova_pools = apq8064_camera_pools,
3086 .npools = ARRAY_SIZE(apq8064_camera_pools),
3087 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003088 [DISPLAY_READ_DOMAIN] = {
3089 .iova_pools = apq8064_display_read_pools,
3090 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003091 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003092 [DISPLAY_WRITE_DOMAIN] = {
3093 .iova_pools = apq8064_display_write_pools,
3094 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3095 },
3096 [ROTATOR_SRC_DOMAIN] = {
3097 .iova_pools = apq8064_rotator_src_pools,
3098 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3099 },
3100 [ROTATOR_DST_DOMAIN] = {
3101 .iova_pools = apq8064_rotator_dst_pools,
3102 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003103 },
3104};
3105
3106struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3107 .domains = apq8064_iommu_domains,
3108 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3109 .domain_names = apq8064_iommu_ctx_names,
3110 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3111 .domain_alloc_flags = 0,
3112};
3113
3114struct platform_device apq8064_iommu_domain_device = {
3115 .name = "iommu_domains",
3116 .id = -1,
3117 .dev = {
3118 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003119 }
3120};
3121
3122struct msm_rtb_platform_data apq8064_rtb_pdata = {
3123 .size = SZ_1M,
3124};
3125
3126static int __init msm_rtb_set_buffer_size(char *p)
3127{
3128 int s;
3129
3130 s = memparse(p, NULL);
3131 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3132 return 0;
3133}
3134early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3135
3136struct platform_device apq8064_rtb_device = {
3137 .name = "msm_rtb",
3138 .id = -1,
3139 .dev = {
3140 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003141 },
3142};
Laura Abbott93a4a352012-05-25 09:26:35 -07003143
3144#define APQ8064_L1_SIZE SZ_1M
3145/*
3146 * The actual L2 size is smaller but we need a larger buffer
3147 * size to store other dump information
3148 */
3149#define APQ8064_L2_SIZE SZ_8M
3150
3151struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3152 .l2_size = APQ8064_L2_SIZE,
3153 .l1_size = APQ8064_L1_SIZE,
3154};
3155
3156struct platform_device apq8064_cache_dump_device = {
3157 .name = "msm_cache_dump",
3158 .id = -1,
3159 .dev = {
3160 .platform_data = &apq8064_cache_dump_pdata,
3161 },
3162};