blob: c084d293d0ea1ece3d6f8e4cadc28aafcc29846c [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Ofir Cohen94213a72012-05-03 14:26:32 +030022#include <linux/usb/android.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053024#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020027#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070028#include <mach/irqs.h>
29#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060030#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060031#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070032#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070033#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070034#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080035#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070036#include "devices.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060039#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070043
Harini Jayaramaneba52672011-09-08 15:13:00 -060044/* Address of GSBI blocks */
45#define MSM_GSBI1_PHYS 0x16000000
46#define MSM_GSBI2_PHYS 0x16100000
47#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060049#define MSM_GSBI5_PHYS 0x16400000
50
Rohit Vaswani09666872011-08-23 17:41:54 -070051#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
52
Harini Jayaramaneba52672011-09-08 15:13:00 -060053/* GSBI QUP devices */
54#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
55#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
56#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_QUP_SIZE SZ_4K
60
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070061/* Address of SSBI CMD */
62#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
64
Jeff Ohlstein7e668552011-10-06 16:17:25 -070065static struct msm_watchdog_pdata msm_watchdog_pdata = {
66 .pet_time = 10000,
67 .bark_time = 11000,
Rohit Vaswaniead426f2012-01-05 20:24:52 -080068 .has_secure = false,
69 .use_kernel_fiq = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070070};
71
72struct platform_device msm9615_device_watchdog = {
73 .name = "msm_watchdog",
74 .id = -1,
75 .dev = {
76 .platform_data = &msm_watchdog_pdata,
77 },
78};
79
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070080static struct resource msm_dmov_resource[] = {
81 {
82 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070083 .flags = IORESOURCE_IRQ,
84 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070085 {
86 .start = 0x18320000,
87 .end = 0x18320000 + SZ_1M - 1,
88 .flags = IORESOURCE_MEM,
89 },
90};
91
92static struct msm_dmov_pdata msm_dmov_pdata = {
93 .sd = 1,
94 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070095};
96
97struct platform_device msm9615_device_dmov = {
98 .name = "msm_dmov",
99 .id = -1,
100 .resource = msm_dmov_resource,
101 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700102 .dev = {
103 .platform_data = &msm_dmov_pdata,
104 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700105};
106
Ofir Cohen40a4e862011-12-08 15:17:52 +0200107#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200108#define MSM_USB_BAM_SIZE SZ_16K
109#define MSM_HSIC_BAM_BASE 0x12542000
110#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200111
Amit Blay5e4ec192011-10-20 09:16:54 +0200112static struct resource resources_otg[] = {
113 {
114 .start = MSM9615_HSUSB_PHYS,
115 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
116 .flags = IORESOURCE_MEM,
117 },
118 {
119 .start = USB1_HS_IRQ,
120 .end = USB1_HS_IRQ,
121 .flags = IORESOURCE_IRQ,
122 },
123};
124
125struct platform_device msm_device_otg = {
126 .name = "msm_otg",
127 .id = -1,
128 .num_resources = ARRAY_SIZE(resources_otg),
129 .resource = resources_otg,
130 .dev = {
131 .coherent_dma_mask = DMA_BIT_MASK(32),
132 },
133};
134
135static struct resource resources_hsusb[] = {
136 {
137 .start = MSM9615_HSUSB_PHYS,
138 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
139 .flags = IORESOURCE_MEM,
140 },
141 {
142 .start = USB1_HS_IRQ,
143 .end = USB1_HS_IRQ,
144 .flags = IORESOURCE_IRQ,
145 },
146};
147
Ofir Cohen40a4e862011-12-08 15:17:52 +0200148static struct resource resources_usb_bam[] = {
149 {
150 .name = "usb_bam_addr",
151 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200152 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200153 .flags = IORESOURCE_MEM,
154 },
155 {
156 .name = "usb_bam_irq",
157 .start = USB1_HS_BAM_IRQ,
158 .end = USB1_HS_BAM_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200161 {
162 .name = "hsic_bam_addr",
163 .start = MSM_HSIC_BAM_BASE,
164 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
165 .flags = IORESOURCE_MEM,
166 },
167 {
168 .name = "hsic_bam_irq",
169 .start = USB_HSIC_BAM_IRQ,
170 .end = USB_HSIC_BAM_IRQ,
171 .flags = IORESOURCE_IRQ,
172 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200173};
174
175struct platform_device msm_device_usb_bam = {
176 .name = "usb_bam",
177 .id = -1,
178 .num_resources = ARRAY_SIZE(resources_usb_bam),
179 .resource = resources_usb_bam,
180};
181
Amit Blay5e4ec192011-10-20 09:16:54 +0200182struct platform_device msm_device_gadget_peripheral = {
183 .name = "msm_hsusb",
184 .id = -1,
185 .num_resources = ARRAY_SIZE(resources_hsusb),
186 .resource = resources_hsusb,
187 .dev = {
188 .coherent_dma_mask = DMA_BIT_MASK(32),
189 },
190};
191
Ofir Cohen06789f12012-01-16 09:43:13 +0200192static struct resource resources_hsic_peripheral[] = {
193 {
194 .start = MSM9615_HSIC_PHYS,
195 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
196 .flags = IORESOURCE_MEM,
197 },
198 {
199 .start = USB_HSIC_IRQ,
200 .end = USB_HSIC_IRQ,
201 .flags = IORESOURCE_IRQ,
202 },
203};
204
205struct platform_device msm_device_hsic_peripheral = {
206 .name = "msm_hsic_peripheral",
207 .id = -1,
208 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
209 .resource = resources_hsic_peripheral,
210 .dev = {
211 .coherent_dma_mask = DMA_BIT_MASK(32),
212 },
213};
214
Amit Blay6a8d4f32011-11-21 10:36:25 +0200215static struct resource resources_hsusb_host[] = {
216 {
217 .start = MSM9615_HSUSB_PHYS,
218 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
219 .flags = IORESOURCE_MEM,
220 },
221 {
222 .start = USB1_HS_IRQ,
223 .end = USB1_HS_IRQ,
224 .flags = IORESOURCE_IRQ,
225 },
226};
227
228static u64 dma_mask = DMA_BIT_MASK(32);
229struct platform_device msm_device_hsusb_host = {
230 .name = "msm_hsusb_host",
231 .id = -1,
232 .num_resources = ARRAY_SIZE(resources_hsusb_host),
233 .resource = resources_hsusb_host,
234 .dev = {
235 .dma_mask = &dma_mask,
236 .coherent_dma_mask = 0xffffffff,
237 },
238};
239
Lena Salman65bcf372012-02-14 15:33:32 +0200240static struct resource resources_hsic_host[] = {
241 {
242 .start = MSM9615_HSIC_PHYS,
243 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
244 .flags = IORESOURCE_MEM,
245 },
246 {
247 .start = USB_HSIC_IRQ,
248 .end = USB_HSIC_IRQ,
249 .flags = IORESOURCE_IRQ,
250 },
251};
252
253struct platform_device msm_device_hsic_host = {
254 .name = "msm_hsic_host",
255 .id = -1,
256 .num_resources = ARRAY_SIZE(resources_hsic_host),
257 .resource = resources_hsic_host,
258 .dev = {
259 .dma_mask = &dma_mask,
260 .coherent_dma_mask = 0xffffffff,
261 },
262};
263
Rohit Vaswani09666872011-08-23 17:41:54 -0700264static struct resource resources_uart_gsbi4[] = {
265 {
266 .start = GSBI4_UARTDM_IRQ,
267 .end = GSBI4_UARTDM_IRQ,
268 .flags = IORESOURCE_IRQ,
269 },
270 {
271 .start = MSM_UART4DM_PHYS,
272 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
273 .name = "uartdm_resource",
274 .flags = IORESOURCE_MEM,
275 },
276 {
277 .start = MSM_GSBI4_PHYS,
278 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
279 .name = "gsbi_resource",
280 .flags = IORESOURCE_MEM,
281 },
282};
283
284struct platform_device msm9615_device_uart_gsbi4 = {
285 .name = "msm_serial_hsl",
286 .id = 0,
287 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
288 .resource = resources_uart_gsbi4,
289};
290
Harini Jayaramaneba52672011-09-08 15:13:00 -0600291static struct resource resources_qup_i2c_gsbi5[] = {
292 {
293 .name = "gsbi_qup_i2c_addr",
294 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600295 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600296 .flags = IORESOURCE_MEM,
297 },
298 {
299 .name = "qup_phys_addr",
300 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600301 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600302 .flags = IORESOURCE_MEM,
303 },
304 {
305 .name = "qup_err_intr",
306 .start = GSBI5_QUP_IRQ,
307 .end = GSBI5_QUP_IRQ,
308 .flags = IORESOURCE_IRQ,
309 },
310};
311
312struct platform_device msm9615_device_qup_i2c_gsbi5 = {
313 .name = "qup_i2c",
314 .id = 0,
315 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
316 .resource = resources_qup_i2c_gsbi5,
317};
318
Harini Jayaraman738c9312011-09-08 15:22:38 -0600319static struct resource resources_qup_spi_gsbi3[] = {
320 {
321 .name = "spi_base",
322 .start = MSM_GSBI3_QUP_PHYS,
323 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
324 .flags = IORESOURCE_MEM,
325 },
326 {
327 .name = "gsbi_base",
328 .start = MSM_GSBI3_PHYS,
329 .end = MSM_GSBI3_PHYS + 4 - 1,
330 .flags = IORESOURCE_MEM,
331 },
332 {
333 .name = "spi_irq_in",
334 .start = GSBI3_QUP_IRQ,
335 .end = GSBI3_QUP_IRQ,
336 .flags = IORESOURCE_IRQ,
337 },
338};
339
340struct platform_device msm9615_device_qup_spi_gsbi3 = {
341 .name = "spi_qsd",
342 .id = 0,
343 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
344 .resource = resources_qup_spi_gsbi3,
345};
346
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700347#define LPASS_SLIMBUS_PHYS 0x28080000
348#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
349#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
350/* Board info for the slimbus slave device */
351static struct resource slimbus_res[] = {
352 {
353 .start = LPASS_SLIMBUS_PHYS,
354 .end = LPASS_SLIMBUS_PHYS + 8191,
355 .flags = IORESOURCE_MEM,
356 .name = "slimbus_physical",
357 },
358 {
359 .start = LPASS_SLIMBUS_BAM_PHYS,
360 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
361 .flags = IORESOURCE_MEM,
362 .name = "slimbus_bam_physical",
363 },
364 {
365 .start = LPASS_SLIMBUS_SLEW,
366 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
367 .flags = IORESOURCE_MEM,
368 .name = "slimbus_slew_reg",
369 },
370 {
371 .start = SLIMBUS0_CORE_EE1_IRQ,
372 .end = SLIMBUS0_CORE_EE1_IRQ,
373 .flags = IORESOURCE_IRQ,
374 .name = "slimbus_irq",
375 },
376 {
377 .start = SLIMBUS0_BAM_EE1_IRQ,
378 .end = SLIMBUS0_BAM_EE1_IRQ,
379 .flags = IORESOURCE_IRQ,
380 .name = "slimbus_bam_irq",
381 },
382};
383
384struct platform_device msm9615_slim_ctrl = {
385 .name = "msm_slim_ctrl",
386 .id = 1,
387 .num_resources = ARRAY_SIZE(slimbus_res),
388 .resource = slimbus_res,
389 .dev = {
390 .coherent_dma_mask = 0xffffffffULL,
391 },
392};
393
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800394struct platform_device msm_pcm = {
395 .name = "msm-pcm-dsp",
396 .id = -1,
397};
398
399struct platform_device msm_multi_ch_pcm = {
400 .name = "msm-multi-ch-pcm-dsp",
401 .id = -1,
402};
403
404struct platform_device msm_pcm_routing = {
405 .name = "msm-pcm-routing",
406 .id = -1,
407};
408
409struct platform_device msm_cpudai0 = {
410 .name = "msm-dai-q6",
411 .id = 0x4000,
412};
413
414struct platform_device msm_cpudai1 = {
415 .name = "msm-dai-q6",
416 .id = 0x4001,
417};
418
419struct platform_device msm_cpudai_bt_rx = {
420 .name = "msm-dai-q6",
421 .id = 0x3000,
422};
423
424struct platform_device msm_cpudai_bt_tx = {
425 .name = "msm-dai-q6",
426 .id = 0x3001,
427};
428
429/*
430 * Machine specific data for AUX PCM Interface
431 * which the driver will be unware of.
432 */
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700433struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800434 .clk = "pcm_clk",
435 .mode = AFE_PCM_CFG_MODE_PCM,
436 .sync = AFE_PCM_CFG_SYNC_INT,
437 .frame = AFE_PCM_CFG_FRM_256BPF,
438 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
439 .slot = 0,
440 .data = AFE_PCM_CFG_CDATAOE_MASTER,
441 .pcm_clk_rate = 2048000,
442};
443
444struct platform_device msm_cpudai_auxpcm_rx = {
445 .name = "msm-dai-q6",
446 .id = 2,
447 .dev = {
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700448 .platform_data = &auxpcm_pdata,
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800449 },
450};
451
452struct platform_device msm_cpudai_auxpcm_tx = {
453 .name = "msm-dai-q6",
454 .id = 3,
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700455 .dev = {
456 .platform_data = &auxpcm_pdata,
457 },
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800458};
459
460struct platform_device msm_cpu_fe = {
461 .name = "msm-dai-fe",
462 .id = -1,
463};
464
465struct platform_device msm_stub_codec = {
466 .name = "msm-stub-codec",
467 .id = 1,
468};
469
470struct platform_device msm_voice = {
471 .name = "msm-pcm-voice",
472 .id = -1,
473};
474
475struct platform_device msm_voip = {
476 .name = "msm-voip-dsp",
477 .id = -1,
478};
479
480struct platform_device msm_compr_dsp = {
481 .name = "msm-compr-dsp",
482 .id = -1,
483};
484
485struct platform_device msm_pcm_hostless = {
486 .name = "msm-pcm-hostless",
487 .id = -1,
488};
489
490struct platform_device msm_cpudai_afe_01_rx = {
491 .name = "msm-dai-q6",
492 .id = 0xE0,
493};
494
495struct platform_device msm_cpudai_afe_01_tx = {
496 .name = "msm-dai-q6",
497 .id = 0xF0,
498};
499
500struct platform_device msm_cpudai_afe_02_rx = {
501 .name = "msm-dai-q6",
502 .id = 0xF1,
503};
504
505struct platform_device msm_cpudai_afe_02_tx = {
506 .name = "msm-dai-q6",
507 .id = 0xE1,
508};
509
510struct platform_device msm_pcm_afe = {
511 .name = "msm-pcm-afe",
512 .id = -1,
513};
514
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700515static struct resource resources_ssbi_pmic1[] = {
516 {
517 .start = MSM_PMIC1_SSBI_CMD_PHYS,
518 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
519 .flags = IORESOURCE_MEM,
520 },
521};
522
523struct platform_device msm9615_device_ssbi_pmic1 = {
524 .name = "msm_ssbi",
525 .id = 0,
526 .resource = resources_ssbi_pmic1,
527 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
528};
529
Yan He092b7272011-09-21 15:25:03 -0700530static struct resource resources_sps[] = {
531 {
532 .name = "pipe_mem",
533 .start = 0x12800000,
534 .end = 0x12800000 + 0x4000 - 1,
535 .flags = IORESOURCE_MEM,
536 },
537 {
538 .name = "bamdma_dma",
539 .start = 0x12240000,
540 .end = 0x12240000 + 0x1000 - 1,
541 .flags = IORESOURCE_MEM,
542 },
543 {
544 .name = "bamdma_bam",
545 .start = 0x12244000,
546 .end = 0x12244000 + 0x4000 - 1,
547 .flags = IORESOURCE_MEM,
548 },
549 {
550 .name = "bamdma_irq",
551 .start = SPS_BAM_DMA_IRQ,
552 .end = SPS_BAM_DMA_IRQ,
553 .flags = IORESOURCE_IRQ,
554 },
555};
556
557struct msm_sps_platform_data msm_sps_pdata = {
558 .bamdma_restricted_pipes = 0x06,
559};
560
561struct platform_device msm_device_sps = {
562 .name = "msm_sps",
563 .id = -1,
564 .num_resources = ARRAY_SIZE(resources_sps),
565 .resource = resources_sps,
566 .dev.platform_data = &msm_sps_pdata,
567};
568
Sahitya Tummala38295432011-09-29 10:08:45 +0530569#define MSM_NAND_PHYS 0x1B400000
570static struct resource resources_nand[] = {
571 [0] = {
572 .name = "msm_nand_dmac",
573 .start = DMOV_NAND_CHAN,
574 .end = DMOV_NAND_CHAN,
575 .flags = IORESOURCE_DMA,
576 },
577 [1] = {
578 .name = "msm_nand_phys",
579 .start = MSM_NAND_PHYS,
580 .end = MSM_NAND_PHYS + 0x7FF,
581 .flags = IORESOURCE_MEM,
582 },
583};
584
585struct flash_platform_data msm_nand_data = {
586 .parts = NULL,
587 .nr_parts = 0,
588};
589
590struct platform_device msm_device_nand = {
591 .name = "msm_nand",
592 .id = -1,
593 .num_resources = ARRAY_SIZE(resources_nand),
594 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700595 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530596 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700597 },
598};
599
Jeff Hugo56b933a2011-09-28 14:42:05 -0600600struct platform_device msm_device_smd = {
601 .name = "msm_smd",
602 .id = -1,
603};
604
Eric Holmberg0c96e702011-11-08 18:04:31 -0700605struct platform_device msm_device_bam_dmux = {
606 .name = "BAM_RMNT",
607 .id = -1,
608};
609
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700610#ifdef CONFIG_HW_RANDOM_MSM
611/* PRNG device */
612#define MSM_PRNG_PHYS 0x1A500000
613static struct resource rng_resources = {
614 .flags = IORESOURCE_MEM,
615 .start = MSM_PRNG_PHYS,
616 .end = MSM_PRNG_PHYS + SZ_512 - 1,
617};
618
619struct platform_device msm_device_rng = {
620 .name = "msm_rng",
621 .id = 0,
622 .num_resources = 1,
623 .resource = &rng_resources,
624};
625#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700626
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700627#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
628 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
629 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
630 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
631
632#define QCE_SIZE 0x10000
633#define QCE_0_BASE 0x18500000
634
635#define QCE_HW_KEY_SUPPORT 0
636#define QCE_SHA_HMAC_SUPPORT 1
637#define QCE_SHARE_CE_RESOURCE 1
638#define QCE_CE_SHARED 0
639
640static struct resource qcrypto_resources[] = {
641 [0] = {
642 .start = QCE_0_BASE,
643 .end = QCE_0_BASE + QCE_SIZE - 1,
644 .flags = IORESOURCE_MEM,
645 },
646 [1] = {
647 .name = "crypto_channels",
648 .start = DMOV_CE_IN_CHAN,
649 .end = DMOV_CE_OUT_CHAN,
650 .flags = IORESOURCE_DMA,
651 },
652 [2] = {
653 .name = "crypto_crci_in",
654 .start = DMOV_CE_IN_CRCI,
655 .end = DMOV_CE_IN_CRCI,
656 .flags = IORESOURCE_DMA,
657 },
658 [3] = {
659 .name = "crypto_crci_out",
660 .start = DMOV_CE_OUT_CRCI,
661 .end = DMOV_CE_OUT_CRCI,
662 .flags = IORESOURCE_DMA,
663 },
664};
665
666static struct resource qcedev_resources[] = {
667 [0] = {
668 .start = QCE_0_BASE,
669 .end = QCE_0_BASE + QCE_SIZE - 1,
670 .flags = IORESOURCE_MEM,
671 },
672 [1] = {
673 .name = "crypto_channels",
674 .start = DMOV_CE_IN_CHAN,
675 .end = DMOV_CE_OUT_CHAN,
676 .flags = IORESOURCE_DMA,
677 },
678 [2] = {
679 .name = "crypto_crci_in",
680 .start = DMOV_CE_IN_CRCI,
681 .end = DMOV_CE_IN_CRCI,
682 .flags = IORESOURCE_DMA,
683 },
684 [3] = {
685 .name = "crypto_crci_out",
686 .start = DMOV_CE_OUT_CRCI,
687 .end = DMOV_CE_OUT_CRCI,
688 .flags = IORESOURCE_DMA,
689 },
690};
691
692#endif
693
694#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
695 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
696
697static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
698 .ce_shared = QCE_CE_SHARED,
699 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
700 .hw_key_support = QCE_HW_KEY_SUPPORT,
701 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800702 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700703};
704
705struct platform_device msm9615_qcrypto_device = {
706 .name = "qcrypto",
707 .id = 0,
708 .num_resources = ARRAY_SIZE(qcrypto_resources),
709 .resource = qcrypto_resources,
710 .dev = {
711 .coherent_dma_mask = DMA_BIT_MASK(32),
712 .platform_data = &qcrypto_ce_hw_suppport,
713 },
714};
715#endif
716
717#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
718 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
719
720static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
721 .ce_shared = QCE_CE_SHARED,
722 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
723 .hw_key_support = QCE_HW_KEY_SUPPORT,
724 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800725 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700726};
727
728struct platform_device msm9615_qcedev_device = {
729 .name = "qce",
730 .id = 0,
731 .num_resources = ARRAY_SIZE(qcedev_resources),
732 .resource = qcedev_resources,
733 .dev = {
734 .coherent_dma_mask = DMA_BIT_MASK(32),
735 .platform_data = &qcedev_ce_hw_suppport,
736 },
737};
738#endif
739
Krishna Kondadd794462011-10-01 00:19:29 -0700740#define MSM_SDC1_BASE 0x12180000
741#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
742#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700743#define MSM_SDC2_BASE 0x12140000
744#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
745#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700746
747static struct resource resources_sdc1[] = {
748 {
749 .name = "core_mem",
750 .flags = IORESOURCE_MEM,
751 .start = MSM_SDC1_BASE,
752 .end = MSM_SDC1_DML_BASE - 1,
753 },
754 {
755 .name = "core_irq",
756 .flags = IORESOURCE_IRQ,
757 .start = SDC1_IRQ_0,
758 .end = SDC1_IRQ_0
759 },
760#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
761 {
762 .name = "sdcc_dml_addr",
763 .start = MSM_SDC1_DML_BASE,
764 .end = MSM_SDC1_BAM_BASE - 1,
765 .flags = IORESOURCE_MEM,
766 },
767 {
768 .name = "sdcc_bam_addr",
769 .start = MSM_SDC1_BAM_BASE,
770 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
771 .flags = IORESOURCE_MEM,
772 },
773 {
774 .name = "sdcc_bam_irq",
775 .start = SDC1_BAM_IRQ,
776 .end = SDC1_BAM_IRQ,
777 .flags = IORESOURCE_IRQ,
778 },
779#endif
780};
781
Krishna Konda71aef182011-10-01 02:27:51 -0700782static struct resource resources_sdc2[] = {
783 {
784 .name = "core_mem",
785 .flags = IORESOURCE_MEM,
786 .start = MSM_SDC2_BASE,
787 .end = MSM_SDC2_DML_BASE - 1,
788 },
789 {
790 .name = "core_irq",
791 .flags = IORESOURCE_IRQ,
792 .start = SDC2_IRQ_0,
793 .end = SDC2_IRQ_0
794 },
795#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
796 {
797 .name = "sdcc_dml_addr",
798 .start = MSM_SDC2_DML_BASE,
799 .end = MSM_SDC2_BAM_BASE - 1,
800 .flags = IORESOURCE_MEM,
801 },
802 {
803 .name = "sdcc_bam_addr",
804 .start = MSM_SDC2_BAM_BASE,
805 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
806 .flags = IORESOURCE_MEM,
807 },
808 {
809 .name = "sdcc_bam_irq",
810 .start = SDC2_BAM_IRQ,
811 .end = SDC2_BAM_IRQ,
812 .flags = IORESOURCE_IRQ,
813 },
814#endif
815};
816
Krishna Kondadd794462011-10-01 00:19:29 -0700817struct platform_device msm_device_sdc1 = {
818 .name = "msm_sdcc",
819 .id = 1,
820 .num_resources = ARRAY_SIZE(resources_sdc1),
821 .resource = resources_sdc1,
822 .dev = {
823 .coherent_dma_mask = 0xffffffff,
824 },
825};
826
Krishna Konda71aef182011-10-01 02:27:51 -0700827struct platform_device msm_device_sdc2 = {
828 .name = "msm_sdcc",
829 .id = 2,
830 .num_resources = ARRAY_SIZE(resources_sdc2),
831 .resource = resources_sdc2,
832 .dev = {
833 .coherent_dma_mask = 0xffffffff,
834 },
835};
836
Krishna Kondadd794462011-10-01 00:19:29 -0700837static struct platform_device *msm_sdcc_devices[] __initdata = {
838 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700839 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700840};
841
842int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
843{
844 struct platform_device *pdev;
845
846 if (controller < 1 || controller > 2)
847 return -EINVAL;
848
849 pdev = msm_sdcc_devices[controller - 1];
850 pdev->dev.platform_data = plat;
851 return platform_device_register(pdev);
852}
853
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -0400854#ifdef CONFIG_FB_MSM_EBI2
855static struct resource msm_ebi2_lcdc_resources[] = {
856 {
857 .name = "base",
858 .start = 0x1B300000,
859 .end = 0x1B300000 + PAGE_SIZE - 1,
860 .flags = IORESOURCE_MEM,
861 },
862 {
863 .name = "lcd01",
864 .start = 0x1FC00000,
865 .end = 0x1FC00000 + 0x80000 - 1,
866 .flags = IORESOURCE_MEM,
867 },
868};
869
870struct platform_device msm_ebi2_lcdc_device = {
871 .name = "ebi2_lcd",
872 .id = 0,
873 .num_resources = ARRAY_SIZE(msm_ebi2_lcdc_resources),
874 .resource = msm_ebi2_lcdc_resources,
875};
876#endif
877
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700878#ifdef CONFIG_CACHE_L2X0
879static int __init l2x0_cache_init(void)
880{
881 int aux_ctrl = 0;
882
883 /* Way Size 010(0x2) 32KB */
884 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
885 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
886 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
887
888 /* L2 Latency setting required by hardware. Default is 0x20
889 which is no good.
890 */
891 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
892 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
893
894 return 0;
895}
896#else
897static int __init l2x0_cache_init(void){ return 0; }
898#endif
899
Praveen Chidambaram78499012011-11-01 17:15:17 -0600900struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600901 .reg_base_addrs = {
902 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
903 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
904 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
905 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
906 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600907 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800908 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -0600909 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600910 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
911 .ipc_rpm_val = 4,
912 .target_id = {
913 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
914 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
915 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
916 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
917 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
918 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
919 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
920 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
921 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
922 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
923 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
924 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
925 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
926 SYS_FABRIC_CFG_HALT, 2),
927 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
928 SYS_FABRIC_CFG_CLKMOD, 3),
929 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
930 SYS_FABRIC_CFG_IOCTL, 1),
931 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
932 SYSTEM_FABRIC_ARB, 27),
933 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
934 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
935 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
936 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
937 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
938 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
939 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
940 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
941 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
942 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
943 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
944 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
945 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
946 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
947 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
948 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
949 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
950 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
951 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
952 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
953 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
954 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
955 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
956 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
957 },
958 .target_status = {
959 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
960 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
961 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
962 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
963 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
964 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
965 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
966 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
967 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
968 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
969 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
970 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
971 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
972 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
973 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
974 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
975 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
976 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
977 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
978 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
979 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
980 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
981 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
982 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
983 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
984 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
985 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
986 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
987 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
988 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
989 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
990 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
991 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
992 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
993 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
994 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
995 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
996 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
997 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
998 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
999 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
1000 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
1001 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
1002 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
1003 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
1004 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
1005 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
1006 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
1007 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
1008 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
1009 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
1010 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
1011 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
1012 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
1013 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
1014 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
1015 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
1016 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
1017 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
1018 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
1019 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
1020 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
1021 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
1022 },
1023 .target_ctrl_id = {
1024 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
1025 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
1026 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
1027 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
1028 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
1029 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1030 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1031 },
1032 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1033 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1034 .sel_last = MSM_RPM_9615_SEL_LAST,
1035 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001036};
1037
Praveen Chidambaram78499012011-11-01 17:15:17 -06001038struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001039 .name = "msm_rpm",
1040 .id = -1,
1041};
1042
Praveen Chidambaram78499012011-11-01 17:15:17 -06001043static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001044 [4] = MSM_GPIO_TO_INT(30),
1045 [5] = MSM_GPIO_TO_INT(59),
1046 [6] = MSM_GPIO_TO_INT(81),
1047 [7] = MSM_GPIO_TO_INT(87),
1048 [8] = MSM_GPIO_TO_INT(86),
1049 [9] = MSM_GPIO_TO_INT(2),
1050 [10] = MSM_GPIO_TO_INT(6),
1051 [11] = MSM_GPIO_TO_INT(10),
1052 [12] = MSM_GPIO_TO_INT(14),
1053 [13] = MSM_GPIO_TO_INT(18),
1054 [14] = MSM_GPIO_TO_INT(7),
1055 [15] = MSM_GPIO_TO_INT(11),
1056 [16] = MSM_GPIO_TO_INT(15),
1057 [19] = MSM_GPIO_TO_INT(26),
1058 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001059 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001060 [23] = MSM_GPIO_TO_INT(19),
1061 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001062 [26] = MSM_GPIO_TO_INT(3),
1063 [27] = MSM_GPIO_TO_INT(68),
1064 [29] = MSM_GPIO_TO_INT(78),
1065 [31] = MSM_GPIO_TO_INT(0),
1066 [32] = MSM_GPIO_TO_INT(4),
1067 [33] = MSM_GPIO_TO_INT(22),
1068 [34] = MSM_GPIO_TO_INT(17),
1069 [37] = MSM_GPIO_TO_INT(20),
1070 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001071 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001072 [42] = MSM_GPIO_TO_INT(24),
1073 [43] = MSM_GPIO_TO_INT(79),
1074 [44] = MSM_GPIO_TO_INT(80),
1075 [45] = MSM_GPIO_TO_INT(82),
1076 [46] = MSM_GPIO_TO_INT(85),
1077 [47] = MSM_GPIO_TO_INT(45),
1078 [48] = MSM_GPIO_TO_INT(50),
1079 [49] = MSM_GPIO_TO_INT(51),
1080 [50] = MSM_GPIO_TO_INT(69),
1081 [51] = MSM_GPIO_TO_INT(77),
1082 [52] = MSM_GPIO_TO_INT(1),
1083 [53] = MSM_GPIO_TO_INT(5),
1084 [54] = MSM_GPIO_TO_INT(40),
1085 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001086};
1087
Praveen Chidambaram78499012011-11-01 17:15:17 -06001088static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001089 TLMM_MSM_SUMMARY_IRQ,
1090 RPM_APCC_CPU0_GP_HIGH_IRQ,
1091 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1092 RPM_APCC_CPU0_GP_LOW_IRQ,
1093 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001094 MSS_TO_APPS_IRQ_0,
1095 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001096 LPASS_SCSS_GP_LOW_IRQ,
1097 LPASS_SCSS_GP_MEDIUM_IRQ,
1098 LPASS_SCSS_GP_HIGH_IRQ,
1099 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001100 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001101};
1102
Praveen Chidambaram78499012011-11-01 17:15:17 -06001103struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001104 .irqs_m2a = msm_mpm_irqs_m2a,
1105 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1106 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1107 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1108 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1109 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1110 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1111 .mpm_apps_ipc_val = BIT(1),
1112 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001113};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001114
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001115static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001116 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001117};
1118
1119static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001120 0x34, 0x24, 0x14, 0x04,
1121 0x54, 0x03, 0x54, 0x04,
1122 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001123};
1124
1125static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001126 0x34, 0x24, 0x14, 0x04,
1127 0x54, 0x07, 0x54, 0x04,
1128 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001129};
1130
1131static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1132 [0] = {
1133 .mode = MSM_SPM_MODE_CLOCK_GATING,
1134 .notify_rpm = false,
1135 .cmd = spm_wfi_cmd_sequence,
1136 },
1137 [1] = {
1138 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1139 .notify_rpm = false,
1140 .cmd = spm_power_collapse_without_rpm,
1141 },
1142 [2] = {
1143 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1144 .notify_rpm = true,
1145 .cmd = spm_power_collapse_with_rpm,
1146 },
1147};
1148
1149static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1150 [0] = {
1151 .reg_base_addr = MSM_SAW0_BASE,
1152 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001153 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001154 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1155 .modes = msm_spm_seq_list,
1156 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001157};
1158
1159static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1160 {
1161 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1162 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1163 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001164 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001165 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001166 {
1167 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1168 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1169 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001170 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001171 },
1172 {
1173 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1174 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1175 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001176 6300, 5000, 60350000, 3500,
1177 },
1178 {
1179 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1180 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1181 false,
1182 13300, 2000, 71850000, 6800,
1183 },
1184 {
1185 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1186 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1187 false,
1188 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001189 },
1190};
1191
Praveen Chidambaram78499012011-11-01 17:15:17 -06001192static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1193 .levels = &msm_rpmrs_levels[0],
1194 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1195 .vdd_mem_levels = {
1196 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1197 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1198 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1199 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1200 },
1201 .vdd_dig_levels = {
1202 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1203 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1204 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1205 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1206 },
1207 .vdd_mask = 0x7FFFFF,
1208 .rpmrs_target_id = {
1209 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1210 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1211 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1212 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1213 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1214 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1215 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1216 },
1217};
1218
1219static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1220 .phys_addr_base = 0x0010D204,
1221 .phys_size = SZ_8K,
1222};
1223
1224struct platform_device msm9615_rpm_stat_device = {
1225 .name = "msm_rpm_stat",
1226 .id = -1,
1227 .dev = {
1228 .platform_data = &msm_rpm_stat_pdata,
1229 },
1230};
1231
1232static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1233 .phys_addr_base = 0x0010AC00,
1234 .reg_offsets = {
1235 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1236 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1237 },
1238 .phys_size = SZ_8K,
1239 .log_len = 4096, /* log's buffer length in bytes */
1240 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1241};
1242
1243struct platform_device msm9615_rpm_log_device = {
1244 .name = "msm_rpm_log",
1245 .id = -1,
1246 .dev = {
1247 .platform_data = &msm_rpm_log_pdata,
1248 },
1249};
1250
Ofir Cohen94213a72012-05-03 14:26:32 +03001251uint32_t __init msm9615_rpm_get_swfi_latency(void)
1252{
1253 int i;
1254
1255 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1256 if (msm_rpmrs_levels[i].sleep_mode ==
1257 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1258 return msm_rpmrs_levels[i].latency_us;
1259 }
1260 return 0;
1261}
1262
1263struct android_usb_platform_data msm_android_usb_pdata;
1264
1265struct platform_device msm_android_usb_device = {
1266 .name = "android_usb",
1267 .id = -1,
1268 .dev = {
1269 .platform_data = &msm_android_usb_pdata,
1270 },
1271};
1272
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001273void __init msm9615_device_init(void)
1274{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001275 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001276 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1277 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Ofir Cohen94213a72012-05-03 14:26:32 +03001278 msm_android_usb_pdata.swfi_latency =
1279 msm_rpmrs_levels[0].latency_us;
1280
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001281}
1282
Jeff Hugo56b933a2011-09-28 14:42:05 -06001283#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001284void __init msm9615_map_io(void)
1285{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001286 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001287 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001288 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001289 if (socinfo_init() < 0)
1290 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001291}
1292
1293void __init msm9615_init_irq(void)
1294{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001295 struct msm_mpm_device_data *data = NULL;
1296
1297#ifdef CONFIG_MSM_MPM
1298 data = &msm9615_mpm_dev_data;
1299#endif
1300
1301 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001302 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1303 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001304}
Gagan Mac7a827642011-09-22 19:42:21 -06001305
1306struct platform_device msm_bus_9615_sys_fabric = {
1307 .name = "msm_bus_fabric",
1308 .id = MSM_BUS_FAB_SYSTEM,
1309};
1310
1311struct platform_device msm_bus_def_fab = {
1312 .name = "msm_bus_fabric",
1313 .id = MSM_BUS_FAB_DEFAULT,
1314};
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -04001315
1316#ifdef CONFIG_FB_MSM_EBI2
1317static void __init msm_register_device(struct platform_device *pdev, void *data)
1318{
1319 int ret;
1320
1321 pdev->dev.platform_data = data;
1322
1323 ret = platform_device_register(pdev);
1324 if (ret)
1325 dev_err(&pdev->dev,
1326 "%s: platform_device_register() failed = %d\n",
1327 __func__, ret);
1328}
1329
1330void __init msm_fb_register_device(char *name, void *data)
1331{
1332 if (!strncmp(name, "ebi2", 4))
1333 msm_register_device(&msm_ebi2_lcdc_device, data);
1334 else
1335 pr_err("%s: unknown device! %s\n", __func__, name);
1336}
1337#endif