blob: 03b85ad525ab29665fccae79858ab90c1dfbd64f [file] [log] [blame]
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001/*
2 * arch/arm/kernel/kprobes-decode.c
3 *
4 * Copyright (C) 2006, 2007 Motorola Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 */
15
16/*
17 * We do not have hardware single-stepping on ARM, This
18 * effort is further complicated by the ARM not having a
19 * "next PC" register. Instructions that change the PC
20 * can't be safely single-stepped in a MP environment, so
21 * we have a lot of work to do:
22 *
23 * In the prepare phase:
24 * *) If it is an instruction that does anything
25 * with the CPU mode, we reject it for a kprobe.
26 * (This is out of laziness rather than need. The
27 * instructions could be simulated.)
28 *
29 * *) Otherwise, decode the instruction rewriting its
30 * registers to take fixed, ordered registers and
31 * setting a handler for it to run the instruction.
32 *
33 * In the execution phase by an instruction's handler:
34 *
35 * *) If the PC is written to by the instruction, the
36 * instruction must be fully simulated in software.
37 * If it is a conditional instruction, the handler
38 * will use insn[0] to copy its condition code to
39 * set r0 to 1 and insn[1] to "mov pc, lr" to return.
40 *
41 * *) Otherwise, a modified form of the instruction is
42 * directly executed. Its handler calls the
43 * instruction in insn[0]. In insn[1] is a
44 * "mov pc, lr" to return.
45 *
46 * Before calling, load up the reordered registers
47 * from the original instruction's registers. If one
48 * of the original input registers is the PC, compute
49 * and adjust the appropriate input register.
50 *
51 * After call completes, copy the output registers to
52 * the original instruction's original registers.
53 *
54 * We don't use a real breakpoint instruction since that
55 * would have us in the kernel go from SVC mode to SVC
56 * mode losing the link register. Instead we use an
57 * undefined instruction. To simplify processing, the
58 * undefined instruction used for kprobes must be reserved
59 * exclusively for kprobes use.
60 *
61 * TODO: ifdef out some instruction decoding based on architecture.
62 */
63
64#include <linux/kernel.h>
65#include <linux/kprobes.h>
66
67#define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
68
69#define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
70
Jon Medhurst983ebd92011-04-07 13:25:17 +010071#define is_r15(insn, bitpos) (((insn) & (0xf << bitpos)) == (0xf << bitpos))
72
Jon Medhurst54823ac2011-04-08 15:32:55 +010073/*
74 * Test if load/store instructions writeback the address register.
75 * if P (bit 24) == 0 or W (bit 21) == 1
76 */
77#define is_writeback(insn) ((insn ^ 0x01000000) & 0x01200000)
78
Quentin Barnes35aa1df2007-06-11 22:20:10 +000079#define PSR_fs (PSR_f|PSR_s)
80
81#define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
Quentin Barnes35aa1df2007-06-11 22:20:10 +000082
83typedef long (insn_0arg_fn_t)(void);
84typedef long (insn_1arg_fn_t)(long);
85typedef long (insn_2arg_fn_t)(long, long);
86typedef long (insn_3arg_fn_t)(long, long, long);
87typedef long (insn_4arg_fn_t)(long, long, long, long);
88typedef long long (insn_llret_0arg_fn_t)(void);
89typedef long long (insn_llret_3arg_fn_t)(long, long, long);
90typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
91
92union reg_pair {
93 long long dr;
94#ifdef __LITTLE_ENDIAN
95 struct { long r0, r1; };
96#else
97 struct { long r1, r0; };
98#endif
99};
100
101/*
102 * For STR and STM instructions, an ARM core may choose to use either
103 * a +8 or a +12 displacement from the current instruction's address.
104 * Whichever value is chosen for a given core, it must be the same for
105 * both instructions and may not change. This function measures it.
106 */
107
108static int str_pc_offset;
109
110static void __init find_str_pc_offset(void)
111{
112 int addr, scratch, ret;
113
114 __asm__ (
115 "sub %[ret], pc, #4 \n\t"
116 "str pc, %[addr] \n\t"
117 "ldr %[scr], %[addr] \n\t"
118 "sub %[ret], %[scr], %[ret] \n\t"
119 : [ret] "=r" (ret), [scr] "=r" (scratch), [addr] "+m" (addr));
120
121 str_pc_offset = ret;
122}
123
124/*
125 * The insnslot_?arg_r[w]flags() functions below are to keep the
126 * msr -> *fn -> mrs instruction sequences indivisible so that
127 * the state of the CPSR flags aren't inadvertently modified
128 * just before or just after the call.
129 */
130
131static inline long __kprobes
132insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
133{
134 register long ret asm("r0");
135
136 __asm__ __volatile__ (
137 "msr cpsr_fs, %[cpsr] \n\t"
138 "mov lr, pc \n\t"
139 "mov pc, %[fn] \n\t"
140 : "=r" (ret)
141 : [cpsr] "r" (cpsr), [fn] "r" (fn)
142 : "lr", "cc"
143 );
144 return ret;
145}
146
147static inline long long __kprobes
148insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
149{
150 register long ret0 asm("r0");
151 register long ret1 asm("r1");
152 union reg_pair fnr;
153
154 __asm__ __volatile__ (
155 "msr cpsr_fs, %[cpsr] \n\t"
156 "mov lr, pc \n\t"
157 "mov pc, %[fn] \n\t"
158 : "=r" (ret0), "=r" (ret1)
159 : [cpsr] "r" (cpsr), [fn] "r" (fn)
160 : "lr", "cc"
161 );
162 fnr.r0 = ret0;
163 fnr.r1 = ret1;
164 return fnr.dr;
165}
166
167static inline long __kprobes
168insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
169{
170 register long rr0 asm("r0") = r0;
171 register long ret asm("r0");
172
173 __asm__ __volatile__ (
174 "msr cpsr_fs, %[cpsr] \n\t"
175 "mov lr, pc \n\t"
176 "mov pc, %[fn] \n\t"
177 : "=r" (ret)
178 : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
179 : "lr", "cc"
180 );
181 return ret;
182}
183
184static inline long __kprobes
185insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
186{
187 register long rr0 asm("r0") = r0;
188 register long rr1 asm("r1") = r1;
189 register long ret asm("r0");
190
191 __asm__ __volatile__ (
192 "msr cpsr_fs, %[cpsr] \n\t"
193 "mov lr, pc \n\t"
194 "mov pc, %[fn] \n\t"
195 : "=r" (ret)
196 : "0" (rr0), "r" (rr1),
197 [cpsr] "r" (cpsr), [fn] "r" (fn)
198 : "lr", "cc"
199 );
200 return ret;
201}
202
203static inline long __kprobes
204insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
205{
206 register long rr0 asm("r0") = r0;
207 register long rr1 asm("r1") = r1;
208 register long rr2 asm("r2") = r2;
209 register long ret asm("r0");
210
211 __asm__ __volatile__ (
212 "msr cpsr_fs, %[cpsr] \n\t"
213 "mov lr, pc \n\t"
214 "mov pc, %[fn] \n\t"
215 : "=r" (ret)
216 : "0" (rr0), "r" (rr1), "r" (rr2),
217 [cpsr] "r" (cpsr), [fn] "r" (fn)
218 : "lr", "cc"
219 );
220 return ret;
221}
222
223static inline long long __kprobes
224insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
225 insn_llret_3arg_fn_t *fn)
226{
227 register long rr0 asm("r0") = r0;
228 register long rr1 asm("r1") = r1;
229 register long rr2 asm("r2") = r2;
230 register long ret0 asm("r0");
231 register long ret1 asm("r1");
232 union reg_pair fnr;
233
234 __asm__ __volatile__ (
235 "msr cpsr_fs, %[cpsr] \n\t"
236 "mov lr, pc \n\t"
237 "mov pc, %[fn] \n\t"
238 : "=r" (ret0), "=r" (ret1)
239 : "0" (rr0), "r" (rr1), "r" (rr2),
240 [cpsr] "r" (cpsr), [fn] "r" (fn)
241 : "lr", "cc"
242 );
243 fnr.r0 = ret0;
244 fnr.r1 = ret1;
245 return fnr.dr;
246}
247
248static inline long __kprobes
249insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
250 insn_4arg_fn_t *fn)
251{
252 register long rr0 asm("r0") = r0;
253 register long rr1 asm("r1") = r1;
254 register long rr2 asm("r2") = r2;
255 register long rr3 asm("r3") = r3;
256 register long ret asm("r0");
257
258 __asm__ __volatile__ (
259 "msr cpsr_fs, %[cpsr] \n\t"
260 "mov lr, pc \n\t"
261 "mov pc, %[fn] \n\t"
262 : "=r" (ret)
263 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
264 [cpsr] "r" (cpsr), [fn] "r" (fn)
265 : "lr", "cc"
266 );
267 return ret;
268}
269
270static inline long __kprobes
271insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
272{
273 register long rr0 asm("r0") = r0;
274 register long ret asm("r0");
275 long oldcpsr = *cpsr;
276 long newcpsr;
277
278 __asm__ __volatile__ (
279 "msr cpsr_fs, %[oldcpsr] \n\t"
280 "mov lr, pc \n\t"
281 "mov pc, %[fn] \n\t"
282 "mrs %[newcpsr], cpsr \n\t"
283 : "=r" (ret), [newcpsr] "=r" (newcpsr)
284 : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
285 : "lr", "cc"
286 );
287 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
288 return ret;
289}
290
291static inline long __kprobes
292insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
293{
294 register long rr0 asm("r0") = r0;
295 register long rr1 asm("r1") = r1;
296 register long ret asm("r0");
297 long oldcpsr = *cpsr;
298 long newcpsr;
299
300 __asm__ __volatile__ (
301 "msr cpsr_fs, %[oldcpsr] \n\t"
302 "mov lr, pc \n\t"
303 "mov pc, %[fn] \n\t"
304 "mrs %[newcpsr], cpsr \n\t"
305 : "=r" (ret), [newcpsr] "=r" (newcpsr)
306 : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
307 : "lr", "cc"
308 );
309 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
310 return ret;
311}
312
313static inline long __kprobes
314insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
315 insn_3arg_fn_t *fn)
316{
317 register long rr0 asm("r0") = r0;
318 register long rr1 asm("r1") = r1;
319 register long rr2 asm("r2") = r2;
320 register long ret asm("r0");
321 long oldcpsr = *cpsr;
322 long newcpsr;
323
324 __asm__ __volatile__ (
325 "msr cpsr_fs, %[oldcpsr] \n\t"
326 "mov lr, pc \n\t"
327 "mov pc, %[fn] \n\t"
328 "mrs %[newcpsr], cpsr \n\t"
329 : "=r" (ret), [newcpsr] "=r" (newcpsr)
330 : "0" (rr0), "r" (rr1), "r" (rr2),
331 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
332 : "lr", "cc"
333 );
334 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
335 return ret;
336}
337
338static inline long __kprobes
339insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
340 insn_4arg_fn_t *fn)
341{
342 register long rr0 asm("r0") = r0;
343 register long rr1 asm("r1") = r1;
344 register long rr2 asm("r2") = r2;
345 register long rr3 asm("r3") = r3;
346 register long ret asm("r0");
347 long oldcpsr = *cpsr;
348 long newcpsr;
349
350 __asm__ __volatile__ (
351 "msr cpsr_fs, %[oldcpsr] \n\t"
352 "mov lr, pc \n\t"
353 "mov pc, %[fn] \n\t"
354 "mrs %[newcpsr], cpsr \n\t"
355 : "=r" (ret), [newcpsr] "=r" (newcpsr)
356 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
357 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
358 : "lr", "cc"
359 );
360 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
361 return ret;
362}
363
364static inline long long __kprobes
365insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
366 insn_llret_4arg_fn_t *fn)
367{
368 register long rr0 asm("r0") = r0;
369 register long rr1 asm("r1") = r1;
370 register long rr2 asm("r2") = r2;
371 register long rr3 asm("r3") = r3;
372 register long ret0 asm("r0");
373 register long ret1 asm("r1");
374 long oldcpsr = *cpsr;
375 long newcpsr;
376 union reg_pair fnr;
377
378 __asm__ __volatile__ (
379 "msr cpsr_fs, %[oldcpsr] \n\t"
380 "mov lr, pc \n\t"
381 "mov pc, %[fn] \n\t"
382 "mrs %[newcpsr], cpsr \n\t"
383 : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
384 : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
385 [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
386 : "lr", "cc"
387 );
388 *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
389 fnr.r0 = ret0;
390 fnr.r1 = ret1;
391 return fnr.dr;
392}
393
394/*
395 * To avoid the complications of mimicing single-stepping on a
396 * processor without a Next-PC or a single-step mode, and to
397 * avoid having to deal with the side-effects of boosting, we
398 * simulate or emulate (almost) all ARM instructions.
399 *
400 * "Simulation" is where the instruction's behavior is duplicated in
401 * C code. "Emulation" is where the original instruction is rewritten
402 * and executed, often by altering its registers.
403 *
404 * By having all behavior of the kprobe'd instruction completed before
405 * returning from the kprobe_handler(), all locks (scheduler and
406 * interrupt) can safely be released. There is no need for secondary
407 * breakpoints, no race with MP or preemptable kernels, nor having to
408 * clean up resources counts at a later time impacting overall system
409 * performance. By rewriting the instruction, only the minimum registers
410 * need to be loaded and saved back optimizing performance.
411 *
412 * Calling the insnslot_*_rwflags version of a function doesn't hurt
413 * anything even when the CPSR flags aren't updated by the
414 * instruction. It's just a little slower in return for saving
415 * a little space by not having a duplicate function that doesn't
416 * update the flags. (The same optimization can be said for
417 * instructions that do or don't perform register writeback)
418 * Also, instructions can either read the flags, only write the
419 * flags, or read and write the flags. To save combinations
420 * rather than for sheer performance, flag functions just assume
421 * read and write of flags.
422 */
423
424static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
425{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000426 kprobe_opcode_t insn = p->opcode;
427 long iaddr = (long)p->addr;
428 int disp = branch_displacement(insn);
429
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000430 if (insn & (1 << 24))
431 regs->ARM_lr = iaddr + 4;
432
433 regs->ARM_pc = iaddr + 8 + disp;
434}
435
436static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
437{
438 kprobe_opcode_t insn = p->opcode;
439 long iaddr = (long)p->addr;
440 int disp = branch_displacement(insn);
441
442 regs->ARM_lr = iaddr + 4;
443 regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
444 regs->ARM_cpsr |= PSR_T_BIT;
445}
446
447static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
448{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000449 kprobe_opcode_t insn = p->opcode;
450 int rm = insn & 0xf;
451 long rmv = regs->uregs[rm];
452
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000453 if (insn & (1 << 5))
454 regs->ARM_lr = (long)p->addr + 4;
455
456 regs->ARM_pc = rmv & ~0x1;
457 regs->ARM_cpsr &= ~PSR_T_BIT;
458 if (rmv & 0x1)
459 regs->ARM_cpsr |= PSR_T_BIT;
460}
461
Jon Medhurstc412aba2011-04-07 13:25:16 +0100462static void __kprobes simulate_mrs(struct kprobe *p, struct pt_regs *regs)
463{
464 kprobe_opcode_t insn = p->opcode;
465 int rd = (insn >> 12) & 0xf;
466 unsigned long mask = 0xf8ff03df; /* Mask out execution state */
467 regs->uregs[rd] = regs->ARM_cpsr & mask;
468}
469
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000470static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
471{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000472 kprobe_opcode_t insn = p->opcode;
473 int rn = (insn >> 16) & 0xf;
474 int lbit = insn & (1 << 20);
475 int wbit = insn & (1 << 21);
476 int ubit = insn & (1 << 23);
477 int pbit = insn & (1 << 24);
478 long *addr = (long *)regs->uregs[rn];
479 int reg_bit_vector;
480 int reg_count;
481
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000482 reg_count = 0;
483 reg_bit_vector = insn & 0xffff;
484 while (reg_bit_vector) {
485 reg_bit_vector &= (reg_bit_vector - 1);
486 ++reg_count;
487 }
488
489 if (!ubit)
490 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100491 addr += (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000492
493 reg_bit_vector = insn & 0xffff;
494 while (reg_bit_vector) {
495 int reg = __ffs(reg_bit_vector);
496 reg_bit_vector &= (reg_bit_vector - 1);
497 if (lbit)
498 regs->uregs[reg] = *addr++;
499 else
500 *addr++ = regs->uregs[reg];
501 }
502
503 if (wbit) {
504 if (!ubit)
505 addr -= reg_count;
Nicolas Pitre2d4b6c92008-08-21 23:22:49 +0100506 addr -= (!pbit == !ubit);
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000507 regs->uregs[rn] = (long)addr;
508 }
509}
510
511static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
512{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000513 regs->ARM_pc = (long)p->addr + str_pc_offset;
514 simulate_ldm1stm1(p, regs);
515 regs->ARM_pc = (long)p->addr + 4;
516}
517
518static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
519{
520 regs->uregs[12] = regs->uregs[13];
521}
522
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000523static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
524{
525 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
526 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300527 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000528 int rd = (insn >> 12) & 0xf;
529 int rn = (insn >> 16) & 0xf;
530 int rm = insn & 0xf; /* rm may be invalid, don't care. */
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300531 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
532 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000533
534 /* Not following the C calling convention here, so need asm(). */
535 __asm__ __volatile__ (
536 "ldr r0, %[rn] \n\t"
537 "ldr r1, %[rm] \n\t"
538 "msr cpsr_fs, %[cpsr]\n\t"
539 "mov lr, pc \n\t"
540 "mov pc, %[i_fn] \n\t"
541 "str r0, %[rn] \n\t" /* in case of writeback */
542 "str r2, %[rd0] \n\t"
543 "str r3, %[rd1] \n\t"
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300544 : [rn] "+m" (rnv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000545 [rd0] "=m" (regs->uregs[rd]),
546 [rd1] "=m" (regs->uregs[rd+1])
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300547 : [rm] "m" (rmv),
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000548 [cpsr] "r" (regs->ARM_cpsr),
549 [i_fn] "r" (i_fn)
550 : "r0", "r1", "r2", "r3", "lr", "cc"
551 );
Jon Medhurst5c6b76f2011-04-08 15:32:56 +0100552 if (is_writeback(insn))
553 regs->uregs[rn] = rnv;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000554}
555
556static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
557{
558 insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
559 kprobe_opcode_t insn = p->opcode;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300560 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000561 int rd = (insn >> 12) & 0xf;
562 int rn = (insn >> 16) & 0xf;
563 int rm = insn & 0xf;
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300564 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
565 /* rm/rmv may be invalid, don't care. */
566 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
567 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000568
Viktor Rosendahlcf3cc1a2011-03-28 18:56:05 +0300569 rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000570 regs->uregs[rd+1],
571 regs->ARM_cpsr, i_fn);
Jon Medhurst5c6b76f2011-04-08 15:32:56 +0100572 if (is_writeback(insn))
573 regs->uregs[rn] = rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000574}
575
576static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
577{
578 insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
579 kprobe_opcode_t insn = p->opcode;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100580 long ppc = (long)p->addr + 8;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000581 union reg_pair fnr;
582 int rd = (insn >> 12) & 0xf;
583 int rn = (insn >> 16) & 0xf;
584 int rm = insn & 0xf;
585 long rdv;
Nicolas Pitre0ebe25f2010-07-14 05:21:22 +0100586 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
587 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000588 long cpsr = regs->ARM_cpsr;
589
590 fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100591 if (rn != 15)
592 regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000593 rdv = fnr.r1;
594
595 if (rd == 15) {
596#if __LINUX_ARM_ARCH__ >= 5
597 cpsr &= ~PSR_T_BIT;
598 if (rdv & 0x1)
599 cpsr |= PSR_T_BIT;
600 regs->ARM_cpsr = cpsr;
601 rdv &= ~0x1;
602#else
603 rdv &= ~0x2;
604#endif
605 }
606 regs->uregs[rd] = rdv;
607}
608
609static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
610{
611 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
612 kprobe_opcode_t insn = p->opcode;
613 long iaddr = (long)p->addr;
614 int rd = (insn >> 12) & 0xf;
615 int rn = (insn >> 16) & 0xf;
616 int rm = insn & 0xf;
617 long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
618 long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
619 long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100620 long rnv_wb;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000621
Viktor Rosendahl0652f062011-03-26 18:11:01 +0100622 rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
623 if (rn != 15)
624 regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000625}
626
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000627static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
628{
629 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
630 kprobe_opcode_t insn = p->opcode;
631 int rd = (insn >> 12) & 0xf;
632 int rm = insn & 0xf;
633 long rmv = regs->uregs[rm];
634
635 /* Writes Q flag */
636 regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
637}
638
639static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
640{
641 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
642 kprobe_opcode_t insn = p->opcode;
643 int rd = (insn >> 12) & 0xf;
644 int rn = (insn >> 16) & 0xf;
645 int rm = insn & 0xf;
646 long rnv = regs->uregs[rn];
647 long rmv = regs->uregs[rm];
648
649 /* Reads GE bits */
650 regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
651}
652
653static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
654{
655 insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
656
657 insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
658}
659
Jon Medhurst41713d12011-04-18 08:53:57 +0100660static void __kprobes emulate_nop(struct kprobe *p, struct pt_regs *regs)
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000661{
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000662}
663
Jon Medhurstc9836772011-04-19 10:52:17 +0100664static void __kprobes
665emulate_rd12_modify(struct kprobe *p, struct pt_regs *regs)
666{
667 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
668 kprobe_opcode_t insn = p->opcode;
669 int rd = (insn >> 12) & 0xf;
670 long rdv = regs->uregs[rd];
671
672 regs->uregs[rd] = insnslot_1arg_rflags(rdv, regs->ARM_cpsr, i_fn);
673}
674
Jon Medhurst20e81552011-04-19 10:52:18 +0100675static void __kprobes
676emulate_rd12rn0_modify(struct kprobe *p, struct pt_regs *regs)
677{
678 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
679 kprobe_opcode_t insn = p->opcode;
680 int rd = (insn >> 12) & 0xf;
681 int rn = insn & 0xf;
682 long rdv = regs->uregs[rd];
683 long rnv = regs->uregs[rn];
684
685 regs->uregs[rd] = insnslot_2arg_rflags(rdv, rnv, regs->ARM_cpsr, i_fn);
686}
687
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000688static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
689{
690 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
691 kprobe_opcode_t insn = p->opcode;
692 int rd = (insn >> 12) & 0xf;
693 int rm = insn & 0xf;
694 long rmv = regs->uregs[rm];
695
696 regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
697}
698
699static void __kprobes
700emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
701{
702 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
703 kprobe_opcode_t insn = p->opcode;
704 int rd = (insn >> 12) & 0xf;
705 int rn = (insn >> 16) & 0xf;
706 int rm = insn & 0xf;
707 long rnv = regs->uregs[rn];
708 long rmv = regs->uregs[rm];
709
710 regs->uregs[rd] =
711 insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
712}
713
714static void __kprobes
715emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
716{
717 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
718 kprobe_opcode_t insn = p->opcode;
719 int rd = (insn >> 16) & 0xf;
720 int rn = (insn >> 12) & 0xf;
721 int rs = (insn >> 8) & 0xf;
722 int rm = insn & 0xf;
723 long rnv = regs->uregs[rn];
724 long rsv = regs->uregs[rs];
725 long rmv = regs->uregs[rm];
726
727 regs->uregs[rd] =
728 insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
729}
730
731static void __kprobes
732emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
733{
734 insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
735 kprobe_opcode_t insn = p->opcode;
736 int rd = (insn >> 16) & 0xf;
737 int rs = (insn >> 8) & 0xf;
738 int rm = insn & 0xf;
739 long rsv = regs->uregs[rs];
740 long rmv = regs->uregs[rm];
741
742 regs->uregs[rd] =
743 insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
744}
745
746static void __kprobes
747emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
748{
749 insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
750 kprobe_opcode_t insn = p->opcode;
751 union reg_pair fnr;
752 int rdhi = (insn >> 16) & 0xf;
753 int rdlo = (insn >> 12) & 0xf;
754 int rs = (insn >> 8) & 0xf;
755 int rm = insn & 0xf;
756 long rsv = regs->uregs[rs];
757 long rmv = regs->uregs[rm];
758
759 fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
760 regs->uregs[rdlo], rsv, rmv,
761 &regs->ARM_cpsr, i_fn);
762 regs->uregs[rdhi] = fnr.r0;
763 regs->uregs[rdlo] = fnr.r1;
764}
765
766static void __kprobes
767emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
768{
769 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
770 kprobe_opcode_t insn = p->opcode;
771 int rd = (insn >> 12) & 0xf;
772 int rn = (insn >> 16) & 0xf;
773 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
774
775 regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
776}
777
778static void __kprobes
779emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
780{
781 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
782 kprobe_opcode_t insn = p->opcode;
783 int rd = (insn >> 12) & 0xf;
784 int rn = (insn >> 16) & 0xf;
785 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
786
787 regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
788}
789
790static void __kprobes
Jon Medhurstad111ce2011-04-06 11:17:11 +0100791emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
792{
793 insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
794 kprobe_opcode_t insn = p->opcode;
795 int rn = (insn >> 16) & 0xf;
796 long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
797
798 insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
799}
800
801static void __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000802emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
803{
804 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
805 kprobe_opcode_t insn = p->opcode;
806 long ppc = (long)p->addr + 8;
807 int rd = (insn >> 12) & 0xf;
808 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
809 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
810 int rm = insn & 0xf;
811 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
812 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
813 long rsv = regs->uregs[rs];
814
815 regs->uregs[rd] =
816 insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
817}
818
819static void __kprobes
820emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
821{
822 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
823 kprobe_opcode_t insn = p->opcode;
824 long ppc = (long)p->addr + 8;
825 int rd = (insn >> 12) & 0xf;
826 int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
827 int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
828 int rm = insn & 0xf;
829 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
830 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
831 long rsv = regs->uregs[rs];
832
833 regs->uregs[rd] =
834 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
835}
836
Jon Medhurstad111ce2011-04-06 11:17:11 +0100837static void __kprobes
838emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
839{
840 insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
841 kprobe_opcode_t insn = p->opcode;
842 long ppc = (long)p->addr + 8;
843 int rn = (insn >> 16) & 0xf;
844 int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
845 int rm = insn & 0xf;
846 long rnv = (rn == 15) ? ppc : regs->uregs[rn];
847 long rmv = (rm == 15) ? ppc : regs->uregs[rm];
848 long rsv = regs->uregs[rs];
849
850 insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
851}
852
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000853static enum kprobe_insn __kprobes
854prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
855{
Jon Medhurst6823fc82011-04-08 15:32:54 +0100856 int not_imm = (insn & (1 << 26)) ? (insn & (1 << 25))
857 : (~insn & (1 << 22));
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000858
Jon Medhurst54823ac2011-04-08 15:32:55 +0100859 if (is_writeback(insn) && is_r15(insn, 16))
860 return INSN_REJECTED; /* Writeback to PC */
861
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000862 insn &= 0xfff00fff;
863 insn |= 0x00001000; /* Rn = r0, Rd = r1 */
Jon Medhurst6823fc82011-04-08 15:32:54 +0100864 if (not_imm) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000865 insn &= ~0xf;
866 insn |= 2; /* Rm = r2 */
867 }
868 asi->insn[0] = insn;
869 asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
870 return INSN_GOOD;
871}
872
873static enum kprobe_insn __kprobes
Jon Medhurstc9836772011-04-19 10:52:17 +0100874prep_emulate_rd12_modify(kprobe_opcode_t insn, struct arch_specific_insn *asi)
875{
876 if (is_r15(insn, 12))
877 return INSN_REJECTED; /* Rd is PC */
878
879 insn &= 0xffff0fff; /* Rd = r0 */
880 asi->insn[0] = insn;
881 asi->insn_handler = emulate_rd12_modify;
882 return INSN_GOOD;
883}
884
885static enum kprobe_insn __kprobes
Jon Medhurst20e81552011-04-19 10:52:18 +0100886prep_emulate_rd12rn0_modify(kprobe_opcode_t insn,
887 struct arch_specific_insn *asi)
888{
889 if (is_r15(insn, 12))
890 return INSN_REJECTED; /* Rd is PC */
891
892 insn &= 0xffff0ff0; /* Rd = r0 */
893 insn |= 0x00000001; /* Rn = r1 */
894 asi->insn[0] = insn;
895 asi->insn_handler = emulate_rd12rn0_modify;
896 return INSN_GOOD;
897}
898
899static enum kprobe_insn __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000900prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
901{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100902 if (is_r15(insn, 12))
903 return INSN_REJECTED; /* Rd is PC */
904
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000905 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
906 asi->insn[0] = insn;
907 asi->insn_handler = emulate_rd12rm0;
908 return INSN_GOOD;
909}
910
911static enum kprobe_insn __kprobes
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000912prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
913 struct arch_specific_insn *asi)
914{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100915 if (is_r15(insn, 12))
916 return INSN_REJECTED; /* Rd is PC */
917
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000918 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
919 insn |= 0x00000001; /* Rm = r1 */
920 asi->insn[0] = insn;
921 asi->insn_handler = emulate_rd12rn16rm0_rwflags;
922 return INSN_GOOD;
923}
924
925static enum kprobe_insn __kprobes
926prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
927 struct arch_specific_insn *asi)
928{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100929 if (is_r15(insn, 16))
930 return INSN_REJECTED; /* Rd is PC */
931
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000932 insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
933 insn |= 0x00000001; /* Rm = r1 */
934 asi->insn[0] = insn;
935 asi->insn_handler = emulate_rd16rs8rm0_rwflags;
936 return INSN_GOOD;
937}
938
939static enum kprobe_insn __kprobes
940prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
941 struct arch_specific_insn *asi)
942{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100943 if (is_r15(insn, 16))
944 return INSN_REJECTED; /* Rd is PC */
945
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000946 insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
947 insn |= 0x00000102; /* Rs = r1, Rm = r2 */
948 asi->insn[0] = insn;
949 asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
950 return INSN_GOOD;
951}
952
953static enum kprobe_insn __kprobes
954prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
955 struct arch_specific_insn *asi)
956{
Jon Medhurst983ebd92011-04-07 13:25:17 +0100957 if (is_r15(insn, 16) || is_r15(insn, 12))
958 return INSN_REJECTED; /* RdHi or RdLo is PC */
959
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000960 insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
961 insn |= 0x00001203; /* Rs = r2, Rm = r3 */
962 asi->insn[0] = insn;
963 asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
964 return INSN_GOOD;
965}
966
967/*
968 * For the instruction masking and comparisons in all the "space_*"
969 * functions below, Do _not_ rearrange the order of tests unless
970 * you're very, very sure of what you are doing. For the sake of
971 * efficiency, the masks for some tests sometimes assume other test
972 * have been done prior to them so the number of patterns to test
973 * for an instruction set can be as broad as possible to reduce the
974 * number of tests needed.
975 */
976
977static enum kprobe_insn __kprobes
978space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
979{
Jon Medhurst41713d12011-04-18 08:53:57 +0100980 /* memory hint : 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx : */
981 /* PLDI : 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx : */
982 /* PLDW : 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx : */
983 /* PLD : 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx : */
984 if ((insn & 0xfe300000) == 0xf4100000) {
985 asi->insn_handler = emulate_nop;
986 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +0000987 }
988
989 /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
990 if ((insn & 0xfe000000) == 0xfa000000) {
991 asi->insn_handler = simulate_blx1;
992 return INSN_GOOD_NO_SLOT;
993 }
994
Jon Medhurst72c2bab2011-04-18 08:53:58 +0100995 /* CPS : 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
996 /* SETEND: 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
997
998 /* SRS : 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
999 /* RFE : 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001000
Jon Medhurstfa1a03b2011-04-18 08:53:54 +01001001 /* Coprocessor instructions... */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001002 /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
1003 /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
Jon Medhurstfa1a03b2011-04-18 08:53:54 +01001004 /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
1005 /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
1006 /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
1007 /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
1008 /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001009
Jon Medhurstfa1a03b2011-04-18 08:53:54 +01001010 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001011}
1012
1013static enum kprobe_insn __kprobes
1014space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1015{
1016 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
1017 if ((insn & 0x0f900010) == 0x01000000) {
1018
Jon Medhurst51468ea2011-04-07 13:25:15 +01001019 /* MRS cpsr : cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
Jon Medhurstc412aba2011-04-07 13:25:16 +01001020 if ((insn & 0x0ff000f0) == 0x01000000) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001021 if (is_r15(insn, 12))
1022 return INSN_REJECTED; /* Rd is PC */
Jon Medhurstc412aba2011-04-07 13:25:16 +01001023 asi->insn_handler = simulate_mrs;
1024 return INSN_GOOD_NO_SLOT;
1025 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001026
1027 /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
1028 if ((insn & 0x0ff00090) == 0x01400080)
1029 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1030
1031 /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
1032 /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
1033 if ((insn & 0x0ff000b0) == 0x012000a0 ||
1034 (insn & 0x0ff00090) == 0x01600080)
1035 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1036
1037 /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
Jon Medhurst75539ae2011-04-07 13:25:18 +01001038 /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx : Q */
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001039 if ((insn & 0x0ff00090) == 0x01000080 ||
1040 (insn & 0x0ff000b0) == 0x01200080)
1041 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001042
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001043 /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
1044 /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
1045 /* MRS spsr : cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
1046
1047 /* Other instruction encodings aren't yet defined */
1048 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001049 }
1050
1051 /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
1052 else if ((insn & 0x0f900090) == 0x01000010) {
1053
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001054 /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
1055 /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
1056 if ((insn & 0x0ff000d0) == 0x01200010) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001057 if ((insn & 0x0ff000ff) == 0x0120003f)
1058 return INSN_REJECTED; /* BLX pc */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001059 asi->insn_handler = simulate_blx2bx;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001060 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001061 }
1062
1063 /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
1064 if ((insn & 0x0ff000f0) == 0x01600010)
1065 return prep_emulate_rd12rm0(insn, asi);
1066
1067 /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
1068 /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
1069 /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
1070 /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
Jon Medhurstf704a6e2011-04-19 10:52:16 +01001071 if ((insn & 0x0f9000f0) == 0x01000050)
1072 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1073
1074 /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
1075 /* SMC : cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
1076
1077 /* Other instruction encodings aren't yet defined */
1078 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001079 }
1080
1081 /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstba48d402011-04-07 13:25:19 +01001082 else if ((insn & 0x0f0000f0) == 0x00000090) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001083
1084 /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
1085 /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
1086 /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
1087 /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
1088 /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurstba48d402011-04-07 13:25:19 +01001089 /* undef : cccc 0000 0101 xxxx xxxx xxxx 1001 xxxx : */
1090 /* MLS : cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx : */
1091 /* undef : cccc 0000 0111 xxxx xxxx xxxx 1001 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001092 /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
1093 /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
1094 /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
1095 /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
1096 /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
1097 /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
1098 /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
1099 /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
Jon Medhurstba48d402011-04-07 13:25:19 +01001100 if ((insn & 0x00d00000) == 0x00500000) {
1101 return INSN_REJECTED;
1102 } else if ((insn & 0x00e00000) == 0x00000000) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001103 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
Jon Medhurstba48d402011-04-07 13:25:19 +01001104 } else if ((insn & 0x00a00000) == 0x00200000) {
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001105 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1106 } else {
1107 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1108 }
1109 }
1110
1111 /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
1112 else if ((insn & 0x0e000090) == 0x00000090) {
1113
1114 /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
1115 /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001116 /* ??? : cccc 0001 0x01 xxxx xxxx xxxx 1001 xxxx */
1117 /* ??? : cccc 0001 0x10 xxxx xxxx xxxx 1001 xxxx */
1118 /* ??? : cccc 0001 0x11 xxxx xxxx xxxx 1001 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001119 /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
1120 /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001121 /* STREXD: cccc 0001 1010 xxxx xxxx xxxx 1001 xxxx */
1122 /* LDREXD: cccc 0001 1011 xxxx xxxx xxxx 1001 xxxx */
1123 /* STREXB: cccc 0001 1100 xxxx xxxx xxxx 1001 xxxx */
1124 /* LDREXB: cccc 0001 1101 xxxx xxxx xxxx 1001 xxxx */
1125 /* STREXH: cccc 0001 1110 xxxx xxxx xxxx 1001 xxxx */
1126 /* LDREXH: cccc 0001 1111 xxxx xxxx xxxx 1001 xxxx */
1127
1128 /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
1129 /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001130 /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
1131 /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
1132 /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
1133 /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
Jon Medhurstec58d7f2011-04-08 15:32:53 +01001134 if ((insn & 0x0f0000f0) == 0x01000090) {
1135 if ((insn & 0x0fb000f0) == 0x01000090) {
1136 /* SWP/SWPB */
1137 return prep_emulate_rd12rn16rm0_wflags(insn,
1138 asi);
1139 } else {
1140 /* STREX/LDREX variants and unallocaed space */
1141 return INSN_REJECTED;
1142 }
1143
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001144 } else if ((insn & 0x0e1000d0) == 0x00000d0) {
1145 /* STRD/LDRD */
Jon Medhurst54823ac2011-04-08 15:32:55 +01001146 if ((insn & 0x0000e000) == 0x0000e000)
1147 return INSN_REJECTED; /* Rd is LR or PC */
1148 if (is_writeback(insn) && is_r15(insn, 16))
1149 return INSN_REJECTED; /* Writeback to PC */
1150
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001151 insn &= 0xfff00fff;
1152 insn |= 0x00002000; /* Rn = r0, Rd = r2 */
Jon Medhurst5c6b76f2011-04-08 15:32:56 +01001153 if (!(insn & (1 << 22))) {
1154 /* Register index */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001155 insn &= ~0xf;
1156 insn |= 1; /* Rm = r1 */
1157 }
1158 asi->insn[0] = insn;
1159 asi->insn_handler =
1160 (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
1161 return INSN_GOOD;
1162 }
1163
Jon Medhurst54823ac2011-04-08 15:32:55 +01001164 /* LDRH/STRH/LDRSB/LDRSH */
1165 if (is_r15(insn, 12))
1166 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001167 return prep_emulate_ldr_str(insn, asi);
1168 }
1169
1170 /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
1171
1172 /*
1173 * ALU op with S bit and Rd == 15 :
1174 * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
1175 */
1176 if ((insn & 0x0e10f000) == 0x0010f000)
1177 return INSN_REJECTED;
1178
1179 /*
1180 * "mov ip, sp" is the most common kprobe'd instruction by far.
1181 * Check and optimize for it explicitly.
1182 */
1183 if (insn == 0xe1a0c00d) {
1184 asi->insn_handler = simulate_mov_ipsp;
1185 return INSN_GOOD_NO_SLOT;
1186 }
1187
1188 /*
1189 * Data processing: Immediate-shift / Register-shift
1190 * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
1191 * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
1192 * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
1193 * *S (bit 20) updates condition codes
1194 * ADC/SBC/RSC reads the C flag
1195 */
1196 insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
1197 insn |= 0x00000001; /* Rm = r1 */
1198 if (insn & 0x010) {
1199 insn &= 0xfffff0ff; /* register shift */
1200 insn |= 0x00000200; /* Rs = r2 */
1201 }
1202 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001203
1204 if ((insn & 0x0f900000) == 0x01100000) {
1205 /*
1206 * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
1207 * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
1208 * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
1209 * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
1210 */
1211 asi->insn_handler = emulate_alu_tests;
1212 } else {
1213 /* ALU ops which write to Rd */
1214 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001215 emulate_alu_rwflags : emulate_alu_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001216 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001217 return INSN_GOOD;
1218}
1219
1220static enum kprobe_insn __kprobes
1221space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1222{
Jon Medhurstc9836772011-04-19 10:52:17 +01001223 /* MOVW : cccc 0011 0000 xxxx xxxx xxxx xxxx xxxx */
1224 /* MOVT : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx */
1225 if ((insn & 0x0fb00000) == 0x03000000)
1226 return prep_emulate_rd12_modify(insn, asi);
1227
Jon Medhurst94254932011-04-19 10:52:19 +01001228 /* hints : cccc 0011 0010 0000 xxxx xxxx xxxx xxxx */
1229 if ((insn & 0x0fff0000) == 0x03200000) {
1230 unsigned op2 = insn & 0x000000ff;
1231 if (op2 == 0x01 || op2 == 0x04) {
1232 /* YIELD : cccc 0011 0010 0000 xxxx xxxx 0000 0001 */
1233 /* SEV : cccc 0011 0010 0000 xxxx xxxx 0000 0100 */
1234 asi->insn[0] = insn;
1235 asi->insn_handler = emulate_none;
1236 return INSN_GOOD;
1237 } else if (op2 <= 0x03) {
1238 /* NOP : cccc 0011 0010 0000 xxxx xxxx 0000 0000 */
1239 /* WFE : cccc 0011 0010 0000 xxxx xxxx 0000 0010 */
1240 /* WFI : cccc 0011 0010 0000 xxxx xxxx 0000 0011 */
1241 /*
1242 * We make WFE and WFI true NOPs to avoid stalls due
1243 * to missing events whilst processing the probe.
1244 */
1245 asi->insn_handler = emulate_nop;
1246 return INSN_GOOD_NO_SLOT;
1247 }
1248 /* For DBG and unallocated hints it's safest to reject them */
1249 return INSN_REJECTED;
1250 }
1251
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001252 /*
1253 * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001254 * ALU op with S bit and Rd == 15 :
1255 * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
1256 */
Will Deaconccdf2e12010-09-27 18:12:12 +01001257 if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001258 (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
1259 return INSN_REJECTED;
1260
1261 /*
1262 * Data processing: 32-bit Immediate
1263 * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
1264 * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
1265 * *S (bit 20) updates condition codes
1266 * ADC/SBC/RSC reads the C flag
1267 */
Jon Medhurst896a74e2011-04-06 11:17:12 +01001268 insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001269 asi->insn[0] = insn;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001270
1271 if ((insn & 0x0f900000) == 0x03100000) {
1272 /*
1273 * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
1274 * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
1275 * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
1276 * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
1277 */
1278 asi->insn_handler = emulate_alu_tests_imm;
1279 } else {
1280 /* ALU ops which write to Rd */
1281 asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001282 emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
Jon Medhurstad111ce2011-04-06 11:17:11 +01001283 }
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001284 return INSN_GOOD;
1285}
1286
1287static enum kprobe_insn __kprobes
1288space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1289{
1290 /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
1291 if ((insn & 0x0ff000f0) == 0x068000b0) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001292 if (is_r15(insn, 12))
1293 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001294 insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
1295 insn |= 0x00000001; /* Rm = r1 */
1296 asi->insn[0] = insn;
1297 asi->insn_handler = emulate_sel;
1298 return INSN_GOOD;
1299 }
1300
1301 /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
1302 /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
1303 /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
1304 /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
1305 if ((insn & 0x0fa00030) == 0x06a00010 ||
1306 (insn & 0x0fb000f0) == 0x06a00030) {
Jon Medhurst983ebd92011-04-07 13:25:17 +01001307 if (is_r15(insn, 12))
1308 return INSN_REJECTED; /* Rd is PC */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001309 insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
1310 asi->insn[0] = insn;
1311 asi->insn_handler = emulate_sat;
1312 return INSN_GOOD;
1313 }
1314
1315 /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
1316 /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
Jon Medhurst0e384ed2011-04-12 07:45:22 +01001317 /* RBIT : cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001318 /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
1319 if ((insn & 0x0ff00070) == 0x06b00030 ||
Jon Medhurst0e384ed2011-04-12 07:45:22 +01001320 (insn & 0x0ff00070) == 0x06f00030)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001321 return prep_emulate_rd12rm0(insn, asi);
1322
Jon Medhurst780b5c12011-04-12 07:45:23 +01001323 /* ??? : cccc 0110 0000 xxxx xxxx xxxx xxx1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001324 /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
1325 /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
1326 /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
1327 /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
1328 /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001329 /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1011 xxxx : */
1330 /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001331 /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
1332 /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
1333 /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
1334 /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
1335 /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
1336 /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001337 /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1011 xxxx : */
1338 /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001339 /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
1340 /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
1341 /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
1342 /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
1343 /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
1344 /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001345 /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1011 xxxx : */
1346 /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001347 /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001348 /* ??? : cccc 0110 0100 xxxx xxxx xxxx xxx1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001349 /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
1350 /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
1351 /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
1352 /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
1353 /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001354 /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1011 xxxx : */
1355 /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001356 /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
1357 /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
1358 /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
1359 /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
1360 /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
1361 /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001362 /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1011 xxxx : */
1363 /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001364 /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
1365 /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
1366 /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
1367 /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
1368 /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
1369 /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001370 /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1011 xxxx : */
1371 /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1101 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001372 /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001373 if ((insn & 0x0f800010) == 0x06000010) {
1374 if ((insn & 0x00300000) == 0x00000000 ||
1375 (insn & 0x000000e0) == 0x000000a0 ||
1376 (insn & 0x000000e0) == 0x000000c0)
1377 return INSN_REJECTED; /* Unallocated space */
1378 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1379 }
1380
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001381 /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
1382 /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001383 if ((insn & 0x0ff00030) == 0x06800010)
1384 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1385
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001386 /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001387 /* SXTB16 : cccc 0110 1000 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001388 /* ??? : cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001389 /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001390 /* SXTB : cccc 0110 1010 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001391 /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001392 /* SXTH : cccc 0110 1011 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001393 /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001394 /* UXTB16 : cccc 0110 1100 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001395 /* ??? : cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001396 /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001397 /* UXTB : cccc 0110 1110 1111 xxxx xxxx 0111 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001398 /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001399 /* UXTH : cccc 0110 1111 1111 xxxx xxxx 0111 xxxx : */
Jon Medhurst780b5c12011-04-12 07:45:23 +01001400 if ((insn & 0x0f8000f0) == 0x06800070) {
1401 if ((insn & 0x00300000) == 0x00100000)
1402 return INSN_REJECTED; /* Unallocated space */
Jon Medhurst8dd7cfb2011-04-12 07:45:24 +01001403
1404 if ((insn & 0x000f0000) == 0x000f0000) {
1405 return prep_emulate_rd12rm0(insn, asi);
1406 } else {
1407 return prep_emulate_rd12rn16rm0_wflags(insn, asi);
1408 }
Jon Medhurst780b5c12011-04-12 07:45:23 +01001409 }
1410
1411 /* Other instruction encodings aren't yet defined */
1412 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001413}
1414
1415static enum kprobe_insn __kprobes
1416space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1417{
1418 /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
1419 if ((insn & 0x0ff000f0) == 0x03f000f0)
1420 return INSN_REJECTED;
1421
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001422 /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
1423 /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
1424 if ((insn & 0x0ff00090) == 0x07400010)
1425 return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
1426
1427 /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
Jon Medhurst038c3832011-04-12 07:45:25 +01001428 /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001429 /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
Jon Medhurst038c3832011-04-12 07:45:25 +01001430 /* SMUSD : cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001431 /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
Jon Medhurst038c3832011-04-12 07:45:25 +01001432 /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
Jon Medhurstc6e4ae32011-04-12 07:45:26 +01001433 /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx : */
1434 /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx : */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001435 if ((insn & 0x0ff00090) == 0x07000010 ||
Jon Medhurstc6e4ae32011-04-12 07:45:26 +01001436 (insn & 0x0ff000d0) == 0x07500010 ||
1437 (insn & 0x0ff000f0) == 0x07800010) {
Jon Medhurst038c3832011-04-12 07:45:25 +01001438
1439 if ((insn & 0x0000f000) == 0x0000f000) {
1440 return prep_emulate_rd16rs8rm0_wflags(insn, asi);
1441 } else {
1442 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1443 }
1444 }
1445
1446 /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
1447 if ((insn & 0x0ff000d0) == 0x075000d0)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001448 return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
1449
Jon Medhurst20e81552011-04-19 10:52:18 +01001450 /* SBFX : cccc 0111 101x xxxx xxxx xxxx x101 xxxx : */
1451 /* UBFX : cccc 0111 111x xxxx xxxx xxxx x101 xxxx : */
1452 if ((insn & 0x0fa00070) == 0x07a00050)
1453 return prep_emulate_rd12rm0(insn, asi);
1454
1455 /* BFI : cccc 0111 110x xxxx xxxx xxxx x001 xxxx : */
1456 /* BFC : cccc 0111 110x xxxx xxxx xxxx x001 1111 : */
1457 if ((insn & 0x0fe00070) == 0x07c00010) {
1458
1459 if ((insn & 0x0000000f) == 0x0000000f)
1460 return prep_emulate_rd12_modify(insn, asi);
1461 else
1462 return prep_emulate_rd12rn0_modify(insn, asi);
1463 }
1464
Jon Medhurst038c3832011-04-12 07:45:25 +01001465 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001466}
1467
1468static enum kprobe_insn __kprobes
1469space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1470{
1471 /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
1472 /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
1473 /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
1474 /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
1475 /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
1476 /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
1477 /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
1478 /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
Jon Medhurst81ff5722011-04-12 07:45:21 +01001479
1480 if ((insn & 0x00500000) == 0x00500000 && is_r15(insn, 12))
1481 return INSN_REJECTED; /* LDRB into PC */
1482
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001483 return prep_emulate_ldr_str(insn, asi);
1484}
1485
1486static enum kprobe_insn __kprobes
1487space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1488{
1489 /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
1490 /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
1491 if ((insn & 0x0e708000) == 0x85000000 ||
1492 (insn & 0x0e508000) == 0x85010000)
1493 return INSN_REJECTED;
1494
1495 /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
1496 /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001497 asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
1498 simulate_stm1_pc : simulate_ldm1stm1;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001499 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001500}
1501
1502static enum kprobe_insn __kprobes
1503space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1504{
1505 /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
1506 /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001507 asi->insn_handler = simulate_bbl;
Jon Medhursta539f5d2011-04-06 11:17:10 +01001508 return INSN_GOOD_NO_SLOT;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001509}
1510
1511static enum kprobe_insn __kprobes
Jon Medhurstac211c62011-04-18 08:53:55 +01001512space_cccc_11xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001513{
Jon Medhurstac211c62011-04-18 08:53:55 +01001514 /* Coprocessor instructions... */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001515 /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
1516 /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
Jon Medhurstac211c62011-04-18 08:53:55 +01001517 /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
1518 /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
1519 /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
1520 /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
1521 /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001522
Jon Medhurstac211c62011-04-18 08:53:55 +01001523 /* SVC : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001524
Jon Medhurstfa1a03b2011-04-18 08:53:54 +01001525 return INSN_REJECTED;
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001526}
1527
Jon Medhurst073090c2011-04-06 11:17:09 +01001528static unsigned long __kprobes __check_eq(unsigned long cpsr)
1529{
1530 return cpsr & PSR_Z_BIT;
1531}
1532
1533static unsigned long __kprobes __check_ne(unsigned long cpsr)
1534{
1535 return (~cpsr) & PSR_Z_BIT;
1536}
1537
1538static unsigned long __kprobes __check_cs(unsigned long cpsr)
1539{
1540 return cpsr & PSR_C_BIT;
1541}
1542
1543static unsigned long __kprobes __check_cc(unsigned long cpsr)
1544{
1545 return (~cpsr) & PSR_C_BIT;
1546}
1547
1548static unsigned long __kprobes __check_mi(unsigned long cpsr)
1549{
1550 return cpsr & PSR_N_BIT;
1551}
1552
1553static unsigned long __kprobes __check_pl(unsigned long cpsr)
1554{
1555 return (~cpsr) & PSR_N_BIT;
1556}
1557
1558static unsigned long __kprobes __check_vs(unsigned long cpsr)
1559{
1560 return cpsr & PSR_V_BIT;
1561}
1562
1563static unsigned long __kprobes __check_vc(unsigned long cpsr)
1564{
1565 return (~cpsr) & PSR_V_BIT;
1566}
1567
1568static unsigned long __kprobes __check_hi(unsigned long cpsr)
1569{
1570 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1571 return cpsr & PSR_C_BIT;
1572}
1573
1574static unsigned long __kprobes __check_ls(unsigned long cpsr)
1575{
1576 cpsr &= ~(cpsr >> 1); /* PSR_C_BIT &= ~PSR_Z_BIT */
1577 return (~cpsr) & PSR_C_BIT;
1578}
1579
1580static unsigned long __kprobes __check_ge(unsigned long cpsr)
1581{
1582 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1583 return (~cpsr) & PSR_N_BIT;
1584}
1585
1586static unsigned long __kprobes __check_lt(unsigned long cpsr)
1587{
1588 cpsr ^= (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1589 return cpsr & PSR_N_BIT;
1590}
1591
1592static unsigned long __kprobes __check_gt(unsigned long cpsr)
1593{
1594 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1595 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1596 return (~temp) & PSR_N_BIT;
1597}
1598
1599static unsigned long __kprobes __check_le(unsigned long cpsr)
1600{
1601 unsigned long temp = cpsr ^ (cpsr << 3); /* PSR_N_BIT ^= PSR_V_BIT */
1602 temp |= (cpsr << 1); /* PSR_N_BIT |= PSR_Z_BIT */
1603 return temp & PSR_N_BIT;
1604}
1605
1606static unsigned long __kprobes __check_al(unsigned long cpsr)
1607{
1608 return true;
1609}
1610
1611static kprobe_check_cc * const condition_checks[16] = {
1612 &__check_eq, &__check_ne, &__check_cs, &__check_cc,
1613 &__check_mi, &__check_pl, &__check_vs, &__check_vc,
1614 &__check_hi, &__check_ls, &__check_ge, &__check_lt,
1615 &__check_gt, &__check_le, &__check_al, &__check_al
1616};
1617
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001618/* Return:
1619 * INSN_REJECTED If instruction is one not allowed to kprobe,
1620 * INSN_GOOD If instruction is supported and uses instruction slot,
1621 * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
1622 *
1623 * For instructions we don't want to kprobe (INSN_REJECTED return result):
1624 * These are generally ones that modify the processor state making
1625 * them "hard" to simulate such as switches processor modes or
1626 * make accesses in alternate modes. Any of these could be simulated
1627 * if the work was put into it, but low return considering they
1628 * should also be very rare.
1629 */
1630enum kprobe_insn __kprobes
1631arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
1632{
Jon Medhurst073090c2011-04-06 11:17:09 +01001633 asi->insn_check_cc = condition_checks[insn>>28];
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001634 asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
1635
1636 if ((insn & 0xf0000000) == 0xf0000000) {
1637
1638 return space_1111(insn, asi);
1639
1640 } else if ((insn & 0x0e000000) == 0x00000000) {
1641
1642 return space_cccc_000x(insn, asi);
1643
1644 } else if ((insn & 0x0e000000) == 0x02000000) {
1645
1646 return space_cccc_001x(insn, asi);
1647
1648 } else if ((insn & 0x0f000010) == 0x06000010) {
1649
1650 return space_cccc_0110__1(insn, asi);
1651
1652 } else if ((insn & 0x0f000010) == 0x07000010) {
1653
1654 return space_cccc_0111__1(insn, asi);
1655
1656 } else if ((insn & 0x0c000000) == 0x04000000) {
1657
1658 return space_cccc_01xx(insn, asi);
1659
1660 } else if ((insn & 0x0e000000) == 0x08000000) {
1661
1662 return space_cccc_100x(insn, asi);
1663
1664 } else if ((insn & 0x0e000000) == 0x0a000000) {
1665
1666 return space_cccc_101x(insn, asi);
1667
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001668 }
1669
Jon Medhurstac211c62011-04-18 08:53:55 +01001670 return space_cccc_11xx(insn, asi);
Quentin Barnes35aa1df2007-06-11 22:20:10 +00001671}
1672
1673void __init arm_kprobe_decode_init(void)
1674{
1675 find_str_pc_offset();
1676}
1677
1678
1679/*
1680 * All ARM instructions listed below.
1681 *
1682 * Instructions and their general purpose registers are given.
1683 * If a particular register may not use R15, it is prefixed with a "!".
1684 * If marked with a "*" means the value returned by reading R15
1685 * is implementation defined.
1686 *
1687 * ADC/ADD/AND/BIC/CMN/CMP/EOR/MOV/MVN/ORR/RSB/RSC/SBC/SUB/TEQ
1688 * TST: Rd, Rn, Rm, !Rs
1689 * BX: Rm
1690 * BLX(2): !Rm
1691 * BX: Rm (R15 legal, but discouraged)
1692 * BXJ: !Rm,
1693 * CLZ: !Rd, !Rm
1694 * CPY: Rd, Rm
1695 * LDC/2,STC/2 immediate offset & unindex: Rn
1696 * LDC/2,STC/2 immediate pre/post-indexed: !Rn
1697 * LDM(1/3): !Rn, register_list
1698 * LDM(2): !Rn, !register_list
1699 * LDR,STR,PLD immediate offset: Rd, Rn
1700 * LDR,STR,PLD register offset: Rd, Rn, !Rm
1701 * LDR,STR,PLD scaled register offset: Rd, !Rn, !Rm
1702 * LDR,STR immediate pre/post-indexed: Rd, !Rn
1703 * LDR,STR register pre/post-indexed: Rd, !Rn, !Rm
1704 * LDR,STR scaled register pre/post-indexed: Rd, !Rn, !Rm
1705 * LDRB,STRB immediate offset: !Rd, Rn
1706 * LDRB,STRB register offset: !Rd, Rn, !Rm
1707 * LDRB,STRB scaled register offset: !Rd, !Rn, !Rm
1708 * LDRB,STRB immediate pre/post-indexed: !Rd, !Rn
1709 * LDRB,STRB register pre/post-indexed: !Rd, !Rn, !Rm
1710 * LDRB,STRB scaled register pre/post-indexed: !Rd, !Rn, !Rm
1711 * LDRT,LDRBT,STRBT immediate pre/post-indexed: !Rd, !Rn
1712 * LDRT,LDRBT,STRBT register pre/post-indexed: !Rd, !Rn, !Rm
1713 * LDRT,LDRBT,STRBT scaled register pre/post-indexed: !Rd, !Rn, !Rm
1714 * LDRH/SH/SB/D,STRH/SH/SB/D immediate offset: !Rd, Rn
1715 * LDRH/SH/SB/D,STRH/SH/SB/D register offset: !Rd, Rn, !Rm
1716 * LDRH/SH/SB/D,STRH/SH/SB/D immediate pre/post-indexed: !Rd, !Rn
1717 * LDRH/SH/SB/D,STRH/SH/SB/D register pre/post-indexed: !Rd, !Rn, !Rm
1718 * LDREX: !Rd, !Rn
1719 * MCR/2: !Rd
1720 * MCRR/2,MRRC/2: !Rd, !Rn
1721 * MLA: !Rd, !Rn, !Rm, !Rs
1722 * MOV: Rd
1723 * MRC/2: !Rd (if Rd==15, only changes cond codes, not the register)
1724 * MRS,MSR: !Rd
1725 * MUL: !Rd, !Rm, !Rs
1726 * PKH{BT,TB}: !Rd, !Rn, !Rm
1727 * QDADD,[U]QADD/16/8/SUBX: !Rd, !Rm, !Rn
1728 * QDSUB,[U]QSUB/16/8/ADDX: !Rd, !Rm, !Rn
1729 * REV/16/SH: !Rd, !Rm
1730 * RFE: !Rn
1731 * {S,U}[H]ADD{16,8,SUBX},{S,U}[H]SUB{16,8,ADDX}: !Rd, !Rn, !Rm
1732 * SEL: !Rd, !Rn, !Rm
1733 * SMLA<x><y>,SMLA{D,W<y>},SMLSD,SMML{A,S}: !Rd, !Rn, !Rm, !Rs
1734 * SMLAL<x><y>,SMLA{D,LD},SMLSLD,SMMULL,SMULW<y>: !RdHi, !RdLo, !Rm, !Rs
1735 * SMMUL,SMUAD,SMUL<x><y>,SMUSD: !Rd, !Rm, !Rs
1736 * SSAT/16: !Rd, !Rm
1737 * STM(1/2): !Rn, register_list* (R15 in reg list not recommended)
1738 * STRT immediate pre/post-indexed: Rd*, !Rn
1739 * STRT register pre/post-indexed: Rd*, !Rn, !Rm
1740 * STRT scaled register pre/post-indexed: Rd*, !Rn, !Rm
1741 * STREX: !Rd, !Rn, !Rm
1742 * SWP/B: !Rd, !Rn, !Rm
1743 * {S,U}XTA{B,B16,H}: !Rd, !Rn, !Rm
1744 * {S,U}XT{B,B16,H}: !Rd, !Rm
1745 * UM{AA,LA,UL}L: !RdHi, !RdLo, !Rm, !Rs
1746 * USA{D8,A8,T,T16}: !Rd, !Rm, !Rs
1747 *
1748 * May transfer control by writing R15 (possible mode changes or alternate
1749 * mode accesses marked by "*"):
1750 * ALU op (* with s-bit), B, BL, BKPT, BLX(1/2), BX, BXJ, CPS*, CPY,
1751 * LDM(1), LDM(2/3)*, LDR, MOV, RFE*, SWI*
1752 *
1753 * Instructions that do not take general registers, nor transfer control:
1754 * CDP/2, SETEND, SRS*
1755 */