blob: 25532d30f6d1cff5f865f3d463b8b7ee8f419556 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070031
32enum {
33 GCC_BASE,
34 MMSS_BASE,
35 LPASS_BASE,
36 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070037 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070038 N_BASES,
39};
40
41static void __iomem *virt_bases[N_BASES];
42
43#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
44#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
45#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
46#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700107#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108#define APCS_GPLL_ENA_VOTE_REG 0x1480
109#define MMSS_PLL_VOTE_APCS_REG 0x0100
110#define MMSS_DEBUG_CLK_CTL_REG 0x0900
111#define LPASS_DEBUG_CLK_CTL_REG 0x29000
112#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700113#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
116
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700117#define USB30_MASTER_CMD_RCGR 0x03D4
118#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
119#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
120#define USB_HSIC_CMD_RCGR 0x0440
121#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
122#define USB_HS_SYSTEM_CMD_RCGR 0x0490
123#define SDCC1_APPS_CMD_RCGR 0x04D0
124#define SDCC2_APPS_CMD_RCGR 0x0510
125#define SDCC3_APPS_CMD_RCGR 0x0550
126#define SDCC4_APPS_CMD_RCGR 0x0590
127#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
128#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
129#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
130#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
131#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
132#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
133#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
134#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
135#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
136#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
137#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
138#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
139#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
140#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
141#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
142#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
143#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
144#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
145#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
146#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
147#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
148#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
149#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
150#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
151#define PDM2_CMD_RCGR 0x0CD0
152#define TSIF_REF_CMD_RCGR 0x0D90
153#define CE1_CMD_RCGR 0x1050
154#define CE2_CMD_RCGR 0x1090
155#define GP1_CMD_RCGR 0x1904
156#define GP2_CMD_RCGR 0x1944
157#define GP3_CMD_RCGR 0x1984
158#define LPAIF_SPKR_CMD_RCGR 0xA000
159#define LPAIF_PRI_CMD_RCGR 0xB000
160#define LPAIF_SEC_CMD_RCGR 0xC000
161#define LPAIF_TER_CMD_RCGR 0xD000
162#define LPAIF_QUAD_CMD_RCGR 0xE000
163#define LPAIF_PCM0_CMD_RCGR 0xF000
164#define LPAIF_PCM1_CMD_RCGR 0x10000
165#define RESAMPLER_CMD_RCGR 0x11000
166#define SLIMBUS_CMD_RCGR 0x12000
167#define LPAIF_PCMOE_CMD_RCGR 0x13000
168#define AHBFABRIC_CMD_RCGR 0x18000
169#define VCODEC0_CMD_RCGR 0x1000
170#define PCLK0_CMD_RCGR 0x2000
171#define PCLK1_CMD_RCGR 0x2020
172#define MDP_CMD_RCGR 0x2040
173#define EXTPCLK_CMD_RCGR 0x2060
174#define VSYNC_CMD_RCGR 0x2080
175#define EDPPIXEL_CMD_RCGR 0x20A0
176#define EDPLINK_CMD_RCGR 0x20C0
177#define EDPAUX_CMD_RCGR 0x20E0
178#define HDMI_CMD_RCGR 0x2100
179#define BYTE0_CMD_RCGR 0x2120
180#define BYTE1_CMD_RCGR 0x2140
181#define ESC0_CMD_RCGR 0x2160
182#define ESC1_CMD_RCGR 0x2180
183#define CSI0PHYTIMER_CMD_RCGR 0x3000
184#define CSI1PHYTIMER_CMD_RCGR 0x3030
185#define CSI2PHYTIMER_CMD_RCGR 0x3060
186#define CSI0_CMD_RCGR 0x3090
187#define CSI1_CMD_RCGR 0x3100
188#define CSI2_CMD_RCGR 0x3160
189#define CSI3_CMD_RCGR 0x31C0
190#define CCI_CMD_RCGR 0x3300
191#define MCLK0_CMD_RCGR 0x3360
192#define MCLK1_CMD_RCGR 0x3390
193#define MCLK2_CMD_RCGR 0x33C0
194#define MCLK3_CMD_RCGR 0x33F0
195#define MMSS_GP0_CMD_RCGR 0x3420
196#define MMSS_GP1_CMD_RCGR 0x3450
197#define JPEG0_CMD_RCGR 0x3500
198#define JPEG1_CMD_RCGR 0x3520
199#define JPEG2_CMD_RCGR 0x3540
200#define VFE0_CMD_RCGR 0x3600
201#define VFE1_CMD_RCGR 0x3620
202#define CPP_CMD_RCGR 0x3640
203#define GFX3D_CMD_RCGR 0x4000
204#define RBCPR_CMD_RCGR 0x4060
205#define AHB_CMD_RCGR 0x5000
206#define AXI_CMD_RCGR 0x5040
207#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700208#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700209
210#define MMSS_BCR 0x0240
211#define USB_30_BCR 0x03C0
212#define USB3_PHY_BCR 0x03FC
213#define USB_HS_HSIC_BCR 0x0400
214#define USB_HS_BCR 0x0480
215#define SDCC1_BCR 0x04C0
216#define SDCC2_BCR 0x0500
217#define SDCC3_BCR 0x0540
218#define SDCC4_BCR 0x0580
219#define BLSP1_BCR 0x05C0
220#define BLSP1_QUP1_BCR 0x0640
221#define BLSP1_UART1_BCR 0x0680
222#define BLSP1_QUP2_BCR 0x06C0
223#define BLSP1_UART2_BCR 0x0700
224#define BLSP1_QUP3_BCR 0x0740
225#define BLSP1_UART3_BCR 0x0780
226#define BLSP1_QUP4_BCR 0x07C0
227#define BLSP1_UART4_BCR 0x0800
228#define BLSP1_QUP5_BCR 0x0840
229#define BLSP1_UART5_BCR 0x0880
230#define BLSP1_QUP6_BCR 0x08C0
231#define BLSP1_UART6_BCR 0x0900
232#define BLSP2_BCR 0x0940
233#define BLSP2_QUP1_BCR 0x0980
234#define BLSP2_UART1_BCR 0x09C0
235#define BLSP2_QUP2_BCR 0x0A00
236#define BLSP2_UART2_BCR 0x0A40
237#define BLSP2_QUP3_BCR 0x0A80
238#define BLSP2_UART3_BCR 0x0AC0
239#define BLSP2_QUP4_BCR 0x0B00
240#define BLSP2_UART4_BCR 0x0B40
241#define BLSP2_QUP5_BCR 0x0B80
242#define BLSP2_UART5_BCR 0x0BC0
243#define BLSP2_QUP6_BCR 0x0C00
244#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700245#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700246#define PDM_BCR 0x0CC0
247#define PRNG_BCR 0x0D00
248#define BAM_DMA_BCR 0x0D40
249#define TSIF_BCR 0x0D80
250#define CE1_BCR 0x1040
251#define CE2_BCR 0x1080
252#define AUDIO_CORE_BCR 0x4000
253#define VENUS0_BCR 0x1020
254#define MDSS_BCR 0x2300
255#define CAMSS_PHY0_BCR 0x3020
256#define CAMSS_PHY1_BCR 0x3050
257#define CAMSS_PHY2_BCR 0x3080
258#define CAMSS_CSI0_BCR 0x30B0
259#define CAMSS_CSI0PHY_BCR 0x30C0
260#define CAMSS_CSI0RDI_BCR 0x30D0
261#define CAMSS_CSI0PIX_BCR 0x30E0
262#define CAMSS_CSI1_BCR 0x3120
263#define CAMSS_CSI1PHY_BCR 0x3130
264#define CAMSS_CSI1RDI_BCR 0x3140
265#define CAMSS_CSI1PIX_BCR 0x3150
266#define CAMSS_CSI2_BCR 0x3180
267#define CAMSS_CSI2PHY_BCR 0x3190
268#define CAMSS_CSI2RDI_BCR 0x31A0
269#define CAMSS_CSI2PIX_BCR 0x31B0
270#define CAMSS_CSI3_BCR 0x31E0
271#define CAMSS_CSI3PHY_BCR 0x31F0
272#define CAMSS_CSI3RDI_BCR 0x3200
273#define CAMSS_CSI3PIX_BCR 0x3210
274#define CAMSS_ISPIF_BCR 0x3220
275#define CAMSS_CCI_BCR 0x3340
276#define CAMSS_MCLK0_BCR 0x3380
277#define CAMSS_MCLK1_BCR 0x33B0
278#define CAMSS_MCLK2_BCR 0x33E0
279#define CAMSS_MCLK3_BCR 0x3410
280#define CAMSS_GP0_BCR 0x3440
281#define CAMSS_GP1_BCR 0x3470
282#define CAMSS_TOP_BCR 0x3480
283#define CAMSS_MICRO_BCR 0x3490
284#define CAMSS_JPEG_BCR 0x35A0
285#define CAMSS_VFE_BCR 0x36A0
286#define CAMSS_CSI_VFE0_BCR 0x3700
287#define CAMSS_CSI_VFE1_BCR 0x3710
288#define OCMEMNOC_BCR 0x50B0
289#define MMSSNOCAHB_BCR 0x5020
290#define MMSSNOCAXI_BCR 0x5060
291#define OXILI_GFX3D_CBCR 0x4028
292#define OXILICX_AHB_CBCR 0x403C
293#define OXILICX_AXI_CBCR 0x4038
294#define OXILI_BCR 0x4020
295#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700296#define LPASS_Q6SS_BCR 0x6000
297#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700298
299#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
300#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
301#define MMSS_NOC_CFG_AHB_CBCR 0x024C
302
303#define USB30_MASTER_CBCR 0x03C8
304#define USB30_MOCK_UTMI_CBCR 0x03D0
305#define USB_HSIC_AHB_CBCR 0x0408
306#define USB_HSIC_SYSTEM_CBCR 0x040C
307#define USB_HSIC_CBCR 0x0410
308#define USB_HSIC_IO_CAL_CBCR 0x0414
309#define USB_HS_SYSTEM_CBCR 0x0484
310#define USB_HS_AHB_CBCR 0x0488
311#define SDCC1_APPS_CBCR 0x04C4
312#define SDCC1_AHB_CBCR 0x04C8
313#define SDCC2_APPS_CBCR 0x0504
314#define SDCC2_AHB_CBCR 0x0508
315#define SDCC3_APPS_CBCR 0x0544
316#define SDCC3_AHB_CBCR 0x0548
317#define SDCC4_APPS_CBCR 0x0584
318#define SDCC4_AHB_CBCR 0x0588
319#define BLSP1_AHB_CBCR 0x05C4
320#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
321#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
322#define BLSP1_UART1_APPS_CBCR 0x0684
323#define BLSP1_UART1_SIM_CBCR 0x0688
324#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
325#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
326#define BLSP1_UART2_APPS_CBCR 0x0704
327#define BLSP1_UART2_SIM_CBCR 0x0708
328#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
329#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
330#define BLSP1_UART3_APPS_CBCR 0x0784
331#define BLSP1_UART3_SIM_CBCR 0x0788
332#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
333#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
334#define BLSP1_UART4_APPS_CBCR 0x0804
335#define BLSP1_UART4_SIM_CBCR 0x0808
336#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
337#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
338#define BLSP1_UART5_APPS_CBCR 0x0884
339#define BLSP1_UART5_SIM_CBCR 0x0888
340#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
341#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
342#define BLSP1_UART6_APPS_CBCR 0x0904
343#define BLSP1_UART6_SIM_CBCR 0x0908
344#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700345#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700346#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
347#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
348#define BLSP2_UART1_APPS_CBCR 0x09C4
349#define BLSP2_UART1_SIM_CBCR 0x09C8
350#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
351#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
352#define BLSP2_UART2_APPS_CBCR 0x0A44
353#define BLSP2_UART2_SIM_CBCR 0x0A48
354#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
355#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
356#define BLSP2_UART3_APPS_CBCR 0x0AC4
357#define BLSP2_UART3_SIM_CBCR 0x0AC8
358#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
359#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
360#define BLSP2_UART4_APPS_CBCR 0x0B44
361#define BLSP2_UART4_SIM_CBCR 0x0B48
362#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
363#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
364#define BLSP2_UART5_APPS_CBCR 0x0BC4
365#define BLSP2_UART5_SIM_CBCR 0x0BC8
366#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
367#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
368#define BLSP2_UART6_APPS_CBCR 0x0C44
369#define BLSP2_UART6_SIM_CBCR 0x0C48
370#define PDM_AHB_CBCR 0x0CC4
371#define PDM_XO4_CBCR 0x0CC8
372#define PDM2_CBCR 0x0CCC
373#define PRNG_AHB_CBCR 0x0D04
374#define BAM_DMA_AHB_CBCR 0x0D44
375#define TSIF_AHB_CBCR 0x0D84
376#define TSIF_REF_CBCR 0x0D88
377#define MSG_RAM_AHB_CBCR 0x0E44
378#define CE1_CBCR 0x1044
379#define CE1_AXI_CBCR 0x1048
380#define CE1_AHB_CBCR 0x104C
381#define CE2_CBCR 0x1084
382#define CE2_AXI_CBCR 0x1088
383#define CE2_AHB_CBCR 0x108C
384#define GCC_AHB_CBCR 0x10C0
385#define GP1_CBCR 0x1900
386#define GP2_CBCR 0x1940
387#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700388#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700389#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700390#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
391#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
392#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
393#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
394#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
395#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
396#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
397#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
398#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
399#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
400#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
401#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
402#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
403#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
404#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
405#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
406#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
407#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
408#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
409#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
410#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
411#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
412#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
413#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
414#define VENUS0_VCODEC0_CBCR 0x1028
415#define VENUS0_AHB_CBCR 0x1030
416#define VENUS0_AXI_CBCR 0x1034
417#define VENUS0_OCMEMNOC_CBCR 0x1038
418#define MDSS_AHB_CBCR 0x2308
419#define MDSS_HDMI_AHB_CBCR 0x230C
420#define MDSS_AXI_CBCR 0x2310
421#define MDSS_PCLK0_CBCR 0x2314
422#define MDSS_PCLK1_CBCR 0x2318
423#define MDSS_MDP_CBCR 0x231C
424#define MDSS_MDP_LUT_CBCR 0x2320
425#define MDSS_EXTPCLK_CBCR 0x2324
426#define MDSS_VSYNC_CBCR 0x2328
427#define MDSS_EDPPIXEL_CBCR 0x232C
428#define MDSS_EDPLINK_CBCR 0x2330
429#define MDSS_EDPAUX_CBCR 0x2334
430#define MDSS_HDMI_CBCR 0x2338
431#define MDSS_BYTE0_CBCR 0x233C
432#define MDSS_BYTE1_CBCR 0x2340
433#define MDSS_ESC0_CBCR 0x2344
434#define MDSS_ESC1_CBCR 0x2348
435#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
436#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
437#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
438#define CAMSS_CSI0_CBCR 0x30B4
439#define CAMSS_CSI0_AHB_CBCR 0x30BC
440#define CAMSS_CSI0PHY_CBCR 0x30C4
441#define CAMSS_CSI0RDI_CBCR 0x30D4
442#define CAMSS_CSI0PIX_CBCR 0x30E4
443#define CAMSS_CSI1_CBCR 0x3124
444#define CAMSS_CSI1_AHB_CBCR 0x3128
445#define CAMSS_CSI1PHY_CBCR 0x3134
446#define CAMSS_CSI1RDI_CBCR 0x3144
447#define CAMSS_CSI1PIX_CBCR 0x3154
448#define CAMSS_CSI2_CBCR 0x3184
449#define CAMSS_CSI2_AHB_CBCR 0x3188
450#define CAMSS_CSI2PHY_CBCR 0x3194
451#define CAMSS_CSI2RDI_CBCR 0x31A4
452#define CAMSS_CSI2PIX_CBCR 0x31B4
453#define CAMSS_CSI3_CBCR 0x31E4
454#define CAMSS_CSI3_AHB_CBCR 0x31E8
455#define CAMSS_CSI3PHY_CBCR 0x31F4
456#define CAMSS_CSI3RDI_CBCR 0x3204
457#define CAMSS_CSI3PIX_CBCR 0x3214
458#define CAMSS_ISPIF_AHB_CBCR 0x3224
459#define CAMSS_CCI_CCI_CBCR 0x3344
460#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
461#define CAMSS_MCLK0_CBCR 0x3384
462#define CAMSS_MCLK1_CBCR 0x33B4
463#define CAMSS_MCLK2_CBCR 0x33E4
464#define CAMSS_MCLK3_CBCR 0x3414
465#define CAMSS_GP0_CBCR 0x3444
466#define CAMSS_GP1_CBCR 0x3474
467#define CAMSS_TOP_AHB_CBCR 0x3484
468#define CAMSS_MICRO_AHB_CBCR 0x3494
469#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
470#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
471#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
472#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
473#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
474#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
475#define CAMSS_VFE_VFE0_CBCR 0x36A8
476#define CAMSS_VFE_VFE1_CBCR 0x36AC
477#define CAMSS_VFE_CPP_CBCR 0x36B0
478#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
479#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
480#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
481#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
482#define CAMSS_CSI_VFE0_CBCR 0x3704
483#define CAMSS_CSI_VFE1_CBCR 0x3714
484#define MMSS_MMSSNOC_AXI_CBCR 0x506C
485#define MMSS_MMSSNOC_AHB_CBCR 0x5024
486#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
487#define MMSS_MISC_AHB_CBCR 0x502C
488#define MMSS_S0_AXI_CBCR 0x5064
489#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700490#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
491#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700492#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700493#define MSS_XO_Q6_CBCR 0x108C
494#define MSS_BUS_Q6_CBCR 0x10A4
495#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700496
497#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
498#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
499
500/* Mux source select values */
501#define cxo_source_val 0
502#define gpll0_source_val 1
503#define gpll1_source_val 2
504#define gnd_source_val 5
505#define mmpll0_mm_source_val 1
506#define mmpll1_mm_source_val 2
507#define mmpll3_mm_source_val 3
508#define gpll0_mm_source_val 5
509#define cxo_mm_source_val 0
510#define mm_gnd_source_val 6
511#define gpll1_hsic_source_val 4
512#define cxo_lpass_source_val 0
513#define lpapll0_lpass_source_val 1
514#define gpll0_lpass_source_val 5
515#define edppll_270_mm_source_val 4
516#define edppll_350_mm_source_val 4
517#define dsipll_750_mm_source_val 1
518#define dsipll_250_mm_source_val 2
519#define hdmipll_297_mm_source_val 3
520
521#define F(f, s, div, m, n) \
522 { \
523 .freq_hz = (f), \
524 .src_clk = &s##_clk_src.c, \
525 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700526 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700527 .d_val = ~(n),\
528 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
529 | BVAL(10, 8, s##_source_val), \
530 }
531
532#define F_MM(f, s, div, m, n) \
533 { \
534 .freq_hz = (f), \
535 .src_clk = &s##_clk_src.c, \
536 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700537 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700538 .d_val = ~(n),\
539 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
540 | BVAL(10, 8, s##_mm_source_val), \
541 }
542
543#define F_MDSS(f, s, div, m, n) \
544 { \
545 .freq_hz = (f), \
546 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700547 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700548 .d_val = ~(n),\
549 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
550 | BVAL(10, 8, s##_mm_source_val), \
551 }
552
553#define F_HSIC(f, s, div, m, n) \
554 { \
555 .freq_hz = (f), \
556 .src_clk = &s##_clk_src.c, \
557 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700558 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559 .d_val = ~(n),\
560 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
561 | BVAL(10, 8, s##_hsic_source_val), \
562 }
563
564#define F_LPASS(f, s, div, m, n) \
565 { \
566 .freq_hz = (f), \
567 .src_clk = &s##_clk_src.c, \
568 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700569 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700570 .d_val = ~(n),\
571 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
572 | BVAL(10, 8, s##_lpass_source_val), \
573 }
574
575#define VDD_DIG_FMAX_MAP1(l1, f1) \
576 .vdd_class = &vdd_dig, \
577 .fmax[VDD_DIG_##l1] = (f1)
578#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
579 .vdd_class = &vdd_dig, \
580 .fmax[VDD_DIG_##l1] = (f1), \
581 .fmax[VDD_DIG_##l2] = (f2)
582#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
583 .vdd_class = &vdd_dig, \
584 .fmax[VDD_DIG_##l1] = (f1), \
585 .fmax[VDD_DIG_##l2] = (f2), \
586 .fmax[VDD_DIG_##l3] = (f3)
587
588enum vdd_dig_levels {
589 VDD_DIG_NONE,
590 VDD_DIG_LOW,
591 VDD_DIG_NOMINAL,
592 VDD_DIG_HIGH
593};
594
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700595static const int vdd_corner[] = {
596 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
597 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
598 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
599 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
600};
601
602static struct rpm_regulator *vdd_dig_reg;
603
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
605{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700606 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
607 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608}
609
610static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
611
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700612#define RPM_MISC_CLK_TYPE 0x306b6c63
613#define RPM_BUS_CLK_TYPE 0x316b6c63
614#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700615
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700616#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700617#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700618
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700619#define PNOC_ID 0x0
620#define SNOC_ID 0x1
621#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700622#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700623
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700624#define BIMC_ID 0x0
625#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700626
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700627enum {
628 D0_ID = 1,
629 D1_ID,
630 A0_ID,
631 A1_ID,
632 A2_ID,
633};
634
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700635DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
636DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
637DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700638DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
639 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700640
641DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
642DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
643 NULL);
644
645DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
646 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700647DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700648
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700649DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
650DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
651DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
654
655DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
656DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700661static struct pll_vote_clk gpll0_clk_src = {
662 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700663 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
664 .status_mask = BIT(17),
665 .parent = &cxo_clk_src.c,
666 .base = &virt_bases[GCC_BASE],
667 .c = {
668 .rate = 600000000,
669 .dbg_name = "gpll0_clk_src",
670 .ops = &clk_ops_pll_vote,
671 .warned = true,
672 CLK_INIT(gpll0_clk_src.c),
673 },
674};
675
676static struct pll_vote_clk gpll1_clk_src = {
677 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
678 .en_mask = BIT(1),
679 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
680 .status_mask = BIT(17),
681 .parent = &cxo_clk_src.c,
682 .base = &virt_bases[GCC_BASE],
683 .c = {
684 .rate = 480000000,
685 .dbg_name = "gpll1_clk_src",
686 .ops = &clk_ops_pll_vote,
687 .warned = true,
688 CLK_INIT(gpll1_clk_src.c),
689 },
690};
691
692static struct pll_vote_clk lpapll0_clk_src = {
693 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
694 .en_mask = BIT(0),
695 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
696 .status_mask = BIT(17),
697 .parent = &cxo_clk_src.c,
698 .base = &virt_bases[LPASS_BASE],
699 .c = {
700 .rate = 491520000,
701 .dbg_name = "lpapll0_clk_src",
702 .ops = &clk_ops_pll_vote,
703 .warned = true,
704 CLK_INIT(lpapll0_clk_src.c),
705 },
706};
707
708static struct pll_vote_clk mmpll0_clk_src = {
709 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
710 .en_mask = BIT(0),
711 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
712 .status_mask = BIT(17),
713 .parent = &cxo_clk_src.c,
714 .base = &virt_bases[MMSS_BASE],
715 .c = {
716 .dbg_name = "mmpll0_clk_src",
717 .rate = 800000000,
718 .ops = &clk_ops_pll_vote,
719 .warned = true,
720 CLK_INIT(mmpll0_clk_src.c),
721 },
722};
723
724static struct pll_vote_clk mmpll1_clk_src = {
725 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
726 .en_mask = BIT(1),
727 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
728 .status_mask = BIT(17),
729 .parent = &cxo_clk_src.c,
730 .base = &virt_bases[MMSS_BASE],
731 .c = {
732 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700733 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 .ops = &clk_ops_pll_vote,
735 .warned = true,
736 CLK_INIT(mmpll1_clk_src.c),
737 },
738};
739
740static struct pll_clk mmpll3_clk_src = {
741 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
742 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
743 .parent = &cxo_clk_src.c,
744 .base = &virt_bases[MMSS_BASE],
745 .c = {
746 .dbg_name = "mmpll3_clk_src",
747 .rate = 1000000000,
748 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700749 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700750 CLK_INIT(mmpll3_clk_src.c),
751 },
752};
753
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700754static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
760
761static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
762static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700764static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700765static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
766static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
767
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530768static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
769static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
770static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
771static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
772
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700773static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
774static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
775
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700776static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
777 F(125000000, gpll0, 1, 5, 24),
778 F_END
779};
780
781static struct rcg_clk usb30_master_clk_src = {
782 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
783 .set_rate = set_rate_mnd,
784 .freq_tbl = ftbl_gcc_usb30_master_clk,
785 .current_freq = &rcg_dummy_freq,
786 .base = &virt_bases[GCC_BASE],
787 .c = {
788 .dbg_name = "usb30_master_clk_src",
789 .ops = &clk_ops_rcg_mnd,
790 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
791 CLK_INIT(usb30_master_clk_src.c),
792 },
793};
794
795static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
796 F( 960000, cxo, 10, 1, 2),
797 F( 4800000, cxo, 4, 0, 0),
798 F( 9600000, cxo, 2, 0, 0),
799 F(15000000, gpll0, 10, 1, 4),
800 F(19200000, cxo, 1, 0, 0),
801 F(25000000, gpll0, 12, 1, 2),
802 F(50000000, gpll0, 12, 0, 0),
803 F_END
804};
805
806static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
807 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
808 .set_rate = set_rate_mnd,
809 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
810 .current_freq = &rcg_dummy_freq,
811 .base = &virt_bases[GCC_BASE],
812 .c = {
813 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
814 .ops = &clk_ops_rcg_mnd,
815 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
816 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
817 },
818};
819
820static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
821 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
822 .set_rate = set_rate_mnd,
823 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
824 .current_freq = &rcg_dummy_freq,
825 .base = &virt_bases[GCC_BASE],
826 .c = {
827 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
828 .ops = &clk_ops_rcg_mnd,
829 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
830 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
831 },
832};
833
834static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
835 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
836 .set_rate = set_rate_mnd,
837 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
838 .current_freq = &rcg_dummy_freq,
839 .base = &virt_bases[GCC_BASE],
840 .c = {
841 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
842 .ops = &clk_ops_rcg_mnd,
843 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
844 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
845 },
846};
847
848static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
849 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
850 .set_rate = set_rate_mnd,
851 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
852 .current_freq = &rcg_dummy_freq,
853 .base = &virt_bases[GCC_BASE],
854 .c = {
855 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
856 .ops = &clk_ops_rcg_mnd,
857 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
858 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
859 },
860};
861
862static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
863 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
864 .set_rate = set_rate_mnd,
865 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
866 .current_freq = &rcg_dummy_freq,
867 .base = &virt_bases[GCC_BASE],
868 .c = {
869 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
870 .ops = &clk_ops_rcg_mnd,
871 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
872 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
873 },
874};
875
876static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
877 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
878 .set_rate = set_rate_mnd,
879 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
880 .current_freq = &rcg_dummy_freq,
881 .base = &virt_bases[GCC_BASE],
882 .c = {
883 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
884 .ops = &clk_ops_rcg_mnd,
885 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
886 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
887 },
888};
889
890static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
891 F( 3686400, gpll0, 1, 96, 15625),
892 F( 7372800, gpll0, 1, 192, 15625),
893 F(14745600, gpll0, 1, 384, 15625),
894 F(16000000, gpll0, 5, 2, 15),
895 F(19200000, cxo, 1, 0, 0),
896 F(24000000, gpll0, 5, 1, 5),
897 F(32000000, gpll0, 1, 4, 75),
898 F(40000000, gpll0, 15, 0, 0),
899 F(46400000, gpll0, 1, 29, 375),
900 F(48000000, gpll0, 12.5, 0, 0),
901 F(51200000, gpll0, 1, 32, 375),
902 F(56000000, gpll0, 1, 7, 75),
903 F(58982400, gpll0, 1, 1536, 15625),
904 F(60000000, gpll0, 10, 0, 0),
905 F_END
906};
907
908static struct rcg_clk blsp1_uart1_apps_clk_src = {
909 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
910 .set_rate = set_rate_mnd,
911 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
912 .current_freq = &rcg_dummy_freq,
913 .base = &virt_bases[GCC_BASE],
914 .c = {
915 .dbg_name = "blsp1_uart1_apps_clk_src",
916 .ops = &clk_ops_rcg_mnd,
917 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
918 CLK_INIT(blsp1_uart1_apps_clk_src.c),
919 },
920};
921
922static struct rcg_clk blsp1_uart2_apps_clk_src = {
923 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
924 .set_rate = set_rate_mnd,
925 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
926 .current_freq = &rcg_dummy_freq,
927 .base = &virt_bases[GCC_BASE],
928 .c = {
929 .dbg_name = "blsp1_uart2_apps_clk_src",
930 .ops = &clk_ops_rcg_mnd,
931 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
932 CLK_INIT(blsp1_uart2_apps_clk_src.c),
933 },
934};
935
936static struct rcg_clk blsp1_uart3_apps_clk_src = {
937 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
938 .set_rate = set_rate_mnd,
939 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
940 .current_freq = &rcg_dummy_freq,
941 .base = &virt_bases[GCC_BASE],
942 .c = {
943 .dbg_name = "blsp1_uart3_apps_clk_src",
944 .ops = &clk_ops_rcg_mnd,
945 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
946 CLK_INIT(blsp1_uart3_apps_clk_src.c),
947 },
948};
949
950static struct rcg_clk blsp1_uart4_apps_clk_src = {
951 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
952 .set_rate = set_rate_mnd,
953 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
954 .current_freq = &rcg_dummy_freq,
955 .base = &virt_bases[GCC_BASE],
956 .c = {
957 .dbg_name = "blsp1_uart4_apps_clk_src",
958 .ops = &clk_ops_rcg_mnd,
959 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
960 CLK_INIT(blsp1_uart4_apps_clk_src.c),
961 },
962};
963
964static struct rcg_clk blsp1_uart5_apps_clk_src = {
965 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
966 .set_rate = set_rate_mnd,
967 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
968 .current_freq = &rcg_dummy_freq,
969 .base = &virt_bases[GCC_BASE],
970 .c = {
971 .dbg_name = "blsp1_uart5_apps_clk_src",
972 .ops = &clk_ops_rcg_mnd,
973 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
974 CLK_INIT(blsp1_uart5_apps_clk_src.c),
975 },
976};
977
978static struct rcg_clk blsp1_uart6_apps_clk_src = {
979 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
980 .set_rate = set_rate_mnd,
981 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
982 .current_freq = &rcg_dummy_freq,
983 .base = &virt_bases[GCC_BASE],
984 .c = {
985 .dbg_name = "blsp1_uart6_apps_clk_src",
986 .ops = &clk_ops_rcg_mnd,
987 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
988 CLK_INIT(blsp1_uart6_apps_clk_src.c),
989 },
990};
991
992static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
993 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
994 .set_rate = set_rate_mnd,
995 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
996 .current_freq = &rcg_dummy_freq,
997 .base = &virt_bases[GCC_BASE],
998 .c = {
999 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1000 .ops = &clk_ops_rcg_mnd,
1001 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1002 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1003 },
1004};
1005
1006static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1007 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1008 .set_rate = set_rate_mnd,
1009 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1010 .current_freq = &rcg_dummy_freq,
1011 .base = &virt_bases[GCC_BASE],
1012 .c = {
1013 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1014 .ops = &clk_ops_rcg_mnd,
1015 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1016 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1017 },
1018};
1019
1020static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1021 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1022 .set_rate = set_rate_mnd,
1023 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1024 .current_freq = &rcg_dummy_freq,
1025 .base = &virt_bases[GCC_BASE],
1026 .c = {
1027 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1028 .ops = &clk_ops_rcg_mnd,
1029 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1030 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1031 },
1032};
1033
1034static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1035 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1036 .set_rate = set_rate_mnd,
1037 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1038 .current_freq = &rcg_dummy_freq,
1039 .base = &virt_bases[GCC_BASE],
1040 .c = {
1041 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1042 .ops = &clk_ops_rcg_mnd,
1043 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1044 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1045 },
1046};
1047
1048static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1049 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1050 .set_rate = set_rate_mnd,
1051 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1052 .current_freq = &rcg_dummy_freq,
1053 .base = &virt_bases[GCC_BASE],
1054 .c = {
1055 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1056 .ops = &clk_ops_rcg_mnd,
1057 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1058 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1059 },
1060};
1061
1062static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1063 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1064 .set_rate = set_rate_mnd,
1065 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1066 .current_freq = &rcg_dummy_freq,
1067 .base = &virt_bases[GCC_BASE],
1068 .c = {
1069 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1070 .ops = &clk_ops_rcg_mnd,
1071 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1072 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1073 },
1074};
1075
1076static struct rcg_clk blsp2_uart1_apps_clk_src = {
1077 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1078 .set_rate = set_rate_mnd,
1079 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1080 .current_freq = &rcg_dummy_freq,
1081 .base = &virt_bases[GCC_BASE],
1082 .c = {
1083 .dbg_name = "blsp2_uart1_apps_clk_src",
1084 .ops = &clk_ops_rcg_mnd,
1085 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1086 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1087 },
1088};
1089
1090static struct rcg_clk blsp2_uart2_apps_clk_src = {
1091 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1092 .set_rate = set_rate_mnd,
1093 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1094 .current_freq = &rcg_dummy_freq,
1095 .base = &virt_bases[GCC_BASE],
1096 .c = {
1097 .dbg_name = "blsp2_uart2_apps_clk_src",
1098 .ops = &clk_ops_rcg_mnd,
1099 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1100 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1101 },
1102};
1103
1104static struct rcg_clk blsp2_uart3_apps_clk_src = {
1105 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1106 .set_rate = set_rate_mnd,
1107 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1108 .current_freq = &rcg_dummy_freq,
1109 .base = &virt_bases[GCC_BASE],
1110 .c = {
1111 .dbg_name = "blsp2_uart3_apps_clk_src",
1112 .ops = &clk_ops_rcg_mnd,
1113 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1114 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1115 },
1116};
1117
1118static struct rcg_clk blsp2_uart4_apps_clk_src = {
1119 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1120 .set_rate = set_rate_mnd,
1121 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1122 .current_freq = &rcg_dummy_freq,
1123 .base = &virt_bases[GCC_BASE],
1124 .c = {
1125 .dbg_name = "blsp2_uart4_apps_clk_src",
1126 .ops = &clk_ops_rcg_mnd,
1127 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1128 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1129 },
1130};
1131
1132static struct rcg_clk blsp2_uart5_apps_clk_src = {
1133 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1134 .set_rate = set_rate_mnd,
1135 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1136 .current_freq = &rcg_dummy_freq,
1137 .base = &virt_bases[GCC_BASE],
1138 .c = {
1139 .dbg_name = "blsp2_uart5_apps_clk_src",
1140 .ops = &clk_ops_rcg_mnd,
1141 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1142 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1143 },
1144};
1145
1146static struct rcg_clk blsp2_uart6_apps_clk_src = {
1147 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1148 .set_rate = set_rate_mnd,
1149 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1150 .current_freq = &rcg_dummy_freq,
1151 .base = &virt_bases[GCC_BASE],
1152 .c = {
1153 .dbg_name = "blsp2_uart6_apps_clk_src",
1154 .ops = &clk_ops_rcg_mnd,
1155 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1156 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1157 },
1158};
1159
1160static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1161 F( 50000000, gpll0, 12, 0, 0),
1162 F(100000000, gpll0, 6, 0, 0),
1163 F_END
1164};
1165
1166static struct rcg_clk ce1_clk_src = {
1167 .cmd_rcgr_reg = CE1_CMD_RCGR,
1168 .set_rate = set_rate_hid,
1169 .freq_tbl = ftbl_gcc_ce1_clk,
1170 .current_freq = &rcg_dummy_freq,
1171 .base = &virt_bases[GCC_BASE],
1172 .c = {
1173 .dbg_name = "ce1_clk_src",
1174 .ops = &clk_ops_rcg,
1175 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1176 CLK_INIT(ce1_clk_src.c),
1177 },
1178};
1179
1180static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1181 F( 50000000, gpll0, 12, 0, 0),
1182 F(100000000, gpll0, 6, 0, 0),
1183 F_END
1184};
1185
1186static struct rcg_clk ce2_clk_src = {
1187 .cmd_rcgr_reg = CE2_CMD_RCGR,
1188 .set_rate = set_rate_hid,
1189 .freq_tbl = ftbl_gcc_ce2_clk,
1190 .current_freq = &rcg_dummy_freq,
1191 .base = &virt_bases[GCC_BASE],
1192 .c = {
1193 .dbg_name = "ce2_clk_src",
1194 .ops = &clk_ops_rcg,
1195 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1196 CLK_INIT(ce2_clk_src.c),
1197 },
1198};
1199
1200static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1201 F(19200000, cxo, 1, 0, 0),
1202 F_END
1203};
1204
1205static struct rcg_clk gp1_clk_src = {
1206 .cmd_rcgr_reg = GP1_CMD_RCGR,
1207 .set_rate = set_rate_mnd,
1208 .freq_tbl = ftbl_gcc_gp_clk,
1209 .current_freq = &rcg_dummy_freq,
1210 .base = &virt_bases[GCC_BASE],
1211 .c = {
1212 .dbg_name = "gp1_clk_src",
1213 .ops = &clk_ops_rcg_mnd,
1214 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1215 CLK_INIT(gp1_clk_src.c),
1216 },
1217};
1218
1219static struct rcg_clk gp2_clk_src = {
1220 .cmd_rcgr_reg = GP2_CMD_RCGR,
1221 .set_rate = set_rate_mnd,
1222 .freq_tbl = ftbl_gcc_gp_clk,
1223 .current_freq = &rcg_dummy_freq,
1224 .base = &virt_bases[GCC_BASE],
1225 .c = {
1226 .dbg_name = "gp2_clk_src",
1227 .ops = &clk_ops_rcg_mnd,
1228 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1229 CLK_INIT(gp2_clk_src.c),
1230 },
1231};
1232
1233static struct rcg_clk gp3_clk_src = {
1234 .cmd_rcgr_reg = GP3_CMD_RCGR,
1235 .set_rate = set_rate_mnd,
1236 .freq_tbl = ftbl_gcc_gp_clk,
1237 .current_freq = &rcg_dummy_freq,
1238 .base = &virt_bases[GCC_BASE],
1239 .c = {
1240 .dbg_name = "gp3_clk_src",
1241 .ops = &clk_ops_rcg_mnd,
1242 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1243 CLK_INIT(gp3_clk_src.c),
1244 },
1245};
1246
1247static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1248 F(60000000, gpll0, 10, 0, 0),
1249 F_END
1250};
1251
1252static struct rcg_clk pdm2_clk_src = {
1253 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1254 .set_rate = set_rate_hid,
1255 .freq_tbl = ftbl_gcc_pdm2_clk,
1256 .current_freq = &rcg_dummy_freq,
1257 .base = &virt_bases[GCC_BASE],
1258 .c = {
1259 .dbg_name = "pdm2_clk_src",
1260 .ops = &clk_ops_rcg,
1261 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1262 CLK_INIT(pdm2_clk_src.c),
1263 },
1264};
1265
1266static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1267 F( 144000, cxo, 16, 3, 25),
1268 F( 400000, cxo, 12, 1, 4),
1269 F( 20000000, gpll0, 15, 1, 2),
1270 F( 25000000, gpll0, 12, 1, 2),
1271 F( 50000000, gpll0, 12, 0, 0),
1272 F(100000000, gpll0, 6, 0, 0),
1273 F(200000000, gpll0, 3, 0, 0),
1274 F_END
1275};
1276
1277static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1278 F( 144000, cxo, 16, 3, 25),
1279 F( 400000, cxo, 12, 1, 4),
1280 F( 20000000, gpll0, 15, 1, 2),
1281 F( 25000000, gpll0, 12, 1, 2),
1282 F( 50000000, gpll0, 12, 0, 0),
1283 F(100000000, gpll0, 6, 0, 0),
1284 F_END
1285};
1286
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001287static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1288 F( 400000, cxo, 12, 1, 4),
1289 F( 19200000, cxo, 1, 0, 0),
1290 F_END
1291};
1292
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001293static struct rcg_clk sdcc1_apps_clk_src = {
1294 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1295 .set_rate = set_rate_mnd,
1296 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1297 .current_freq = &rcg_dummy_freq,
1298 .base = &virt_bases[GCC_BASE],
1299 .c = {
1300 .dbg_name = "sdcc1_apps_clk_src",
1301 .ops = &clk_ops_rcg_mnd,
1302 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1303 CLK_INIT(sdcc1_apps_clk_src.c),
1304 },
1305};
1306
1307static struct rcg_clk sdcc2_apps_clk_src = {
1308 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1309 .set_rate = set_rate_mnd,
1310 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1311 .current_freq = &rcg_dummy_freq,
1312 .base = &virt_bases[GCC_BASE],
1313 .c = {
1314 .dbg_name = "sdcc2_apps_clk_src",
1315 .ops = &clk_ops_rcg_mnd,
1316 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1317 CLK_INIT(sdcc2_apps_clk_src.c),
1318 },
1319};
1320
1321static struct rcg_clk sdcc3_apps_clk_src = {
1322 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1323 .set_rate = set_rate_mnd,
1324 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1325 .current_freq = &rcg_dummy_freq,
1326 .base = &virt_bases[GCC_BASE],
1327 .c = {
1328 .dbg_name = "sdcc3_apps_clk_src",
1329 .ops = &clk_ops_rcg_mnd,
1330 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1331 CLK_INIT(sdcc3_apps_clk_src.c),
1332 },
1333};
1334
1335static struct rcg_clk sdcc4_apps_clk_src = {
1336 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1337 .set_rate = set_rate_mnd,
1338 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1339 .current_freq = &rcg_dummy_freq,
1340 .base = &virt_bases[GCC_BASE],
1341 .c = {
1342 .dbg_name = "sdcc4_apps_clk_src",
1343 .ops = &clk_ops_rcg_mnd,
1344 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1345 CLK_INIT(sdcc4_apps_clk_src.c),
1346 },
1347};
1348
1349static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1350 F(105000, cxo, 2, 1, 91),
1351 F_END
1352};
1353
1354static struct rcg_clk tsif_ref_clk_src = {
1355 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1356 .set_rate = set_rate_mnd,
1357 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1358 .current_freq = &rcg_dummy_freq,
1359 .base = &virt_bases[GCC_BASE],
1360 .c = {
1361 .dbg_name = "tsif_ref_clk_src",
1362 .ops = &clk_ops_rcg_mnd,
1363 VDD_DIG_FMAX_MAP1(LOW, 105500),
1364 CLK_INIT(tsif_ref_clk_src.c),
1365 },
1366};
1367
1368static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1369 F(60000000, gpll0, 10, 0, 0),
1370 F_END
1371};
1372
1373static struct rcg_clk usb30_mock_utmi_clk_src = {
1374 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1375 .set_rate = set_rate_hid,
1376 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1377 .current_freq = &rcg_dummy_freq,
1378 .base = &virt_bases[GCC_BASE],
1379 .c = {
1380 .dbg_name = "usb30_mock_utmi_clk_src",
1381 .ops = &clk_ops_rcg,
1382 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1383 CLK_INIT(usb30_mock_utmi_clk_src.c),
1384 },
1385};
1386
1387static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1388 F(75000000, gpll0, 8, 0, 0),
1389 F_END
1390};
1391
1392static struct rcg_clk usb_hs_system_clk_src = {
1393 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1394 .set_rate = set_rate_hid,
1395 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1396 .current_freq = &rcg_dummy_freq,
1397 .base = &virt_bases[GCC_BASE],
1398 .c = {
1399 .dbg_name = "usb_hs_system_clk_src",
1400 .ops = &clk_ops_rcg,
1401 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1402 CLK_INIT(usb_hs_system_clk_src.c),
1403 },
1404};
1405
1406static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1407 F_HSIC(480000000, gpll1, 1, 0, 0),
1408 F_END
1409};
1410
1411static struct rcg_clk usb_hsic_clk_src = {
1412 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1413 .set_rate = set_rate_hid,
1414 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1415 .current_freq = &rcg_dummy_freq,
1416 .base = &virt_bases[GCC_BASE],
1417 .c = {
1418 .dbg_name = "usb_hsic_clk_src",
1419 .ops = &clk_ops_rcg,
1420 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1421 CLK_INIT(usb_hsic_clk_src.c),
1422 },
1423};
1424
1425static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1426 F(9600000, cxo, 2, 0, 0),
1427 F_END
1428};
1429
1430static struct rcg_clk usb_hsic_io_cal_clk_src = {
1431 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1432 .set_rate = set_rate_hid,
1433 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1434 .current_freq = &rcg_dummy_freq,
1435 .base = &virt_bases[GCC_BASE],
1436 .c = {
1437 .dbg_name = "usb_hsic_io_cal_clk_src",
1438 .ops = &clk_ops_rcg,
1439 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1440 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1441 },
1442};
1443
1444static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1445 F(75000000, gpll0, 8, 0, 0),
1446 F_END
1447};
1448
1449static struct rcg_clk usb_hsic_system_clk_src = {
1450 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1451 .set_rate = set_rate_hid,
1452 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1453 .current_freq = &rcg_dummy_freq,
1454 .base = &virt_bases[GCC_BASE],
1455 .c = {
1456 .dbg_name = "usb_hsic_system_clk_src",
1457 .ops = &clk_ops_rcg,
1458 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1459 CLK_INIT(usb_hsic_system_clk_src.c),
1460 },
1461};
1462
1463static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1464 .cbcr_reg = BAM_DMA_AHB_CBCR,
1465 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1466 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001467 .base = &virt_bases[GCC_BASE],
1468 .c = {
1469 .dbg_name = "gcc_bam_dma_ahb_clk",
1470 .ops = &clk_ops_vote,
1471 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1472 },
1473};
1474
1475static struct local_vote_clk gcc_blsp1_ahb_clk = {
1476 .cbcr_reg = BLSP1_AHB_CBCR,
1477 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1478 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001479 .base = &virt_bases[GCC_BASE],
1480 .c = {
1481 .dbg_name = "gcc_blsp1_ahb_clk",
1482 .ops = &clk_ops_vote,
1483 CLK_INIT(gcc_blsp1_ahb_clk.c),
1484 },
1485};
1486
1487static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1488 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1489 .parent = &cxo_clk_src.c,
1490 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001491 .base = &virt_bases[GCC_BASE],
1492 .c = {
1493 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1494 .ops = &clk_ops_branch,
1495 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1496 },
1497};
1498
1499static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1500 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1501 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001502 .base = &virt_bases[GCC_BASE],
1503 .c = {
1504 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1505 .ops = &clk_ops_branch,
1506 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1507 },
1508};
1509
1510static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1511 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1512 .parent = &cxo_clk_src.c,
1513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001514 .base = &virt_bases[GCC_BASE],
1515 .c = {
1516 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1517 .ops = &clk_ops_branch,
1518 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1519 },
1520};
1521
1522static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1523 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1524 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001525 .base = &virt_bases[GCC_BASE],
1526 .c = {
1527 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1528 .ops = &clk_ops_branch,
1529 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1530 },
1531};
1532
1533static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1534 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1535 .parent = &cxo_clk_src.c,
1536 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001537 .base = &virt_bases[GCC_BASE],
1538 .c = {
1539 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1540 .ops = &clk_ops_branch,
1541 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1542 },
1543};
1544
1545static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1546 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1547 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001548 .base = &virt_bases[GCC_BASE],
1549 .c = {
1550 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1551 .ops = &clk_ops_branch,
1552 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1553 },
1554};
1555
1556static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1557 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1558 .parent = &cxo_clk_src.c,
1559 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001560 .base = &virt_bases[GCC_BASE],
1561 .c = {
1562 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1563 .ops = &clk_ops_branch,
1564 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1565 },
1566};
1567
1568static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1569 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1570 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001571 .base = &virt_bases[GCC_BASE],
1572 .c = {
1573 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1574 .ops = &clk_ops_branch,
1575 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1576 },
1577};
1578
1579static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1580 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1581 .parent = &cxo_clk_src.c,
1582 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001583 .base = &virt_bases[GCC_BASE],
1584 .c = {
1585 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1586 .ops = &clk_ops_branch,
1587 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1588 },
1589};
1590
1591static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1592 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1593 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001594 .base = &virt_bases[GCC_BASE],
1595 .c = {
1596 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1597 .ops = &clk_ops_branch,
1598 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1599 },
1600};
1601
1602static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1603 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1604 .parent = &cxo_clk_src.c,
1605 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001606 .base = &virt_bases[GCC_BASE],
1607 .c = {
1608 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1609 .ops = &clk_ops_branch,
1610 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1611 },
1612};
1613
1614static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1615 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1616 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001617 .base = &virt_bases[GCC_BASE],
1618 .c = {
1619 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1620 .ops = &clk_ops_branch,
1621 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1622 },
1623};
1624
1625static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1626 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1627 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001628 .base = &virt_bases[GCC_BASE],
1629 .c = {
1630 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1631 .ops = &clk_ops_branch,
1632 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1633 },
1634};
1635
1636static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1637 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1638 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001639 .base = &virt_bases[GCC_BASE],
1640 .c = {
1641 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1642 .ops = &clk_ops_branch,
1643 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1644 },
1645};
1646
1647static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1648 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1649 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001650 .base = &virt_bases[GCC_BASE],
1651 .c = {
1652 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1653 .ops = &clk_ops_branch,
1654 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1655 },
1656};
1657
1658static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1659 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1660 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001661 .base = &virt_bases[GCC_BASE],
1662 .c = {
1663 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1664 .ops = &clk_ops_branch,
1665 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1666 },
1667};
1668
1669static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1670 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1671 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001672 .base = &virt_bases[GCC_BASE],
1673 .c = {
1674 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1675 .ops = &clk_ops_branch,
1676 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1677 },
1678};
1679
1680static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1681 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1682 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001683 .base = &virt_bases[GCC_BASE],
1684 .c = {
1685 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1686 .ops = &clk_ops_branch,
1687 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1688 },
1689};
1690
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001691static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1692 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1693 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1694 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001695 .base = &virt_bases[GCC_BASE],
1696 .c = {
1697 .dbg_name = "gcc_boot_rom_ahb_clk",
1698 .ops = &clk_ops_vote,
1699 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1700 },
1701};
1702
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001703static struct local_vote_clk gcc_blsp2_ahb_clk = {
1704 .cbcr_reg = BLSP2_AHB_CBCR,
1705 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1706 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001707 .base = &virt_bases[GCC_BASE],
1708 .c = {
1709 .dbg_name = "gcc_blsp2_ahb_clk",
1710 .ops = &clk_ops_vote,
1711 CLK_INIT(gcc_blsp2_ahb_clk.c),
1712 },
1713};
1714
1715static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1716 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1717 .parent = &cxo_clk_src.c,
1718 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001719 .base = &virt_bases[GCC_BASE],
1720 .c = {
1721 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1722 .ops = &clk_ops_branch,
1723 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1724 },
1725};
1726
1727static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1728 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1729 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001730 .base = &virt_bases[GCC_BASE],
1731 .c = {
1732 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1733 .ops = &clk_ops_branch,
1734 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1735 },
1736};
1737
1738static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1739 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1740 .parent = &cxo_clk_src.c,
1741 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001742 .base = &virt_bases[GCC_BASE],
1743 .c = {
1744 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1745 .ops = &clk_ops_branch,
1746 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1747 },
1748};
1749
1750static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1751 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1752 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001753 .base = &virt_bases[GCC_BASE],
1754 .c = {
1755 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1756 .ops = &clk_ops_branch,
1757 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1758 },
1759};
1760
1761static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1762 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1763 .parent = &cxo_clk_src.c,
1764 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001765 .base = &virt_bases[GCC_BASE],
1766 .c = {
1767 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1768 .ops = &clk_ops_branch,
1769 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1770 },
1771};
1772
1773static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1774 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1775 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001776 .base = &virt_bases[GCC_BASE],
1777 .c = {
1778 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1779 .ops = &clk_ops_branch,
1780 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1781 },
1782};
1783
1784static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1785 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1786 .parent = &cxo_clk_src.c,
1787 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001788 .base = &virt_bases[GCC_BASE],
1789 .c = {
1790 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1793 },
1794};
1795
1796static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1797 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1798 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001799 .base = &virt_bases[GCC_BASE],
1800 .c = {
1801 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1802 .ops = &clk_ops_branch,
1803 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1804 },
1805};
1806
1807static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1808 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1809 .parent = &cxo_clk_src.c,
1810 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001811 .base = &virt_bases[GCC_BASE],
1812 .c = {
1813 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1814 .ops = &clk_ops_branch,
1815 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1816 },
1817};
1818
1819static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1820 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1821 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001822 .base = &virt_bases[GCC_BASE],
1823 .c = {
1824 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1825 .ops = &clk_ops_branch,
1826 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1827 },
1828};
1829
1830static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1831 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1832 .parent = &cxo_clk_src.c,
1833 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001834 .base = &virt_bases[GCC_BASE],
1835 .c = {
1836 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1837 .ops = &clk_ops_branch,
1838 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1839 },
1840};
1841
1842static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1843 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1844 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001845 .base = &virt_bases[GCC_BASE],
1846 .c = {
1847 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1848 .ops = &clk_ops_branch,
1849 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1850 },
1851};
1852
1853static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1854 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1855 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001856 .base = &virt_bases[GCC_BASE],
1857 .c = {
1858 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1859 .ops = &clk_ops_branch,
1860 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1861 },
1862};
1863
1864static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1865 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1866 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001867 .base = &virt_bases[GCC_BASE],
1868 .c = {
1869 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1870 .ops = &clk_ops_branch,
1871 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1872 },
1873};
1874
1875static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1876 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1877 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001878 .base = &virt_bases[GCC_BASE],
1879 .c = {
1880 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1881 .ops = &clk_ops_branch,
1882 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1883 },
1884};
1885
1886static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1887 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1888 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001889 .base = &virt_bases[GCC_BASE],
1890 .c = {
1891 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1892 .ops = &clk_ops_branch,
1893 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1894 },
1895};
1896
1897static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1898 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1899 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001900 .base = &virt_bases[GCC_BASE],
1901 .c = {
1902 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1903 .ops = &clk_ops_branch,
1904 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1905 },
1906};
1907
1908static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1909 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1910 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001911 .base = &virt_bases[GCC_BASE],
1912 .c = {
1913 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1914 .ops = &clk_ops_branch,
1915 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1916 },
1917};
1918
1919static struct local_vote_clk gcc_ce1_clk = {
1920 .cbcr_reg = CE1_CBCR,
1921 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1922 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001923 .base = &virt_bases[GCC_BASE],
1924 .c = {
1925 .dbg_name = "gcc_ce1_clk",
1926 .ops = &clk_ops_vote,
1927 CLK_INIT(gcc_ce1_clk.c),
1928 },
1929};
1930
1931static struct local_vote_clk gcc_ce1_ahb_clk = {
1932 .cbcr_reg = CE1_AHB_CBCR,
1933 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1934 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001935 .base = &virt_bases[GCC_BASE],
1936 .c = {
1937 .dbg_name = "gcc_ce1_ahb_clk",
1938 .ops = &clk_ops_vote,
1939 CLK_INIT(gcc_ce1_ahb_clk.c),
1940 },
1941};
1942
1943static struct local_vote_clk gcc_ce1_axi_clk = {
1944 .cbcr_reg = CE1_AXI_CBCR,
1945 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1946 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001947 .base = &virt_bases[GCC_BASE],
1948 .c = {
1949 .dbg_name = "gcc_ce1_axi_clk",
1950 .ops = &clk_ops_vote,
1951 CLK_INIT(gcc_ce1_axi_clk.c),
1952 },
1953};
1954
1955static struct local_vote_clk gcc_ce2_clk = {
1956 .cbcr_reg = CE2_CBCR,
1957 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1958 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001959 .base = &virt_bases[GCC_BASE],
1960 .c = {
1961 .dbg_name = "gcc_ce2_clk",
1962 .ops = &clk_ops_vote,
1963 CLK_INIT(gcc_ce2_clk.c),
1964 },
1965};
1966
1967static struct local_vote_clk gcc_ce2_ahb_clk = {
1968 .cbcr_reg = CE2_AHB_CBCR,
1969 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1970 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001971 .base = &virt_bases[GCC_BASE],
1972 .c = {
1973 .dbg_name = "gcc_ce1_ahb_clk",
1974 .ops = &clk_ops_vote,
1975 CLK_INIT(gcc_ce1_ahb_clk.c),
1976 },
1977};
1978
1979static struct local_vote_clk gcc_ce2_axi_clk = {
1980 .cbcr_reg = CE2_AXI_CBCR,
1981 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1982 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001983 .base = &virt_bases[GCC_BASE],
1984 .c = {
1985 .dbg_name = "gcc_ce1_axi_clk",
1986 .ops = &clk_ops_vote,
1987 CLK_INIT(gcc_ce2_axi_clk.c),
1988 },
1989};
1990
1991static struct branch_clk gcc_gp1_clk = {
1992 .cbcr_reg = GP1_CBCR,
1993 .parent = &gp1_clk_src.c,
1994 .base = &virt_bases[GCC_BASE],
1995 .c = {
1996 .dbg_name = "gcc_gp1_clk",
1997 .ops = &clk_ops_branch,
1998 CLK_INIT(gcc_gp1_clk.c),
1999 },
2000};
2001
2002static struct branch_clk gcc_gp2_clk = {
2003 .cbcr_reg = GP2_CBCR,
2004 .parent = &gp2_clk_src.c,
2005 .base = &virt_bases[GCC_BASE],
2006 .c = {
2007 .dbg_name = "gcc_gp2_clk",
2008 .ops = &clk_ops_branch,
2009 CLK_INIT(gcc_gp2_clk.c),
2010 },
2011};
2012
2013static struct branch_clk gcc_gp3_clk = {
2014 .cbcr_reg = GP3_CBCR,
2015 .parent = &gp3_clk_src.c,
2016 .base = &virt_bases[GCC_BASE],
2017 .c = {
2018 .dbg_name = "gcc_gp3_clk",
2019 .ops = &clk_ops_branch,
2020 CLK_INIT(gcc_gp3_clk.c),
2021 },
2022};
2023
2024static struct branch_clk gcc_pdm2_clk = {
2025 .cbcr_reg = PDM2_CBCR,
2026 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002027 .base = &virt_bases[GCC_BASE],
2028 .c = {
2029 .dbg_name = "gcc_pdm2_clk",
2030 .ops = &clk_ops_branch,
2031 CLK_INIT(gcc_pdm2_clk.c),
2032 },
2033};
2034
2035static struct branch_clk gcc_pdm_ahb_clk = {
2036 .cbcr_reg = PDM_AHB_CBCR,
2037 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002038 .base = &virt_bases[GCC_BASE],
2039 .c = {
2040 .dbg_name = "gcc_pdm_ahb_clk",
2041 .ops = &clk_ops_branch,
2042 CLK_INIT(gcc_pdm_ahb_clk.c),
2043 },
2044};
2045
2046static struct local_vote_clk gcc_prng_ahb_clk = {
2047 .cbcr_reg = PRNG_AHB_CBCR,
2048 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2049 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .base = &virt_bases[GCC_BASE],
2051 .c = {
2052 .dbg_name = "gcc_prng_ahb_clk",
2053 .ops = &clk_ops_vote,
2054 CLK_INIT(gcc_prng_ahb_clk.c),
2055 },
2056};
2057
2058static struct branch_clk gcc_sdcc1_ahb_clk = {
2059 .cbcr_reg = SDCC1_AHB_CBCR,
2060 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .base = &virt_bases[GCC_BASE],
2062 .c = {
2063 .dbg_name = "gcc_sdcc1_ahb_clk",
2064 .ops = &clk_ops_branch,
2065 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2066 },
2067};
2068
2069static struct branch_clk gcc_sdcc1_apps_clk = {
2070 .cbcr_reg = SDCC1_APPS_CBCR,
2071 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002072 .base = &virt_bases[GCC_BASE],
2073 .c = {
2074 .dbg_name = "gcc_sdcc1_apps_clk",
2075 .ops = &clk_ops_branch,
2076 CLK_INIT(gcc_sdcc1_apps_clk.c),
2077 },
2078};
2079
2080static struct branch_clk gcc_sdcc2_ahb_clk = {
2081 .cbcr_reg = SDCC2_AHB_CBCR,
2082 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002083 .base = &virt_bases[GCC_BASE],
2084 .c = {
2085 .dbg_name = "gcc_sdcc2_ahb_clk",
2086 .ops = &clk_ops_branch,
2087 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2088 },
2089};
2090
2091static struct branch_clk gcc_sdcc2_apps_clk = {
2092 .cbcr_reg = SDCC2_APPS_CBCR,
2093 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002094 .base = &virt_bases[GCC_BASE],
2095 .c = {
2096 .dbg_name = "gcc_sdcc2_apps_clk",
2097 .ops = &clk_ops_branch,
2098 CLK_INIT(gcc_sdcc2_apps_clk.c),
2099 },
2100};
2101
2102static struct branch_clk gcc_sdcc3_ahb_clk = {
2103 .cbcr_reg = SDCC3_AHB_CBCR,
2104 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002105 .base = &virt_bases[GCC_BASE],
2106 .c = {
2107 .dbg_name = "gcc_sdcc3_ahb_clk",
2108 .ops = &clk_ops_branch,
2109 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2110 },
2111};
2112
2113static struct branch_clk gcc_sdcc3_apps_clk = {
2114 .cbcr_reg = SDCC3_APPS_CBCR,
2115 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002116 .base = &virt_bases[GCC_BASE],
2117 .c = {
2118 .dbg_name = "gcc_sdcc3_apps_clk",
2119 .ops = &clk_ops_branch,
2120 CLK_INIT(gcc_sdcc3_apps_clk.c),
2121 },
2122};
2123
2124static struct branch_clk gcc_sdcc4_ahb_clk = {
2125 .cbcr_reg = SDCC4_AHB_CBCR,
2126 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002127 .base = &virt_bases[GCC_BASE],
2128 .c = {
2129 .dbg_name = "gcc_sdcc4_ahb_clk",
2130 .ops = &clk_ops_branch,
2131 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2132 },
2133};
2134
2135static struct branch_clk gcc_sdcc4_apps_clk = {
2136 .cbcr_reg = SDCC4_APPS_CBCR,
2137 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002138 .base = &virt_bases[GCC_BASE],
2139 .c = {
2140 .dbg_name = "gcc_sdcc4_apps_clk",
2141 .ops = &clk_ops_branch,
2142 CLK_INIT(gcc_sdcc4_apps_clk.c),
2143 },
2144};
2145
2146static struct branch_clk gcc_tsif_ahb_clk = {
2147 .cbcr_reg = TSIF_AHB_CBCR,
2148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002149 .base = &virt_bases[GCC_BASE],
2150 .c = {
2151 .dbg_name = "gcc_tsif_ahb_clk",
2152 .ops = &clk_ops_branch,
2153 CLK_INIT(gcc_tsif_ahb_clk.c),
2154 },
2155};
2156
2157static struct branch_clk gcc_tsif_ref_clk = {
2158 .cbcr_reg = TSIF_REF_CBCR,
2159 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002160 .base = &virt_bases[GCC_BASE],
2161 .c = {
2162 .dbg_name = "gcc_tsif_ref_clk",
2163 .ops = &clk_ops_branch,
2164 CLK_INIT(gcc_tsif_ref_clk.c),
2165 },
2166};
2167
2168static struct branch_clk gcc_usb30_master_clk = {
2169 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002170 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002171 .parent = &usb30_master_clk_src.c,
2172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002173 .base = &virt_bases[GCC_BASE],
2174 .c = {
2175 .dbg_name = "gcc_usb30_master_clk",
2176 .ops = &clk_ops_branch,
2177 CLK_INIT(gcc_usb30_master_clk.c),
2178 },
2179};
2180
2181static struct branch_clk gcc_usb30_mock_utmi_clk = {
2182 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2183 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002184 .base = &virt_bases[GCC_BASE],
2185 .c = {
2186 .dbg_name = "gcc_usb30_mock_utmi_clk",
2187 .ops = &clk_ops_branch,
2188 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2189 },
2190};
2191
2192static struct branch_clk gcc_usb_hs_ahb_clk = {
2193 .cbcr_reg = USB_HS_AHB_CBCR,
2194 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002195 .base = &virt_bases[GCC_BASE],
2196 .c = {
2197 .dbg_name = "gcc_usb_hs_ahb_clk",
2198 .ops = &clk_ops_branch,
2199 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2200 },
2201};
2202
2203static struct branch_clk gcc_usb_hs_system_clk = {
2204 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002205 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002206 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002207 .base = &virt_bases[GCC_BASE],
2208 .c = {
2209 .dbg_name = "gcc_usb_hs_system_clk",
2210 .ops = &clk_ops_branch,
2211 CLK_INIT(gcc_usb_hs_system_clk.c),
2212 },
2213};
2214
2215static struct branch_clk gcc_usb_hsic_ahb_clk = {
2216 .cbcr_reg = USB_HSIC_AHB_CBCR,
2217 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002218 .base = &virt_bases[GCC_BASE],
2219 .c = {
2220 .dbg_name = "gcc_usb_hsic_ahb_clk",
2221 .ops = &clk_ops_branch,
2222 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2223 },
2224};
2225
2226static struct branch_clk gcc_usb_hsic_clk = {
2227 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002228 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002229 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002230 .base = &virt_bases[GCC_BASE],
2231 .c = {
2232 .dbg_name = "gcc_usb_hsic_clk",
2233 .ops = &clk_ops_branch,
2234 CLK_INIT(gcc_usb_hsic_clk.c),
2235 },
2236};
2237
2238static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2239 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2240 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002241 .base = &virt_bases[GCC_BASE],
2242 .c = {
2243 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2244 .ops = &clk_ops_branch,
2245 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2246 },
2247};
2248
2249static struct branch_clk gcc_usb_hsic_system_clk = {
2250 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2251 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002252 .base = &virt_bases[GCC_BASE],
2253 .c = {
2254 .dbg_name = "gcc_usb_hsic_system_clk",
2255 .ops = &clk_ops_branch,
2256 CLK_INIT(gcc_usb_hsic_system_clk.c),
2257 },
2258};
2259
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002260struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2261 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2262 .has_sibling = 1,
2263 .base = &virt_bases[GCC_BASE],
2264 .c = {
2265 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2266 .ops = &clk_ops_branch,
2267 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2268 },
2269};
2270
2271struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2272 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2273 .has_sibling = 1,
2274 .base = &virt_bases[GCC_BASE],
2275 .c = {
2276 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2277 .ops = &clk_ops_branch,
2278 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2279 },
2280};
2281
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002282static struct branch_clk gcc_mss_cfg_ahb_clk = {
2283 .cbcr_reg = MSS_CFG_AHB_CBCR,
2284 .has_sibling = 1,
2285 .base = &virt_bases[GCC_BASE],
2286 .c = {
2287 .dbg_name = "gcc_mss_cfg_ahb_clk",
2288 .ops = &clk_ops_branch,
2289 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2290 },
2291};
2292
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002293static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002294 F_MM( 19200000, cxo, 1, 0, 0),
2295 F_MM(150000000, gpll0, 4, 0, 0),
2296 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002297 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002298 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002299 F_END
2300};
2301
2302static struct rcg_clk axi_clk_src = {
2303 .cmd_rcgr_reg = 0x5040,
2304 .set_rate = set_rate_hid,
2305 .freq_tbl = ftbl_mmss_axi_clk,
2306 .current_freq = &rcg_dummy_freq,
2307 .base = &virt_bases[MMSS_BASE],
2308 .c = {
2309 .dbg_name = "axi_clk_src",
2310 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002311 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2312 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002313 CLK_INIT(axi_clk_src.c),
2314 },
2315};
2316
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002317static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2318 F_MM( 19200000, cxo, 1, 0, 0),
2319 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002320 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002321 F_MM(400000000, mmpll0, 2, 0, 0),
2322 F_END
2323};
2324
2325struct rcg_clk ocmemnoc_clk_src = {
2326 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2327 .set_rate = set_rate_hid,
2328 .freq_tbl = ftbl_ocmemnoc_clk,
2329 .current_freq = &rcg_dummy_freq,
2330 .base = &virt_bases[MMSS_BASE],
2331 .c = {
2332 .dbg_name = "ocmemnoc_clk_src",
2333 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002334 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002335 HIGH, 400000000),
2336 CLK_INIT(ocmemnoc_clk_src.c),
2337 },
2338};
2339
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002340static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2341 F_MM(100000000, gpll0, 6, 0, 0),
2342 F_MM(200000000, mmpll0, 4, 0, 0),
2343 F_END
2344};
2345
2346static struct rcg_clk csi0_clk_src = {
2347 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2348 .set_rate = set_rate_hid,
2349 .freq_tbl = ftbl_camss_csi0_3_clk,
2350 .current_freq = &rcg_dummy_freq,
2351 .base = &virt_bases[MMSS_BASE],
2352 .c = {
2353 .dbg_name = "csi0_clk_src",
2354 .ops = &clk_ops_rcg,
2355 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2356 CLK_INIT(csi0_clk_src.c),
2357 },
2358};
2359
2360static struct rcg_clk csi1_clk_src = {
2361 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2362 .set_rate = set_rate_hid,
2363 .freq_tbl = ftbl_camss_csi0_3_clk,
2364 .current_freq = &rcg_dummy_freq,
2365 .base = &virt_bases[MMSS_BASE],
2366 .c = {
2367 .dbg_name = "csi1_clk_src",
2368 .ops = &clk_ops_rcg,
2369 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2370 CLK_INIT(csi1_clk_src.c),
2371 },
2372};
2373
2374static struct rcg_clk csi2_clk_src = {
2375 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2376 .set_rate = set_rate_hid,
2377 .freq_tbl = ftbl_camss_csi0_3_clk,
2378 .current_freq = &rcg_dummy_freq,
2379 .base = &virt_bases[MMSS_BASE],
2380 .c = {
2381 .dbg_name = "csi2_clk_src",
2382 .ops = &clk_ops_rcg,
2383 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2384 CLK_INIT(csi2_clk_src.c),
2385 },
2386};
2387
2388static struct rcg_clk csi3_clk_src = {
2389 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2390 .set_rate = set_rate_hid,
2391 .freq_tbl = ftbl_camss_csi0_3_clk,
2392 .current_freq = &rcg_dummy_freq,
2393 .base = &virt_bases[MMSS_BASE],
2394 .c = {
2395 .dbg_name = "csi3_clk_src",
2396 .ops = &clk_ops_rcg,
2397 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2398 CLK_INIT(csi3_clk_src.c),
2399 },
2400};
2401
2402static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2403 F_MM( 37500000, gpll0, 16, 0, 0),
2404 F_MM( 50000000, gpll0, 12, 0, 0),
2405 F_MM( 60000000, gpll0, 10, 0, 0),
2406 F_MM( 80000000, gpll0, 7.5, 0, 0),
2407 F_MM(100000000, gpll0, 6, 0, 0),
2408 F_MM(109090000, gpll0, 5.5, 0, 0),
2409 F_MM(150000000, gpll0, 4, 0, 0),
2410 F_MM(200000000, gpll0, 3, 0, 0),
2411 F_MM(228570000, mmpll0, 3.5, 0, 0),
2412 F_MM(266670000, mmpll0, 3, 0, 0),
2413 F_MM(320000000, mmpll0, 2.5, 0, 0),
2414 F_END
2415};
2416
2417static struct rcg_clk vfe0_clk_src = {
2418 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2419 .set_rate = set_rate_hid,
2420 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2421 .current_freq = &rcg_dummy_freq,
2422 .base = &virt_bases[MMSS_BASE],
2423 .c = {
2424 .dbg_name = "vfe0_clk_src",
2425 .ops = &clk_ops_rcg,
2426 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2427 HIGH, 320000000),
2428 CLK_INIT(vfe0_clk_src.c),
2429 },
2430};
2431
2432static struct rcg_clk vfe1_clk_src = {
2433 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2434 .set_rate = set_rate_hid,
2435 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2436 .current_freq = &rcg_dummy_freq,
2437 .base = &virt_bases[MMSS_BASE],
2438 .c = {
2439 .dbg_name = "vfe1_clk_src",
2440 .ops = &clk_ops_rcg,
2441 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2442 HIGH, 320000000),
2443 CLK_INIT(vfe1_clk_src.c),
2444 },
2445};
2446
2447static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2448 F_MM( 37500000, gpll0, 16, 0, 0),
2449 F_MM( 60000000, gpll0, 10, 0, 0),
2450 F_MM( 75000000, gpll0, 8, 0, 0),
2451 F_MM( 85710000, gpll0, 7, 0, 0),
2452 F_MM(100000000, gpll0, 6, 0, 0),
2453 F_MM(133330000, mmpll0, 6, 0, 0),
2454 F_MM(160000000, mmpll0, 5, 0, 0),
2455 F_MM(200000000, mmpll0, 4, 0, 0),
2456 F_MM(266670000, mmpll0, 3, 0, 0),
2457 F_MM(320000000, mmpll0, 2.5, 0, 0),
2458 F_END
2459};
2460
2461static struct rcg_clk mdp_clk_src = {
2462 .cmd_rcgr_reg = MDP_CMD_RCGR,
2463 .set_rate = set_rate_hid,
2464 .freq_tbl = ftbl_mdss_mdp_clk,
2465 .current_freq = &rcg_dummy_freq,
2466 .base = &virt_bases[MMSS_BASE],
2467 .c = {
2468 .dbg_name = "mdp_clk_src",
2469 .ops = &clk_ops_rcg,
2470 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2471 HIGH, 320000000),
2472 CLK_INIT(mdp_clk_src.c),
2473 },
2474};
2475
2476static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2477 F_MM(19200000, cxo, 1, 0, 0),
2478 F_END
2479};
2480
2481static struct rcg_clk cci_clk_src = {
2482 .cmd_rcgr_reg = CCI_CMD_RCGR,
2483 .set_rate = set_rate_hid,
2484 .freq_tbl = ftbl_camss_cci_cci_clk,
2485 .current_freq = &rcg_dummy_freq,
2486 .base = &virt_bases[MMSS_BASE],
2487 .c = {
2488 .dbg_name = "cci_clk_src",
2489 .ops = &clk_ops_rcg,
2490 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2491 CLK_INIT(cci_clk_src.c),
2492 },
2493};
2494
2495static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2496 F_MM( 10000, cxo, 16, 1, 120),
2497 F_MM( 20000, cxo, 16, 1, 50),
2498 F_MM( 6000000, gpll0, 10, 1, 10),
2499 F_MM(12000000, gpll0, 10, 1, 5),
2500 F_MM(13000000, gpll0, 10, 13, 60),
2501 F_MM(24000000, gpll0, 5, 1, 5),
2502 F_END
2503};
2504
2505static struct rcg_clk mmss_gp0_clk_src = {
2506 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2507 .set_rate = set_rate_mnd,
2508 .freq_tbl = ftbl_camss_gp0_1_clk,
2509 .current_freq = &rcg_dummy_freq,
2510 .base = &virt_bases[MMSS_BASE],
2511 .c = {
2512 .dbg_name = "mmss_gp0_clk_src",
2513 .ops = &clk_ops_rcg_mnd,
2514 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2515 CLK_INIT(mmss_gp0_clk_src.c),
2516 },
2517};
2518
2519static struct rcg_clk mmss_gp1_clk_src = {
2520 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2521 .set_rate = set_rate_mnd,
2522 .freq_tbl = ftbl_camss_gp0_1_clk,
2523 .current_freq = &rcg_dummy_freq,
2524 .base = &virt_bases[MMSS_BASE],
2525 .c = {
2526 .dbg_name = "mmss_gp1_clk_src",
2527 .ops = &clk_ops_rcg_mnd,
2528 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2529 CLK_INIT(mmss_gp1_clk_src.c),
2530 },
2531};
2532
2533static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2534 F_MM( 75000000, gpll0, 8, 0, 0),
2535 F_MM(150000000, gpll0, 4, 0, 0),
2536 F_MM(200000000, gpll0, 3, 0, 0),
2537 F_MM(228570000, mmpll0, 3.5, 0, 0),
2538 F_MM(266670000, mmpll0, 3, 0, 0),
2539 F_MM(320000000, mmpll0, 2.5, 0, 0),
2540 F_END
2541};
2542
2543static struct rcg_clk jpeg0_clk_src = {
2544 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2545 .set_rate = set_rate_hid,
2546 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2547 .current_freq = &rcg_dummy_freq,
2548 .base = &virt_bases[MMSS_BASE],
2549 .c = {
2550 .dbg_name = "jpeg0_clk_src",
2551 .ops = &clk_ops_rcg,
2552 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2553 HIGH, 320000000),
2554 CLK_INIT(jpeg0_clk_src.c),
2555 },
2556};
2557
2558static struct rcg_clk jpeg1_clk_src = {
2559 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2560 .set_rate = set_rate_hid,
2561 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2562 .current_freq = &rcg_dummy_freq,
2563 .base = &virt_bases[MMSS_BASE],
2564 .c = {
2565 .dbg_name = "jpeg1_clk_src",
2566 .ops = &clk_ops_rcg,
2567 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2568 HIGH, 320000000),
2569 CLK_INIT(jpeg1_clk_src.c),
2570 },
2571};
2572
2573static struct rcg_clk jpeg2_clk_src = {
2574 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2575 .set_rate = set_rate_hid,
2576 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2577 .current_freq = &rcg_dummy_freq,
2578 .base = &virt_bases[MMSS_BASE],
2579 .c = {
2580 .dbg_name = "jpeg2_clk_src",
2581 .ops = &clk_ops_rcg,
2582 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2583 HIGH, 320000000),
2584 CLK_INIT(jpeg2_clk_src.c),
2585 },
2586};
2587
2588static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2589 F_MM(66670000, gpll0, 9, 0, 0),
2590 F_END
2591};
2592
2593static struct rcg_clk mclk0_clk_src = {
2594 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2595 .set_rate = set_rate_hid,
2596 .freq_tbl = ftbl_camss_mclk0_3_clk,
2597 .current_freq = &rcg_dummy_freq,
2598 .base = &virt_bases[MMSS_BASE],
2599 .c = {
2600 .dbg_name = "mclk0_clk_src",
2601 .ops = &clk_ops_rcg,
2602 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2603 CLK_INIT(mclk0_clk_src.c),
2604 },
2605};
2606
2607static struct rcg_clk mclk1_clk_src = {
2608 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2609 .set_rate = set_rate_hid,
2610 .freq_tbl = ftbl_camss_mclk0_3_clk,
2611 .current_freq = &rcg_dummy_freq,
2612 .base = &virt_bases[MMSS_BASE],
2613 .c = {
2614 .dbg_name = "mclk1_clk_src",
2615 .ops = &clk_ops_rcg,
2616 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2617 CLK_INIT(mclk1_clk_src.c),
2618 },
2619};
2620
2621static struct rcg_clk mclk2_clk_src = {
2622 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2623 .set_rate = set_rate_hid,
2624 .freq_tbl = ftbl_camss_mclk0_3_clk,
2625 .current_freq = &rcg_dummy_freq,
2626 .base = &virt_bases[MMSS_BASE],
2627 .c = {
2628 .dbg_name = "mclk2_clk_src",
2629 .ops = &clk_ops_rcg,
2630 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2631 CLK_INIT(mclk2_clk_src.c),
2632 },
2633};
2634
2635static struct rcg_clk mclk3_clk_src = {
2636 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2637 .set_rate = set_rate_hid,
2638 .freq_tbl = ftbl_camss_mclk0_3_clk,
2639 .current_freq = &rcg_dummy_freq,
2640 .base = &virt_bases[MMSS_BASE],
2641 .c = {
2642 .dbg_name = "mclk3_clk_src",
2643 .ops = &clk_ops_rcg,
2644 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2645 CLK_INIT(mclk3_clk_src.c),
2646 },
2647};
2648
2649static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2650 F_MM(100000000, gpll0, 6, 0, 0),
2651 F_MM(200000000, mmpll0, 4, 0, 0),
2652 F_END
2653};
2654
2655static struct rcg_clk csi0phytimer_clk_src = {
2656 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2657 .set_rate = set_rate_hid,
2658 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2659 .current_freq = &rcg_dummy_freq,
2660 .base = &virt_bases[MMSS_BASE],
2661 .c = {
2662 .dbg_name = "csi0phytimer_clk_src",
2663 .ops = &clk_ops_rcg,
2664 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2665 CLK_INIT(csi0phytimer_clk_src.c),
2666 },
2667};
2668
2669static struct rcg_clk csi1phytimer_clk_src = {
2670 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2671 .set_rate = set_rate_hid,
2672 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2673 .current_freq = &rcg_dummy_freq,
2674 .base = &virt_bases[MMSS_BASE],
2675 .c = {
2676 .dbg_name = "csi1phytimer_clk_src",
2677 .ops = &clk_ops_rcg,
2678 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2679 CLK_INIT(csi1phytimer_clk_src.c),
2680 },
2681};
2682
2683static struct rcg_clk csi2phytimer_clk_src = {
2684 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2685 .set_rate = set_rate_hid,
2686 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2687 .current_freq = &rcg_dummy_freq,
2688 .base = &virt_bases[MMSS_BASE],
2689 .c = {
2690 .dbg_name = "csi2phytimer_clk_src",
2691 .ops = &clk_ops_rcg,
2692 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2693 CLK_INIT(csi2phytimer_clk_src.c),
2694 },
2695};
2696
2697static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2698 F_MM(150000000, gpll0, 4, 0, 0),
2699 F_MM(266670000, mmpll0, 3, 0, 0),
2700 F_MM(320000000, mmpll0, 2.5, 0, 0),
2701 F_END
2702};
2703
2704static struct rcg_clk cpp_clk_src = {
2705 .cmd_rcgr_reg = CPP_CMD_RCGR,
2706 .set_rate = set_rate_hid,
2707 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2708 .current_freq = &rcg_dummy_freq,
2709 .base = &virt_bases[MMSS_BASE],
2710 .c = {
2711 .dbg_name = "cpp_clk_src",
2712 .ops = &clk_ops_rcg,
2713 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2714 HIGH, 320000000),
2715 CLK_INIT(cpp_clk_src.c),
2716 },
2717};
2718
2719static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2720 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2721 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2722 F_END
2723};
2724
2725static struct rcg_clk byte0_clk_src = {
2726 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2727 .set_rate = set_rate_hid,
2728 .freq_tbl = ftbl_mdss_byte0_1_clk,
2729 .current_freq = &rcg_dummy_freq,
2730 .base = &virt_bases[MMSS_BASE],
2731 .c = {
2732 .dbg_name = "byte0_clk_src",
2733 .ops = &clk_ops_rcg,
2734 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2735 HIGH, 188000000),
2736 CLK_INIT(byte0_clk_src.c),
2737 },
2738};
2739
2740static struct rcg_clk byte1_clk_src = {
2741 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2742 .set_rate = set_rate_hid,
2743 .freq_tbl = ftbl_mdss_byte0_1_clk,
2744 .current_freq = &rcg_dummy_freq,
2745 .base = &virt_bases[MMSS_BASE],
2746 .c = {
2747 .dbg_name = "byte1_clk_src",
2748 .ops = &clk_ops_rcg,
2749 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2750 HIGH, 188000000),
2751 CLK_INIT(byte1_clk_src.c),
2752 },
2753};
2754
2755static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2756 F_MM(19200000, cxo, 1, 0, 0),
2757 F_END
2758};
2759
2760static struct rcg_clk edpaux_clk_src = {
2761 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2762 .set_rate = set_rate_hid,
2763 .freq_tbl = ftbl_mdss_edpaux_clk,
2764 .current_freq = &rcg_dummy_freq,
2765 .base = &virt_bases[MMSS_BASE],
2766 .c = {
2767 .dbg_name = "edpaux_clk_src",
2768 .ops = &clk_ops_rcg,
2769 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2770 CLK_INIT(edpaux_clk_src.c),
2771 },
2772};
2773
2774static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2775 F_MDSS(135000000, edppll_270, 2, 0, 0),
2776 F_MDSS(270000000, edppll_270, 11, 0, 0),
2777 F_END
2778};
2779
2780static struct rcg_clk edplink_clk_src = {
2781 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2782 .set_rate = set_rate_hid,
2783 .freq_tbl = ftbl_mdss_edplink_clk,
2784 .current_freq = &rcg_dummy_freq,
2785 .base = &virt_bases[MMSS_BASE],
2786 .c = {
2787 .dbg_name = "edplink_clk_src",
2788 .ops = &clk_ops_rcg,
2789 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2790 CLK_INIT(edplink_clk_src.c),
2791 },
2792};
2793
2794static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2795 F_MDSS(175000000, edppll_350, 2, 0, 0),
2796 F_MDSS(350000000, edppll_350, 11, 0, 0),
2797 F_END
2798};
2799
2800static struct rcg_clk edppixel_clk_src = {
2801 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2802 .set_rate = set_rate_mnd,
2803 .freq_tbl = ftbl_mdss_edppixel_clk,
2804 .current_freq = &rcg_dummy_freq,
2805 .base = &virt_bases[MMSS_BASE],
2806 .c = {
2807 .dbg_name = "edppixel_clk_src",
2808 .ops = &clk_ops_rcg_mnd,
2809 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2810 CLK_INIT(edppixel_clk_src.c),
2811 },
2812};
2813
2814static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2815 F_MM(19200000, cxo, 1, 0, 0),
2816 F_END
2817};
2818
2819static struct rcg_clk esc0_clk_src = {
2820 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2821 .set_rate = set_rate_hid,
2822 .freq_tbl = ftbl_mdss_esc0_1_clk,
2823 .current_freq = &rcg_dummy_freq,
2824 .base = &virt_bases[MMSS_BASE],
2825 .c = {
2826 .dbg_name = "esc0_clk_src",
2827 .ops = &clk_ops_rcg,
2828 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2829 CLK_INIT(esc0_clk_src.c),
2830 },
2831};
2832
2833static struct rcg_clk esc1_clk_src = {
2834 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2835 .set_rate = set_rate_hid,
2836 .freq_tbl = ftbl_mdss_esc0_1_clk,
2837 .current_freq = &rcg_dummy_freq,
2838 .base = &virt_bases[MMSS_BASE],
2839 .c = {
2840 .dbg_name = "esc1_clk_src",
2841 .ops = &clk_ops_rcg,
2842 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2843 CLK_INIT(esc1_clk_src.c),
2844 },
2845};
2846
2847static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2848 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2849 F_END
2850};
2851
2852static struct rcg_clk extpclk_clk_src = {
2853 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2854 .set_rate = set_rate_hid,
2855 .freq_tbl = ftbl_mdss_extpclk_clk,
2856 .current_freq = &rcg_dummy_freq,
2857 .base = &virt_bases[MMSS_BASE],
2858 .c = {
2859 .dbg_name = "extpclk_clk_src",
2860 .ops = &clk_ops_rcg,
2861 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2862 CLK_INIT(extpclk_clk_src.c),
2863 },
2864};
2865
2866static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2867 F_MDSS(19200000, cxo, 1, 0, 0),
2868 F_END
2869};
2870
2871static struct rcg_clk hdmi_clk_src = {
2872 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2873 .set_rate = set_rate_hid,
2874 .freq_tbl = ftbl_mdss_hdmi_clk,
2875 .current_freq = &rcg_dummy_freq,
2876 .base = &virt_bases[MMSS_BASE],
2877 .c = {
2878 .dbg_name = "hdmi_clk_src",
2879 .ops = &clk_ops_rcg,
2880 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2881 CLK_INIT(hdmi_clk_src.c),
2882 },
2883};
2884
2885static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2886 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2887 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2888 F_END
2889};
2890
2891static struct rcg_clk pclk0_clk_src = {
2892 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2893 .set_rate = set_rate_mnd,
2894 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2895 .current_freq = &rcg_dummy_freq,
2896 .base = &virt_bases[MMSS_BASE],
2897 .c = {
2898 .dbg_name = "pclk0_clk_src",
2899 .ops = &clk_ops_rcg_mnd,
2900 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2901 CLK_INIT(pclk0_clk_src.c),
2902 },
2903};
2904
2905static struct rcg_clk pclk1_clk_src = {
2906 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2907 .set_rate = set_rate_mnd,
2908 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2909 .current_freq = &rcg_dummy_freq,
2910 .base = &virt_bases[MMSS_BASE],
2911 .c = {
2912 .dbg_name = "pclk1_clk_src",
2913 .ops = &clk_ops_rcg_mnd,
2914 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2915 CLK_INIT(pclk1_clk_src.c),
2916 },
2917};
2918
2919static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2920 F_MDSS(19200000, cxo, 1, 0, 0),
2921 F_END
2922};
2923
2924static struct rcg_clk vsync_clk_src = {
2925 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2926 .set_rate = set_rate_hid,
2927 .freq_tbl = ftbl_mdss_vsync_clk,
2928 .current_freq = &rcg_dummy_freq,
2929 .base = &virt_bases[MMSS_BASE],
2930 .c = {
2931 .dbg_name = "vsync_clk_src",
2932 .ops = &clk_ops_rcg,
2933 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2934 CLK_INIT(vsync_clk_src.c),
2935 },
2936};
2937
2938static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2939 F_MM( 50000000, gpll0, 12, 0, 0),
2940 F_MM(100000000, gpll0, 6, 0, 0),
2941 F_MM(133330000, mmpll0, 6, 0, 0),
2942 F_MM(200000000, mmpll0, 4, 0, 0),
2943 F_MM(266670000, mmpll0, 3, 0, 0),
2944 F_MM(410000000, mmpll3, 2, 0, 0),
2945 F_END
2946};
2947
2948static struct rcg_clk vcodec0_clk_src = {
2949 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2950 .set_rate = set_rate_mnd,
2951 .freq_tbl = ftbl_venus0_vcodec0_clk,
2952 .current_freq = &rcg_dummy_freq,
2953 .base = &virt_bases[MMSS_BASE],
2954 .c = {
2955 .dbg_name = "vcodec0_clk_src",
2956 .ops = &clk_ops_rcg_mnd,
2957 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2958 HIGH, 410000000),
2959 CLK_INIT(vcodec0_clk_src.c),
2960 },
2961};
2962
2963static struct branch_clk camss_cci_cci_ahb_clk = {
2964 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002965 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002966 .base = &virt_bases[MMSS_BASE],
2967 .c = {
2968 .dbg_name = "camss_cci_cci_ahb_clk",
2969 .ops = &clk_ops_branch,
2970 CLK_INIT(camss_cci_cci_ahb_clk.c),
2971 },
2972};
2973
2974static struct branch_clk camss_cci_cci_clk = {
2975 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2976 .parent = &cci_clk_src.c,
2977 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002978 .base = &virt_bases[MMSS_BASE],
2979 .c = {
2980 .dbg_name = "camss_cci_cci_clk",
2981 .ops = &clk_ops_branch,
2982 CLK_INIT(camss_cci_cci_clk.c),
2983 },
2984};
2985
2986static struct branch_clk camss_csi0_ahb_clk = {
2987 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002988 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002989 .base = &virt_bases[MMSS_BASE],
2990 .c = {
2991 .dbg_name = "camss_csi0_ahb_clk",
2992 .ops = &clk_ops_branch,
2993 CLK_INIT(camss_csi0_ahb_clk.c),
2994 },
2995};
2996
2997static struct branch_clk camss_csi0_clk = {
2998 .cbcr_reg = CAMSS_CSI0_CBCR,
2999 .parent = &csi0_clk_src.c,
3000 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003001 .base = &virt_bases[MMSS_BASE],
3002 .c = {
3003 .dbg_name = "camss_csi0_clk",
3004 .ops = &clk_ops_branch,
3005 CLK_INIT(camss_csi0_clk.c),
3006 },
3007};
3008
3009static struct branch_clk camss_csi0phy_clk = {
3010 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3011 .parent = &csi0_clk_src.c,
3012 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003013 .base = &virt_bases[MMSS_BASE],
3014 .c = {
3015 .dbg_name = "camss_csi0phy_clk",
3016 .ops = &clk_ops_branch,
3017 CLK_INIT(camss_csi0phy_clk.c),
3018 },
3019};
3020
3021static struct branch_clk camss_csi0pix_clk = {
3022 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3023 .parent = &csi0_clk_src.c,
3024 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003025 .base = &virt_bases[MMSS_BASE],
3026 .c = {
3027 .dbg_name = "camss_csi0pix_clk",
3028 .ops = &clk_ops_branch,
3029 CLK_INIT(camss_csi0pix_clk.c),
3030 },
3031};
3032
3033static struct branch_clk camss_csi0rdi_clk = {
3034 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3035 .parent = &csi0_clk_src.c,
3036 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .base = &virt_bases[MMSS_BASE],
3038 .c = {
3039 .dbg_name = "camss_csi0rdi_clk",
3040 .ops = &clk_ops_branch,
3041 CLK_INIT(camss_csi0rdi_clk.c),
3042 },
3043};
3044
3045static struct branch_clk camss_csi1_ahb_clk = {
3046 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003048 .base = &virt_bases[MMSS_BASE],
3049 .c = {
3050 .dbg_name = "camss_csi1_ahb_clk",
3051 .ops = &clk_ops_branch,
3052 CLK_INIT(camss_csi1_ahb_clk.c),
3053 },
3054};
3055
3056static struct branch_clk camss_csi1_clk = {
3057 .cbcr_reg = CAMSS_CSI1_CBCR,
3058 .parent = &csi1_clk_src.c,
3059 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003060 .base = &virt_bases[MMSS_BASE],
3061 .c = {
3062 .dbg_name = "camss_csi1_clk",
3063 .ops = &clk_ops_branch,
3064 CLK_INIT(camss_csi1_clk.c),
3065 },
3066};
3067
3068static struct branch_clk camss_csi1phy_clk = {
3069 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3070 .parent = &csi1_clk_src.c,
3071 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003072 .base = &virt_bases[MMSS_BASE],
3073 .c = {
3074 .dbg_name = "camss_csi1phy_clk",
3075 .ops = &clk_ops_branch,
3076 CLK_INIT(camss_csi1phy_clk.c),
3077 },
3078};
3079
3080static struct branch_clk camss_csi1pix_clk = {
3081 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3082 .parent = &csi1_clk_src.c,
3083 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003084 .base = &virt_bases[MMSS_BASE],
3085 .c = {
3086 .dbg_name = "camss_csi1pix_clk",
3087 .ops = &clk_ops_branch,
3088 CLK_INIT(camss_csi1pix_clk.c),
3089 },
3090};
3091
3092static struct branch_clk camss_csi1rdi_clk = {
3093 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3094 .parent = &csi1_clk_src.c,
3095 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003096 .base = &virt_bases[MMSS_BASE],
3097 .c = {
3098 .dbg_name = "camss_csi1rdi_clk",
3099 .ops = &clk_ops_branch,
3100 CLK_INIT(camss_csi1rdi_clk.c),
3101 },
3102};
3103
3104static struct branch_clk camss_csi2_ahb_clk = {
3105 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003107 .base = &virt_bases[MMSS_BASE],
3108 .c = {
3109 .dbg_name = "camss_csi2_ahb_clk",
3110 .ops = &clk_ops_branch,
3111 CLK_INIT(camss_csi2_ahb_clk.c),
3112 },
3113};
3114
3115static struct branch_clk camss_csi2_clk = {
3116 .cbcr_reg = CAMSS_CSI2_CBCR,
3117 .parent = &csi2_clk_src.c,
3118 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003119 .base = &virt_bases[MMSS_BASE],
3120 .c = {
3121 .dbg_name = "camss_csi2_clk",
3122 .ops = &clk_ops_branch,
3123 CLK_INIT(camss_csi2_clk.c),
3124 },
3125};
3126
3127static struct branch_clk camss_csi2phy_clk = {
3128 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3129 .parent = &csi2_clk_src.c,
3130 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003131 .base = &virt_bases[MMSS_BASE],
3132 .c = {
3133 .dbg_name = "camss_csi2phy_clk",
3134 .ops = &clk_ops_branch,
3135 CLK_INIT(camss_csi2phy_clk.c),
3136 },
3137};
3138
3139static struct branch_clk camss_csi2pix_clk = {
3140 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3141 .parent = &csi2_clk_src.c,
3142 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003143 .base = &virt_bases[MMSS_BASE],
3144 .c = {
3145 .dbg_name = "camss_csi2pix_clk",
3146 .ops = &clk_ops_branch,
3147 CLK_INIT(camss_csi2pix_clk.c),
3148 },
3149};
3150
3151static struct branch_clk camss_csi2rdi_clk = {
3152 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3153 .parent = &csi2_clk_src.c,
3154 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003155 .base = &virt_bases[MMSS_BASE],
3156 .c = {
3157 .dbg_name = "camss_csi2rdi_clk",
3158 .ops = &clk_ops_branch,
3159 CLK_INIT(camss_csi2rdi_clk.c),
3160 },
3161};
3162
3163static struct branch_clk camss_csi3_ahb_clk = {
3164 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003165 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003166 .base = &virt_bases[MMSS_BASE],
3167 .c = {
3168 .dbg_name = "camss_csi3_ahb_clk",
3169 .ops = &clk_ops_branch,
3170 CLK_INIT(camss_csi3_ahb_clk.c),
3171 },
3172};
3173
3174static struct branch_clk camss_csi3_clk = {
3175 .cbcr_reg = CAMSS_CSI3_CBCR,
3176 .parent = &csi3_clk_src.c,
3177 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003178 .base = &virt_bases[MMSS_BASE],
3179 .c = {
3180 .dbg_name = "camss_csi3_clk",
3181 .ops = &clk_ops_branch,
3182 CLK_INIT(camss_csi3_clk.c),
3183 },
3184};
3185
3186static struct branch_clk camss_csi3phy_clk = {
3187 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3188 .parent = &csi3_clk_src.c,
3189 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003190 .base = &virt_bases[MMSS_BASE],
3191 .c = {
3192 .dbg_name = "camss_csi3phy_clk",
3193 .ops = &clk_ops_branch,
3194 CLK_INIT(camss_csi3phy_clk.c),
3195 },
3196};
3197
3198static struct branch_clk camss_csi3pix_clk = {
3199 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3200 .parent = &csi3_clk_src.c,
3201 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003202 .base = &virt_bases[MMSS_BASE],
3203 .c = {
3204 .dbg_name = "camss_csi3pix_clk",
3205 .ops = &clk_ops_branch,
3206 CLK_INIT(camss_csi3pix_clk.c),
3207 },
3208};
3209
3210static struct branch_clk camss_csi3rdi_clk = {
3211 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3212 .parent = &csi3_clk_src.c,
3213 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003214 .base = &virt_bases[MMSS_BASE],
3215 .c = {
3216 .dbg_name = "camss_csi3rdi_clk",
3217 .ops = &clk_ops_branch,
3218 CLK_INIT(camss_csi3rdi_clk.c),
3219 },
3220};
3221
3222static struct branch_clk camss_csi_vfe0_clk = {
3223 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3224 .parent = &vfe0_clk_src.c,
3225 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003226 .base = &virt_bases[MMSS_BASE],
3227 .c = {
3228 .dbg_name = "camss_csi_vfe0_clk",
3229 .ops = &clk_ops_branch,
3230 CLK_INIT(camss_csi_vfe0_clk.c),
3231 },
3232};
3233
3234static struct branch_clk camss_csi_vfe1_clk = {
3235 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3236 .parent = &vfe1_clk_src.c,
3237 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003238 .base = &virt_bases[MMSS_BASE],
3239 .c = {
3240 .dbg_name = "camss_csi_vfe1_clk",
3241 .ops = &clk_ops_branch,
3242 CLK_INIT(camss_csi_vfe1_clk.c),
3243 },
3244};
3245
3246static struct branch_clk camss_gp0_clk = {
3247 .cbcr_reg = CAMSS_GP0_CBCR,
3248 .parent = &mmss_gp0_clk_src.c,
3249 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003250 .base = &virt_bases[MMSS_BASE],
3251 .c = {
3252 .dbg_name = "camss_gp0_clk",
3253 .ops = &clk_ops_branch,
3254 CLK_INIT(camss_gp0_clk.c),
3255 },
3256};
3257
3258static struct branch_clk camss_gp1_clk = {
3259 .cbcr_reg = CAMSS_GP1_CBCR,
3260 .parent = &mmss_gp1_clk_src.c,
3261 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .base = &virt_bases[MMSS_BASE],
3263 .c = {
3264 .dbg_name = "camss_gp1_clk",
3265 .ops = &clk_ops_branch,
3266 CLK_INIT(camss_gp1_clk.c),
3267 },
3268};
3269
3270static struct branch_clk camss_ispif_ahb_clk = {
3271 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003272 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003273 .base = &virt_bases[MMSS_BASE],
3274 .c = {
3275 .dbg_name = "camss_ispif_ahb_clk",
3276 .ops = &clk_ops_branch,
3277 CLK_INIT(camss_ispif_ahb_clk.c),
3278 },
3279};
3280
3281static struct branch_clk camss_jpeg_jpeg0_clk = {
3282 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3283 .parent = &jpeg0_clk_src.c,
3284 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003285 .base = &virt_bases[MMSS_BASE],
3286 .c = {
3287 .dbg_name = "camss_jpeg_jpeg0_clk",
3288 .ops = &clk_ops_branch,
3289 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3290 },
3291};
3292
3293static struct branch_clk camss_jpeg_jpeg1_clk = {
3294 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3295 .parent = &jpeg1_clk_src.c,
3296 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003297 .base = &virt_bases[MMSS_BASE],
3298 .c = {
3299 .dbg_name = "camss_jpeg_jpeg1_clk",
3300 .ops = &clk_ops_branch,
3301 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3302 },
3303};
3304
3305static struct branch_clk camss_jpeg_jpeg2_clk = {
3306 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3307 .parent = &jpeg2_clk_src.c,
3308 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003309 .base = &virt_bases[MMSS_BASE],
3310 .c = {
3311 .dbg_name = "camss_jpeg_jpeg2_clk",
3312 .ops = &clk_ops_branch,
3313 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3314 },
3315};
3316
3317static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3318 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003319 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003320 .base = &virt_bases[MMSS_BASE],
3321 .c = {
3322 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3323 .ops = &clk_ops_branch,
3324 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3325 },
3326};
3327
3328static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3329 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3330 .parent = &axi_clk_src.c,
3331 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003332 .base = &virt_bases[MMSS_BASE],
3333 .c = {
3334 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3335 .ops = &clk_ops_branch,
3336 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3337 },
3338};
3339
3340static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3341 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003342 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003343 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003344 .base = &virt_bases[MMSS_BASE],
3345 .c = {
3346 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3347 .ops = &clk_ops_branch,
3348 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3349 },
3350};
3351
3352static struct branch_clk camss_mclk0_clk = {
3353 .cbcr_reg = CAMSS_MCLK0_CBCR,
3354 .parent = &mclk0_clk_src.c,
3355 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003356 .base = &virt_bases[MMSS_BASE],
3357 .c = {
3358 .dbg_name = "camss_mclk0_clk",
3359 .ops = &clk_ops_branch,
3360 CLK_INIT(camss_mclk0_clk.c),
3361 },
3362};
3363
3364static struct branch_clk camss_mclk1_clk = {
3365 .cbcr_reg = CAMSS_MCLK1_CBCR,
3366 .parent = &mclk1_clk_src.c,
3367 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003368 .base = &virt_bases[MMSS_BASE],
3369 .c = {
3370 .dbg_name = "camss_mclk1_clk",
3371 .ops = &clk_ops_branch,
3372 CLK_INIT(camss_mclk1_clk.c),
3373 },
3374};
3375
3376static struct branch_clk camss_mclk2_clk = {
3377 .cbcr_reg = CAMSS_MCLK2_CBCR,
3378 .parent = &mclk2_clk_src.c,
3379 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003380 .base = &virt_bases[MMSS_BASE],
3381 .c = {
3382 .dbg_name = "camss_mclk2_clk",
3383 .ops = &clk_ops_branch,
3384 CLK_INIT(camss_mclk2_clk.c),
3385 },
3386};
3387
3388static struct branch_clk camss_mclk3_clk = {
3389 .cbcr_reg = CAMSS_MCLK3_CBCR,
3390 .parent = &mclk3_clk_src.c,
3391 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003392 .base = &virt_bases[MMSS_BASE],
3393 .c = {
3394 .dbg_name = "camss_mclk3_clk",
3395 .ops = &clk_ops_branch,
3396 CLK_INIT(camss_mclk3_clk.c),
3397 },
3398};
3399
3400static struct branch_clk camss_micro_ahb_clk = {
3401 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003403 .base = &virt_bases[MMSS_BASE],
3404 .c = {
3405 .dbg_name = "camss_micro_ahb_clk",
3406 .ops = &clk_ops_branch,
3407 CLK_INIT(camss_micro_ahb_clk.c),
3408 },
3409};
3410
3411static struct branch_clk camss_phy0_csi0phytimer_clk = {
3412 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3413 .parent = &csi0phytimer_clk_src.c,
3414 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003415 .base = &virt_bases[MMSS_BASE],
3416 .c = {
3417 .dbg_name = "camss_phy0_csi0phytimer_clk",
3418 .ops = &clk_ops_branch,
3419 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3420 },
3421};
3422
3423static struct branch_clk camss_phy1_csi1phytimer_clk = {
3424 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3425 .parent = &csi1phytimer_clk_src.c,
3426 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003427 .base = &virt_bases[MMSS_BASE],
3428 .c = {
3429 .dbg_name = "camss_phy1_csi1phytimer_clk",
3430 .ops = &clk_ops_branch,
3431 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3432 },
3433};
3434
3435static struct branch_clk camss_phy2_csi2phytimer_clk = {
3436 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3437 .parent = &csi2phytimer_clk_src.c,
3438 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003439 .base = &virt_bases[MMSS_BASE],
3440 .c = {
3441 .dbg_name = "camss_phy2_csi2phytimer_clk",
3442 .ops = &clk_ops_branch,
3443 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3444 },
3445};
3446
3447static struct branch_clk camss_top_ahb_clk = {
3448 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .base = &virt_bases[MMSS_BASE],
3451 .c = {
3452 .dbg_name = "camss_top_ahb_clk",
3453 .ops = &clk_ops_branch,
3454 CLK_INIT(camss_top_ahb_clk.c),
3455 },
3456};
3457
3458static struct branch_clk camss_vfe_cpp_ahb_clk = {
3459 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003461 .base = &virt_bases[MMSS_BASE],
3462 .c = {
3463 .dbg_name = "camss_vfe_cpp_ahb_clk",
3464 .ops = &clk_ops_branch,
3465 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3466 },
3467};
3468
3469static struct branch_clk camss_vfe_cpp_clk = {
3470 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3471 .parent = &cpp_clk_src.c,
3472 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003473 .base = &virt_bases[MMSS_BASE],
3474 .c = {
3475 .dbg_name = "camss_vfe_cpp_clk",
3476 .ops = &clk_ops_branch,
3477 CLK_INIT(camss_vfe_cpp_clk.c),
3478 },
3479};
3480
3481static struct branch_clk camss_vfe_vfe0_clk = {
3482 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3483 .parent = &vfe0_clk_src.c,
3484 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003485 .base = &virt_bases[MMSS_BASE],
3486 .c = {
3487 .dbg_name = "camss_vfe_vfe0_clk",
3488 .ops = &clk_ops_branch,
3489 CLK_INIT(camss_vfe_vfe0_clk.c),
3490 },
3491};
3492
3493static struct branch_clk camss_vfe_vfe1_clk = {
3494 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3495 .parent = &vfe1_clk_src.c,
3496 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003497 .base = &virt_bases[MMSS_BASE],
3498 .c = {
3499 .dbg_name = "camss_vfe_vfe1_clk",
3500 .ops = &clk_ops_branch,
3501 CLK_INIT(camss_vfe_vfe1_clk.c),
3502 },
3503};
3504
3505static struct branch_clk camss_vfe_vfe_ahb_clk = {
3506 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003508 .base = &virt_bases[MMSS_BASE],
3509 .c = {
3510 .dbg_name = "camss_vfe_vfe_ahb_clk",
3511 .ops = &clk_ops_branch,
3512 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3513 },
3514};
3515
3516static struct branch_clk camss_vfe_vfe_axi_clk = {
3517 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3518 .parent = &axi_clk_src.c,
3519 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003520 .base = &virt_bases[MMSS_BASE],
3521 .c = {
3522 .dbg_name = "camss_vfe_vfe_axi_clk",
3523 .ops = &clk_ops_branch,
3524 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3525 },
3526};
3527
3528static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3529 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003530 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003531 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .base = &virt_bases[MMSS_BASE],
3533 .c = {
3534 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3535 .ops = &clk_ops_branch,
3536 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3537 },
3538};
3539
3540static struct branch_clk mdss_ahb_clk = {
3541 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003543 .base = &virt_bases[MMSS_BASE],
3544 .c = {
3545 .dbg_name = "mdss_ahb_clk",
3546 .ops = &clk_ops_branch,
3547 CLK_INIT(mdss_ahb_clk.c),
3548 },
3549};
3550
3551static struct branch_clk mdss_axi_clk = {
3552 .cbcr_reg = MDSS_AXI_CBCR,
3553 .parent = &axi_clk_src.c,
3554 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003555 .base = &virt_bases[MMSS_BASE],
3556 .c = {
3557 .dbg_name = "mdss_axi_clk",
3558 .ops = &clk_ops_branch,
3559 CLK_INIT(mdss_axi_clk.c),
3560 },
3561};
3562
3563static struct branch_clk mdss_byte0_clk = {
3564 .cbcr_reg = MDSS_BYTE0_CBCR,
3565 .parent = &byte0_clk_src.c,
3566 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003567 .base = &virt_bases[MMSS_BASE],
3568 .c = {
3569 .dbg_name = "mdss_byte0_clk",
3570 .ops = &clk_ops_branch,
3571 CLK_INIT(mdss_byte0_clk.c),
3572 },
3573};
3574
3575static struct branch_clk mdss_byte1_clk = {
3576 .cbcr_reg = MDSS_BYTE1_CBCR,
3577 .parent = &byte1_clk_src.c,
3578 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003579 .base = &virt_bases[MMSS_BASE],
3580 .c = {
3581 .dbg_name = "mdss_byte1_clk",
3582 .ops = &clk_ops_branch,
3583 CLK_INIT(mdss_byte1_clk.c),
3584 },
3585};
3586
3587static struct branch_clk mdss_edpaux_clk = {
3588 .cbcr_reg = MDSS_EDPAUX_CBCR,
3589 .parent = &edpaux_clk_src.c,
3590 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003591 .base = &virt_bases[MMSS_BASE],
3592 .c = {
3593 .dbg_name = "mdss_edpaux_clk",
3594 .ops = &clk_ops_branch,
3595 CLK_INIT(mdss_edpaux_clk.c),
3596 },
3597};
3598
3599static struct branch_clk mdss_edplink_clk = {
3600 .cbcr_reg = MDSS_EDPLINK_CBCR,
3601 .parent = &edplink_clk_src.c,
3602 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003603 .base = &virt_bases[MMSS_BASE],
3604 .c = {
3605 .dbg_name = "mdss_edplink_clk",
3606 .ops = &clk_ops_branch,
3607 CLK_INIT(mdss_edplink_clk.c),
3608 },
3609};
3610
3611static struct branch_clk mdss_edppixel_clk = {
3612 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3613 .parent = &edppixel_clk_src.c,
3614 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003615 .base = &virt_bases[MMSS_BASE],
3616 .c = {
3617 .dbg_name = "mdss_edppixel_clk",
3618 .ops = &clk_ops_branch,
3619 CLK_INIT(mdss_edppixel_clk.c),
3620 },
3621};
3622
3623static struct branch_clk mdss_esc0_clk = {
3624 .cbcr_reg = MDSS_ESC0_CBCR,
3625 .parent = &esc0_clk_src.c,
3626 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003627 .base = &virt_bases[MMSS_BASE],
3628 .c = {
3629 .dbg_name = "mdss_esc0_clk",
3630 .ops = &clk_ops_branch,
3631 CLK_INIT(mdss_esc0_clk.c),
3632 },
3633};
3634
3635static struct branch_clk mdss_esc1_clk = {
3636 .cbcr_reg = MDSS_ESC1_CBCR,
3637 .parent = &esc1_clk_src.c,
3638 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003639 .base = &virt_bases[MMSS_BASE],
3640 .c = {
3641 .dbg_name = "mdss_esc1_clk",
3642 .ops = &clk_ops_branch,
3643 CLK_INIT(mdss_esc1_clk.c),
3644 },
3645};
3646
3647static struct branch_clk mdss_extpclk_clk = {
3648 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3649 .parent = &extpclk_clk_src.c,
3650 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .base = &virt_bases[MMSS_BASE],
3652 .c = {
3653 .dbg_name = "mdss_extpclk_clk",
3654 .ops = &clk_ops_branch,
3655 CLK_INIT(mdss_extpclk_clk.c),
3656 },
3657};
3658
3659static struct branch_clk mdss_hdmi_ahb_clk = {
3660 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003662 .base = &virt_bases[MMSS_BASE],
3663 .c = {
3664 .dbg_name = "mdss_hdmi_ahb_clk",
3665 .ops = &clk_ops_branch,
3666 CLK_INIT(mdss_hdmi_ahb_clk.c),
3667 },
3668};
3669
3670static struct branch_clk mdss_hdmi_clk = {
3671 .cbcr_reg = MDSS_HDMI_CBCR,
3672 .parent = &hdmi_clk_src.c,
3673 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003674 .base = &virt_bases[MMSS_BASE],
3675 .c = {
3676 .dbg_name = "mdss_hdmi_clk",
3677 .ops = &clk_ops_branch,
3678 CLK_INIT(mdss_hdmi_clk.c),
3679 },
3680};
3681
3682static struct branch_clk mdss_mdp_clk = {
3683 .cbcr_reg = MDSS_MDP_CBCR,
3684 .parent = &mdp_clk_src.c,
3685 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003686 .base = &virt_bases[MMSS_BASE],
3687 .c = {
3688 .dbg_name = "mdss_mdp_clk",
3689 .ops = &clk_ops_branch,
3690 CLK_INIT(mdss_mdp_clk.c),
3691 },
3692};
3693
3694static struct branch_clk mdss_mdp_lut_clk = {
3695 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3696 .parent = &mdp_clk_src.c,
3697 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003698 .base = &virt_bases[MMSS_BASE],
3699 .c = {
3700 .dbg_name = "mdss_mdp_lut_clk",
3701 .ops = &clk_ops_branch,
3702 CLK_INIT(mdss_mdp_lut_clk.c),
3703 },
3704};
3705
3706static struct branch_clk mdss_pclk0_clk = {
3707 .cbcr_reg = MDSS_PCLK0_CBCR,
3708 .parent = &pclk0_clk_src.c,
3709 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003710 .base = &virt_bases[MMSS_BASE],
3711 .c = {
3712 .dbg_name = "mdss_pclk0_clk",
3713 .ops = &clk_ops_branch,
3714 CLK_INIT(mdss_pclk0_clk.c),
3715 },
3716};
3717
3718static struct branch_clk mdss_pclk1_clk = {
3719 .cbcr_reg = MDSS_PCLK1_CBCR,
3720 .parent = &pclk1_clk_src.c,
3721 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003722 .base = &virt_bases[MMSS_BASE],
3723 .c = {
3724 .dbg_name = "mdss_pclk1_clk",
3725 .ops = &clk_ops_branch,
3726 CLK_INIT(mdss_pclk1_clk.c),
3727 },
3728};
3729
3730static struct branch_clk mdss_vsync_clk = {
3731 .cbcr_reg = MDSS_VSYNC_CBCR,
3732 .parent = &vsync_clk_src.c,
3733 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .base = &virt_bases[MMSS_BASE],
3735 .c = {
3736 .dbg_name = "mdss_vsync_clk",
3737 .ops = &clk_ops_branch,
3738 CLK_INIT(mdss_vsync_clk.c),
3739 },
3740};
3741
3742static struct branch_clk mmss_misc_ahb_clk = {
3743 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003744 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .base = &virt_bases[MMSS_BASE],
3746 .c = {
3747 .dbg_name = "mmss_misc_ahb_clk",
3748 .ops = &clk_ops_branch,
3749 CLK_INIT(mmss_misc_ahb_clk.c),
3750 },
3751};
3752
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003753static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3754 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .base = &virt_bases[MMSS_BASE],
3757 .c = {
3758 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3759 .ops = &clk_ops_branch,
3760 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3761 },
3762};
3763
3764static struct branch_clk mmss_mmssnoc_axi_clk = {
3765 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3766 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003767 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003768 .base = &virt_bases[MMSS_BASE],
3769 .c = {
3770 .dbg_name = "mmss_mmssnoc_axi_clk",
3771 .ops = &clk_ops_branch,
3772 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3773 },
3774};
3775
3776static struct branch_clk mmss_s0_axi_clk = {
3777 .cbcr_reg = MMSS_S0_AXI_CBCR,
3778 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003779 /* The bus driver needs set_rate to go through to the parent */
3780 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003781 .base = &virt_bases[MMSS_BASE],
3782 .c = {
3783 .dbg_name = "mmss_s0_axi_clk",
3784 .ops = &clk_ops_branch,
3785 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003786 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003787 },
3788};
3789
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003790struct branch_clk ocmemnoc_clk = {
3791 .cbcr_reg = OCMEMNOC_CBCR,
3792 .parent = &ocmemnoc_clk_src.c,
3793 .has_sibling = 0,
3794 .bcr_reg = 0x50b0,
3795 .base = &virt_bases[MMSS_BASE],
3796 .c = {
3797 .dbg_name = "ocmemnoc_clk",
3798 .ops = &clk_ops_branch,
3799 CLK_INIT(ocmemnoc_clk.c),
3800 },
3801};
3802
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003803struct branch_clk ocmemcx_ocmemnoc_clk = {
3804 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3805 .parent = &ocmemnoc_clk_src.c,
3806 .has_sibling = 1,
3807 .base = &virt_bases[MMSS_BASE],
3808 .c = {
3809 .dbg_name = "ocmemcx_ocmemnoc_clk",
3810 .ops = &clk_ops_branch,
3811 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3812 },
3813};
3814
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815static struct branch_clk venus0_ahb_clk = {
3816 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003818 .base = &virt_bases[MMSS_BASE],
3819 .c = {
3820 .dbg_name = "venus0_ahb_clk",
3821 .ops = &clk_ops_branch,
3822 CLK_INIT(venus0_ahb_clk.c),
3823 },
3824};
3825
3826static struct branch_clk venus0_axi_clk = {
3827 .cbcr_reg = VENUS0_AXI_CBCR,
3828 .parent = &axi_clk_src.c,
3829 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003830 .base = &virt_bases[MMSS_BASE],
3831 .c = {
3832 .dbg_name = "venus0_axi_clk",
3833 .ops = &clk_ops_branch,
3834 CLK_INIT(venus0_axi_clk.c),
3835 },
3836};
3837
3838static struct branch_clk venus0_ocmemnoc_clk = {
3839 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003840 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003841 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842 .base = &virt_bases[MMSS_BASE],
3843 .c = {
3844 .dbg_name = "venus0_ocmemnoc_clk",
3845 .ops = &clk_ops_branch,
3846 CLK_INIT(venus0_ocmemnoc_clk.c),
3847 },
3848};
3849
3850static struct branch_clk venus0_vcodec0_clk = {
3851 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3852 .parent = &vcodec0_clk_src.c,
3853 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003854 .base = &virt_bases[MMSS_BASE],
3855 .c = {
3856 .dbg_name = "venus0_vcodec0_clk",
3857 .ops = &clk_ops_branch,
3858 CLK_INIT(venus0_vcodec0_clk.c),
3859 },
3860};
3861
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003862static struct branch_clk oxilicx_axi_clk = {
3863 .cbcr_reg = OXILICX_AXI_CBCR,
3864 .parent = &axi_clk_src.c,
3865 .has_sibling = 1,
3866 .base = &virt_bases[MMSS_BASE],
3867 .c = {
3868 .dbg_name = "oxilicx_axi_clk",
3869 .ops = &clk_ops_branch,
3870 CLK_INIT(oxilicx_axi_clk.c),
3871 },
3872};
3873
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874static struct branch_clk oxili_gfx3d_clk = {
3875 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003876 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003877 .base = &virt_bases[MMSS_BASE],
3878 .c = {
3879 .dbg_name = "oxili_gfx3d_clk",
3880 .ops = &clk_ops_branch,
3881 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003882 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003883 },
3884};
3885
3886static struct branch_clk oxilicx_ahb_clk = {
3887 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003889 .base = &virt_bases[MMSS_BASE],
3890 .c = {
3891 .dbg_name = "oxilicx_ahb_clk",
3892 .ops = &clk_ops_branch,
3893 CLK_INIT(oxilicx_ahb_clk.c),
3894 },
3895};
3896
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003897static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07003898 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003899 F_END
3900};
3901
3902static struct rcg_clk audio_core_slimbus_core_clk_src = {
3903 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3904 .set_rate = set_rate_mnd,
3905 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3906 .current_freq = &rcg_dummy_freq,
3907 .base = &virt_bases[LPASS_BASE],
3908 .c = {
3909 .dbg_name = "audio_core_slimbus_core_clk_src",
3910 .ops = &clk_ops_rcg_mnd,
3911 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3912 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3913 },
3914};
3915
3916static struct branch_clk audio_core_slimbus_core_clk = {
3917 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3918 .parent = &audio_core_slimbus_core_clk_src.c,
3919 .base = &virt_bases[LPASS_BASE],
3920 .c = {
3921 .dbg_name = "audio_core_slimbus_core_clk",
3922 .ops = &clk_ops_branch,
3923 CLK_INIT(audio_core_slimbus_core_clk.c),
3924 },
3925};
3926
3927static struct branch_clk audio_core_slimbus_lfabif_clk = {
3928 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3929 .has_sibling = 1,
3930 .base = &virt_bases[LPASS_BASE],
3931 .c = {
3932 .dbg_name = "audio_core_slimbus_lfabif_clk",
3933 .ops = &clk_ops_branch,
3934 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3935 },
3936};
3937
3938static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3939 F_LPASS( 512000, lpapll0, 16, 1, 60),
3940 F_LPASS( 768000, lpapll0, 16, 1, 40),
3941 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003942 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003943 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3944 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3945 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3946 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3947 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3948 F_LPASS(12288000, lpapll0, 10, 1, 4),
3949 F_END
3950};
3951
3952static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3953 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3954 .set_rate = set_rate_mnd,
3955 .freq_tbl = ftbl_audio_core_lpaif_clock,
3956 .current_freq = &rcg_dummy_freq,
3957 .base = &virt_bases[LPASS_BASE],
3958 .c = {
3959 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3960 .ops = &clk_ops_rcg_mnd,
3961 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3962 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3963 },
3964};
3965
3966static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3967 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3968 .set_rate = set_rate_mnd,
3969 .freq_tbl = ftbl_audio_core_lpaif_clock,
3970 .current_freq = &rcg_dummy_freq,
3971 .base = &virt_bases[LPASS_BASE],
3972 .c = {
3973 .dbg_name = "audio_core_lpaif_pri_clk_src",
3974 .ops = &clk_ops_rcg_mnd,
3975 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3976 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3977 },
3978};
3979
3980static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3981 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3982 .set_rate = set_rate_mnd,
3983 .freq_tbl = ftbl_audio_core_lpaif_clock,
3984 .current_freq = &rcg_dummy_freq,
3985 .base = &virt_bases[LPASS_BASE],
3986 .c = {
3987 .dbg_name = "audio_core_lpaif_sec_clk_src",
3988 .ops = &clk_ops_rcg_mnd,
3989 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3990 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3991 },
3992};
3993
3994static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3995 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3996 .set_rate = set_rate_mnd,
3997 .freq_tbl = ftbl_audio_core_lpaif_clock,
3998 .current_freq = &rcg_dummy_freq,
3999 .base = &virt_bases[LPASS_BASE],
4000 .c = {
4001 .dbg_name = "audio_core_lpaif_ter_clk_src",
4002 .ops = &clk_ops_rcg_mnd,
4003 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4004 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4005 },
4006};
4007
4008static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4009 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4010 .set_rate = set_rate_mnd,
4011 .freq_tbl = ftbl_audio_core_lpaif_clock,
4012 .current_freq = &rcg_dummy_freq,
4013 .base = &virt_bases[LPASS_BASE],
4014 .c = {
4015 .dbg_name = "audio_core_lpaif_quad_clk_src",
4016 .ops = &clk_ops_rcg_mnd,
4017 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4018 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4019 },
4020};
4021
4022static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4023 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4024 .set_rate = set_rate_mnd,
4025 .freq_tbl = ftbl_audio_core_lpaif_clock,
4026 .current_freq = &rcg_dummy_freq,
4027 .base = &virt_bases[LPASS_BASE],
4028 .c = {
4029 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4030 .ops = &clk_ops_rcg_mnd,
4031 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4032 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4033 },
4034};
4035
4036static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4037 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4038 .set_rate = set_rate_mnd,
4039 .freq_tbl = ftbl_audio_core_lpaif_clock,
4040 .current_freq = &rcg_dummy_freq,
4041 .base = &virt_bases[LPASS_BASE],
4042 .c = {
4043 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4044 .ops = &clk_ops_rcg_mnd,
4045 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4046 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4047 },
4048};
4049
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004050struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4051 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4052 .set_rate = set_rate_mnd,
4053 .freq_tbl = ftbl_audio_core_lpaif_clock,
4054 .current_freq = &rcg_dummy_freq,
4055 .base = &virt_bases[LPASS_BASE],
4056 .c = {
4057 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4058 .ops = &clk_ops_rcg_mnd,
4059 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4060 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4061 },
4062};
4063
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004064static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4065 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4066 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4067 .has_sibling = 1,
4068 .base = &virt_bases[LPASS_BASE],
4069 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004070 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004072 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 },
4074};
4075
4076static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4077 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004078 .has_sibling = 1,
4079 .base = &virt_bases[LPASS_BASE],
4080 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004081 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004082 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004083 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 },
4085};
4086
4087static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4088 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4089 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4090 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004091 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .base = &virt_bases[LPASS_BASE],
4093 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004094 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004095 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004096 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 },
4098};
4099
4100static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4101 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4102 .parent = &audio_core_lpaif_pri_clk_src.c,
4103 .has_sibling = 1,
4104 .base = &virt_bases[LPASS_BASE],
4105 .c = {
4106 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4107 .ops = &clk_ops_branch,
4108 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4109 },
4110};
4111
4112static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4113 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 .has_sibling = 1,
4115 .base = &virt_bases[LPASS_BASE],
4116 .c = {
4117 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4118 .ops = &clk_ops_branch,
4119 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4120 },
4121};
4122
4123static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4124 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4125 .parent = &audio_core_lpaif_pri_clk_src.c,
4126 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004127 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004128 .base = &virt_bases[LPASS_BASE],
4129 .c = {
4130 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4131 .ops = &clk_ops_branch,
4132 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4133 },
4134};
4135
4136static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4137 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4138 .parent = &audio_core_lpaif_sec_clk_src.c,
4139 .has_sibling = 1,
4140 .base = &virt_bases[LPASS_BASE],
4141 .c = {
4142 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4143 .ops = &clk_ops_branch,
4144 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4145 },
4146};
4147
4148static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4149 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004150 .has_sibling = 1,
4151 .base = &virt_bases[LPASS_BASE],
4152 .c = {
4153 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4154 .ops = &clk_ops_branch,
4155 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4156 },
4157};
4158
4159static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4160 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4161 .parent = &audio_core_lpaif_sec_clk_src.c,
4162 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004163 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004164 .base = &virt_bases[LPASS_BASE],
4165 .c = {
4166 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4167 .ops = &clk_ops_branch,
4168 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4169 },
4170};
4171
4172static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4173 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4174 .parent = &audio_core_lpaif_ter_clk_src.c,
4175 .has_sibling = 1,
4176 .base = &virt_bases[LPASS_BASE],
4177 .c = {
4178 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4179 .ops = &clk_ops_branch,
4180 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4181 },
4182};
4183
4184static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4185 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004186 .has_sibling = 1,
4187 .base = &virt_bases[LPASS_BASE],
4188 .c = {
4189 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4190 .ops = &clk_ops_branch,
4191 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4192 },
4193};
4194
4195static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4196 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4197 .parent = &audio_core_lpaif_ter_clk_src.c,
4198 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004199 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004200 .base = &virt_bases[LPASS_BASE],
4201 .c = {
4202 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4203 .ops = &clk_ops_branch,
4204 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4205 },
4206};
4207
4208static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4209 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4210 .parent = &audio_core_lpaif_quad_clk_src.c,
4211 .has_sibling = 1,
4212 .base = &virt_bases[LPASS_BASE],
4213 .c = {
4214 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4215 .ops = &clk_ops_branch,
4216 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4217 },
4218};
4219
4220static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4221 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004222 .has_sibling = 1,
4223 .base = &virt_bases[LPASS_BASE],
4224 .c = {
4225 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4226 .ops = &clk_ops_branch,
4227 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4228 },
4229};
4230
4231static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4232 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4233 .parent = &audio_core_lpaif_quad_clk_src.c,
4234 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004235 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004236 .base = &virt_bases[LPASS_BASE],
4237 .c = {
4238 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4239 .ops = &clk_ops_branch,
4240 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4241 },
4242};
4243
4244static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4245 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004246 .has_sibling = 1,
4247 .base = &virt_bases[LPASS_BASE],
4248 .c = {
4249 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4250 .ops = &clk_ops_branch,
4251 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4252 },
4253};
4254
4255static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4256 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4257 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4258 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004259 .base = &virt_bases[LPASS_BASE],
4260 .c = {
4261 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4262 .ops = &clk_ops_branch,
4263 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4264 },
4265};
4266
4267static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4268 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4269 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4270 .has_sibling = 1,
4271 .base = &virt_bases[LPASS_BASE],
4272 .c = {
4273 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4274 .ops = &clk_ops_branch,
4275 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4276 },
4277};
4278
4279static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4280 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4281 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4282 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004283 .base = &virt_bases[LPASS_BASE],
4284 .c = {
4285 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4286 .ops = &clk_ops_branch,
4287 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4288 },
4289};
4290
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004291struct branch_clk audio_core_lpaif_pcmoe_clk = {
4292 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4293 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4294 .base = &virt_bases[LPASS_BASE],
4295 .c = {
4296 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4297 .ops = &clk_ops_branch,
4298 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4299 },
4300};
4301
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004302static struct branch_clk q6ss_ahb_lfabif_clk = {
4303 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4304 .has_sibling = 1,
4305 .base = &virt_bases[LPASS_BASE],
4306 .c = {
4307 .dbg_name = "q6ss_ahb_lfabif_clk",
4308 .ops = &clk_ops_branch,
4309 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4310 },
4311};
4312
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004313static struct branch_clk audio_core_ixfabric_clk = {
4314 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4315 .has_sibling = 1,
4316 .base = &virt_bases[LPASS_BASE],
4317 .c = {
4318 .dbg_name = "audio_core_ixfabric_clk",
4319 .ops = &clk_ops_branch,
4320 CLK_INIT(audio_core_ixfabric_clk.c),
4321 },
4322};
4323
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004324static struct branch_clk q6ss_xo_clk = {
4325 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4326 .bcr_reg = LPASS_Q6SS_BCR,
4327 .has_sibling = 1,
4328 .base = &virt_bases[LPASS_BASE],
4329 .c = {
4330 .dbg_name = "q6ss_xo_clk",
4331 .ops = &clk_ops_branch,
4332 CLK_INIT(q6ss_xo_clk.c),
4333 },
4334};
4335
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004336static struct branch_clk q6ss_ahbm_clk = {
4337 .cbcr_reg = Q6SS_AHBM_CBCR,
4338 .has_sibling = 1,
4339 .base = &virt_bases[LPASS_BASE],
4340 .c = {
4341 .dbg_name = "q6ss_ahbm_clk",
4342 .ops = &clk_ops_branch,
4343 CLK_INIT(q6ss_ahbm_clk.c),
4344 },
4345};
4346
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004347static struct branch_clk mss_xo_q6_clk = {
4348 .cbcr_reg = MSS_XO_Q6_CBCR,
4349 .bcr_reg = MSS_Q6SS_BCR,
4350 .has_sibling = 1,
4351 .base = &virt_bases[MSS_BASE],
4352 .c = {
4353 .dbg_name = "mss_xo_q6_clk",
4354 .ops = &clk_ops_branch,
4355 CLK_INIT(mss_xo_q6_clk.c),
4356 .depends = &gcc_mss_cfg_ahb_clk.c,
4357 },
4358};
4359
4360static struct branch_clk mss_bus_q6_clk = {
4361 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004362 .has_sibling = 1,
4363 .base = &virt_bases[MSS_BASE],
4364 .c = {
4365 .dbg_name = "mss_bus_q6_clk",
4366 .ops = &clk_ops_branch,
4367 CLK_INIT(mss_bus_q6_clk.c),
4368 .depends = &gcc_mss_cfg_ahb_clk.c,
4369 },
4370};
4371
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004372static DEFINE_CLK_MEASURE(l2_m_clk);
4373static DEFINE_CLK_MEASURE(krait0_m_clk);
4374static DEFINE_CLK_MEASURE(krait1_m_clk);
4375static DEFINE_CLK_MEASURE(krait2_m_clk);
4376static DEFINE_CLK_MEASURE(krait3_m_clk);
4377
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004378#ifdef CONFIG_DEBUG_FS
4379
4380struct measure_mux_entry {
4381 struct clk *c;
4382 int base;
4383 u32 debug_mux;
4384};
4385
4386struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004387 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4388 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4389 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4390 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004391 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004392 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4393 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4394 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4395 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4396 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4397 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4398 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4399 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4400 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4401 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4402 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4403 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4404 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4405 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4406 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4407 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4408 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4409 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4410 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4411 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4412 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4413 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4414 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4415 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4416 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4417 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4418 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4419 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4420 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4421 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4422 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4423 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4424 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004425 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004426 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4427 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4428 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4429 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4430 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4431 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4432 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4433 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4434 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4435 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4436 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4437 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4438 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4439 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4440 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4441 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4442 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4443 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4444 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4445 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4446 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4447 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4448 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4449 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4450 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4451 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4452 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4453 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4454 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4455 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4456 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004457 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004458 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004459 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004460 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4461 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4462 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4463 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4464 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4465 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4466 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4467 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4468 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4469 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4470 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4471 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4472 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4473 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4474 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4475 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4476 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4477 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4478 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4479 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4480 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4481 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4482 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4483 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4484 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4485 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4486 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4487 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4488 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4489 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4490 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4491 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4492 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4493 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4494 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4495 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4496 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4497 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4498 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4499 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4500 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4501 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4502 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4503 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4504 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4505 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4506 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4507 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4508 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4509 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4510 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4511 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4512 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4513 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4514 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4515 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4516 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4517 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4518 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4519 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4520 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4521 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4522 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4523 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4524 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4525 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4526 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4527 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4528 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4529 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4530 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4531 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004532 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004533 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4534 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004535 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4536 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004537 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004538 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004539 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4540 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4541
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004542 {&l2_m_clk, APCS_BASE, 0x0081},
4543 {&krait0_m_clk, APCS_BASE, 0x0080},
4544 {&krait1_m_clk, APCS_BASE, 0x0088},
4545 {&krait2_m_clk, APCS_BASE, 0x0090},
4546 {&krait3_m_clk, APCS_BASE, 0x0098},
4547
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004548 {&dummy_clk, N_BASES, 0x0000},
4549};
4550
4551static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4552{
4553 struct measure_clk *clk = to_measure_clk(c);
4554 unsigned long flags;
4555 u32 regval, clk_sel, i;
4556
4557 if (!parent)
4558 return -EINVAL;
4559
4560 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4561 if (measure_mux[i].c == parent)
4562 break;
4563
4564 if (measure_mux[i].c == &dummy_clk)
4565 return -EINVAL;
4566
4567 spin_lock_irqsave(&local_clock_reg_lock, flags);
4568 /*
4569 * Program the test vector, measurement period (sample_ticks)
4570 * and scaling multiplier.
4571 */
4572 clk->sample_ticks = 0x10000;
4573 clk->multiplier = 1;
4574
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004575 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004576 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4577 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4578 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4579
4580 switch (measure_mux[i].base) {
4581
4582 case GCC_BASE:
4583 clk_sel = measure_mux[i].debug_mux;
4584 break;
4585
4586 case MMSS_BASE:
4587 clk_sel = 0x02C;
4588 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4589 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4590
4591 /* Activate debug clock output */
4592 regval |= BIT(16);
4593 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4594 break;
4595
4596 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004597 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004598 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4599 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4600
4601 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004602 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004603 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4604 break;
4605
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004606 case MSS_BASE:
4607 clk_sel = 0x32;
4608 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4609 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4610 break;
4611
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004612 case APCS_BASE:
4613 clk->multiplier = 4;
4614 clk_sel = 0x16A;
4615 regval = measure_mux[i].debug_mux;
4616 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4617 break;
4618
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004619 default:
4620 return -EINVAL;
4621 }
4622
4623 /* Set debug mux clock index */
4624 regval = BVAL(8, 0, clk_sel);
4625 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4626
4627 /* Activate debug clock output */
4628 regval |= BIT(16);
4629 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4630
4631 /* Make sure test vector is set before starting measurements. */
4632 mb();
4633 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4634
4635 return 0;
4636}
4637
4638/* Sample clock for 'ticks' reference clock ticks. */
4639static u32 run_measurement(unsigned ticks)
4640{
4641 /* Stop counters and set the XO4 counter start value. */
4642 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4643
4644 /* Wait for timer to become ready. */
4645 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4646 BIT(25)) != 0)
4647 cpu_relax();
4648
4649 /* Run measurement and wait for completion. */
4650 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4651 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4652 BIT(25)) == 0)
4653 cpu_relax();
4654
4655 /* Return measured ticks. */
4656 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4657 BM(24, 0);
4658}
4659
4660/*
4661 * Perform a hardware rate measurement for a given clock.
4662 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4663 */
4664static unsigned long measure_clk_get_rate(struct clk *c)
4665{
4666 unsigned long flags;
4667 u32 gcc_xo4_reg_backup;
4668 u64 raw_count_short, raw_count_full;
4669 struct measure_clk *clk = to_measure_clk(c);
4670 unsigned ret;
4671
4672 ret = clk_prepare_enable(&cxo_clk_src.c);
4673 if (ret) {
4674 pr_warning("CXO clock failed to enable. Can't measure\n");
4675 return 0;
4676 }
4677
4678 spin_lock_irqsave(&local_clock_reg_lock, flags);
4679
4680 /* Enable CXO/4 and RINGOSC branch. */
4681 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4682 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4683
4684 /*
4685 * The ring oscillator counter will not reset if the measured clock
4686 * is not running. To detect this, run a short measurement before
4687 * the full measurement. If the raw results of the two are the same
4688 * then the clock must be off.
4689 */
4690
4691 /* Run a short measurement. (~1 ms) */
4692 raw_count_short = run_measurement(0x1000);
4693 /* Run a full measurement. (~14 ms) */
4694 raw_count_full = run_measurement(clk->sample_ticks);
4695
4696 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4697
4698 /* Return 0 if the clock is off. */
4699 if (raw_count_full == raw_count_short) {
4700 ret = 0;
4701 } else {
4702 /* Compute rate in Hz. */
4703 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4704 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4705 ret = (raw_count_full * clk->multiplier);
4706 }
4707
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004708 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004709 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4710
4711 clk_disable_unprepare(&cxo_clk_src.c);
4712
4713 return ret;
4714}
4715#else /* !CONFIG_DEBUG_FS */
4716static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4717{
4718 return -EINVAL;
4719}
4720
4721static unsigned long measure_clk_get_rate(struct clk *clk)
4722{
4723 return 0;
4724}
4725#endif /* CONFIG_DEBUG_FS */
4726
Matt Wagantallae053222012-05-14 19:42:07 -07004727static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004728 .set_parent = measure_clk_set_parent,
4729 .get_rate = measure_clk_get_rate,
4730};
4731
4732static struct measure_clk measure_clk = {
4733 .c = {
4734 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004735 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004736 CLK_INIT(measure_clk.c),
4737 },
4738 .multiplier = 1,
4739};
4740
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004741
4742static struct clk_lookup msm_clocks_8974_rumi[] = {
4743 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4744 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4745 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4746 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4747 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4748 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4749 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4750 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4751 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4752 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4753 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4754 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4755 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4756 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004757 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4758 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004759 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4760 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4761 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4762 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4763 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4764 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4765 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4766 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4767 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4768 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4769 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4770 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4771 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4772 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4773 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4774 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4775 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4776 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4777 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4778 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4779 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4780 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4781};
4782
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004783static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004784 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4785 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004786 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004787 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004788 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004789 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4790
4791 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004792 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004793 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4795 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004796 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004797 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004798 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004799 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4800 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4801 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4807 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004808 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004809 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004810 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4812 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4813
4814 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4815 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4816 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4817 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4818 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4819 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004820 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004821 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004822 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004823 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4824 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4825 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4826 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4827 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004828 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4829 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004830 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4831 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4832 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4833 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4834
4835 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4836 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4837 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4838 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4839 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4840 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4841
Mona Hossainb43e94b2012-05-07 08:52:06 -07004842 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4843 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4844 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4845 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4846
4847 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4848 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4849 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4850 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4851
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4853 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4854 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4855
4856 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4857 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4858 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4859
4860 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4861 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304862 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004863 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4864 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304865 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004866 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4867 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304868 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004869 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4870 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304871 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004872
4873 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4874 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4875
Manu Gautam51be9712012-06-06 14:54:52 +05304876 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4877 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4878 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4879 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4880 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4881 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4882 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4883 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004884
4885 /* Multimedia clocks */
4886 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004887 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4888 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4889 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004890 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4891 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4892 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4894 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4895 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004896 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4897 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4898 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4899 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004900 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4901 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4902 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4903 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4904 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4905 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4906 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4907 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4908 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4909 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4910 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4911 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4912 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4913 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4914 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4915 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4916 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4917 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4918 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4919 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4920 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4921 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4922 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4923 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4924 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4925 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4926 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4927 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4928 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4929 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4930 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4932 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4933 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004934 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4935 "fda64000.qcom,iommu"),
4936 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4937 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004938 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4939 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4940 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4941 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4942 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4943 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4944 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4945 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4946 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4947 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4948 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004949 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4950 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004951 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4952 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4953 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4954 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4955 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4956 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4957 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004958 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004959 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4960 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004961 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004962 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4963 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004964 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4965 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004966 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4967 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004968 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004969 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004970 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004971 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4972 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004973 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4974 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4975 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4976 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4977 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004978 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4979 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4980 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4981 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004982
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004983
4984 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004985 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004986 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4987 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4988 "fe12f000.slim"),
4989 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4990 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4991 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4992 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4993 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4994 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4995 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4996 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4997 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4998 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4999 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5000 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5001 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5002 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5003 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5004 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5005 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5006 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5007 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5008 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005009 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005010 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005011 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005012 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5013 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005014 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5015 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5016 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5017 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005018 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5019 "msm-dai-q6.4106"),
5020 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5021 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005022
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005023 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5024 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5025 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5026 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005027 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5028 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005029 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005030 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005031
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005032 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5033 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005034
5035 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5036 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5037 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5038 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5039 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5040 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5041 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5042 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5043 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5044 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5045
5046 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5047 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5048 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5049 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5050 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5051 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5052 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5053 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5054 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5055 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5056 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5057 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5058 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005059 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5060 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005061 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5062 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005063
5064 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5065 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5066 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5067 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5068 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5069 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5070 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5071 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5072 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5073 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5074 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5075 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5076 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5077 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5078
5079 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5080 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5081 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5082 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5083 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5084 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5085 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5086 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5087 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5088 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5089 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5090 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5091 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5092 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005093
5094 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5095 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5096 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5097 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5098 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005099};
5100
5101static struct pll_config_regs gpll0_regs __initdata = {
5102 .l_reg = (void __iomem *)GPLL0_L_REG,
5103 .m_reg = (void __iomem *)GPLL0_M_REG,
5104 .n_reg = (void __iomem *)GPLL0_N_REG,
5105 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5106 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5107 .base = &virt_bases[GCC_BASE],
5108};
5109
5110/* GPLL0 at 600 MHz, main output enabled. */
5111static struct pll_config gpll0_config __initdata = {
5112 .l = 0x1f,
5113 .m = 0x1,
5114 .n = 0x4,
5115 .vco_val = 0x0,
5116 .vco_mask = BM(21, 20),
5117 .pre_div_val = 0x0,
5118 .pre_div_mask = BM(14, 12),
5119 .post_div_val = 0x0,
5120 .post_div_mask = BM(9, 8),
5121 .mn_ena_val = BIT(24),
5122 .mn_ena_mask = BIT(24),
5123 .main_output_val = BIT(0),
5124 .main_output_mask = BIT(0),
5125};
5126
5127static struct pll_config_regs gpll1_regs __initdata = {
5128 .l_reg = (void __iomem *)GPLL1_L_REG,
5129 .m_reg = (void __iomem *)GPLL1_M_REG,
5130 .n_reg = (void __iomem *)GPLL1_N_REG,
5131 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5132 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5133 .base = &virt_bases[GCC_BASE],
5134};
5135
5136/* GPLL1 at 480 MHz, main output enabled. */
5137static struct pll_config gpll1_config __initdata = {
5138 .l = 0x19,
5139 .m = 0x0,
5140 .n = 0x1,
5141 .vco_val = 0x0,
5142 .vco_mask = BM(21, 20),
5143 .pre_div_val = 0x0,
5144 .pre_div_mask = BM(14, 12),
5145 .post_div_val = 0x0,
5146 .post_div_mask = BM(9, 8),
5147 .main_output_val = BIT(0),
5148 .main_output_mask = BIT(0),
5149};
5150
5151static struct pll_config_regs mmpll0_regs __initdata = {
5152 .l_reg = (void __iomem *)MMPLL0_L_REG,
5153 .m_reg = (void __iomem *)MMPLL0_M_REG,
5154 .n_reg = (void __iomem *)MMPLL0_N_REG,
5155 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5156 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5157 .base = &virt_bases[MMSS_BASE],
5158};
5159
5160/* MMPLL0 at 800 MHz, main output enabled. */
5161static struct pll_config mmpll0_config __initdata = {
5162 .l = 0x29,
5163 .m = 0x2,
5164 .n = 0x3,
5165 .vco_val = 0x0,
5166 .vco_mask = BM(21, 20),
5167 .pre_div_val = 0x0,
5168 .pre_div_mask = BM(14, 12),
5169 .post_div_val = 0x0,
5170 .post_div_mask = BM(9, 8),
5171 .mn_ena_val = BIT(24),
5172 .mn_ena_mask = BIT(24),
5173 .main_output_val = BIT(0),
5174 .main_output_mask = BIT(0),
5175};
5176
5177static struct pll_config_regs mmpll1_regs __initdata = {
5178 .l_reg = (void __iomem *)MMPLL1_L_REG,
5179 .m_reg = (void __iomem *)MMPLL1_M_REG,
5180 .n_reg = (void __iomem *)MMPLL1_N_REG,
5181 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5182 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5183 .base = &virt_bases[MMSS_BASE],
5184};
5185
5186/* MMPLL1 at 1000 MHz, main output enabled. */
5187static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005188 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005189 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005190 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005191 .vco_val = 0x0,
5192 .vco_mask = BM(21, 20),
5193 .pre_div_val = 0x0,
5194 .pre_div_mask = BM(14, 12),
5195 .post_div_val = 0x0,
5196 .post_div_mask = BM(9, 8),
5197 .mn_ena_val = BIT(24),
5198 .mn_ena_mask = BIT(24),
5199 .main_output_val = BIT(0),
5200 .main_output_mask = BIT(0),
5201};
5202
5203static struct pll_config_regs mmpll3_regs __initdata = {
5204 .l_reg = (void __iomem *)MMPLL3_L_REG,
5205 .m_reg = (void __iomem *)MMPLL3_M_REG,
5206 .n_reg = (void __iomem *)MMPLL3_N_REG,
5207 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5208 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5209 .base = &virt_bases[MMSS_BASE],
5210};
5211
5212/* MMPLL3 at 820 MHz, main output enabled. */
5213static struct pll_config mmpll3_config __initdata = {
5214 .l = 0x2A,
5215 .m = 0x11,
5216 .n = 0x18,
5217 .vco_val = 0x0,
5218 .vco_mask = BM(21, 20),
5219 .pre_div_val = 0x0,
5220 .pre_div_mask = BM(14, 12),
5221 .post_div_val = 0x0,
5222 .post_div_mask = BM(9, 8),
5223 .mn_ena_val = BIT(24),
5224 .mn_ena_mask = BIT(24),
5225 .main_output_val = BIT(0),
5226 .main_output_mask = BIT(0),
5227};
5228
5229static struct pll_config_regs lpapll0_regs __initdata = {
5230 .l_reg = (void __iomem *)LPAPLL_L_REG,
5231 .m_reg = (void __iomem *)LPAPLL_M_REG,
5232 .n_reg = (void __iomem *)LPAPLL_N_REG,
5233 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5234 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5235 .base = &virt_bases[LPASS_BASE],
5236};
5237
5238/* LPAPLL0 at 491.52 MHz, main output enabled. */
5239static struct pll_config lpapll0_config __initdata = {
5240 .l = 0x33,
5241 .m = 0x1,
5242 .n = 0x5,
5243 .vco_val = 0x0,
5244 .vco_mask = BM(21, 20),
5245 .pre_div_val = BVAL(14, 12, 0x1),
5246 .pre_div_mask = BM(14, 12),
5247 .post_div_val = 0x0,
5248 .post_div_mask = BM(9, 8),
5249 .mn_ena_val = BIT(24),
5250 .mn_ena_mask = BIT(24),
5251 .main_output_val = BIT(0),
5252 .main_output_mask = BIT(0),
5253};
5254
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005255#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005256#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005257
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005258#define PWR_ON_MASK BIT(31)
5259#define EN_REST_WAIT_MASK (0xF << 20)
5260#define EN_FEW_WAIT_MASK (0xF << 16)
5261#define CLK_DIS_WAIT_MASK (0xF << 12)
5262#define SW_OVERRIDE_MASK BIT(2)
5263#define HW_CONTROL_MASK BIT(1)
5264#define SW_COLLAPSE_MASK BIT(0)
5265
5266/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5267#define EN_REST_WAIT_VAL (0x2 << 20)
5268#define EN_FEW_WAIT_VAL (0x2 << 16)
5269#define CLK_DIS_WAIT_VAL (0x2 << 12)
5270#define GDSC_TIMEOUT_US 50000
5271
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005272static void __init reg_init(void)
5273{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005274 u32 regval, status;
5275 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005276
5277 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5278 & gpll0_clk_src.status_mask))
5279 configure_pll(&gpll0_config, &gpll0_regs, 1);
5280
5281 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5282 & gpll1_clk_src.status_mask))
5283 configure_pll(&gpll1_config, &gpll1_regs, 1);
5284
5285 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5286 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5287 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5288 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5289
Matt Wagantalle7502372012-08-08 00:10:10 -07005290 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005291 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005292 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005293 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5294
5295 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5296 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5297 regval |= BIT(0);
5298 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5299
5300 /*
5301 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5302 * register.
5303 */
5304 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005305
5306 /*
5307 * TODO: The following sequence enables the LPASS audio core GDSC.
5308 * Remove when this becomes unnecessary.
5309 */
5310
5311 /*
5312 * Disable HW trigger: collapse/restore occur based on registers writes.
5313 * Disable SW override: Use hardware state-machine for sequencing.
5314 */
5315 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5316 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5317
5318 /* Configure wait time between states. */
5319 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5320 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5321 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5322
5323 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5324 regval &= ~BIT(0);
5325 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5326
5327 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5328 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5329 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005330}
5331
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005332static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005333{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005334 clk_set_rate(&axi_clk_src.c, 282000000);
5335 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005336
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005337 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005338 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5339 * source. Sleep set vote is 0.
5340 */
5341 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5342 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5343
5344 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005345 * Hold an active set vote for CXO; this is because CXO is expected
5346 * to remain on whenever CPUs aren't power collapsed.
5347 */
5348 clk_prepare_enable(&cxo_a_clk_src.c);
5349
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005350 /* TODO: Temporarily enable a clock to allow access to LPASS core
5351 * registers.
5352 */
5353 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5354
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005355 /*
5356 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5357 * the bus driver is ready.
5358 */
5359 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5360 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5361
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005362 /* Set rates for single-rate clocks. */
5363 clk_set_rate(&usb30_master_clk_src.c,
5364 usb30_master_clk_src.freq_tbl[0].freq_hz);
5365 clk_set_rate(&tsif_ref_clk_src.c,
5366 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5367 clk_set_rate(&usb_hs_system_clk_src.c,
5368 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5369 clk_set_rate(&usb_hsic_clk_src.c,
5370 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5371 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5372 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5373 clk_set_rate(&usb_hsic_system_clk_src.c,
5374 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5375 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5376 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5377 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5378 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5379 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5380 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5381 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5382 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5383 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5384 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5385 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5386 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5387 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5388 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5389}
5390
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005391#define GCC_CC_PHYS 0xFC400000
5392#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005393
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005394#define MMSS_CC_PHYS 0xFD8C0000
5395#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005396
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005397#define LPASS_CC_PHYS 0xFE000000
5398#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005399
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005400#define MSS_CC_PHYS 0xFC980000
5401#define MSS_CC_SIZE SZ_16K
5402
5403#define APCS_GCC_CC_PHYS 0xF9011000
5404#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005405
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005406static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005407{
5408 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5409 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005410 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005411
5412 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5413 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005414 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005415
5416 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5417 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005418 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005419
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005420 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5421 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005422 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005423
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005424 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5425 if (!virt_bases[APCS_BASE])
5426 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5427
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005428 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005429
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005430 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5431 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005432 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005433
5434 /*
5435 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5436 * until late_init. This may not be necessary with clock handoff;
5437 * Investigate this code on a real non-simulator target to determine
5438 * its necessity.
5439 */
5440 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5441 rpm_regulator_enable(vdd_dig_reg);
5442
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005443 reg_init();
5444}
5445
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005446static int __init msm8974_clock_late_init(void)
5447{
5448 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5449}
5450
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005451static void __init msm8974_rumi_clock_pre_init(void)
5452{
5453 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5454 if (!virt_bases[GCC_BASE])
5455 panic("clock-8974: Unable to ioremap GCC memory!");
5456
5457 /* SDCC clocks are partially emulated in the RUMI */
5458 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5459 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5460 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5461 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5462
5463 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5464 if (IS_ERR(vdd_dig_reg))
5465 panic("clock-8974: Unable to get the vdd_dig regulator!");
5466
5467 /*
5468 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5469 * until late_init. This may not be necessary with clock handoff;
5470 * Investigate this code on a real non-simulator target to determine
5471 * its necessity.
5472 */
5473 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5474 rpm_regulator_enable(vdd_dig_reg);
5475}
5476
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005477struct clock_init_data msm8974_clock_init_data __initdata = {
5478 .table = msm_clocks_8974,
5479 .size = ARRAY_SIZE(msm_clocks_8974),
5480 .pre_init = msm8974_clock_pre_init,
5481 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005482 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005483};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005484
5485struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5486 .table = msm_clocks_8974_rumi,
5487 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5488 .pre_init = msm8974_rumi_clock_pre_init,
5489};