blob: 6dfb3549b18c9db71be4081f1c547f9101e7d137 [file] [log] [blame]
Jeff Ohlsteine14411d2010-11-30 13:06:36 -08001/*
2 * Copyright (C) 2002 ARM Ltd.
3 * All Rights Reserved
Stepan Moskovchenko964e1032012-01-06 18:16:10 -08004 * Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Jeff Ohlsteine14411d2010-11-30 13:06:36 -08005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
Joel King274621c2011-12-05 06:18:20 -080011#include <linux/kernel.h>
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080012#include <linux/init.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070013#include <linux/cpumask.h>
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080014#include <linux/delay.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070015#include <linux/interrupt.h>
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080016#include <linux/io.h>
17
18#include <asm/hardware/gic.h>
19#include <asm/cacheflush.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <asm/cputype.h>
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080021#include <asm/mach-types.h>
22
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <mach/socinfo.h>
24#include <mach/smp.h>
25#include <mach/hardware.h>
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080026#include <mach/msm_iomap.h>
27
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028#include "pm.h"
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080029#include "scm-boot.h"
30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031int pen_release = -1;
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080032
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033/* Initialize the present map (cpu_set(i, cpu_present_map)). */
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080034void __init platform_smp_prepare_cpus(unsigned int max_cpus)
35{
36 int i;
37
Jeff Ohlsteine14411d2010-11-30 13:06:36 -080038 for (i = 0; i < max_cpus; i++)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070039 cpu_set(i, cpu_present_map);
40}
41
42void __init smp_init_cpus(void)
43{
44 unsigned int i, ncores = get_core_count();
45
46 for (i = 0; i < ncores; i++)
47 cpu_set(i, cpu_possible_map);
48
49 set_smp_cross_call(gic_raise_softirq);
50}
51
Stepan Moskovchenko964e1032012-01-06 18:16:10 -080052static int __cpuinit scorpion_release_secondary(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053{
Stepan Moskovchenko964e1032012-01-06 18:16:10 -080054 void *base_ptr = ioremap_nocache(0x00902000, SZ_4K*2);
55 if (!base_ptr)
56 return -EINVAL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057
Stepan Moskovchenko964e1032012-01-06 18:16:10 -080058 writel_relaxed(0x0, base_ptr+0x15A0);
59 dmb();
60 writel_relaxed(0x0, base_ptr+0xD80);
61 writel_relaxed(0x3, base_ptr+0xE64);
62 mb();
63 iounmap(base_ptr);
64
65 return 0;
66}
67
68static int __cpuinit krait_release_secondary_sim(int cpu)
69{
70 void *base_ptr = ioremap_nocache(0x02088000 + (cpu * 0x10000), SZ_4K);
71 if (!base_ptr)
72 return -ENODEV;
73
74 if (machine_is_msm8960_sim() || machine_is_msm8960_rumi3()) {
75 writel_relaxed(0x10, base_ptr+0x04);
76 writel_relaxed(0x80, base_ptr+0x04);
77 }
78
79 if (machine_is_apq8064_sim())
80 writel_relaxed(0xf0000, base_ptr+0x04);
81
82 mb();
83 iounmap(base_ptr);
84 return 0;
85}
86
87static int __cpuinit krait_release_secondary(int cpu)
88{
89 void *base_ptr = ioremap_nocache(0x02088000 + (cpu * 0x10000), SZ_4K);
90 if (!base_ptr)
91 return -ENODEV;
92
93 writel_relaxed(0x109, base_ptr+0x04);
94 writel_relaxed(0x101, base_ptr+0x04);
95 ndelay(300);
96
97 writel_relaxed(0x121, base_ptr+0x04);
98 udelay(2);
99
100 writel_relaxed(0x020, base_ptr+0x04);
101 udelay(2);
102
103 writel_relaxed(0x000, base_ptr+0x04);
104 udelay(100);
105
106 writel_relaxed(0x080, base_ptr+0x04);
107 mb();
108 iounmap(base_ptr);
109 return 0;
110}
111
112static int __cpuinit release_secondary(unsigned int cpu)
113{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700114 BUG_ON(cpu >= get_core_count());
115
Stepan Moskovchenko964e1032012-01-06 18:16:10 -0800116 if (cpu_is_msm8x60())
117 return scorpion_release_secondary();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118
Stepan Moskovchenko964e1032012-01-06 18:16:10 -0800119 if (machine_is_msm8960_sim() || machine_is_msm8960_rumi3() ||
120 machine_is_apq8064_sim())
121 return krait_release_secondary_sim(cpu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700122
Stepan Moskovchenko964e1032012-01-06 18:16:10 -0800123 if (cpu_is_msm8960() || cpu_is_msm8930() || cpu_is_apq8064())
124 return krait_release_secondary(cpu);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125
Stepan Moskovchenko964e1032012-01-06 18:16:10 -0800126 WARN(1, "unknown CPU case in release_secondary\n");
127 return -EINVAL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700128}
129
Stepan Moskovchenko20a12332011-09-13 13:54:59 -0700130DEFINE_PER_CPU(int, cold_boot_done);
Joel King274621c2011-12-05 06:18:20 -0800131static int cold_boot_flags[] = {
132 0,
133 SCM_FLAG_COLDBOOT_CPU1,
134 SCM_FLAG_COLDBOOT_CPU2,
135 SCM_FLAG_COLDBOOT_CPU3,
136};
Stepan Moskovchenko20a12332011-09-13 13:54:59 -0700137
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138/* Executed by primary CPU, brings other CPUs out of reset. Called at boot
139 as well as when a CPU is coming out of shutdown induced by echo 0 >
140 /sys/devices/.../cpuX.
141*/
142int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
143{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 int cnt = 0;
145 int ret;
Joel King274621c2011-12-05 06:18:20 -0800146 int flag = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700147
148 pr_debug("Starting secondary CPU %d\n", cpu);
149
150 /* Set preset_lpj to avoid subsequent lpj recalculations */
151 preset_lpj = loops_per_jiffy;
152
Joel King274621c2011-12-05 06:18:20 -0800153 if (cpu > 0 && cpu < ARRAY_SIZE(cold_boot_flags))
154 flag = cold_boot_flags[cpu];
155 else
156 __WARN();
157
Stepan Moskovchenko20a12332011-09-13 13:54:59 -0700158 if (per_cpu(cold_boot_done, cpu) == false) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159 ret = scm_set_boot_addr((void *)
160 virt_to_phys(msm_secondary_startup),
Joel King274621c2011-12-05 06:18:20 -0800161 flag);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 if (ret == 0)
163 release_secondary(cpu);
164 else
165 printk(KERN_DEBUG "Failed to set secondary core boot "
166 "address\n");
Stepan Moskovchenko20a12332011-09-13 13:54:59 -0700167 per_cpu(cold_boot_done, cpu) = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700168 }
169
170 pen_release = cpu;
171 dmac_flush_range((void *)&pen_release,
172 (void *)(&pen_release + sizeof(pen_release)));
173 __asm__("sev");
174 mb();
175
176 /* Use smp_cross_call() to send a soft interrupt to wake up
177 * the other core.
178 */
179 gic_raise_softirq(cpumask_of(cpu), 1);
180
181 while (pen_release != 0xFFFFFFFF) {
182 dmac_inv_range((void *)&pen_release,
183 (void *)(&pen_release+sizeof(pen_release)));
Maya Spivak0a42d692011-08-02 14:42:04 -0700184 usleep(500);
185 if (cnt++ >= 10)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700186 break;
187 }
188
189 return 0;
190}
191
192/* Initialization routine for secondary CPUs after they are brought out of
193 * reset.
194*/
195void __cpuinit platform_secondary_init(unsigned int cpu)
196{
197 pr_debug("CPU%u: Booted secondary processor\n", cpu);
198
Mahesh Sivasubramaniand23add12011-11-18 14:30:11 -0700199 WARN_ON(msm_platform_secondary_init(cpu));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700200
201 trace_hardirqs_off();
202
203 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
204 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
205
206 /* RUMI does not adhere to GIC spec by enabling STIs by default.
207 * Enable/clear is supposed to be RO for STIs, but is RW on RUMI.
208 */
209 if (!machine_is_msm8x60_sim())
210 writel(0x0000FFFF, MSM_QGIC_DIST_BASE + GIC_DIST_ENABLE_SET);
211
212 gic_secondary_init(0);
Jeff Ohlsteine14411d2010-11-30 13:06:36 -0800213}