blob: 6401722936a1dbc499742fdc1301c4cb0666cb22 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070034#include <mach/msm_rtb.h>
Pratik Patel212ab362012-03-16 12:30:07 -070035#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080036#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080039#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053043#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070044#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070045#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070048#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060050#define MSM_GSBI4_PHYS 0x16300000
51#define MSM_GSBI5_PHYS 0x1A200000
52#define MSM_GSBI6_PHYS 0x16500000
53#define MSM_GSBI7_PHYS 0x16600000
54
Kenneth Heitke748593a2011-07-15 15:45:11 -060055/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070056#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070057#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080058#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
Harini Jayaramanc4c58692011-07-19 14:50:10 -060060/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080061#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060062#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
63#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
64#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
65#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
66#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
67#define MSM_QUP_SIZE SZ_4K
68
Kenneth Heitke36920d32011-07-20 16:44:30 -060069/* Address of SSBI CMD */
70#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
71#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
72#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060073
Hemant Kumarcaa09092011-07-30 00:26:33 -070074/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080075#define MSM_HSUSB1_PHYS 0x12500000
76#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070077
Manu Gautam91223e02011-11-08 15:27:22 +053078/* Address of HS USB3 */
79#define MSM_HSUSB3_PHYS 0x12520000
80#define MSM_HSUSB3_SIZE SZ_4K
81
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080082/* Address of HS USB4 */
83#define MSM_HSUSB4_PHYS 0x12530000
84#define MSM_HSUSB4_SIZE SZ_4K
85
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060086/* Address of PCIE20 PARF */
87#define PCIE20_PARF_PHYS 0x1b600000
88#define PCIE20_PARF_SIZE SZ_128
89
90/* Address of PCIE20 ELBI */
91#define PCIE20_ELBI_PHYS 0x1b502000
92#define PCIE20_ELBI_SIZE SZ_256
93
94/* Address of PCIE20 */
95#define PCIE20_PHYS 0x1b500000
96#define PCIE20_SIZE SZ_4K
97
98/* AXI address for PCIE device BAR resources */
99#define PCIE_AXI_BAR_PHYS 0x08000000
100#define PCIE_AXI_BAR_SIZE SZ_8M
101
102/* AXI address for PCIE device config space */
103#define PCIE_AXI_CONF_PHYS 0x08c00000
104#define PCIE_AXI_CONF_SIZE SZ_4K
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800105
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700106static struct msm_watchdog_pdata msm_watchdog_pdata = {
107 .pet_time = 10000,
108 .bark_time = 11000,
109 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800110 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700111};
112
113struct platform_device msm8064_device_watchdog = {
114 .name = "msm_watchdog",
115 .id = -1,
116 .dev = {
117 .platform_data = &msm_watchdog_pdata,
118 },
119};
120
Joel King0581896d2011-07-19 16:43:28 -0700121static struct resource msm_dmov_resource[] = {
122 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800123 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700124 .flags = IORESOURCE_IRQ,
125 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700126 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800127 .start = 0x18320000,
128 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700129 .flags = IORESOURCE_MEM,
130 },
131};
132
133static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800134 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700135 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700136};
137
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700138struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700139 .name = "msm_dmov",
140 .id = -1,
141 .resource = msm_dmov_resource,
142 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700143 .dev = {
144 .platform_data = &msm_dmov_pdata,
145 },
Joel King0581896d2011-07-19 16:43:28 -0700146};
147
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700148static struct resource resources_uart_gsbi1[] = {
149 {
150 .start = APQ8064_GSBI1_UARTDM_IRQ,
151 .end = APQ8064_GSBI1_UARTDM_IRQ,
152 .flags = IORESOURCE_IRQ,
153 },
154 {
155 .start = MSM_UART1DM_PHYS,
156 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
157 .name = "uartdm_resource",
158 .flags = IORESOURCE_MEM,
159 },
160 {
161 .start = MSM_GSBI1_PHYS,
162 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
163 .name = "gsbi_resource",
164 .flags = IORESOURCE_MEM,
165 },
166};
167
168struct platform_device apq8064_device_uart_gsbi1 = {
169 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800170 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700171 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
172 .resource = resources_uart_gsbi1,
173};
174
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700175static struct resource resources_uart_gsbi3[] = {
176 {
177 .start = GSBI3_UARTDM_IRQ,
178 .end = GSBI3_UARTDM_IRQ,
179 .flags = IORESOURCE_IRQ,
180 },
181 {
182 .start = MSM_UART3DM_PHYS,
183 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
184 .name = "uartdm_resource",
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .start = MSM_GSBI3_PHYS,
189 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
190 .name = "gsbi_resource",
191 .flags = IORESOURCE_MEM,
192 },
193};
194
195struct platform_device apq8064_device_uart_gsbi3 = {
196 .name = "msm_serial_hsl",
197 .id = 0,
198 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
199 .resource = resources_uart_gsbi3,
200};
201
Jing Lin04601f92012-02-05 15:36:07 -0800202static struct resource resources_qup_i2c_gsbi3[] = {
203 {
204 .name = "gsbi_qup_i2c_addr",
205 .start = MSM_GSBI3_PHYS,
206 .end = MSM_GSBI3_PHYS + 4 - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .name = "qup_phys_addr",
211 .start = MSM_GSBI3_QUP_PHYS,
212 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
213 .flags = IORESOURCE_MEM,
214 },
215 {
216 .name = "qup_err_intr",
217 .start = GSBI3_QUP_IRQ,
218 .end = GSBI3_QUP_IRQ,
219 .flags = IORESOURCE_IRQ,
220 },
221 {
222 .name = "i2c_clk",
223 .start = 9,
224 .end = 9,
225 .flags = IORESOURCE_IO,
226 },
227 {
228 .name = "i2c_sda",
229 .start = 8,
230 .end = 8,
231 .flags = IORESOURCE_IO,
232 },
233};
234
David Keitel3c40fc52012-02-09 17:53:52 -0800235static struct resource resources_qup_i2c_gsbi1[] = {
236 {
237 .name = "gsbi_qup_i2c_addr",
238 .start = MSM_GSBI1_PHYS,
239 .end = MSM_GSBI1_PHYS + 4 - 1,
240 .flags = IORESOURCE_MEM,
241 },
242 {
243 .name = "qup_phys_addr",
244 .start = MSM_GSBI1_QUP_PHYS,
245 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
246 .flags = IORESOURCE_MEM,
247 },
248 {
249 .name = "qup_err_intr",
250 .start = APQ8064_GSBI1_QUP_IRQ,
251 .end = APQ8064_GSBI1_QUP_IRQ,
252 .flags = IORESOURCE_IRQ,
253 },
254 {
255 .name = "i2c_clk",
256 .start = 21,
257 .end = 21,
258 .flags = IORESOURCE_IO,
259 },
260 {
261 .name = "i2c_sda",
262 .start = 20,
263 .end = 20,
264 .flags = IORESOURCE_IO,
265 },
266};
267
268struct platform_device apq8064_device_qup_i2c_gsbi1 = {
269 .name = "qup_i2c",
270 .id = 0,
271 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
272 .resource = resources_qup_i2c_gsbi1,
273};
274
Jing Lin04601f92012-02-05 15:36:07 -0800275struct platform_device apq8064_device_qup_i2c_gsbi3 = {
276 .name = "qup_i2c",
277 .id = 3,
278 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
279 .resource = resources_qup_i2c_gsbi3,
280};
281
Kenneth Heitke748593a2011-07-15 15:45:11 -0600282static struct resource resources_qup_i2c_gsbi4[] = {
283 {
284 .name = "gsbi_qup_i2c_addr",
285 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600286 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600287 .flags = IORESOURCE_MEM,
288 },
289 {
290 .name = "qup_phys_addr",
291 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600292 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600293 .flags = IORESOURCE_MEM,
294 },
295 {
296 .name = "qup_err_intr",
297 .start = GSBI4_QUP_IRQ,
298 .end = GSBI4_QUP_IRQ,
299 .flags = IORESOURCE_IRQ,
300 },
Kevin Chand07220e2012-02-13 15:52:22 -0800301 {
302 .name = "i2c_clk",
303 .start = 11,
304 .end = 11,
305 .flags = IORESOURCE_IO,
306 },
307 {
308 .name = "i2c_sda",
309 .start = 10,
310 .end = 10,
311 .flags = IORESOURCE_IO,
312 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600313};
314
315struct platform_device apq8064_device_qup_i2c_gsbi4 = {
316 .name = "qup_i2c",
317 .id = 4,
318 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
319 .resource = resources_qup_i2c_gsbi4,
320};
321
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700322static struct resource resources_qup_spi_gsbi5[] = {
323 {
324 .name = "spi_base",
325 .start = MSM_GSBI5_QUP_PHYS,
326 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
327 .flags = IORESOURCE_MEM,
328 },
329 {
330 .name = "gsbi_base",
331 .start = MSM_GSBI5_PHYS,
332 .end = MSM_GSBI5_PHYS + 4 - 1,
333 .flags = IORESOURCE_MEM,
334 },
335 {
336 .name = "spi_irq_in",
337 .start = GSBI5_QUP_IRQ,
338 .end = GSBI5_QUP_IRQ,
339 .flags = IORESOURCE_IRQ,
340 },
341};
342
343struct platform_device apq8064_device_qup_spi_gsbi5 = {
344 .name = "spi_qsd",
345 .id = 0,
346 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
347 .resource = resources_qup_spi_gsbi5,
348};
349
Joel King8f839b92012-04-01 14:37:46 -0700350static struct resource resources_qup_i2c_gsbi5[] = {
351 {
352 .name = "gsbi_qup_i2c_addr",
353 .start = MSM_GSBI5_PHYS,
354 .end = MSM_GSBI5_PHYS + 4 - 1,
355 .flags = IORESOURCE_MEM,
356 },
357 {
358 .name = "qup_phys_addr",
359 .start = MSM_GSBI5_QUP_PHYS,
360 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
361 .flags = IORESOURCE_MEM,
362 },
363 {
364 .name = "qup_err_intr",
365 .start = GSBI5_QUP_IRQ,
366 .end = GSBI5_QUP_IRQ,
367 .flags = IORESOURCE_IRQ,
368 },
369 {
370 .name = "i2c_clk",
371 .start = 54,
372 .end = 54,
373 .flags = IORESOURCE_IO,
374 },
375 {
376 .name = "i2c_sda",
377 .start = 53,
378 .end = 53,
379 .flags = IORESOURCE_IO,
380 },
381};
382
383struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
384 .name = "qup_i2c",
385 .id = 5,
386 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
387 .resource = resources_qup_i2c_gsbi5,
388};
389
Jin Hong4bbbfba2012-02-02 21:48:07 -0800390static struct resource resources_uart_gsbi7[] = {
391 {
392 .start = GSBI7_UARTDM_IRQ,
393 .end = GSBI7_UARTDM_IRQ,
394 .flags = IORESOURCE_IRQ,
395 },
396 {
397 .start = MSM_UART7DM_PHYS,
398 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
399 .name = "uartdm_resource",
400 .flags = IORESOURCE_MEM,
401 },
402 {
403 .start = MSM_GSBI7_PHYS,
404 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
405 .name = "gsbi_resource",
406 .flags = IORESOURCE_MEM,
407 },
408};
409
410struct platform_device apq8064_device_uart_gsbi7 = {
411 .name = "msm_serial_hsl",
412 .id = 0,
413 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
414 .resource = resources_uart_gsbi7,
415};
416
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800417struct platform_device apq_pcm = {
418 .name = "msm-pcm-dsp",
419 .id = -1,
420};
421
422struct platform_device apq_pcm_routing = {
423 .name = "msm-pcm-routing",
424 .id = -1,
425};
426
427struct platform_device apq_cpudai0 = {
428 .name = "msm-dai-q6",
429 .id = 0x4000,
430};
431
432struct platform_device apq_cpudai1 = {
433 .name = "msm-dai-q6",
434 .id = 0x4001,
435};
Santosh Mardieff9a742012-04-09 23:23:39 +0530436struct platform_device mpq_cpudai_sec_i2s_rx = {
437 .name = "msm-dai-q6",
438 .id = 4,
439};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800440struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800441 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800442 .id = 8,
443};
444
445struct platform_device apq_cpudai_bt_rx = {
446 .name = "msm-dai-q6",
447 .id = 0x3000,
448};
449
450struct platform_device apq_cpudai_bt_tx = {
451 .name = "msm-dai-q6",
452 .id = 0x3001,
453};
454
455struct platform_device apq_cpudai_fm_rx = {
456 .name = "msm-dai-q6",
457 .id = 0x3004,
458};
459
460struct platform_device apq_cpudai_fm_tx = {
461 .name = "msm-dai-q6",
462 .id = 0x3005,
463};
464
Helen Zeng8f925502012-03-05 16:50:17 -0800465struct platform_device apq_cpudai_slim_4_rx = {
466 .name = "msm-dai-q6",
467 .id = 0x4008,
468};
469
470struct platform_device apq_cpudai_slim_4_tx = {
471 .name = "msm-dai-q6",
472 .id = 0x4009,
473};
474
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800475/*
476 * Machine specific data for AUX PCM Interface
477 * which the driver will be unware of.
478 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800479struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800480 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700481 .mode_8k = {
482 .mode = AFE_PCM_CFG_MODE_PCM,
483 .sync = AFE_PCM_CFG_SYNC_INT,
484 .frame = AFE_PCM_CFG_FRM_256BPF,
485 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
486 .slot = 0,
487 .data = AFE_PCM_CFG_CDATAOE_MASTER,
488 .pcm_clk_rate = 2048000,
489 },
490 .mode_16k = {
491 .mode = AFE_PCM_CFG_MODE_PCM,
492 .sync = AFE_PCM_CFG_SYNC_INT,
493 .frame = AFE_PCM_CFG_FRM_256BPF,
494 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
495 .slot = 0,
496 .data = AFE_PCM_CFG_CDATAOE_MASTER,
497 .pcm_clk_rate = 4096000,
498 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800499};
500
501struct platform_device apq_cpudai_auxpcm_rx = {
502 .name = "msm-dai-q6",
503 .id = 2,
504 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800505 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800506 },
507};
508
509struct platform_device apq_cpudai_auxpcm_tx = {
510 .name = "msm-dai-q6",
511 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800512 .dev = {
513 .platform_data = &apq_auxpcm_pdata,
514 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800515};
516
Patrick Lai04baee942012-05-01 14:38:47 -0700517struct msm_mi2s_pdata mpq_mi2s_tx_data = {
518 .rx_sd_lines = 0,
519 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
520 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700521};
522
523struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700524 .name = "msm-dai-q6-mi2s",
525 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700526 .dev = {
527 .platform_data = &mpq_mi2s_tx_data,
528 },
529};
530
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800531struct platform_device apq_cpu_fe = {
532 .name = "msm-dai-fe",
533 .id = -1,
534};
535
536struct platform_device apq_stub_codec = {
537 .name = "msm-stub-codec",
538 .id = 1,
539};
540
541struct platform_device apq_voice = {
542 .name = "msm-pcm-voice",
543 .id = -1,
544};
545
546struct platform_device apq_voip = {
547 .name = "msm-voip-dsp",
548 .id = -1,
549};
550
551struct platform_device apq_lpa_pcm = {
552 .name = "msm-pcm-lpa",
553 .id = -1,
554};
555
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700556struct platform_device apq_compr_dsp = {
557 .name = "msm-compr-dsp",
558 .id = -1,
559};
560
561struct platform_device apq_multi_ch_pcm = {
562 .name = "msm-multi-ch-pcm-dsp",
563 .id = -1,
564};
565
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800566struct platform_device apq_pcm_hostless = {
567 .name = "msm-pcm-hostless",
568 .id = -1,
569};
570
571struct platform_device apq_cpudai_afe_01_rx = {
572 .name = "msm-dai-q6",
573 .id = 0xE0,
574};
575
576struct platform_device apq_cpudai_afe_01_tx = {
577 .name = "msm-dai-q6",
578 .id = 0xF0,
579};
580
581struct platform_device apq_cpudai_afe_02_rx = {
582 .name = "msm-dai-q6",
583 .id = 0xF1,
584};
585
586struct platform_device apq_cpudai_afe_02_tx = {
587 .name = "msm-dai-q6",
588 .id = 0xE1,
589};
590
591struct platform_device apq_pcm_afe = {
592 .name = "msm-pcm-afe",
593 .id = -1,
594};
595
Neema Shetty8427c262012-02-16 11:23:43 -0800596struct platform_device apq_cpudai_stub = {
597 .name = "msm-dai-stub",
598 .id = -1,
599};
600
Neema Shetty3c9d2862012-03-11 01:25:32 -0800601struct platform_device apq_cpudai_slimbus_1_rx = {
602 .name = "msm-dai-q6",
603 .id = 0x4002,
604};
605
606struct platform_device apq_cpudai_slimbus_1_tx = {
607 .name = "msm-dai-q6",
608 .id = 0x4003,
609};
610
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700611struct platform_device apq_cpudai_slimbus_2_rx = {
612 .name = "msm-dai-q6",
613 .id = 0x4004,
614};
615
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700616struct platform_device apq_cpudai_slimbus_2_tx = {
617 .name = "msm-dai-q6",
618 .id = 0x4005,
619};
620
Neema Shettyc9d86c32012-05-09 12:01:39 -0700621struct platform_device apq_cpudai_slimbus_3_rx = {
622 .name = "msm-dai-q6",
623 .id = 0x4006,
624};
625
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700626static struct resource resources_ssbi_pmic1[] = {
627 {
628 .start = MSM_PMIC1_SSBI_CMD_PHYS,
629 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
630 .flags = IORESOURCE_MEM,
631 },
632};
633
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600634#define LPASS_SLIMBUS_PHYS 0x28080000
635#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800636#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600637/* Board info for the slimbus slave device */
638static struct resource slimbus_res[] = {
639 {
640 .start = LPASS_SLIMBUS_PHYS,
641 .end = LPASS_SLIMBUS_PHYS + 8191,
642 .flags = IORESOURCE_MEM,
643 .name = "slimbus_physical",
644 },
645 {
646 .start = LPASS_SLIMBUS_BAM_PHYS,
647 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
648 .flags = IORESOURCE_MEM,
649 .name = "slimbus_bam_physical",
650 },
651 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800652 .start = LPASS_SLIMBUS_SLEW,
653 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
654 .flags = IORESOURCE_MEM,
655 .name = "slimbus_slew_reg",
656 },
657 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600658 .start = SLIMBUS0_CORE_EE1_IRQ,
659 .end = SLIMBUS0_CORE_EE1_IRQ,
660 .flags = IORESOURCE_IRQ,
661 .name = "slimbus_irq",
662 },
663 {
664 .start = SLIMBUS0_BAM_EE1_IRQ,
665 .end = SLIMBUS0_BAM_EE1_IRQ,
666 .flags = IORESOURCE_IRQ,
667 .name = "slimbus_bam_irq",
668 },
669};
670
671struct platform_device apq8064_slim_ctrl = {
672 .name = "msm_slim_ctrl",
673 .id = 1,
674 .num_resources = ARRAY_SIZE(slimbus_res),
675 .resource = slimbus_res,
676 .dev = {
677 .coherent_dma_mask = 0xffffffffULL,
678 },
679};
680
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681struct platform_device apq8064_device_ssbi_pmic1 = {
682 .name = "msm_ssbi",
683 .id = 0,
684 .resource = resources_ssbi_pmic1,
685 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
686};
687
688static struct resource resources_ssbi_pmic2[] = {
689 {
690 .start = MSM_PMIC2_SSBI_CMD_PHYS,
691 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
692 .flags = IORESOURCE_MEM,
693 },
694};
695
696struct platform_device apq8064_device_ssbi_pmic2 = {
697 .name = "msm_ssbi",
698 .id = 1,
699 .resource = resources_ssbi_pmic2,
700 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
701};
702
703static struct resource resources_otg[] = {
704 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800705 .start = MSM_HSUSB1_PHYS,
706 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700707 .flags = IORESOURCE_MEM,
708 },
709 {
710 .start = USB1_HS_IRQ,
711 .end = USB1_HS_IRQ,
712 .flags = IORESOURCE_IRQ,
713 },
714};
715
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700716struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700717 .name = "msm_otg",
718 .id = -1,
719 .num_resources = ARRAY_SIZE(resources_otg),
720 .resource = resources_otg,
721 .dev = {
722 .coherent_dma_mask = 0xffffffff,
723 },
724};
725
726static struct resource resources_hsusb[] = {
727 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800728 .start = MSM_HSUSB1_PHYS,
729 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700730 .flags = IORESOURCE_MEM,
731 },
732 {
733 .start = USB1_HS_IRQ,
734 .end = USB1_HS_IRQ,
735 .flags = IORESOURCE_IRQ,
736 },
737};
738
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700739struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 .name = "msm_hsusb",
741 .id = -1,
742 .num_resources = ARRAY_SIZE(resources_hsusb),
743 .resource = resources_hsusb,
744 .dev = {
745 .coherent_dma_mask = 0xffffffff,
746 },
747};
748
Hemant Kumard86c4882012-01-24 19:39:37 -0800749static struct resource resources_hsusb_host[] = {
750 {
751 .start = MSM_HSUSB1_PHYS,
752 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
753 .flags = IORESOURCE_MEM,
754 },
755 {
756 .start = USB1_HS_IRQ,
757 .end = USB1_HS_IRQ,
758 .flags = IORESOURCE_IRQ,
759 },
760};
761
Hemant Kumara945b472012-01-25 15:08:06 -0800762static struct resource resources_hsic_host[] = {
763 {
764 .start = 0x12510000,
765 .end = 0x12510000 + SZ_4K - 1,
766 .flags = IORESOURCE_MEM,
767 },
768 {
769 .start = USB2_HSIC_IRQ,
770 .end = USB2_HSIC_IRQ,
771 .flags = IORESOURCE_IRQ,
772 },
773 {
774 .start = MSM_GPIO_TO_INT(49),
775 .end = MSM_GPIO_TO_INT(49),
776 .name = "peripheral_status_irq",
777 .flags = IORESOURCE_IRQ,
778 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800779 {
Hemant Kumar6fd65032012-05-23 13:02:24 -0700780 .start = 47,
781 .end = 47,
782 .name = "wakeup",
783 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800784 },
Hemant Kumara945b472012-01-25 15:08:06 -0800785};
786
Hemant Kumard86c4882012-01-24 19:39:37 -0800787static u64 dma_mask = DMA_BIT_MASK(32);
788struct platform_device apq8064_device_hsusb_host = {
789 .name = "msm_hsusb_host",
790 .id = -1,
791 .num_resources = ARRAY_SIZE(resources_hsusb_host),
792 .resource = resources_hsusb_host,
793 .dev = {
794 .dma_mask = &dma_mask,
795 .coherent_dma_mask = 0xffffffff,
796 },
797};
798
Hemant Kumara945b472012-01-25 15:08:06 -0800799struct platform_device apq8064_device_hsic_host = {
800 .name = "msm_hsic_host",
801 .id = -1,
802 .num_resources = ARRAY_SIZE(resources_hsic_host),
803 .resource = resources_hsic_host,
804 .dev = {
805 .dma_mask = &dma_mask,
806 .coherent_dma_mask = DMA_BIT_MASK(32),
807 },
808};
809
Manu Gautam91223e02011-11-08 15:27:22 +0530810static struct resource resources_ehci_host3[] = {
811{
812 .start = MSM_HSUSB3_PHYS,
813 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
814 .flags = IORESOURCE_MEM,
815 },
816 {
817 .start = USB3_HS_IRQ,
818 .end = USB3_HS_IRQ,
819 .flags = IORESOURCE_IRQ,
820 },
821};
822
823struct platform_device apq8064_device_ehci_host3 = {
824 .name = "msm_ehci_host",
825 .id = 0,
826 .num_resources = ARRAY_SIZE(resources_ehci_host3),
827 .resource = resources_ehci_host3,
828 .dev = {
829 .dma_mask = &dma_mask,
830 .coherent_dma_mask = 0xffffffff,
831 },
832};
833
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800834static struct resource resources_ehci_host4[] = {
835{
836 .start = MSM_HSUSB4_PHYS,
837 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
838 .flags = IORESOURCE_MEM,
839 },
840 {
841 .start = USB4_HS_IRQ,
842 .end = USB4_HS_IRQ,
843 .flags = IORESOURCE_IRQ,
844 },
845};
846
847struct platform_device apq8064_device_ehci_host4 = {
848 .name = "msm_ehci_host",
849 .id = 1,
850 .num_resources = ARRAY_SIZE(resources_ehci_host4),
851 .resource = resources_ehci_host4,
852 .dev = {
853 .dma_mask = &dma_mask,
854 .coherent_dma_mask = 0xffffffff,
855 },
856};
857
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -0700858#define SHARED_IMEM_TZ_BASE 0x2a03f720
859static struct resource tzlog_resources[] = {
860 {
861 .start = SHARED_IMEM_TZ_BASE,
862 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
863 .flags = IORESOURCE_MEM,
864 },
865};
866
867struct platform_device apq_device_tz_log = {
868 .name = "tz_log",
869 .id = 0,
870 .num_resources = ARRAY_SIZE(tzlog_resources),
871 .resource = tzlog_resources,
872};
873
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800874/* MSM Video core device */
875#ifdef CONFIG_MSM_BUS_SCALING
876static struct msm_bus_vectors vidc_init_vectors[] = {
877 {
878 .src = MSM_BUS_MASTER_VIDEO_ENC,
879 .dst = MSM_BUS_SLAVE_EBI_CH0,
880 .ab = 0,
881 .ib = 0,
882 },
883 {
884 .src = MSM_BUS_MASTER_VIDEO_DEC,
885 .dst = MSM_BUS_SLAVE_EBI_CH0,
886 .ab = 0,
887 .ib = 0,
888 },
889 {
890 .src = MSM_BUS_MASTER_AMPSS_M0,
891 .dst = MSM_BUS_SLAVE_EBI_CH0,
892 .ab = 0,
893 .ib = 0,
894 },
895 {
896 .src = MSM_BUS_MASTER_AMPSS_M0,
897 .dst = MSM_BUS_SLAVE_EBI_CH0,
898 .ab = 0,
899 .ib = 0,
900 },
901};
902static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
903 {
904 .src = MSM_BUS_MASTER_VIDEO_ENC,
905 .dst = MSM_BUS_SLAVE_EBI_CH0,
906 .ab = 54525952,
907 .ib = 436207616,
908 },
909 {
910 .src = MSM_BUS_MASTER_VIDEO_DEC,
911 .dst = MSM_BUS_SLAVE_EBI_CH0,
912 .ab = 72351744,
913 .ib = 289406976,
914 },
915 {
916 .src = MSM_BUS_MASTER_AMPSS_M0,
917 .dst = MSM_BUS_SLAVE_EBI_CH0,
918 .ab = 500000,
919 .ib = 1000000,
920 },
921 {
922 .src = MSM_BUS_MASTER_AMPSS_M0,
923 .dst = MSM_BUS_SLAVE_EBI_CH0,
924 .ab = 500000,
925 .ib = 1000000,
926 },
927};
928static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
929 {
930 .src = MSM_BUS_MASTER_VIDEO_ENC,
931 .dst = MSM_BUS_SLAVE_EBI_CH0,
932 .ab = 40894464,
933 .ib = 327155712,
934 },
935 {
936 .src = MSM_BUS_MASTER_VIDEO_DEC,
937 .dst = MSM_BUS_SLAVE_EBI_CH0,
938 .ab = 48234496,
939 .ib = 192937984,
940 },
941 {
942 .src = MSM_BUS_MASTER_AMPSS_M0,
943 .dst = MSM_BUS_SLAVE_EBI_CH0,
944 .ab = 500000,
945 .ib = 2000000,
946 },
947 {
948 .src = MSM_BUS_MASTER_AMPSS_M0,
949 .dst = MSM_BUS_SLAVE_EBI_CH0,
950 .ab = 500000,
951 .ib = 2000000,
952 },
953};
954static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
955 {
956 .src = MSM_BUS_MASTER_VIDEO_ENC,
957 .dst = MSM_BUS_SLAVE_EBI_CH0,
958 .ab = 163577856,
959 .ib = 1308622848,
960 },
961 {
962 .src = MSM_BUS_MASTER_VIDEO_DEC,
963 .dst = MSM_BUS_SLAVE_EBI_CH0,
964 .ab = 219152384,
965 .ib = 876609536,
966 },
967 {
968 .src = MSM_BUS_MASTER_AMPSS_M0,
969 .dst = MSM_BUS_SLAVE_EBI_CH0,
970 .ab = 1750000,
971 .ib = 3500000,
972 },
973 {
974 .src = MSM_BUS_MASTER_AMPSS_M0,
975 .dst = MSM_BUS_SLAVE_EBI_CH0,
976 .ab = 1750000,
977 .ib = 3500000,
978 },
979};
980static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
981 {
982 .src = MSM_BUS_MASTER_VIDEO_ENC,
983 .dst = MSM_BUS_SLAVE_EBI_CH0,
984 .ab = 121634816,
985 .ib = 973078528,
986 },
987 {
988 .src = MSM_BUS_MASTER_VIDEO_DEC,
989 .dst = MSM_BUS_SLAVE_EBI_CH0,
990 .ab = 155189248,
991 .ib = 620756992,
992 },
993 {
994 .src = MSM_BUS_MASTER_AMPSS_M0,
995 .dst = MSM_BUS_SLAVE_EBI_CH0,
996 .ab = 1750000,
997 .ib = 7000000,
998 },
999 {
1000 .src = MSM_BUS_MASTER_AMPSS_M0,
1001 .dst = MSM_BUS_SLAVE_EBI_CH0,
1002 .ab = 1750000,
1003 .ib = 7000000,
1004 },
1005};
1006static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1007 {
1008 .src = MSM_BUS_MASTER_VIDEO_ENC,
1009 .dst = MSM_BUS_SLAVE_EBI_CH0,
1010 .ab = 372244480,
1011 .ib = 2560000000U,
1012 },
1013 {
1014 .src = MSM_BUS_MASTER_VIDEO_DEC,
1015 .dst = MSM_BUS_SLAVE_EBI_CH0,
1016 .ab = 501219328,
1017 .ib = 2560000000U,
1018 },
1019 {
1020 .src = MSM_BUS_MASTER_AMPSS_M0,
1021 .dst = MSM_BUS_SLAVE_EBI_CH0,
1022 .ab = 2500000,
1023 .ib = 5000000,
1024 },
1025 {
1026 .src = MSM_BUS_MASTER_AMPSS_M0,
1027 .dst = MSM_BUS_SLAVE_EBI_CH0,
1028 .ab = 2500000,
1029 .ib = 5000000,
1030 },
1031};
1032static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1033 {
1034 .src = MSM_BUS_MASTER_VIDEO_ENC,
1035 .dst = MSM_BUS_SLAVE_EBI_CH0,
1036 .ab = 222298112,
1037 .ib = 2560000000U,
1038 },
1039 {
1040 .src = MSM_BUS_MASTER_VIDEO_DEC,
1041 .dst = MSM_BUS_SLAVE_EBI_CH0,
1042 .ab = 330301440,
1043 .ib = 2560000000U,
1044 },
1045 {
1046 .src = MSM_BUS_MASTER_AMPSS_M0,
1047 .dst = MSM_BUS_SLAVE_EBI_CH0,
1048 .ab = 2500000,
1049 .ib = 700000000,
1050 },
1051 {
1052 .src = MSM_BUS_MASTER_AMPSS_M0,
1053 .dst = MSM_BUS_SLAVE_EBI_CH0,
1054 .ab = 2500000,
1055 .ib = 10000000,
1056 },
1057};
1058
1059static struct msm_bus_paths vidc_bus_client_config[] = {
1060 {
1061 ARRAY_SIZE(vidc_init_vectors),
1062 vidc_init_vectors,
1063 },
1064 {
1065 ARRAY_SIZE(vidc_venc_vga_vectors),
1066 vidc_venc_vga_vectors,
1067 },
1068 {
1069 ARRAY_SIZE(vidc_vdec_vga_vectors),
1070 vidc_vdec_vga_vectors,
1071 },
1072 {
1073 ARRAY_SIZE(vidc_venc_720p_vectors),
1074 vidc_venc_720p_vectors,
1075 },
1076 {
1077 ARRAY_SIZE(vidc_vdec_720p_vectors),
1078 vidc_vdec_720p_vectors,
1079 },
1080 {
1081 ARRAY_SIZE(vidc_venc_1080p_vectors),
1082 vidc_venc_1080p_vectors,
1083 },
1084 {
1085 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1086 vidc_vdec_1080p_vectors,
1087 },
1088};
1089
1090static struct msm_bus_scale_pdata vidc_bus_client_data = {
1091 vidc_bus_client_config,
1092 ARRAY_SIZE(vidc_bus_client_config),
1093 .name = "vidc",
1094};
1095#endif
1096
1097
1098#define APQ8064_VIDC_BASE_PHYS 0x04400000
1099#define APQ8064_VIDC_BASE_SIZE 0x00100000
1100
1101static struct resource apq8064_device_vidc_resources[] = {
1102 {
1103 .start = APQ8064_VIDC_BASE_PHYS,
1104 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1105 .flags = IORESOURCE_MEM,
1106 },
1107 {
1108 .start = VCODEC_IRQ,
1109 .end = VCODEC_IRQ,
1110 .flags = IORESOURCE_IRQ,
1111 },
1112};
1113
1114struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1115#ifdef CONFIG_MSM_BUS_SCALING
1116 .vidc_bus_client_pdata = &vidc_bus_client_data,
1117#endif
1118#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1119 .memtype = ION_CP_MM_HEAP_ID,
1120 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001121 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001122#else
1123 .memtype = MEMTYPE_EBI1,
1124 .enable_ion = 0,
1125#endif
1126 .disable_dmx = 0,
1127 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001128 .cont_mode_dpb_count = 18,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001129};
1130
1131struct platform_device apq8064_msm_device_vidc = {
1132 .name = "msm_vidc",
1133 .id = 0,
1134 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1135 .resource = apq8064_device_vidc_resources,
1136 .dev = {
1137 .platform_data = &apq8064_vidc_platform_data,
1138 },
1139};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001140#define MSM_SDC1_BASE 0x12400000
1141#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1142#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1143#define MSM_SDC2_BASE 0x12140000
1144#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1145#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1146#define MSM_SDC3_BASE 0x12180000
1147#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1148#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1149#define MSM_SDC4_BASE 0x121C0000
1150#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1151#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1152
1153static struct resource resources_sdc1[] = {
1154 {
1155 .name = "core_mem",
1156 .flags = IORESOURCE_MEM,
1157 .start = MSM_SDC1_BASE,
1158 .end = MSM_SDC1_DML_BASE - 1,
1159 },
1160 {
1161 .name = "core_irq",
1162 .flags = IORESOURCE_IRQ,
1163 .start = SDC1_IRQ_0,
1164 .end = SDC1_IRQ_0
1165 },
1166#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1167 {
1168 .name = "sdcc_dml_addr",
1169 .start = MSM_SDC1_DML_BASE,
1170 .end = MSM_SDC1_BAM_BASE - 1,
1171 .flags = IORESOURCE_MEM,
1172 },
1173 {
1174 .name = "sdcc_bam_addr",
1175 .start = MSM_SDC1_BAM_BASE,
1176 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1177 .flags = IORESOURCE_MEM,
1178 },
1179 {
1180 .name = "sdcc_bam_irq",
1181 .start = SDC1_BAM_IRQ,
1182 .end = SDC1_BAM_IRQ,
1183 .flags = IORESOURCE_IRQ,
1184 },
1185#endif
1186};
1187
1188static struct resource resources_sdc2[] = {
1189 {
1190 .name = "core_mem",
1191 .flags = IORESOURCE_MEM,
1192 .start = MSM_SDC2_BASE,
1193 .end = MSM_SDC2_DML_BASE - 1,
1194 },
1195 {
1196 .name = "core_irq",
1197 .flags = IORESOURCE_IRQ,
1198 .start = SDC2_IRQ_0,
1199 .end = SDC2_IRQ_0
1200 },
1201#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1202 {
1203 .name = "sdcc_dml_addr",
1204 .start = MSM_SDC2_DML_BASE,
1205 .end = MSM_SDC2_BAM_BASE - 1,
1206 .flags = IORESOURCE_MEM,
1207 },
1208 {
1209 .name = "sdcc_bam_addr",
1210 .start = MSM_SDC2_BAM_BASE,
1211 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1212 .flags = IORESOURCE_MEM,
1213 },
1214 {
1215 .name = "sdcc_bam_irq",
1216 .start = SDC2_BAM_IRQ,
1217 .end = SDC2_BAM_IRQ,
1218 .flags = IORESOURCE_IRQ,
1219 },
1220#endif
1221};
1222
1223static struct resource resources_sdc3[] = {
1224 {
1225 .name = "core_mem",
1226 .flags = IORESOURCE_MEM,
1227 .start = MSM_SDC3_BASE,
1228 .end = MSM_SDC3_DML_BASE - 1,
1229 },
1230 {
1231 .name = "core_irq",
1232 .flags = IORESOURCE_IRQ,
1233 .start = SDC3_IRQ_0,
1234 .end = SDC3_IRQ_0
1235 },
1236#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1237 {
1238 .name = "sdcc_dml_addr",
1239 .start = MSM_SDC3_DML_BASE,
1240 .end = MSM_SDC3_BAM_BASE - 1,
1241 .flags = IORESOURCE_MEM,
1242 },
1243 {
1244 .name = "sdcc_bam_addr",
1245 .start = MSM_SDC3_BAM_BASE,
1246 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1247 .flags = IORESOURCE_MEM,
1248 },
1249 {
1250 .name = "sdcc_bam_irq",
1251 .start = SDC3_BAM_IRQ,
1252 .end = SDC3_BAM_IRQ,
1253 .flags = IORESOURCE_IRQ,
1254 },
1255#endif
1256};
1257
1258static struct resource resources_sdc4[] = {
1259 {
1260 .name = "core_mem",
1261 .flags = IORESOURCE_MEM,
1262 .start = MSM_SDC4_BASE,
1263 .end = MSM_SDC4_DML_BASE - 1,
1264 },
1265 {
1266 .name = "core_irq",
1267 .flags = IORESOURCE_IRQ,
1268 .start = SDC4_IRQ_0,
1269 .end = SDC4_IRQ_0
1270 },
1271#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1272 {
1273 .name = "sdcc_dml_addr",
1274 .start = MSM_SDC4_DML_BASE,
1275 .end = MSM_SDC4_BAM_BASE - 1,
1276 .flags = IORESOURCE_MEM,
1277 },
1278 {
1279 .name = "sdcc_bam_addr",
1280 .start = MSM_SDC4_BAM_BASE,
1281 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1282 .flags = IORESOURCE_MEM,
1283 },
1284 {
1285 .name = "sdcc_bam_irq",
1286 .start = SDC4_BAM_IRQ,
1287 .end = SDC4_BAM_IRQ,
1288 .flags = IORESOURCE_IRQ,
1289 },
1290#endif
1291};
1292
1293struct platform_device apq8064_device_sdc1 = {
1294 .name = "msm_sdcc",
1295 .id = 1,
1296 .num_resources = ARRAY_SIZE(resources_sdc1),
1297 .resource = resources_sdc1,
1298 .dev = {
1299 .coherent_dma_mask = 0xffffffff,
1300 },
1301};
1302
1303struct platform_device apq8064_device_sdc2 = {
1304 .name = "msm_sdcc",
1305 .id = 2,
1306 .num_resources = ARRAY_SIZE(resources_sdc2),
1307 .resource = resources_sdc2,
1308 .dev = {
1309 .coherent_dma_mask = 0xffffffff,
1310 },
1311};
1312
1313struct platform_device apq8064_device_sdc3 = {
1314 .name = "msm_sdcc",
1315 .id = 3,
1316 .num_resources = ARRAY_SIZE(resources_sdc3),
1317 .resource = resources_sdc3,
1318 .dev = {
1319 .coherent_dma_mask = 0xffffffff,
1320 },
1321};
1322
1323struct platform_device apq8064_device_sdc4 = {
1324 .name = "msm_sdcc",
1325 .id = 4,
1326 .num_resources = ARRAY_SIZE(resources_sdc4),
1327 .resource = resources_sdc4,
1328 .dev = {
1329 .coherent_dma_mask = 0xffffffff,
1330 },
1331};
1332
1333static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1334 &apq8064_device_sdc1,
1335 &apq8064_device_sdc2,
1336 &apq8064_device_sdc3,
1337 &apq8064_device_sdc4,
1338};
1339
1340int __init apq8064_add_sdcc(unsigned int controller,
1341 struct mmc_platform_data *plat)
1342{
1343 struct platform_device *pdev;
1344
1345 if (!plat)
1346 return 0;
1347 if (controller < 1 || controller > 4)
1348 return -EINVAL;
1349
1350 pdev = apq8064_sdcc_devices[controller-1];
1351 pdev->dev.platform_data = plat;
1352 return platform_device_register(pdev);
1353}
1354
Yan He06913ce2011-08-26 16:33:46 -07001355static struct resource resources_sps[] = {
1356 {
1357 .name = "pipe_mem",
1358 .start = 0x12800000,
1359 .end = 0x12800000 + 0x4000 - 1,
1360 .flags = IORESOURCE_MEM,
1361 },
1362 {
1363 .name = "bamdma_dma",
1364 .start = 0x12240000,
1365 .end = 0x12240000 + 0x1000 - 1,
1366 .flags = IORESOURCE_MEM,
1367 },
1368 {
1369 .name = "bamdma_bam",
1370 .start = 0x12244000,
1371 .end = 0x12244000 + 0x4000 - 1,
1372 .flags = IORESOURCE_MEM,
1373 },
1374 {
1375 .name = "bamdma_irq",
1376 .start = SPS_BAM_DMA_IRQ,
1377 .end = SPS_BAM_DMA_IRQ,
1378 .flags = IORESOURCE_IRQ,
1379 },
1380};
1381
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001382struct platform_device msm_bus_8064_sys_fabric = {
1383 .name = "msm_bus_fabric",
1384 .id = MSM_BUS_FAB_SYSTEM,
1385};
1386struct platform_device msm_bus_8064_apps_fabric = {
1387 .name = "msm_bus_fabric",
1388 .id = MSM_BUS_FAB_APPSS,
1389};
1390struct platform_device msm_bus_8064_mm_fabric = {
1391 .name = "msm_bus_fabric",
1392 .id = MSM_BUS_FAB_MMSS,
1393};
1394struct platform_device msm_bus_8064_sys_fpb = {
1395 .name = "msm_bus_fabric",
1396 .id = MSM_BUS_FAB_SYSTEM_FPB,
1397};
1398struct platform_device msm_bus_8064_cpss_fpb = {
1399 .name = "msm_bus_fabric",
1400 .id = MSM_BUS_FAB_CPSS_FPB,
1401};
1402
Yan He06913ce2011-08-26 16:33:46 -07001403static struct msm_sps_platform_data msm_sps_pdata = {
1404 .bamdma_restricted_pipes = 0x06,
1405};
1406
1407struct platform_device msm_device_sps_apq8064 = {
1408 .name = "msm_sps",
1409 .id = -1,
1410 .num_resources = ARRAY_SIZE(resources_sps),
1411 .resource = resources_sps,
1412 .dev.platform_data = &msm_sps_pdata,
1413};
1414
Eric Holmberg023d25c2012-03-01 12:27:55 -07001415static struct resource smd_resource[] = {
1416 {
1417 .name = "a9_m2a_0",
1418 .start = INT_A9_M2A_0,
1419 .flags = IORESOURCE_IRQ,
1420 },
1421 {
1422 .name = "a9_m2a_5",
1423 .start = INT_A9_M2A_5,
1424 .flags = IORESOURCE_IRQ,
1425 },
1426 {
1427 .name = "adsp_a11",
1428 .start = INT_ADSP_A11,
1429 .flags = IORESOURCE_IRQ,
1430 },
1431 {
1432 .name = "adsp_a11_smsm",
1433 .start = INT_ADSP_A11_SMSM,
1434 .flags = IORESOURCE_IRQ,
1435 },
1436 {
1437 .name = "dsps_a11",
1438 .start = INT_DSPS_A11,
1439 .flags = IORESOURCE_IRQ,
1440 },
1441 {
1442 .name = "dsps_a11_smsm",
1443 .start = INT_DSPS_A11_SMSM,
1444 .flags = IORESOURCE_IRQ,
1445 },
1446 {
1447 .name = "wcnss_a11",
1448 .start = INT_WCNSS_A11,
1449 .flags = IORESOURCE_IRQ,
1450 },
1451 {
1452 .name = "wcnss_a11_smsm",
1453 .start = INT_WCNSS_A11_SMSM,
1454 .flags = IORESOURCE_IRQ,
1455 },
1456};
1457
1458static struct smd_subsystem_config smd_config_list[] = {
1459 {
1460 .irq_config_id = SMD_MODEM,
1461 .subsys_name = "gss",
1462 .edge = SMD_APPS_MODEM,
1463
1464 .smd_int.irq_name = "a9_m2a_0",
1465 .smd_int.flags = IRQF_TRIGGER_RISING,
1466 .smd_int.irq_id = -1,
1467 .smd_int.device_name = "smd_dev",
1468 .smd_int.dev_id = 0,
1469 .smd_int.out_bit_pos = 1 << 3,
1470 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1471 .smd_int.out_offset = 0x8,
1472
1473 .smsm_int.irq_name = "a9_m2a_5",
1474 .smsm_int.flags = IRQF_TRIGGER_RISING,
1475 .smsm_int.irq_id = -1,
1476 .smsm_int.device_name = "smd_smsm",
1477 .smsm_int.dev_id = 0,
1478 .smsm_int.out_bit_pos = 1 << 4,
1479 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1480 .smsm_int.out_offset = 0x8,
1481 },
1482 {
1483 .irq_config_id = SMD_Q6,
1484 .subsys_name = "q6",
1485 .edge = SMD_APPS_QDSP,
1486
1487 .smd_int.irq_name = "adsp_a11",
1488 .smd_int.flags = IRQF_TRIGGER_RISING,
1489 .smd_int.irq_id = -1,
1490 .smd_int.device_name = "smd_dev",
1491 .smd_int.dev_id = 0,
1492 .smd_int.out_bit_pos = 1 << 15,
1493 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1494 .smd_int.out_offset = 0x8,
1495
1496 .smsm_int.irq_name = "adsp_a11_smsm",
1497 .smsm_int.flags = IRQF_TRIGGER_RISING,
1498 .smsm_int.irq_id = -1,
1499 .smsm_int.device_name = "smd_smsm",
1500 .smsm_int.dev_id = 0,
1501 .smsm_int.out_bit_pos = 1 << 14,
1502 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1503 .smsm_int.out_offset = 0x8,
1504 },
1505 {
1506 .irq_config_id = SMD_DSPS,
1507 .subsys_name = "dsps",
1508 .edge = SMD_APPS_DSPS,
1509
1510 .smd_int.irq_name = "dsps_a11",
1511 .smd_int.flags = IRQF_TRIGGER_RISING,
1512 .smd_int.irq_id = -1,
1513 .smd_int.device_name = "smd_dev",
1514 .smd_int.dev_id = 0,
1515 .smd_int.out_bit_pos = 1,
1516 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1517 .smd_int.out_offset = 0x4080,
1518
1519 .smsm_int.irq_name = "dsps_a11_smsm",
1520 .smsm_int.flags = IRQF_TRIGGER_RISING,
1521 .smsm_int.irq_id = -1,
1522 .smsm_int.device_name = "smd_smsm",
1523 .smsm_int.dev_id = 0,
1524 .smsm_int.out_bit_pos = 1,
1525 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1526 .smsm_int.out_offset = 0x4094,
1527 },
1528 {
1529 .irq_config_id = SMD_WCNSS,
1530 .subsys_name = "wcnss",
1531 .edge = SMD_APPS_WCNSS,
1532
1533 .smd_int.irq_name = "wcnss_a11",
1534 .smd_int.flags = IRQF_TRIGGER_RISING,
1535 .smd_int.irq_id = -1,
1536 .smd_int.device_name = "smd_dev",
1537 .smd_int.dev_id = 0,
1538 .smd_int.out_bit_pos = 1 << 25,
1539 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1540 .smd_int.out_offset = 0x8,
1541
1542 .smsm_int.irq_name = "wcnss_a11_smsm",
1543 .smsm_int.flags = IRQF_TRIGGER_RISING,
1544 .smsm_int.irq_id = -1,
1545 .smsm_int.device_name = "smd_smsm",
1546 .smsm_int.dev_id = 0,
1547 .smsm_int.out_bit_pos = 1 << 23,
1548 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1549 .smsm_int.out_offset = 0x8,
1550 },
1551};
1552
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001553static struct smd_subsystem_restart_config smd_ssr_config = {
1554 .disable_smsm_reset_handshake = 1,
1555};
1556
Eric Holmberg023d25c2012-03-01 12:27:55 -07001557static struct smd_platform smd_platform_data = {
1558 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1559 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001560 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001561};
1562
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001563struct platform_device msm_device_smd_apq8064 = {
1564 .name = "msm_smd",
1565 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001566 .resource = smd_resource,
1567 .num_resources = ARRAY_SIZE(smd_resource),
1568 .dev = {
1569 .platform_data = &smd_platform_data,
1570 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001571};
1572
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001573static struct resource resources_msm_pcie[] = {
1574 {
1575 .name = "parf",
1576 .start = PCIE20_PARF_PHYS,
1577 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1578 .flags = IORESOURCE_MEM,
1579 },
1580 {
1581 .name = "elbi",
1582 .start = PCIE20_ELBI_PHYS,
1583 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1584 .flags = IORESOURCE_MEM,
1585 },
1586 {
1587 .name = "pcie20",
1588 .start = PCIE20_PHYS,
1589 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1590 .flags = IORESOURCE_MEM,
1591 },
1592 {
1593 .name = "axi_bar",
1594 .start = PCIE_AXI_BAR_PHYS,
1595 .end = PCIE_AXI_BAR_PHYS + PCIE_AXI_BAR_SIZE - 1,
1596 .flags = IORESOURCE_MEM,
1597 },
1598 {
1599 .name = "axi_conf",
1600 .start = PCIE_AXI_CONF_PHYS,
1601 .end = PCIE_AXI_CONF_PHYS + PCIE_AXI_CONF_SIZE - 1,
1602 .flags = IORESOURCE_MEM,
1603 },
1604};
1605
1606struct platform_device msm_device_pcie = {
1607 .name = "msm_pcie",
1608 .id = -1,
1609 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1610 .resource = resources_msm_pcie,
1611};
1612
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001613#ifdef CONFIG_HW_RANDOM_MSM
1614/* PRNG device */
1615#define MSM_PRNG_PHYS 0x1A500000
1616static struct resource rng_resources = {
1617 .flags = IORESOURCE_MEM,
1618 .start = MSM_PRNG_PHYS,
1619 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1620};
1621
1622struct platform_device apq8064_device_rng = {
1623 .name = "msm_rng",
1624 .id = 0,
1625 .num_resources = 1,
1626 .resource = &rng_resources,
1627};
1628#endif
1629
Matt Wagantall292aace2012-01-26 19:12:34 -08001630static struct resource msm_gss_resources[] = {
1631 {
1632 .start = 0x10000000,
1633 .end = 0x10000000 + SZ_256 - 1,
1634 .flags = IORESOURCE_MEM,
1635 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001636 {
1637 .start = 0x10008000,
1638 .end = 0x10008000 + SZ_256 - 1,
1639 .flags = IORESOURCE_MEM,
1640 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001641};
1642
1643struct platform_device msm_gss = {
1644 .name = "pil_gss",
1645 .id = -1,
1646 .num_resources = ARRAY_SIZE(msm_gss_resources),
1647 .resource = msm_gss_resources,
1648};
1649
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001650static struct fs_driver_data gfx3d_fs_data = {
1651 .clks = (struct fs_clk_data[]){
1652 { .name = "core_clk", .reset_rate = 27000000 },
1653 { .name = "iface_clk" },
1654 { .name = "bus_clk" },
1655 { 0 }
1656 },
1657 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1658 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001659};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001660
1661static struct fs_driver_data ijpeg_fs_data = {
1662 .clks = (struct fs_clk_data[]){
1663 { .name = "core_clk" },
1664 { .name = "iface_clk" },
1665 { .name = "bus_clk" },
1666 { 0 }
1667 },
1668 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1669};
1670
1671static struct fs_driver_data rot_fs_data = {
1672 .clks = (struct fs_clk_data[]){
1673 { .name = "core_clk" },
1674 { .name = "iface_clk" },
1675 { .name = "bus_clk" },
1676 { 0 }
1677 },
1678 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
1679};
1680
1681static struct fs_driver_data ved_fs_data = {
1682 .clks = (struct fs_clk_data[]){
1683 { .name = "core_clk" },
1684 { .name = "iface_clk" },
1685 { .name = "bus_clk" },
1686 { 0 }
1687 },
1688 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
1689 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
1690};
1691
1692static struct fs_driver_data vfe_fs_data = {
1693 .clks = (struct fs_clk_data[]){
1694 { .name = "core_clk" },
1695 { .name = "iface_clk" },
1696 { .name = "bus_clk" },
1697 { 0 }
1698 },
1699 .bus_port0 = MSM_BUS_MASTER_VFE,
1700};
1701
1702static struct fs_driver_data vpe_fs_data = {
1703 .clks = (struct fs_clk_data[]){
1704 { .name = "core_clk" },
1705 { .name = "iface_clk" },
1706 { .name = "bus_clk" },
1707 { 0 }
1708 },
1709 .bus_port0 = MSM_BUS_MASTER_VPE,
1710};
1711
1712static struct fs_driver_data vcap_fs_data = {
1713 .clks = (struct fs_clk_data[]){
1714 { .name = "core_clk" },
1715 { .name = "iface_clk" },
1716 { .name = "bus_clk" },
1717 { 0 },
1718 },
1719 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
1720};
1721
1722struct platform_device *apq8064_footswitch[] __initdata = {
Matt Wagantall316f2fc2012-05-03 20:41:42 -07001723 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07001724 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07001725 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
1726 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07001727 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07001728 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07001729 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001730};
1731unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08001732
Praveen Chidambaram78499012011-11-01 17:15:17 -06001733struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1734 .reg_base_addrs = {
1735 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1736 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1737 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1738 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1739 },
1740 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001741 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001742 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001743 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1744 .ipc_rpm_val = 4,
1745 .target_id = {
1746 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1747 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1748 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1749 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1750 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1751 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1752 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1753 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1754 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1755 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1756 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1757 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1758 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1759 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1760 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1761 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1762 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1763 APPS_FABRIC_CFG_HALT, 2),
1764 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1765 APPS_FABRIC_CFG_CLKMOD, 3),
1766 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1767 APPS_FABRIC_CFG_IOCTL, 1),
1768 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1769 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1770 SYS_FABRIC_CFG_HALT, 2),
1771 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1772 SYS_FABRIC_CFG_CLKMOD, 3),
1773 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1774 SYS_FABRIC_CFG_IOCTL, 1),
1775 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1776 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1777 MMSS_FABRIC_CFG_HALT, 2),
1778 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1779 MMSS_FABRIC_CFG_CLKMOD, 3),
1780 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1781 MMSS_FABRIC_CFG_IOCTL, 1),
1782 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1783 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1784 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1785 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1786 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1787 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1788 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1789 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1790 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1791 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1792 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1793 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1794 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1795 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1796 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1797 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1798 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1799 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1800 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1801 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1802 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1803 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1804 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1805 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1806 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1807 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1808 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1809 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1810 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1811 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1812 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1813 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1814 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1815 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1816 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1817 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1818 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1819 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1820 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1821 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1822 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1823 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1824 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1825 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1826 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1827 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1828 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1829 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1830 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1831 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1832 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1833 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1834 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1835 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1836 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1837 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1838 },
1839 .target_status = {
1840 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1841 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1842 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1843 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1844 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1845 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1846 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1847 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1848 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1849 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1850 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1851 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1852 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1853 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1854 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1855 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1856 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1857 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1858 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1859 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1860 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1861 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1862 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1863 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1864 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1865 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1866 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1867 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1868 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1869 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1870 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1871 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1872 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1873 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1874 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1875 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1876 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1877 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1878 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1879 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1880 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1881 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1882 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1883 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1884 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1885 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1886 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1887 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1888 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1889 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1890 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1891 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1892 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1893 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1894 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1895 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1896 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1897 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1898 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1899 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1900 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1901 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1902 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1903 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1904 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1905 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1906 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1907 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1908 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1909 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1910 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1911 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1912 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1913 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1914 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1915 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1916 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1917 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1918 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1919 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1920 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1921 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1922 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1923 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1924 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1925 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1926 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1927 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1928 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1929 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1930 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1931 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1932 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1933 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1934 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1935 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1936 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1937 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1938 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1939 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1940 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1941 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1942 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1943 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1944 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1945 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1946 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1947 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1948 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1949 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1950 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1951 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1952 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1953 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1954 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1955 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1956 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1957 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1958 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1959 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1960 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1961 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1962 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1963 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1964 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1965 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1966 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1967 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1968 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1969 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1970 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1971 },
1972 .target_ctrl_id = {
1973 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1974 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1975 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1976 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1977 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1978 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1979 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1980 },
1981 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1982 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1983 .sel_last = MSM_RPM_8064_SEL_LAST,
1984 .ver = {3, 0, 0},
1985};
1986
1987struct platform_device apq8064_rpm_device = {
1988 .name = "msm_rpm",
1989 .id = -1,
1990};
1991
1992static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1993 .phys_addr_base = 0x0010D204,
1994 .phys_size = SZ_8K,
1995};
1996
1997struct platform_device apq8064_rpm_stat_device = {
1998 .name = "msm_rpm_stat",
1999 .id = -1,
2000 .dev = {
2001 .platform_data = &msm_rpm_stat_pdata,
2002 },
2003};
2004
2005static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2006 .phys_addr_base = 0x0010C000,
2007 .reg_offsets = {
2008 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2009 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2010 },
2011 .phys_size = SZ_8K,
2012 .log_len = 4096, /* log's buffer length in bytes */
2013 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2014};
2015
2016struct platform_device apq8064_rpm_log_device = {
2017 .name = "msm_rpm_log",
2018 .id = -1,
2019 .dev = {
2020 .platform_data = &msm_rpm_log_pdata,
2021 },
2022};
2023
Jin Hongd3024e62012-02-09 16:13:32 -08002024/* Sensors DSPS platform data */
2025
2026#define PPSS_REG_PHYS_BASE 0x12080000
2027
2028static struct dsps_clk_info dsps_clks[] = {};
2029static struct dsps_regulator_info dsps_regs[] = {};
2030
2031/*
2032 * Note: GPIOs field is intialized in run-time at the function
2033 * apq8064_init_dsps().
2034 */
2035
2036struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2037 .clks = dsps_clks,
2038 .clks_num = ARRAY_SIZE(dsps_clks),
2039 .gpios = NULL,
2040 .gpios_num = 0,
2041 .regs = dsps_regs,
2042 .regs_num = ARRAY_SIZE(dsps_regs),
2043 .dsps_pwr_ctl_en = 1,
2044 .signature = DSPS_SIGNATURE,
2045};
2046
2047static struct resource msm_dsps_resources[] = {
2048 {
2049 .start = PPSS_REG_PHYS_BASE,
2050 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2051 .name = "ppss_reg",
2052 .flags = IORESOURCE_MEM,
2053 },
2054
2055 {
2056 .start = PPSS_WDOG_TIMER_IRQ,
2057 .end = PPSS_WDOG_TIMER_IRQ,
2058 .name = "ppss_wdog",
2059 .flags = IORESOURCE_IRQ,
2060 },
2061};
2062
2063struct platform_device msm_dsps_device_8064 = {
2064 .name = "msm_dsps",
2065 .id = 0,
2066 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2067 .resource = msm_dsps_resources,
2068 .dev.platform_data = &msm_dsps_pdata_8064,
2069};
2070
Praveen Chidambaram78499012011-11-01 17:15:17 -06002071#ifdef CONFIG_MSM_MPM
2072static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2073 [1] = MSM_GPIO_TO_INT(26),
2074 [2] = MSM_GPIO_TO_INT(88),
2075 [4] = MSM_GPIO_TO_INT(73),
2076 [5] = MSM_GPIO_TO_INT(74),
2077 [6] = MSM_GPIO_TO_INT(75),
2078 [7] = MSM_GPIO_TO_INT(76),
2079 [8] = MSM_GPIO_TO_INT(77),
2080 [9] = MSM_GPIO_TO_INT(36),
2081 [10] = MSM_GPIO_TO_INT(84),
2082 [11] = MSM_GPIO_TO_INT(7),
2083 [12] = MSM_GPIO_TO_INT(11),
2084 [13] = MSM_GPIO_TO_INT(52),
2085 [14] = MSM_GPIO_TO_INT(15),
2086 [15] = MSM_GPIO_TO_INT(83),
2087 [16] = USB3_HS_IRQ,
2088 [19] = MSM_GPIO_TO_INT(61),
2089 [20] = MSM_GPIO_TO_INT(58),
2090 [23] = MSM_GPIO_TO_INT(65),
2091 [24] = MSM_GPIO_TO_INT(63),
2092 [25] = USB1_HS_IRQ,
2093 [27] = HDMI_IRQ,
2094 [29] = MSM_GPIO_TO_INT(22),
2095 [30] = MSM_GPIO_TO_INT(72),
2096 [31] = USB4_HS_IRQ,
2097 [33] = MSM_GPIO_TO_INT(44),
2098 [34] = MSM_GPIO_TO_INT(39),
2099 [35] = MSM_GPIO_TO_INT(19),
2100 [36] = MSM_GPIO_TO_INT(23),
2101 [37] = MSM_GPIO_TO_INT(41),
2102 [38] = MSM_GPIO_TO_INT(30),
2103 [41] = MSM_GPIO_TO_INT(42),
2104 [42] = MSM_GPIO_TO_INT(56),
2105 [43] = MSM_GPIO_TO_INT(55),
2106 [44] = MSM_GPIO_TO_INT(50),
2107 [45] = MSM_GPIO_TO_INT(49),
2108 [46] = MSM_GPIO_TO_INT(47),
2109 [47] = MSM_GPIO_TO_INT(45),
2110 [48] = MSM_GPIO_TO_INT(38),
2111 [49] = MSM_GPIO_TO_INT(34),
2112 [50] = MSM_GPIO_TO_INT(32),
2113 [51] = MSM_GPIO_TO_INT(29),
2114 [52] = MSM_GPIO_TO_INT(18),
2115 [53] = MSM_GPIO_TO_INT(10),
2116 [54] = MSM_GPIO_TO_INT(81),
2117 [55] = MSM_GPIO_TO_INT(6),
2118};
2119
2120static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2121 TLMM_MSM_SUMMARY_IRQ,
2122 RPM_APCC_CPU0_GP_HIGH_IRQ,
2123 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2124 RPM_APCC_CPU0_GP_LOW_IRQ,
2125 RPM_APCC_CPU0_WAKE_UP_IRQ,
2126 RPM_APCC_CPU1_GP_HIGH_IRQ,
2127 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2128 RPM_APCC_CPU1_GP_LOW_IRQ,
2129 RPM_APCC_CPU1_WAKE_UP_IRQ,
2130 MSS_TO_APPS_IRQ_0,
2131 MSS_TO_APPS_IRQ_1,
2132 MSS_TO_APPS_IRQ_2,
2133 MSS_TO_APPS_IRQ_3,
2134 MSS_TO_APPS_IRQ_4,
2135 MSS_TO_APPS_IRQ_5,
2136 MSS_TO_APPS_IRQ_6,
2137 MSS_TO_APPS_IRQ_7,
2138 MSS_TO_APPS_IRQ_8,
2139 MSS_TO_APPS_IRQ_9,
2140 LPASS_SCSS_GP_LOW_IRQ,
2141 LPASS_SCSS_GP_MEDIUM_IRQ,
2142 LPASS_SCSS_GP_HIGH_IRQ,
2143 SPS_MTI_30,
2144 SPS_MTI_31,
2145 RIVA_APSS_SPARE_IRQ,
2146 RIVA_APPS_WLAN_SMSM_IRQ,
2147 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2148 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
2149};
2150
2151struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2152 .irqs_m2a = msm_mpm_irqs_m2a,
2153 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2154 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2155 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2156 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2157 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2158 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2159 .mpm_apps_ipc_val = BIT(1),
2160 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2161
2162};
2163#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002164
Joel King14fe7fa2012-05-27 14:26:11 -07002165/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002166#define MDM2AP_ERRFATAL 19
2167#define AP2MDM_ERRFATAL 18
2168#define MDM2AP_STATUS 49
2169#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002170#define AP2MDM_SOFT_RESET 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002171#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08002172
2173static struct resource mdm_resources[] = {
2174 {
2175 .start = MDM2AP_ERRFATAL,
2176 .end = MDM2AP_ERRFATAL,
2177 .name = "MDM2AP_ERRFATAL",
2178 .flags = IORESOURCE_IO,
2179 },
2180 {
2181 .start = AP2MDM_ERRFATAL,
2182 .end = AP2MDM_ERRFATAL,
2183 .name = "AP2MDM_ERRFATAL",
2184 .flags = IORESOURCE_IO,
2185 },
2186 {
2187 .start = MDM2AP_STATUS,
2188 .end = MDM2AP_STATUS,
2189 .name = "MDM2AP_STATUS",
2190 .flags = IORESOURCE_IO,
2191 },
2192 {
2193 .start = AP2MDM_STATUS,
2194 .end = AP2MDM_STATUS,
2195 .name = "AP2MDM_STATUS",
2196 .flags = IORESOURCE_IO,
2197 },
2198 {
Joel King14fe7fa2012-05-27 14:26:11 -07002199 .start = AP2MDM_SOFT_RESET,
2200 .end = AP2MDM_SOFT_RESET,
2201 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002202 .flags = IORESOURCE_IO,
2203 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002204 {
2205 .start = AP2MDM_WAKEUP,
2206 .end = AP2MDM_WAKEUP,
2207 .name = "AP2MDM_WAKEUP",
2208 .flags = IORESOURCE_IO,
2209 },
Joel Kingdacbc822012-01-25 13:30:57 -08002210};
2211
2212struct platform_device mdm_8064_device = {
2213 .name = "mdm2_modem",
2214 .id = -1,
2215 .num_resources = ARRAY_SIZE(mdm_resources),
2216 .resource = mdm_resources,
2217};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002218
2219static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2220
2221struct platform_device apq8064_cpu_idle_device = {
2222 .name = "msm_cpu_idle",
2223 .id = -1,
2224 .dev = {
2225 .platform_data = &apq8064_LPM_latency,
2226 },
2227};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002228
2229static struct msm_dcvs_freq_entry apq8064_freq[] = {
2230 { 384000, 166981, 345600},
2231 { 702000, 213049, 632502},
2232 {1026000, 285712, 925613},
2233 {1242000, 383945, 1176550},
2234 {1458000, 419729, 1465478},
2235 {1512000, 434116, 1546674},
2236
2237};
2238
2239static struct msm_dcvs_core_info apq8064_core_info = {
2240 .freq_tbl = &apq8064_freq[0],
2241 .core_param = {
2242 .max_time_us = 100000,
2243 .num_freq = ARRAY_SIZE(apq8064_freq),
2244 },
2245 .algo_param = {
2246 .slack_time_us = 58000,
2247 .scale_slack_time = 0,
2248 .scale_slack_time_pct = 0,
2249 .disable_pc_threshold = 1458000,
2250 .em_window_size = 100000,
2251 .em_max_util_pct = 97,
2252 .ss_window_size = 1000000,
2253 .ss_util_pct = 95,
2254 .ss_iobusy_conv = 100,
2255 },
2256};
2257
2258struct platform_device apq8064_msm_gov_device = {
2259 .name = "msm_dcvs_gov",
2260 .id = -1,
2261 .dev = {
2262 .platform_data = &apq8064_core_info,
2263 },
2264};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002265
Terence Hampson2e1705f2012-04-11 19:55:29 -04002266#ifdef CONFIG_MSM_VCAP
2267#define VCAP_HW_BASE 0x05900000
2268
2269static struct msm_bus_vectors vcap_init_vectors[] = {
2270 {
2271 .src = MSM_BUS_MASTER_VIDEO_CAP,
2272 .dst = MSM_BUS_SLAVE_EBI_CH0,
2273 .ab = 0,
2274 .ib = 0,
2275 },
2276};
2277
2278
2279static struct msm_bus_vectors vcap_480_vectors[] = {
2280 {
2281 .src = MSM_BUS_MASTER_VIDEO_CAP,
2282 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002283 .ab = 1280 * 720 * 3 * 60,
2284 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002285 },
2286};
2287
2288static struct msm_bus_vectors vcap_720_vectors[] = {
2289 {
2290 .src = MSM_BUS_MASTER_VIDEO_CAP,
2291 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002292 .ab = 1280 * 720 * 3 * 60,
2293 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002294 },
2295};
2296
2297static struct msm_bus_vectors vcap_1080_vectors[] = {
2298 {
2299 .src = MSM_BUS_MASTER_VIDEO_CAP,
2300 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002301 .ab = 1920 * 1080 * 3 * 60,
2302 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002303 },
2304};
2305
2306static struct msm_bus_paths vcap_bus_usecases[] = {
2307 {
2308 ARRAY_SIZE(vcap_init_vectors),
2309 vcap_init_vectors,
2310 },
2311 {
2312 ARRAY_SIZE(vcap_480_vectors),
2313 vcap_480_vectors,
2314 },
2315 {
2316 ARRAY_SIZE(vcap_720_vectors),
2317 vcap_720_vectors,
2318 },
2319 {
2320 ARRAY_SIZE(vcap_1080_vectors),
2321 vcap_1080_vectors,
2322 },
2323};
2324
2325static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2326 vcap_bus_usecases,
2327 ARRAY_SIZE(vcap_bus_usecases),
2328};
2329
2330static struct resource msm_vcap_resources[] = {
2331 {
2332 .name = "vcap",
2333 .start = VCAP_HW_BASE,
2334 .end = VCAP_HW_BASE + SZ_1M - 1,
2335 .flags = IORESOURCE_MEM,
2336 },
2337 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002338 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002339 .start = VCAP_VC,
2340 .end = VCAP_VC,
2341 .flags = IORESOURCE_IRQ,
2342 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002343 {
2344 .name = "vp_irq",
2345 .start = VCAP_VP,
2346 .end = VCAP_VP,
2347 .flags = IORESOURCE_IRQ,
2348 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002349};
2350
2351static unsigned vcap_gpios[] = {
2352 2, 3, 4, 5, 6, 7, 8, 9, 10,
2353 11, 12, 13, 18, 19, 20, 21,
2354 22, 23, 24, 25, 26, 80, 82,
2355 83, 84, 85, 86, 87,
2356};
2357
2358static struct vcap_platform_data vcap_pdata = {
2359 .gpios = vcap_gpios,
2360 .num_gpios = ARRAY_SIZE(vcap_gpios),
2361 .bus_client_pdata = &vcap_axi_client_pdata
2362};
2363
2364struct platform_device msm8064_device_vcap = {
2365 .name = "msm_vcap",
2366 .id = 0,
2367 .resource = msm_vcap_resources,
2368 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2369 .dev = {
2370 .platform_data = &vcap_pdata,
2371 },
2372};
2373#endif
2374
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002375static struct resource msm_cache_erp_resources[] = {
2376 {
2377 .name = "l1_irq",
2378 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2379 .flags = IORESOURCE_IRQ,
2380 },
2381 {
2382 .name = "l2_irq",
2383 .start = APCC_QGICL2IRPTREQ,
2384 .flags = IORESOURCE_IRQ,
2385 }
2386};
2387
2388struct platform_device apq8064_device_cache_erp = {
2389 .name = "msm_cache_erp",
2390 .id = -1,
2391 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2392 .resource = msm_cache_erp_resources,
2393};
Pratik Patel212ab362012-03-16 12:30:07 -07002394
2395#define MSM_QDSS_PHYS_BASE 0x01A00000
2396#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2397
2398#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2399
2400static struct qdss_source msm_qdss_sources[] = {
2401 QDSS_SOURCE("msm_etm", 0x33),
2402 QDSS_SOURCE("msm_oxili", 0x80),
2403};
2404
2405static struct msm_qdss_platform_data qdss_pdata = {
2406 .src_table = msm_qdss_sources,
2407 .size = ARRAY_SIZE(msm_qdss_sources),
2408 .afamily = 1,
2409};
2410
2411struct platform_device apq8064_qdss_device = {
2412 .name = "msm_qdss",
2413 .id = -1,
2414 .dev = {
2415 .platform_data = &qdss_pdata,
2416 },
2417};
2418
2419static struct resource msm_etm_resources[] = {
2420 {
2421 .start = MSM_ETM_PHYS_BASE,
2422 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2423 .flags = IORESOURCE_MEM,
2424 },
2425};
2426
2427struct platform_device apq8064_etm_device = {
2428 .name = "msm_etm",
2429 .id = 0,
2430 .num_resources = ARRAY_SIZE(msm_etm_resources),
2431 .resource = msm_etm_resources,
2432};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002433
2434struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2435 /* Camera */
2436 {
2437 .name = "vpe_src",
2438 .domain = CAMERA_DOMAIN,
2439 },
2440 /* Camera */
2441 {
2442 .name = "vpe_dst",
2443 .domain = CAMERA_DOMAIN,
2444 },
2445 /* Camera */
2446 {
2447 .name = "vfe_imgwr",
2448 .domain = CAMERA_DOMAIN,
2449 },
2450 /* Camera */
2451 {
2452 .name = "vfe_misc",
2453 .domain = CAMERA_DOMAIN,
2454 },
2455 /* Camera */
2456 {
2457 .name = "ijpeg_src",
2458 .domain = CAMERA_DOMAIN,
2459 },
2460 /* Camera */
2461 {
2462 .name = "ijpeg_dst",
2463 .domain = CAMERA_DOMAIN,
2464 },
2465 /* Camera */
2466 {
2467 .name = "jpegd_src",
2468 .domain = CAMERA_DOMAIN,
2469 },
2470 /* Camera */
2471 {
2472 .name = "jpegd_dst",
2473 .domain = CAMERA_DOMAIN,
2474 },
2475 /* Rotator */
2476 {
2477 .name = "rot_src",
2478 .domain = ROTATOR_DOMAIN,
2479 },
2480 /* Rotator */
2481 {
2482 .name = "rot_dst",
2483 .domain = ROTATOR_DOMAIN,
2484 },
2485 /* Video */
2486 {
2487 .name = "vcodec_a_mm1",
2488 .domain = VIDEO_DOMAIN,
2489 },
2490 /* Video */
2491 {
2492 .name = "vcodec_b_mm2",
2493 .domain = VIDEO_DOMAIN,
2494 },
2495 /* Video */
2496 {
2497 .name = "vcodec_a_stream",
2498 .domain = VIDEO_DOMAIN,
2499 },
2500};
2501
2502static struct mem_pool apq8064_video_pools[] = {
2503 /*
2504 * Video hardware has the following requirements:
2505 * 1. All video addresses used by the video hardware must be at a higher
2506 * address than video firmware address.
2507 * 2. Video hardware can only access a range of 256MB from the base of
2508 * the video firmware.
2509 */
2510 [VIDEO_FIRMWARE_POOL] =
2511 /* Low addresses, intended for video firmware */
2512 {
2513 .paddr = SZ_128K,
2514 .size = SZ_16M - SZ_128K,
2515 },
2516 [VIDEO_MAIN_POOL] =
2517 /* Main video pool */
2518 {
2519 .paddr = SZ_16M,
2520 .size = SZ_256M - SZ_16M,
2521 },
2522 [GEN_POOL] =
2523 /* Remaining address space up to 2G */
2524 {
2525 .paddr = SZ_256M,
2526 .size = SZ_2G - SZ_256M,
2527 },
2528};
2529
2530static struct mem_pool apq8064_camera_pools[] = {
2531 [GEN_POOL] =
2532 /* One address space for camera */
2533 {
2534 .paddr = SZ_128K,
2535 .size = SZ_2G - SZ_128K,
2536 },
2537};
2538
2539static struct mem_pool apq8064_display_pools[] = {
2540 [GEN_POOL] =
2541 /* One address space for display */
2542 {
2543 .paddr = SZ_128K,
2544 .size = SZ_2G - SZ_128K,
2545 },
2546};
2547
2548static struct mem_pool apq8064_rotator_pools[] = {
2549 [GEN_POOL] =
2550 /* One address space for rotator */
2551 {
2552 .paddr = SZ_128K,
2553 .size = SZ_2G - SZ_128K,
2554 },
2555};
2556
2557static struct msm_iommu_domain apq8064_iommu_domains[] = {
2558 [VIDEO_DOMAIN] = {
2559 .iova_pools = apq8064_video_pools,
2560 .npools = ARRAY_SIZE(apq8064_video_pools),
2561 },
2562 [CAMERA_DOMAIN] = {
2563 .iova_pools = apq8064_camera_pools,
2564 .npools = ARRAY_SIZE(apq8064_camera_pools),
2565 },
2566 [DISPLAY_DOMAIN] = {
2567 .iova_pools = apq8064_display_pools,
2568 .npools = ARRAY_SIZE(apq8064_display_pools),
2569 },
2570 [ROTATOR_DOMAIN] = {
2571 .iova_pools = apq8064_rotator_pools,
2572 .npools = ARRAY_SIZE(apq8064_rotator_pools),
2573 },
2574};
2575
2576struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
2577 .domains = apq8064_iommu_domains,
2578 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
2579 .domain_names = apq8064_iommu_ctx_names,
2580 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
2581 .domain_alloc_flags = 0,
2582};
2583
2584struct platform_device apq8064_iommu_domain_device = {
2585 .name = "iommu_domains",
2586 .id = -1,
2587 .dev = {
2588 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07002589 }
2590};
2591
2592struct msm_rtb_platform_data apq8064_rtb_pdata = {
2593 .size = SZ_1M,
2594};
2595
2596static int __init msm_rtb_set_buffer_size(char *p)
2597{
2598 int s;
2599
2600 s = memparse(p, NULL);
2601 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
2602 return 0;
2603}
2604early_param("msm_rtb_size", msm_rtb_set_buffer_size);
2605
2606struct platform_device apq8064_rtb_device = {
2607 .name = "msm_rtb",
2608 .id = -1,
2609 .dev = {
2610 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002611 },
2612};
Laura Abbott93a4a352012-05-25 09:26:35 -07002613
2614#define APQ8064_L1_SIZE SZ_1M
2615/*
2616 * The actual L2 size is smaller but we need a larger buffer
2617 * size to store other dump information
2618 */
2619#define APQ8064_L2_SIZE SZ_8M
2620
2621struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
2622 .l2_size = APQ8064_L2_SIZE,
2623 .l1_size = APQ8064_L1_SIZE,
2624};
2625
2626struct platform_device apq8064_cache_dump_device = {
2627 .name = "msm_cache_dump",
2628 .id = -1,
2629 .dev = {
2630 .platform_data = &apq8064_cache_dump_pdata,
2631 },
2632};