blob: 14ddd96d85f6c3df853a588995bb9bdfcfdfcab5 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Lucille Sylvester6e362412011-12-09 16:21:42 -070034#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070035#include <mach/msm_rtb.h>
Laura Abbott2ae8f362012-04-12 11:03:04 -070036#include <mach/msm_cache_dump.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070037#include <sound/msm-dai-q6.h>
38#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030039#include <mach/msm_tsif.h>
Pratik Patel1403f2a2012-03-21 10:10:00 -070040#include <mach/qdss.h>
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070041#include <mach/msm_serial_hs_lite.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "clock.h"
43#include "devices.h"
44#include "devices-msm8x60.h"
45#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070046#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060047#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060048#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070049#include "pil-q6v4.h"
50#include "scm-pas.h"
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070051#include <mach/msm_dcvs.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070052#include <mach/iommu_domains.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070053
54#ifdef CONFIG_MSM_MPM
Subhash Jadavani909e04f2012-04-12 10:52:50 +053055#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#endif
57#ifdef CONFIG_MSM_DSPS
58#include <mach/msm_dsps.h>
59#endif
60
61
62/* Address of GSBI blocks */
63#define MSM_GSBI1_PHYS 0x16000000
64#define MSM_GSBI2_PHYS 0x16100000
65#define MSM_GSBI3_PHYS 0x16200000
66#define MSM_GSBI4_PHYS 0x16300000
67#define MSM_GSBI5_PHYS 0x16400000
68#define MSM_GSBI6_PHYS 0x16500000
69#define MSM_GSBI7_PHYS 0x16600000
70#define MSM_GSBI8_PHYS 0x1A000000
71#define MSM_GSBI9_PHYS 0x1A100000
72#define MSM_GSBI10_PHYS 0x1A200000
73#define MSM_GSBI11_PHYS 0x12440000
74#define MSM_GSBI12_PHYS 0x12480000
75
76#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
77#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053078#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -070079#define MSM_UART8DM_PHYS (MSM_GSBI8_PHYS + 0x40000)
Mayank Ranae009c922012-03-22 03:02:06 +053080#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070081
82/* GSBI QUP devices */
83#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
84#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
85#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
86#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
87#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
88#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
89#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
90#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
91#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
92#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
93#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
94#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
95#define MSM_QUP_SIZE SZ_4K
96
97#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
98#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
99#define MSM_PMIC_SSBI_SIZE SZ_4K
100
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -0700101#define MSM8960_HSUSB_PHYS 0x12500000
102#define MSM8960_HSUSB_SIZE SZ_4K
103
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700104static struct resource resources_otg[] = {
105 {
106 .start = MSM8960_HSUSB_PHYS,
107 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
108 .flags = IORESOURCE_MEM,
109 },
110 {
111 .start = USB1_HS_IRQ,
112 .end = USB1_HS_IRQ,
113 .flags = IORESOURCE_IRQ,
114 },
115};
116
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700117struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700118 .name = "msm_otg",
119 .id = -1,
120 .num_resources = ARRAY_SIZE(resources_otg),
121 .resource = resources_otg,
122 .dev = {
123 .coherent_dma_mask = 0xffffffff,
124 },
125};
126
127static struct resource resources_hsusb[] = {
128 {
129 .start = MSM8960_HSUSB_PHYS,
130 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
131 .flags = IORESOURCE_MEM,
132 },
133 {
134 .start = USB1_HS_IRQ,
135 .end = USB1_HS_IRQ,
136 .flags = IORESOURCE_IRQ,
137 },
138};
139
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700140struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 .name = "msm_hsusb",
142 .id = -1,
143 .num_resources = ARRAY_SIZE(resources_hsusb),
144 .resource = resources_hsusb,
145 .dev = {
146 .coherent_dma_mask = 0xffffffff,
147 },
148};
149
150static struct resource resources_hsusb_host[] = {
151 {
152 .start = MSM8960_HSUSB_PHYS,
153 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
154 .flags = IORESOURCE_MEM,
155 },
156 {
157 .start = USB1_HS_IRQ,
158 .end = USB1_HS_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161};
162
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530163static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700164struct platform_device msm_device_hsusb_host = {
165 .name = "msm_hsusb_host",
166 .id = -1,
167 .num_resources = ARRAY_SIZE(resources_hsusb_host),
168 .resource = resources_hsusb_host,
169 .dev = {
170 .dma_mask = &dma_mask,
171 .coherent_dma_mask = 0xffffffff,
172 },
173};
174
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530175static struct resource resources_hsic_host[] = {
176 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700177 .start = 0x12520000,
178 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530179 .flags = IORESOURCE_MEM,
180 },
181 {
182 .start = USB_HSIC_IRQ,
183 .end = USB_HSIC_IRQ,
184 .flags = IORESOURCE_IRQ,
185 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800186 {
187 .start = MSM_GPIO_TO_INT(69),
188 .end = MSM_GPIO_TO_INT(69),
189 .name = "peripheral_status_irq",
190 .flags = IORESOURCE_IRQ,
191 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530192};
193
194struct platform_device msm_device_hsic_host = {
195 .name = "msm_hsic_host",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(resources_hsic_host),
198 .resource = resources_hsic_host,
199 .dev = {
200 .dma_mask = &dma_mask,
201 .coherent_dma_mask = DMA_BIT_MASK(32),
202 },
203};
204
Mona Hossain11c03ac2011-10-26 12:42:10 -0700205#define SHARED_IMEM_TZ_BASE 0x2a03f720
206static struct resource tzlog_resources[] = {
207 {
208 .start = SHARED_IMEM_TZ_BASE,
209 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
210 .flags = IORESOURCE_MEM,
211 },
212};
213
214struct platform_device msm_device_tz_log = {
215 .name = "tz_log",
216 .id = 0,
217 .num_resources = ARRAY_SIZE(tzlog_resources),
218 .resource = tzlog_resources,
219};
220
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700221static struct resource resources_uart_gsbi2[] = {
222 {
223 .start = MSM8960_GSBI2_UARTDM_IRQ,
224 .end = MSM8960_GSBI2_UARTDM_IRQ,
225 .flags = IORESOURCE_IRQ,
226 },
227 {
228 .start = MSM_UART2DM_PHYS,
229 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
230 .name = "uartdm_resource",
231 .flags = IORESOURCE_MEM,
232 },
233 {
234 .start = MSM_GSBI2_PHYS,
235 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
236 .name = "gsbi_resource",
237 .flags = IORESOURCE_MEM,
238 },
239};
240
241struct platform_device msm8960_device_uart_gsbi2 = {
242 .name = "msm_serial_hsl",
243 .id = 0,
244 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
245 .resource = resources_uart_gsbi2,
246};
Mayank Rana9f51f582011-08-04 18:35:59 +0530247/* GSBI 6 used into UARTDM Mode */
248static struct resource msm_uart_dm6_resources[] = {
249 {
250 .start = MSM_UART6DM_PHYS,
251 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
252 .name = "uartdm_resource",
253 .flags = IORESOURCE_MEM,
254 },
255 {
256 .start = GSBI6_UARTDM_IRQ,
257 .end = GSBI6_UARTDM_IRQ,
258 .flags = IORESOURCE_IRQ,
259 },
260 {
261 .start = MSM_GSBI6_PHYS,
262 .end = MSM_GSBI6_PHYS + 4 - 1,
263 .name = "gsbi_resource",
264 .flags = IORESOURCE_MEM,
265 },
266 {
267 .start = DMOV_HSUART_GSBI6_TX_CHAN,
268 .end = DMOV_HSUART_GSBI6_RX_CHAN,
269 .name = "uartdm_channels",
270 .flags = IORESOURCE_DMA,
271 },
272 {
273 .start = DMOV_HSUART_GSBI6_TX_CRCI,
274 .end = DMOV_HSUART_GSBI6_RX_CRCI,
275 .name = "uartdm_crci",
276 .flags = IORESOURCE_DMA,
277 },
278};
279static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
280struct platform_device msm_device_uart_dm6 = {
281 .name = "msm_serial_hs",
282 .id = 0,
283 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
284 .resource = msm_uart_dm6_resources,
285 .dev = {
286 .dma_mask = &msm_uart_dm6_dma_mask,
287 .coherent_dma_mask = DMA_BIT_MASK(32),
288 },
289};
Mayank Ranae009c922012-03-22 03:02:06 +0530290/*
291 * GSBI 9 used into UARTDM Mode
292 * For 8960 Fusion 2.2 Primary IPC
293 */
294static struct resource msm_uart_dm9_resources[] = {
295 {
296 .start = MSM_UART9DM_PHYS,
297 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
298 .name = "uartdm_resource",
299 .flags = IORESOURCE_MEM,
300 },
301 {
302 .start = GSBI9_UARTDM_IRQ,
303 .end = GSBI9_UARTDM_IRQ,
304 .flags = IORESOURCE_IRQ,
305 },
306 {
307 .start = MSM_GSBI9_PHYS,
308 .end = MSM_GSBI9_PHYS + 4 - 1,
309 .name = "gsbi_resource",
310 .flags = IORESOURCE_MEM,
311 },
312 {
313 .start = DMOV_HSUART_GSBI9_TX_CHAN,
314 .end = DMOV_HSUART_GSBI9_RX_CHAN,
315 .name = "uartdm_channels",
316 .flags = IORESOURCE_DMA,
317 },
318 {
319 .start = DMOV_HSUART_GSBI9_TX_CRCI,
320 .end = DMOV_HSUART_GSBI9_RX_CRCI,
321 .name = "uartdm_crci",
322 .flags = IORESOURCE_DMA,
323 },
324};
325static u64 msm_uart_dm9_dma_mask = DMA_BIT_MASK(32);
326struct platform_device msm_device_uart_dm9 = {
327 .name = "msm_serial_hs",
328 .id = 1,
329 .num_resources = ARRAY_SIZE(msm_uart_dm9_resources),
330 .resource = msm_uart_dm9_resources,
331 .dev = {
332 .dma_mask = &msm_uart_dm9_dma_mask,
333 .coherent_dma_mask = DMA_BIT_MASK(32),
334 },
335};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336
337static struct resource resources_uart_gsbi5[] = {
338 {
339 .start = GSBI5_UARTDM_IRQ,
340 .end = GSBI5_UARTDM_IRQ,
341 .flags = IORESOURCE_IRQ,
342 },
343 {
344 .start = MSM_UART5DM_PHYS,
345 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
346 .name = "uartdm_resource",
347 .flags = IORESOURCE_MEM,
348 },
349 {
350 .start = MSM_GSBI5_PHYS,
351 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
352 .name = "gsbi_resource",
353 .flags = IORESOURCE_MEM,
354 },
355};
356
357struct platform_device msm8960_device_uart_gsbi5 = {
358 .name = "msm_serial_hsl",
359 .id = 0,
360 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
361 .resource = resources_uart_gsbi5,
362};
Stepan Moskovchenko2b4b1cd2012-03-29 18:21:04 -0700363
364static struct msm_serial_hslite_platform_data uart_gsbi8_pdata = {
365 .line = 0,
366};
367
368static struct resource resources_uart_gsbi8[] = {
369 {
370 .start = GSBI8_UARTDM_IRQ,
371 .end = GSBI8_UARTDM_IRQ,
372 .flags = IORESOURCE_IRQ,
373 },
374 {
375 .start = MSM_UART8DM_PHYS,
376 .end = MSM_UART8DM_PHYS + PAGE_SIZE - 1,
377 .name = "uartdm_resource",
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .start = MSM_GSBI8_PHYS,
382 .end = MSM_GSBI8_PHYS + PAGE_SIZE - 1,
383 .name = "gsbi_resource",
384 .flags = IORESOURCE_MEM,
385 },
386};
387
388struct platform_device msm8960_device_uart_gsbi8 = {
389 .name = "msm_serial_hsl",
390 .id = 1,
391 .num_resources = ARRAY_SIZE(resources_uart_gsbi8),
392 .resource = resources_uart_gsbi8,
393 .dev.platform_data = &uart_gsbi8_pdata,
394};
395
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700396/* MSM Video core device */
397#ifdef CONFIG_MSM_BUS_SCALING
398static struct msm_bus_vectors vidc_init_vectors[] = {
399 {
400 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
401 .dst = MSM_BUS_SLAVE_EBI_CH0,
402 .ab = 0,
403 .ib = 0,
404 },
405 {
406 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
407 .dst = MSM_BUS_SLAVE_EBI_CH0,
408 .ab = 0,
409 .ib = 0,
410 },
411 {
412 .src = MSM_BUS_MASTER_AMPSS_M0,
413 .dst = MSM_BUS_SLAVE_EBI_CH0,
414 .ab = 0,
415 .ib = 0,
416 },
417 {
418 .src = MSM_BUS_MASTER_AMPSS_M0,
419 .dst = MSM_BUS_SLAVE_EBI_CH0,
420 .ab = 0,
421 .ib = 0,
422 },
423};
424static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
425 {
426 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
427 .dst = MSM_BUS_SLAVE_EBI_CH0,
428 .ab = 54525952,
429 .ib = 436207616,
430 },
431 {
432 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
433 .dst = MSM_BUS_SLAVE_EBI_CH0,
434 .ab = 72351744,
435 .ib = 289406976,
436 },
437 {
438 .src = MSM_BUS_MASTER_AMPSS_M0,
439 .dst = MSM_BUS_SLAVE_EBI_CH0,
440 .ab = 500000,
441 .ib = 1000000,
442 },
443 {
444 .src = MSM_BUS_MASTER_AMPSS_M0,
445 .dst = MSM_BUS_SLAVE_EBI_CH0,
446 .ab = 500000,
447 .ib = 1000000,
448 },
449};
450static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
451 {
452 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
453 .dst = MSM_BUS_SLAVE_EBI_CH0,
454 .ab = 40894464,
455 .ib = 327155712,
456 },
457 {
458 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
459 .dst = MSM_BUS_SLAVE_EBI_CH0,
460 .ab = 48234496,
461 .ib = 192937984,
462 },
463 {
464 .src = MSM_BUS_MASTER_AMPSS_M0,
465 .dst = MSM_BUS_SLAVE_EBI_CH0,
466 .ab = 500000,
467 .ib = 2000000,
468 },
469 {
470 .src = MSM_BUS_MASTER_AMPSS_M0,
471 .dst = MSM_BUS_SLAVE_EBI_CH0,
472 .ab = 500000,
473 .ib = 2000000,
474 },
475};
476static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
477 {
478 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
479 .dst = MSM_BUS_SLAVE_EBI_CH0,
480 .ab = 163577856,
481 .ib = 1308622848,
482 },
483 {
484 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
485 .dst = MSM_BUS_SLAVE_EBI_CH0,
486 .ab = 219152384,
487 .ib = 876609536,
488 },
489 {
490 .src = MSM_BUS_MASTER_AMPSS_M0,
491 .dst = MSM_BUS_SLAVE_EBI_CH0,
492 .ab = 1750000,
493 .ib = 3500000,
494 },
495 {
496 .src = MSM_BUS_MASTER_AMPSS_M0,
497 .dst = MSM_BUS_SLAVE_EBI_CH0,
498 .ab = 1750000,
499 .ib = 3500000,
500 },
501};
502static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
503 {
504 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
505 .dst = MSM_BUS_SLAVE_EBI_CH0,
506 .ab = 121634816,
507 .ib = 973078528,
508 },
509 {
510 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
511 .dst = MSM_BUS_SLAVE_EBI_CH0,
512 .ab = 155189248,
513 .ib = 620756992,
514 },
515 {
516 .src = MSM_BUS_MASTER_AMPSS_M0,
517 .dst = MSM_BUS_SLAVE_EBI_CH0,
518 .ab = 1750000,
519 .ib = 7000000,
520 },
521 {
522 .src = MSM_BUS_MASTER_AMPSS_M0,
523 .dst = MSM_BUS_SLAVE_EBI_CH0,
524 .ab = 1750000,
525 .ib = 7000000,
526 },
527};
528static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
529 {
530 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
531 .dst = MSM_BUS_SLAVE_EBI_CH0,
532 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700533 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700534 },
535 {
536 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
537 .dst = MSM_BUS_SLAVE_EBI_CH0,
538 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700539 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700540 },
541 {
542 .src = MSM_BUS_MASTER_AMPSS_M0,
543 .dst = MSM_BUS_SLAVE_EBI_CH0,
544 .ab = 2500000,
545 .ib = 5000000,
546 },
547 {
548 .src = MSM_BUS_MASTER_AMPSS_M0,
549 .dst = MSM_BUS_SLAVE_EBI_CH0,
550 .ab = 2500000,
551 .ib = 5000000,
552 },
553};
554static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
555 {
556 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
557 .dst = MSM_BUS_SLAVE_EBI_CH0,
558 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700559 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700560 },
561 {
562 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
563 .dst = MSM_BUS_SLAVE_EBI_CH0,
564 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700565 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700566 },
567 {
568 .src = MSM_BUS_MASTER_AMPSS_M0,
569 .dst = MSM_BUS_SLAVE_EBI_CH0,
570 .ab = 2500000,
571 .ib = 700000000,
572 },
573 {
574 .src = MSM_BUS_MASTER_AMPSS_M0,
575 .dst = MSM_BUS_SLAVE_EBI_CH0,
576 .ab = 2500000,
577 .ib = 10000000,
578 },
579};
580
581static struct msm_bus_paths vidc_bus_client_config[] = {
582 {
583 ARRAY_SIZE(vidc_init_vectors),
584 vidc_init_vectors,
585 },
586 {
587 ARRAY_SIZE(vidc_venc_vga_vectors),
588 vidc_venc_vga_vectors,
589 },
590 {
591 ARRAY_SIZE(vidc_vdec_vga_vectors),
592 vidc_vdec_vga_vectors,
593 },
594 {
595 ARRAY_SIZE(vidc_venc_720p_vectors),
596 vidc_venc_720p_vectors,
597 },
598 {
599 ARRAY_SIZE(vidc_vdec_720p_vectors),
600 vidc_vdec_720p_vectors,
601 },
602 {
603 ARRAY_SIZE(vidc_venc_1080p_vectors),
604 vidc_venc_1080p_vectors,
605 },
606 {
607 ARRAY_SIZE(vidc_vdec_1080p_vectors),
608 vidc_vdec_1080p_vectors,
609 },
610};
611
612static struct msm_bus_scale_pdata vidc_bus_client_data = {
613 vidc_bus_client_config,
614 ARRAY_SIZE(vidc_bus_client_config),
615 .name = "vidc",
616};
617#endif
618
Mona Hossain9c430e32011-07-27 11:04:47 -0700619#ifdef CONFIG_HW_RANDOM_MSM
620/* PRNG device */
621#define MSM_PRNG_PHYS 0x1A500000
622static struct resource rng_resources = {
623 .flags = IORESOURCE_MEM,
624 .start = MSM_PRNG_PHYS,
625 .end = MSM_PRNG_PHYS + SZ_512 - 1,
626};
627
628struct platform_device msm_device_rng = {
629 .name = "msm_rng",
630 .id = 0,
631 .num_resources = 1,
632 .resource = &rng_resources,
633};
634#endif
635
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700636#define MSM_VIDC_BASE_PHYS 0x04400000
637#define MSM_VIDC_BASE_SIZE 0x00100000
638
639static struct resource msm_device_vidc_resources[] = {
640 {
641 .start = MSM_VIDC_BASE_PHYS,
642 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
643 .flags = IORESOURCE_MEM,
644 },
645 {
646 .start = VCODEC_IRQ,
647 .end = VCODEC_IRQ,
648 .flags = IORESOURCE_IRQ,
649 },
650};
651
652struct msm_vidc_platform_data vidc_platform_data = {
653#ifdef CONFIG_MSM_BUS_SCALING
654 .vidc_bus_client_pdata = &vidc_bus_client_data,
655#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700656#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800657 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700658 .enable_ion = 1,
Deepak kotur5f10b272012-03-15 22:01:39 -0700659 .cp_enabled = 1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700660#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800661 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700662 .enable_ion = 0,
663#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800664 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530665 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -0800666 .cont_mode_dpb_count = 18,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700667};
668
669struct platform_device msm_device_vidc = {
670 .name = "msm_vidc",
671 .id = 0,
672 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
673 .resource = msm_device_vidc_resources,
674 .dev = {
675 .platform_data = &vidc_platform_data,
676 },
677};
678
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679#define MSM_SDC1_BASE 0x12400000
680#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
681#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
682#define MSM_SDC2_BASE 0x12140000
683#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
684#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700685#define MSM_SDC3_BASE 0x12180000
686#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
687#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
688#define MSM_SDC4_BASE 0x121C0000
689#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
690#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
691#define MSM_SDC5_BASE 0x12200000
692#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
693#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
694
695static struct resource resources_sdc1[] = {
696 {
697 .name = "core_mem",
698 .flags = IORESOURCE_MEM,
699 .start = MSM_SDC1_BASE,
700 .end = MSM_SDC1_DML_BASE - 1,
701 },
702 {
703 .name = "core_irq",
704 .flags = IORESOURCE_IRQ,
705 .start = SDC1_IRQ_0,
706 .end = SDC1_IRQ_0
707 },
708#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
709 {
710 .name = "sdcc_dml_addr",
711 .start = MSM_SDC1_DML_BASE,
712 .end = MSM_SDC1_BAM_BASE - 1,
713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .name = "sdcc_bam_addr",
717 .start = MSM_SDC1_BAM_BASE,
718 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
719 .flags = IORESOURCE_MEM,
720 },
721 {
722 .name = "sdcc_bam_irq",
723 .start = SDC1_BAM_IRQ,
724 .end = SDC1_BAM_IRQ,
725 .flags = IORESOURCE_IRQ,
726 },
727#endif
728};
729
730static struct resource resources_sdc2[] = {
731 {
732 .name = "core_mem",
733 .flags = IORESOURCE_MEM,
734 .start = MSM_SDC2_BASE,
735 .end = MSM_SDC2_DML_BASE - 1,
736 },
737 {
738 .name = "core_irq",
739 .flags = IORESOURCE_IRQ,
740 .start = SDC2_IRQ_0,
741 .end = SDC2_IRQ_0
742 },
743#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
744 {
745 .name = "sdcc_dml_addr",
746 .start = MSM_SDC2_DML_BASE,
747 .end = MSM_SDC2_BAM_BASE - 1,
748 .flags = IORESOURCE_MEM,
749 },
750 {
751 .name = "sdcc_bam_addr",
752 .start = MSM_SDC2_BAM_BASE,
753 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
754 .flags = IORESOURCE_MEM,
755 },
756 {
757 .name = "sdcc_bam_irq",
758 .start = SDC2_BAM_IRQ,
759 .end = SDC2_BAM_IRQ,
760 .flags = IORESOURCE_IRQ,
761 },
762#endif
763};
764
765static struct resource resources_sdc3[] = {
766 {
767 .name = "core_mem",
768 .flags = IORESOURCE_MEM,
769 .start = MSM_SDC3_BASE,
770 .end = MSM_SDC3_DML_BASE - 1,
771 },
772 {
773 .name = "core_irq",
774 .flags = IORESOURCE_IRQ,
775 .start = SDC3_IRQ_0,
776 .end = SDC3_IRQ_0
777 },
778#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
779 {
780 .name = "sdcc_dml_addr",
781 .start = MSM_SDC3_DML_BASE,
782 .end = MSM_SDC3_BAM_BASE - 1,
783 .flags = IORESOURCE_MEM,
784 },
785 {
786 .name = "sdcc_bam_addr",
787 .start = MSM_SDC3_BAM_BASE,
788 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
789 .flags = IORESOURCE_MEM,
790 },
791 {
792 .name = "sdcc_bam_irq",
793 .start = SDC3_BAM_IRQ,
794 .end = SDC3_BAM_IRQ,
795 .flags = IORESOURCE_IRQ,
796 },
797#endif
798};
799
800static struct resource resources_sdc4[] = {
801 {
802 .name = "core_mem",
803 .flags = IORESOURCE_MEM,
804 .start = MSM_SDC4_BASE,
805 .end = MSM_SDC4_DML_BASE - 1,
806 },
807 {
808 .name = "core_irq",
809 .flags = IORESOURCE_IRQ,
810 .start = SDC4_IRQ_0,
811 .end = SDC4_IRQ_0
812 },
813#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
814 {
815 .name = "sdcc_dml_addr",
816 .start = MSM_SDC4_DML_BASE,
817 .end = MSM_SDC4_BAM_BASE - 1,
818 .flags = IORESOURCE_MEM,
819 },
820 {
821 .name = "sdcc_bam_addr",
822 .start = MSM_SDC4_BAM_BASE,
823 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
824 .flags = IORESOURCE_MEM,
825 },
826 {
827 .name = "sdcc_bam_irq",
828 .start = SDC4_BAM_IRQ,
829 .end = SDC4_BAM_IRQ,
830 .flags = IORESOURCE_IRQ,
831 },
832#endif
833};
834
835static struct resource resources_sdc5[] = {
836 {
837 .name = "core_mem",
838 .flags = IORESOURCE_MEM,
839 .start = MSM_SDC5_BASE,
840 .end = MSM_SDC5_DML_BASE - 1,
841 },
842 {
843 .name = "core_irq",
844 .flags = IORESOURCE_IRQ,
845 .start = SDC5_IRQ_0,
846 .end = SDC5_IRQ_0
847 },
848#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
849 {
850 .name = "sdcc_dml_addr",
851 .start = MSM_SDC5_DML_BASE,
852 .end = MSM_SDC5_BAM_BASE - 1,
853 .flags = IORESOURCE_MEM,
854 },
855 {
856 .name = "sdcc_bam_addr",
857 .start = MSM_SDC5_BAM_BASE,
858 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
859 .flags = IORESOURCE_MEM,
860 },
861 {
862 .name = "sdcc_bam_irq",
863 .start = SDC5_BAM_IRQ,
864 .end = SDC5_BAM_IRQ,
865 .flags = IORESOURCE_IRQ,
866 },
867#endif
868};
869
870struct platform_device msm_device_sdc1 = {
871 .name = "msm_sdcc",
872 .id = 1,
873 .num_resources = ARRAY_SIZE(resources_sdc1),
874 .resource = resources_sdc1,
875 .dev = {
876 .coherent_dma_mask = 0xffffffff,
877 },
878};
879
880struct platform_device msm_device_sdc2 = {
881 .name = "msm_sdcc",
882 .id = 2,
883 .num_resources = ARRAY_SIZE(resources_sdc2),
884 .resource = resources_sdc2,
885 .dev = {
886 .coherent_dma_mask = 0xffffffff,
887 },
888};
889
890struct platform_device msm_device_sdc3 = {
891 .name = "msm_sdcc",
892 .id = 3,
893 .num_resources = ARRAY_SIZE(resources_sdc3),
894 .resource = resources_sdc3,
895 .dev = {
896 .coherent_dma_mask = 0xffffffff,
897 },
898};
899
900struct platform_device msm_device_sdc4 = {
901 .name = "msm_sdcc",
902 .id = 4,
903 .num_resources = ARRAY_SIZE(resources_sdc4),
904 .resource = resources_sdc4,
905 .dev = {
906 .coherent_dma_mask = 0xffffffff,
907 },
908};
909
910struct platform_device msm_device_sdc5 = {
911 .name = "msm_sdcc",
912 .id = 5,
913 .num_resources = ARRAY_SIZE(resources_sdc5),
914 .resource = resources_sdc5,
915 .dev = {
916 .coherent_dma_mask = 0xffffffff,
917 },
918};
919
Stephen Boydeb819882011-08-29 14:46:30 -0700920#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
921#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
922
923static struct resource msm_8960_q6_lpass_resources[] = {
924 {
925 .start = MSM_LPASS_QDSP6SS_PHYS,
926 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
927 .flags = IORESOURCE_MEM,
928 },
929};
930
931static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
932 .strap_tcm_base = 0x01460000,
933 .strap_ahb_upper = 0x00290000,
934 .strap_ahb_lower = 0x00000280,
935 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
936 .name = "q6",
937 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700938 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700939};
940
941struct platform_device msm_8960_q6_lpass = {
942 .name = "pil_qdsp6v4",
943 .id = 0,
944 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
945 .resource = msm_8960_q6_lpass_resources,
946 .dev.platform_data = &msm_8960_q6_lpass_data,
947};
948
949#define MSM_MSS_ENABLE_PHYS 0x08B00000
950#define MSM_FW_QDSP6SS_PHYS 0x08800000
951#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
952#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
953
954static struct resource msm_8960_q6_mss_fw_resources[] = {
955 {
956 .start = MSM_FW_QDSP6SS_PHYS,
957 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
958 .flags = IORESOURCE_MEM,
959 },
960 {
961 .start = MSM_MSS_ENABLE_PHYS,
962 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
963 .flags = IORESOURCE_MEM,
964 },
965};
966
967static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
968 .strap_tcm_base = 0x00400000,
969 .strap_ahb_upper = 0x00090000,
970 .strap_ahb_lower = 0x00000080,
971 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
972 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
973 .name = "modem_fw",
974 .depends = "q6",
975 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700976 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700977};
978
979struct platform_device msm_8960_q6_mss_fw = {
980 .name = "pil_qdsp6v4",
981 .id = 1,
982 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
983 .resource = msm_8960_q6_mss_fw_resources,
984 .dev.platform_data = &msm_8960_q6_mss_fw_data,
985};
986
987#define MSM_SW_QDSP6SS_PHYS 0x08900000
988#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
989#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
990
991static struct resource msm_8960_q6_mss_sw_resources[] = {
992 {
993 .start = MSM_SW_QDSP6SS_PHYS,
994 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
995 .flags = IORESOURCE_MEM,
996 },
997 {
998 .start = MSM_MSS_ENABLE_PHYS,
999 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
1000 .flags = IORESOURCE_MEM,
1001 },
1002};
1003
1004static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
1005 .strap_tcm_base = 0x00420000,
1006 .strap_ahb_upper = 0x00090000,
1007 .strap_ahb_lower = 0x00000080,
1008 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
1009 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
1010 .name = "modem",
1011 .depends = "modem_fw",
1012 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -07001013 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -07001014};
1015
1016struct platform_device msm_8960_q6_mss_sw = {
1017 .name = "pil_qdsp6v4",
1018 .id = 2,
1019 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
1020 .resource = msm_8960_q6_mss_sw_resources,
1021 .dev.platform_data = &msm_8960_q6_mss_sw_data,
1022};
1023
Stephen Boyd322a9922011-09-20 01:05:54 -07001024static struct resource msm_8960_riva_resources[] = {
1025 {
1026 .start = 0x03204000,
1027 .end = 0x03204000 + SZ_256 - 1,
1028 .flags = IORESOURCE_MEM,
1029 },
1030};
1031
1032struct platform_device msm_8960_riva = {
1033 .name = "pil_riva",
1034 .id = -1,
1035 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
1036 .resource = msm_8960_riva_resources,
1037};
1038
Stephen Boydd89eebe2011-09-28 23:28:11 -07001039struct platform_device msm_pil_tzapps = {
1040 .name = "pil_tzapps",
1041 .id = -1,
1042};
1043
Stephen Boyd25c4a0b2011-09-20 00:12:36 -07001044struct platform_device msm_pil_dsps = {
1045 .name = "pil_dsps",
1046 .id = -1,
1047 .dev.platform_data = "dsps",
1048};
1049
Stephen Boyd7b973de2012-03-09 12:26:16 -08001050struct platform_device msm_pil_vidc = {
1051 .name = "pil_vidc",
1052 .id = -1,
1053};
1054
Eric Holmberg023d25c2012-03-01 12:27:55 -07001055static struct resource smd_resource[] = {
1056 {
1057 .name = "a9_m2a_0",
1058 .start = INT_A9_M2A_0,
1059 .flags = IORESOURCE_IRQ,
1060 },
1061 {
1062 .name = "a9_m2a_5",
1063 .start = INT_A9_M2A_5,
1064 .flags = IORESOURCE_IRQ,
1065 },
1066 {
1067 .name = "adsp_a11",
1068 .start = INT_ADSP_A11,
1069 .flags = IORESOURCE_IRQ,
1070 },
1071 {
1072 .name = "adsp_a11_smsm",
1073 .start = INT_ADSP_A11_SMSM,
1074 .flags = IORESOURCE_IRQ,
1075 },
1076 {
1077 .name = "dsps_a11",
1078 .start = INT_DSPS_A11,
1079 .flags = IORESOURCE_IRQ,
1080 },
1081 {
1082 .name = "dsps_a11_smsm",
1083 .start = INT_DSPS_A11_SMSM,
1084 .flags = IORESOURCE_IRQ,
1085 },
1086 {
1087 .name = "wcnss_a11",
1088 .start = INT_WCNSS_A11,
1089 .flags = IORESOURCE_IRQ,
1090 },
1091 {
1092 .name = "wcnss_a11_smsm",
1093 .start = INT_WCNSS_A11_SMSM,
1094 .flags = IORESOURCE_IRQ,
1095 },
1096};
1097
1098static struct smd_subsystem_config smd_config_list[] = {
1099 {
1100 .irq_config_id = SMD_MODEM,
1101 .subsys_name = "modem",
1102 .edge = SMD_APPS_MODEM,
1103
1104 .smd_int.irq_name = "a9_m2a_0",
1105 .smd_int.flags = IRQF_TRIGGER_RISING,
1106 .smd_int.irq_id = -1,
1107 .smd_int.device_name = "smd_dev",
1108 .smd_int.dev_id = 0,
1109 .smd_int.out_bit_pos = 1 << 3,
1110 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1111 .smd_int.out_offset = 0x8,
1112
1113 .smsm_int.irq_name = "a9_m2a_5",
1114 .smsm_int.flags = IRQF_TRIGGER_RISING,
1115 .smsm_int.irq_id = -1,
1116 .smsm_int.device_name = "smd_smsm",
1117 .smsm_int.dev_id = 0,
1118 .smsm_int.out_bit_pos = 1 << 4,
1119 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1120 .smsm_int.out_offset = 0x8,
1121 },
1122 {
1123 .irq_config_id = SMD_Q6,
1124 .subsys_name = "q6",
1125 .edge = SMD_APPS_QDSP,
1126
1127 .smd_int.irq_name = "adsp_a11",
1128 .smd_int.flags = IRQF_TRIGGER_RISING,
1129 .smd_int.irq_id = -1,
1130 .smd_int.device_name = "smd_dev",
1131 .smd_int.dev_id = 0,
1132 .smd_int.out_bit_pos = 1 << 15,
1133 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1134 .smd_int.out_offset = 0x8,
1135
1136 .smsm_int.irq_name = "adsp_a11_smsm",
1137 .smsm_int.flags = IRQF_TRIGGER_RISING,
1138 .smsm_int.irq_id = -1,
1139 .smsm_int.device_name = "smd_smsm",
1140 .smsm_int.dev_id = 0,
1141 .smsm_int.out_bit_pos = 1 << 14,
1142 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1143 .smsm_int.out_offset = 0x8,
1144 },
1145 {
1146 .irq_config_id = SMD_DSPS,
1147 .subsys_name = "dsps",
1148 .edge = SMD_APPS_DSPS,
1149
1150 .smd_int.irq_name = "dsps_a11",
1151 .smd_int.flags = IRQF_TRIGGER_RISING,
1152 .smd_int.irq_id = -1,
1153 .smd_int.device_name = "smd_dev",
1154 .smd_int.dev_id = 0,
1155 .smd_int.out_bit_pos = 1,
1156 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1157 .smd_int.out_offset = 0x4080,
1158
1159 .smsm_int.irq_name = "dsps_a11_smsm",
1160 .smsm_int.flags = IRQF_TRIGGER_RISING,
1161 .smsm_int.irq_id = -1,
1162 .smsm_int.device_name = "smd_smsm",
1163 .smsm_int.dev_id = 0,
1164 .smsm_int.out_bit_pos = 1,
1165 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1166 .smsm_int.out_offset = 0x4094,
1167 },
1168 {
1169 .irq_config_id = SMD_WCNSS,
1170 .subsys_name = "wcnss",
1171 .edge = SMD_APPS_WCNSS,
1172
1173 .smd_int.irq_name = "wcnss_a11",
1174 .smd_int.flags = IRQF_TRIGGER_RISING,
1175 .smd_int.irq_id = -1,
1176 .smd_int.device_name = "smd_dev",
1177 .smd_int.dev_id = 0,
1178 .smd_int.out_bit_pos = 1 << 25,
1179 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1180 .smd_int.out_offset = 0x8,
1181
1182 .smsm_int.irq_name = "wcnss_a11_smsm",
1183 .smsm_int.flags = IRQF_TRIGGER_RISING,
1184 .smsm_int.irq_id = -1,
1185 .smsm_int.device_name = "smd_smsm",
1186 .smsm_int.dev_id = 0,
1187 .smsm_int.out_bit_pos = 1 << 23,
1188 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1189 .smsm_int.out_offset = 0x8,
1190 },
1191};
1192
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001193static struct smd_subsystem_restart_config smd_ssr_config = {
1194 .disable_smsm_reset_handshake = 1,
1195};
1196
Eric Holmberg023d25c2012-03-01 12:27:55 -07001197static struct smd_platform smd_platform_data = {
1198 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1199 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001200 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001201};
1202
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001203struct platform_device msm_device_smd = {
1204 .name = "msm_smd",
1205 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001206 .resource = smd_resource,
1207 .num_resources = ARRAY_SIZE(smd_resource),
1208 .dev = {
1209 .platform_data = &smd_platform_data,
1210 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001211};
1212
1213struct platform_device msm_device_bam_dmux = {
1214 .name = "BAM_RMNT",
1215 .id = -1,
1216};
1217
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001218static struct msm_watchdog_pdata msm_watchdog_pdata = {
1219 .pet_time = 10000,
1220 .bark_time = 11000,
1221 .has_secure = true,
1222};
1223
1224struct platform_device msm8960_device_watchdog = {
1225 .name = "msm_watchdog",
1226 .id = -1,
1227 .dev = {
1228 .platform_data = &msm_watchdog_pdata,
1229 },
1230};
1231
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001232static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001233 {
1234 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001235 .flags = IORESOURCE_IRQ,
1236 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001237 {
1238 .start = 0x18320000,
1239 .end = 0x18320000 + SZ_1M - 1,
1240 .flags = IORESOURCE_MEM,
1241 },
1242};
1243
1244static struct msm_dmov_pdata msm_dmov_pdata = {
1245 .sd = 1,
1246 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001247};
1248
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001249struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001250 .name = "msm_dmov",
1251 .id = -1,
1252 .resource = msm_dmov_resource,
1253 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001254 .dev = {
1255 .platform_data = &msm_dmov_pdata,
1256 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001257};
1258
1259static struct platform_device *msm_sdcc_devices[] __initdata = {
1260 &msm_device_sdc1,
1261 &msm_device_sdc2,
1262 &msm_device_sdc3,
1263 &msm_device_sdc4,
1264 &msm_device_sdc5,
1265};
1266
1267int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1268{
1269 struct platform_device *pdev;
1270
1271 if (controller < 1 || controller > 5)
1272 return -EINVAL;
1273
1274 pdev = msm_sdcc_devices[controller-1];
1275 pdev->dev.platform_data = plat;
1276 return platform_device_register(pdev);
1277}
1278
1279static struct resource resources_qup_i2c_gsbi4[] = {
1280 {
1281 .name = "gsbi_qup_i2c_addr",
1282 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001283 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001284 .flags = IORESOURCE_MEM,
1285 },
1286 {
1287 .name = "qup_phys_addr",
1288 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001289 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001290 .flags = IORESOURCE_MEM,
1291 },
1292 {
1293 .name = "qup_err_intr",
1294 .start = GSBI4_QUP_IRQ,
1295 .end = GSBI4_QUP_IRQ,
1296 .flags = IORESOURCE_IRQ,
1297 },
1298};
1299
1300struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1301 .name = "qup_i2c",
1302 .id = 4,
1303 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1304 .resource = resources_qup_i2c_gsbi4,
1305};
1306
1307static struct resource resources_qup_i2c_gsbi3[] = {
1308 {
1309 .name = "gsbi_qup_i2c_addr",
1310 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001311 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001312 .flags = IORESOURCE_MEM,
1313 },
1314 {
1315 .name = "qup_phys_addr",
1316 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001317 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001318 .flags = IORESOURCE_MEM,
1319 },
1320 {
1321 .name = "qup_err_intr",
1322 .start = GSBI3_QUP_IRQ,
1323 .end = GSBI3_QUP_IRQ,
1324 .flags = IORESOURCE_IRQ,
1325 },
1326};
1327
1328struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1329 .name = "qup_i2c",
1330 .id = 3,
1331 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1332 .resource = resources_qup_i2c_gsbi3,
1333};
1334
Harini Jayaramanfe6ff4162012-03-14 11:25:40 -06001335static struct resource resources_qup_i2c_gsbi9[] = {
1336 {
1337 .name = "gsbi_qup_i2c_addr",
1338 .start = MSM_GSBI9_PHYS,
1339 .end = MSM_GSBI9_PHYS + 4 - 1,
1340 .flags = IORESOURCE_MEM,
1341 },
1342 {
1343 .name = "qup_phys_addr",
1344 .start = MSM_GSBI9_QUP_PHYS,
1345 .end = MSM_GSBI9_QUP_PHYS + MSM_QUP_SIZE - 1,
1346 .flags = IORESOURCE_MEM,
1347 },
1348 {
1349 .name = "qup_err_intr",
1350 .start = GSBI9_QUP_IRQ,
1351 .end = GSBI9_QUP_IRQ,
1352 .flags = IORESOURCE_IRQ,
1353 },
1354};
1355
1356struct platform_device msm8960_device_qup_i2c_gsbi9 = {
1357 .name = "qup_i2c",
1358 .id = 0,
1359 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi9),
1360 .resource = resources_qup_i2c_gsbi9,
1361};
1362
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001363static struct resource resources_qup_i2c_gsbi10[] = {
1364 {
1365 .name = "gsbi_qup_i2c_addr",
1366 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001367 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001368 .flags = IORESOURCE_MEM,
1369 },
1370 {
1371 .name = "qup_phys_addr",
1372 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001373 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374 .flags = IORESOURCE_MEM,
1375 },
1376 {
1377 .name = "qup_err_intr",
1378 .start = GSBI10_QUP_IRQ,
1379 .end = GSBI10_QUP_IRQ,
1380 .flags = IORESOURCE_IRQ,
1381 },
1382};
1383
1384struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1385 .name = "qup_i2c",
1386 .id = 10,
1387 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1388 .resource = resources_qup_i2c_gsbi10,
1389};
1390
1391static struct resource resources_qup_i2c_gsbi12[] = {
1392 {
1393 .name = "gsbi_qup_i2c_addr",
1394 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001395 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001396 .flags = IORESOURCE_MEM,
1397 },
1398 {
1399 .name = "qup_phys_addr",
1400 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001401 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 .flags = IORESOURCE_MEM,
1403 },
1404 {
1405 .name = "qup_err_intr",
1406 .start = GSBI12_QUP_IRQ,
1407 .end = GSBI12_QUP_IRQ,
1408 .flags = IORESOURCE_IRQ,
1409 },
1410};
1411
1412struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1413 .name = "qup_i2c",
1414 .id = 12,
1415 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1416 .resource = resources_qup_i2c_gsbi12,
1417};
1418
1419#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001420static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001421 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001422 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301423 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001424 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301425 .flags = IORESOURCE_MEM,
1426 },
1427 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001428 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301429 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001430 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301431 .flags = IORESOURCE_MEM,
1432 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001433};
1434
Kevin Chanbb8ef862012-02-14 13:03:04 -08001435struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1436 .name = "msm_cam_i2c_mux",
1437 .id = 0,
1438 .resource = msm_cam_gsbi4_i2c_mux_resources,
1439 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1440};
Kevin Chanf6216f22011-10-25 18:40:11 -07001441
1442static struct resource msm_csiphy0_resources[] = {
1443 {
1444 .name = "csiphy",
1445 .start = 0x04800C00,
1446 .end = 0x04800C00 + SZ_1K - 1,
1447 .flags = IORESOURCE_MEM,
1448 },
1449 {
1450 .name = "csiphy",
1451 .start = CSIPHY_4LN_IRQ,
1452 .end = CSIPHY_4LN_IRQ,
1453 .flags = IORESOURCE_IRQ,
1454 },
1455};
1456
1457static struct resource msm_csiphy1_resources[] = {
1458 {
1459 .name = "csiphy",
1460 .start = 0x04801000,
1461 .end = 0x04801000 + SZ_1K - 1,
1462 .flags = IORESOURCE_MEM,
1463 },
1464 {
1465 .name = "csiphy",
1466 .start = MSM8960_CSIPHY_2LN_IRQ,
1467 .end = MSM8960_CSIPHY_2LN_IRQ,
1468 .flags = IORESOURCE_IRQ,
1469 },
1470};
1471
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001472static struct resource msm_csiphy2_resources[] = {
1473 {
1474 .name = "csiphy",
1475 .start = 0x04801400,
1476 .end = 0x04801400 + SZ_1K - 1,
1477 .flags = IORESOURCE_MEM,
1478 },
1479 {
1480 .name = "csiphy",
1481 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1482 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1483 .flags = IORESOURCE_IRQ,
1484 },
1485};
1486
Kevin Chanf6216f22011-10-25 18:40:11 -07001487struct platform_device msm8960_device_csiphy0 = {
1488 .name = "msm_csiphy",
1489 .id = 0,
1490 .resource = msm_csiphy0_resources,
1491 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1492};
1493
1494struct platform_device msm8960_device_csiphy1 = {
1495 .name = "msm_csiphy",
1496 .id = 1,
1497 .resource = msm_csiphy1_resources,
1498 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1499};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001500
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001501struct platform_device msm8960_device_csiphy2 = {
1502 .name = "msm_csiphy",
1503 .id = 2,
1504 .resource = msm_csiphy2_resources,
1505 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1506};
1507
Kevin Chanc8b52e82011-10-25 23:20:21 -07001508static struct resource msm_csid0_resources[] = {
1509 {
1510 .name = "csid",
1511 .start = 0x04800000,
1512 .end = 0x04800000 + SZ_1K - 1,
1513 .flags = IORESOURCE_MEM,
1514 },
1515 {
1516 .name = "csid",
1517 .start = CSI_0_IRQ,
1518 .end = CSI_0_IRQ,
1519 .flags = IORESOURCE_IRQ,
1520 },
1521};
1522
1523static struct resource msm_csid1_resources[] = {
1524 {
1525 .name = "csid",
1526 .start = 0x04800400,
1527 .end = 0x04800400 + SZ_1K - 1,
1528 .flags = IORESOURCE_MEM,
1529 },
1530 {
1531 .name = "csid",
1532 .start = CSI_1_IRQ,
1533 .end = CSI_1_IRQ,
1534 .flags = IORESOURCE_IRQ,
1535 },
1536};
1537
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001538static struct resource msm_csid2_resources[] = {
1539 {
1540 .name = "csid",
1541 .start = 0x04801800,
1542 .end = 0x04801800 + SZ_1K - 1,
1543 .flags = IORESOURCE_MEM,
1544 },
1545 {
1546 .name = "csid",
1547 .start = CSI_2_IRQ,
1548 .end = CSI_2_IRQ,
1549 .flags = IORESOURCE_IRQ,
1550 },
1551};
1552
Kevin Chanc8b52e82011-10-25 23:20:21 -07001553struct platform_device msm8960_device_csid0 = {
1554 .name = "msm_csid",
1555 .id = 0,
1556 .resource = msm_csid0_resources,
1557 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1558};
1559
1560struct platform_device msm8960_device_csid1 = {
1561 .name = "msm_csid",
1562 .id = 1,
1563 .resource = msm_csid1_resources,
1564 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1565};
Kevin Chane12c6672011-10-26 11:55:26 -07001566
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001567struct platform_device msm8960_device_csid2 = {
1568 .name = "msm_csid",
1569 .id = 2,
1570 .resource = msm_csid2_resources,
1571 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1572};
1573
Kevin Chane12c6672011-10-26 11:55:26 -07001574struct resource msm_ispif_resources[] = {
1575 {
1576 .name = "ispif",
1577 .start = 0x04800800,
1578 .end = 0x04800800 + SZ_1K - 1,
1579 .flags = IORESOURCE_MEM,
1580 },
1581 {
1582 .name = "ispif",
1583 .start = ISPIF_IRQ,
1584 .end = ISPIF_IRQ,
1585 .flags = IORESOURCE_IRQ,
1586 },
1587};
1588
1589struct platform_device msm8960_device_ispif = {
1590 .name = "msm_ispif",
1591 .id = 0,
1592 .resource = msm_ispif_resources,
1593 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1594};
Kevin Chan5827c552011-10-28 18:36:32 -07001595
1596static struct resource msm_vfe_resources[] = {
1597 {
1598 .name = "vfe32",
1599 .start = 0x04500000,
1600 .end = 0x04500000 + SZ_1M - 1,
1601 .flags = IORESOURCE_MEM,
1602 },
1603 {
1604 .name = "vfe32",
1605 .start = VFE_IRQ,
1606 .end = VFE_IRQ,
1607 .flags = IORESOURCE_IRQ,
1608 },
1609};
1610
1611struct platform_device msm8960_device_vfe = {
1612 .name = "msm_vfe",
1613 .id = 0,
1614 .resource = msm_vfe_resources,
1615 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1616};
Kevin Chana0853122011-11-07 19:48:44 -08001617
1618static struct resource msm_vpe_resources[] = {
1619 {
1620 .name = "vpe",
1621 .start = 0x05300000,
1622 .end = 0x05300000 + SZ_1M - 1,
1623 .flags = IORESOURCE_MEM,
1624 },
1625 {
1626 .name = "vpe",
1627 .start = VPE_IRQ,
1628 .end = VPE_IRQ,
1629 .flags = IORESOURCE_IRQ,
1630 },
1631};
1632
1633struct platform_device msm8960_device_vpe = {
1634 .name = "msm_vpe",
1635 .id = 0,
1636 .resource = msm_vpe_resources,
1637 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1638};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001639#endif
1640
Joel Nidera1261942011-09-12 16:30:09 +03001641#define MSM_TSIF0_PHYS (0x18200000)
1642#define MSM_TSIF1_PHYS (0x18201000)
1643#define MSM_TSIF_SIZE (0x200)
1644
1645#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1646 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1647#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1648 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1649#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1650 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1651#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1652 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1653#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1654 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1655#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1656 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1657#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1658 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1659#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1660 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1661
1662static const struct msm_gpio tsif0_gpios[] = {
1663 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1664 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1665 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1666 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1667};
1668
1669static const struct msm_gpio tsif1_gpios[] = {
1670 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1671 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1672 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1673 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1674};
1675
1676struct msm_tsif_platform_data tsif1_platform_data = {
1677 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1678 .gpios = tsif1_gpios,
1679 .tsif_pclk = "tsif_pclk",
1680 .tsif_ref_clk = "tsif_ref_clk",
1681};
1682
1683struct resource tsif1_resources[] = {
1684 [0] = {
1685 .flags = IORESOURCE_IRQ,
1686 .start = TSIF2_IRQ,
1687 .end = TSIF2_IRQ,
1688 },
1689 [1] = {
1690 .flags = IORESOURCE_MEM,
1691 .start = MSM_TSIF1_PHYS,
1692 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1693 },
1694 [2] = {
1695 .flags = IORESOURCE_DMA,
1696 .start = DMOV_TSIF_CHAN,
1697 .end = DMOV_TSIF_CRCI,
1698 },
1699};
1700
1701struct msm_tsif_platform_data tsif0_platform_data = {
1702 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1703 .gpios = tsif0_gpios,
1704 .tsif_pclk = "tsif_pclk",
1705 .tsif_ref_clk = "tsif_ref_clk",
1706};
1707struct resource tsif0_resources[] = {
1708 [0] = {
1709 .flags = IORESOURCE_IRQ,
1710 .start = TSIF1_IRQ,
1711 .end = TSIF1_IRQ,
1712 },
1713 [1] = {
1714 .flags = IORESOURCE_MEM,
1715 .start = MSM_TSIF0_PHYS,
1716 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1717 },
1718 [2] = {
1719 .flags = IORESOURCE_DMA,
1720 .start = DMOV_TSIF_CHAN,
1721 .end = DMOV_TSIF_CRCI,
1722 },
1723};
1724
1725struct platform_device msm_device_tsif[2] = {
1726 {
1727 .name = "msm_tsif",
1728 .id = 0,
1729 .num_resources = ARRAY_SIZE(tsif0_resources),
1730 .resource = tsif0_resources,
1731 .dev = {
1732 .platform_data = &tsif0_platform_data
1733 },
1734 },
1735 {
1736 .name = "msm_tsif",
1737 .id = 1,
1738 .num_resources = ARRAY_SIZE(tsif1_resources),
1739 .resource = tsif1_resources,
1740 .dev = {
1741 .platform_data = &tsif1_platform_data
1742 },
1743 }
1744};
1745
Jay Chokshi33c044a2011-12-07 13:05:40 -08001746static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001747 {
1748 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1749 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1750 .flags = IORESOURCE_MEM,
1751 },
1752};
1753
Jay Chokshi33c044a2011-12-07 13:05:40 -08001754struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001755 .name = "msm_ssbi",
1756 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001757 .resource = resources_ssbi_pmic,
1758 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001759};
1760
1761static struct resource resources_qup_spi_gsbi1[] = {
1762 {
1763 .name = "spi_base",
1764 .start = MSM_GSBI1_QUP_PHYS,
1765 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1766 .flags = IORESOURCE_MEM,
1767 },
1768 {
1769 .name = "gsbi_base",
1770 .start = MSM_GSBI1_PHYS,
1771 .end = MSM_GSBI1_PHYS + 4 - 1,
1772 .flags = IORESOURCE_MEM,
1773 },
1774 {
1775 .name = "spi_irq_in",
1776 .start = MSM8960_GSBI1_QUP_IRQ,
1777 .end = MSM8960_GSBI1_QUP_IRQ,
1778 .flags = IORESOURCE_IRQ,
1779 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001780 {
1781 .name = "spi_clk",
1782 .start = 9,
1783 .end = 9,
1784 .flags = IORESOURCE_IO,
1785 },
1786 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001787 .name = "spi_miso",
1788 .start = 7,
1789 .end = 7,
1790 .flags = IORESOURCE_IO,
1791 },
1792 {
1793 .name = "spi_mosi",
1794 .start = 6,
1795 .end = 6,
1796 .flags = IORESOURCE_IO,
1797 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001798 {
1799 .name = "spi_cs",
1800 .start = 8,
1801 .end = 8,
1802 .flags = IORESOURCE_IO,
1803 },
1804 {
1805 .name = "spi_cs1",
1806 .start = 14,
1807 .end = 14,
1808 .flags = IORESOURCE_IO,
1809 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810};
1811
1812struct platform_device msm8960_device_qup_spi_gsbi1 = {
1813 .name = "spi_qsd",
1814 .id = 0,
1815 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1816 .resource = resources_qup_spi_gsbi1,
1817};
1818
1819struct platform_device msm_pcm = {
1820 .name = "msm-pcm-dsp",
1821 .id = -1,
1822};
1823
Kiran Kandi5e809b02012-01-31 00:24:33 -08001824struct platform_device msm_multi_ch_pcm = {
1825 .name = "msm-multi-ch-pcm-dsp",
1826 .id = -1,
1827};
1828
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001829struct platform_device msm_pcm_routing = {
1830 .name = "msm-pcm-routing",
1831 .id = -1,
1832};
1833
1834struct platform_device msm_cpudai0 = {
1835 .name = "msm-dai-q6",
1836 .id = 0x4000,
1837};
1838
1839struct platform_device msm_cpudai1 = {
1840 .name = "msm-dai-q6",
1841 .id = 0x4001,
1842};
1843
Kiran Kandi97fe19d2012-05-20 22:34:04 -07001844struct platform_device msm8960_cpudai_slimbus_2_rx = {
1845 .name = "msm-dai-q6",
1846 .id = 0x4004,
1847};
1848
Kiran Kandi1e6371d2012-03-29 11:48:57 -07001849struct platform_device msm8960_cpudai_slimbus_2_tx = {
1850 .name = "msm-dai-q6",
1851 .id = 0x4005,
1852};
1853
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001854struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001855 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001856 .id = 8,
1857};
1858
1859struct platform_device msm_cpudai_bt_rx = {
1860 .name = "msm-dai-q6",
1861 .id = 0x3000,
1862};
1863
1864struct platform_device msm_cpudai_bt_tx = {
1865 .name = "msm-dai-q6",
1866 .id = 0x3001,
1867};
1868
1869struct platform_device msm_cpudai_fm_rx = {
1870 .name = "msm-dai-q6",
1871 .id = 0x3004,
1872};
1873
1874struct platform_device msm_cpudai_fm_tx = {
1875 .name = "msm-dai-q6",
1876 .id = 0x3005,
1877};
1878
Helen Zeng0705a5f2011-10-14 15:29:52 -07001879struct platform_device msm_cpudai_incall_music_rx = {
1880 .name = "msm-dai-q6",
1881 .id = 0x8005,
1882};
1883
Helen Zenge3d716a2011-10-14 16:32:16 -07001884struct platform_device msm_cpudai_incall_record_rx = {
1885 .name = "msm-dai-q6",
1886 .id = 0x8004,
1887};
1888
1889struct platform_device msm_cpudai_incall_record_tx = {
1890 .name = "msm-dai-q6",
1891 .id = 0x8003,
1892};
1893
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001894/*
1895 * Machine specific data for AUX PCM Interface
1896 * which the driver will be unware of.
1897 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001898struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001899 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -07001900 .mode_8k = {
1901 .mode = AFE_PCM_CFG_MODE_PCM,
1902 .sync = AFE_PCM_CFG_SYNC_INT,
1903 .frame = AFE_PCM_CFG_FRM_256BPF,
1904 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1905 .slot = 0,
1906 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1907 .pcm_clk_rate = 2048000,
1908 },
1909 .mode_16k = {
1910 .mode = AFE_PCM_CFG_MODE_PCM,
1911 .sync = AFE_PCM_CFG_SYNC_INT,
1912 .frame = AFE_PCM_CFG_FRM_256BPF,
1913 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1914 .slot = 0,
1915 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1916 .pcm_clk_rate = 4096000,
1917 }
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001918};
1919
1920struct platform_device msm_cpudai_auxpcm_rx = {
1921 .name = "msm-dai-q6",
1922 .id = 2,
1923 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001924 .platform_data = &auxpcm_pdata,
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001925 },
1926};
1927
1928struct platform_device msm_cpudai_auxpcm_tx = {
1929 .name = "msm-dai-q6",
1930 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -08001931 .dev = {
1932 .platform_data = &auxpcm_pdata,
1933 },
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001934};
1935
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001936struct platform_device msm_cpu_fe = {
1937 .name = "msm-dai-fe",
1938 .id = -1,
1939};
1940
1941struct platform_device msm_stub_codec = {
1942 .name = "msm-stub-codec",
1943 .id = 1,
1944};
1945
1946struct platform_device msm_voice = {
1947 .name = "msm-pcm-voice",
1948 .id = -1,
1949};
1950
1951struct platform_device msm_voip = {
1952 .name = "msm-voip-dsp",
1953 .id = -1,
1954};
1955
1956struct platform_device msm_lpa_pcm = {
1957 .name = "msm-pcm-lpa",
1958 .id = -1,
1959};
1960
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301961struct platform_device msm_compr_dsp = {
1962 .name = "msm-compr-dsp",
1963 .id = -1,
1964};
1965
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001966struct platform_device msm_pcm_hostless = {
1967 .name = "msm-pcm-hostless",
1968 .id = -1,
1969};
1970
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301971struct platform_device msm_cpudai_afe_01_rx = {
1972 .name = "msm-dai-q6",
1973 .id = 0xE0,
1974};
1975
1976struct platform_device msm_cpudai_afe_01_tx = {
1977 .name = "msm-dai-q6",
1978 .id = 0xF0,
1979};
1980
1981struct platform_device msm_cpudai_afe_02_rx = {
1982 .name = "msm-dai-q6",
1983 .id = 0xF1,
1984};
1985
1986struct platform_device msm_cpudai_afe_02_tx = {
1987 .name = "msm-dai-q6",
1988 .id = 0xE1,
1989};
1990
1991struct platform_device msm_pcm_afe = {
1992 .name = "msm-pcm-afe",
1993 .id = -1,
1994};
1995
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001996static struct fs_driver_data gfx2d0_fs_data = {
1997 .clks = (struct fs_clk_data[]){
1998 { .name = "core_clk" },
1999 { .name = "iface_clk" },
2000 { 0 }
2001 },
2002 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002003};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002004
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002005static struct fs_driver_data gfx2d1_fs_data = {
2006 .clks = (struct fs_clk_data[]){
2007 { .name = "core_clk" },
2008 { .name = "iface_clk" },
2009 { 0 }
2010 },
2011 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2012};
2013
2014static struct fs_driver_data gfx3d_fs_data = {
2015 .clks = (struct fs_clk_data[]){
2016 { .name = "core_clk", .reset_rate = 27000000 },
2017 { .name = "iface_clk" },
2018 { 0 }
2019 },
2020 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
2021};
2022
2023static struct fs_driver_data ijpeg_fs_data = {
2024 .clks = (struct fs_clk_data[]){
2025 { .name = "core_clk" },
2026 { .name = "iface_clk" },
2027 { .name = "bus_clk" },
2028 { 0 }
2029 },
2030 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
2031};
2032
2033static struct fs_driver_data mdp_fs_data = {
2034 .clks = (struct fs_clk_data[]){
2035 { .name = "core_clk" },
2036 { .name = "iface_clk" },
2037 { .name = "bus_clk" },
2038 { .name = "vsync_clk" },
2039 { .name = "lut_clk" },
2040 { .name = "tv_src_clk" },
2041 { .name = "tv_clk" },
2042 { 0 }
2043 },
2044 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
2045 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
2046};
2047
2048static struct fs_driver_data rot_fs_data = {
2049 .clks = (struct fs_clk_data[]){
2050 { .name = "core_clk" },
2051 { .name = "iface_clk" },
2052 { .name = "bus_clk" },
2053 { 0 }
2054 },
2055 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2056};
2057
2058static struct fs_driver_data ved_fs_data = {
2059 .clks = (struct fs_clk_data[]){
2060 { .name = "core_clk" },
2061 { .name = "iface_clk" },
2062 { .name = "bus_clk" },
2063 { 0 }
2064 },
2065 .bus_port0 = MSM_BUS_MASTER_HD_CODEC_PORT0,
2066 .bus_port1 = MSM_BUS_MASTER_HD_CODEC_PORT1,
2067};
2068
2069static struct fs_driver_data vfe_fs_data = {
2070 .clks = (struct fs_clk_data[]){
2071 { .name = "core_clk" },
2072 { .name = "iface_clk" },
2073 { .name = "bus_clk" },
2074 { 0 }
2075 },
2076 .bus_port0 = MSM_BUS_MASTER_VFE,
2077};
2078
2079static struct fs_driver_data vpe_fs_data = {
2080 .clks = (struct fs_clk_data[]){
2081 { .name = "core_clk" },
2082 { .name = "iface_clk" },
2083 { .name = "bus_clk" },
2084 { 0 }
2085 },
2086 .bus_port0 = MSM_BUS_MASTER_VPE,
2087};
2088
2089struct platform_device *msm8960_footswitch[] __initdata = {
Matt Wagantalld4aab1e2012-05-03 20:26:56 -07002090 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002091 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002092 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Matt Wagantall5c922112012-05-03 19:25:28 -07002093 FS_8X60(FS_VFE, "fs_vfe", NULL, &vfe_fs_data),
2094 FS_8X60(FS_VPE, "fs_vpe", NULL, &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002095 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
2096 FS_8X60(FS_GFX2D0, "vdd", "kgsl-2d0.0", &gfx2d0_fs_data),
2097 FS_8X60(FS_GFX2D1, "vdd", "kgsl-2d1.1", &gfx2d1_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002098 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002099};
2100unsigned msm8960_num_footswitch __initdata = ARRAY_SIZE(msm8960_footswitch);
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002101
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002102#ifdef CONFIG_MSM_ROTATOR
Ravishangar Kalyanam319a83c2012-03-21 18:38:05 -07002103static struct msm_bus_vectors rotator_init_vectors[] = {
2104 {
2105 .src = MSM_BUS_MASTER_ROTATOR,
2106 .dst = MSM_BUS_SLAVE_EBI_CH0,
2107 .ab = 0,
2108 .ib = 0,
2109 },
2110};
2111
2112static struct msm_bus_vectors rotator_ui_vectors[] = {
2113 {
2114 .src = MSM_BUS_MASTER_ROTATOR,
2115 .dst = MSM_BUS_SLAVE_EBI_CH0,
2116 .ab = (1024 * 600 * 4 * 2 * 60),
2117 .ib = (1024 * 600 * 4 * 2 * 60 * 1.5),
2118 },
2119};
2120
2121static struct msm_bus_vectors rotator_vga_vectors[] = {
2122 {
2123 .src = MSM_BUS_MASTER_ROTATOR,
2124 .dst = MSM_BUS_SLAVE_EBI_CH0,
2125 .ab = (640 * 480 * 2 * 2 * 30),
2126 .ib = (640 * 480 * 2 * 2 * 30 * 1.5),
2127 },
2128};
2129static struct msm_bus_vectors rotator_720p_vectors[] = {
2130 {
2131 .src = MSM_BUS_MASTER_ROTATOR,
2132 .dst = MSM_BUS_SLAVE_EBI_CH0,
2133 .ab = (1280 * 736 * 2 * 2 * 30),
2134 .ib = (1280 * 736 * 2 * 2 * 30 * 1.5),
2135 },
2136};
2137
2138static struct msm_bus_vectors rotator_1080p_vectors[] = {
2139 {
2140 .src = MSM_BUS_MASTER_ROTATOR,
2141 .dst = MSM_BUS_SLAVE_EBI_CH0,
2142 .ab = (1920 * 1088 * 2 * 2 * 30),
2143 .ib = (1920 * 1088 * 2 * 2 * 30 * 1.5),
2144 },
2145};
2146
2147static struct msm_bus_paths rotator_bus_scale_usecases[] = {
2148 {
2149 ARRAY_SIZE(rotator_init_vectors),
2150 rotator_init_vectors,
2151 },
2152 {
2153 ARRAY_SIZE(rotator_ui_vectors),
2154 rotator_ui_vectors,
2155 },
2156 {
2157 ARRAY_SIZE(rotator_vga_vectors),
2158 rotator_vga_vectors,
2159 },
2160 {
2161 ARRAY_SIZE(rotator_720p_vectors),
2162 rotator_720p_vectors,
2163 },
2164 {
2165 ARRAY_SIZE(rotator_1080p_vectors),
2166 rotator_1080p_vectors,
2167 },
2168};
2169
2170struct msm_bus_scale_pdata rotator_bus_scale_pdata = {
2171 rotator_bus_scale_usecases,
2172 ARRAY_SIZE(rotator_bus_scale_usecases),
2173 .name = "rotator",
2174};
2175
2176void __init msm_rotator_update_bus_vectors(unsigned int xres,
2177 unsigned int yres)
2178{
2179 rotator_ui_vectors[0].ab = xres * yres * 4 * 2 * 60;
2180 rotator_ui_vectors[0].ib = xres * yres * 4 * 2 * 60 * 3 / 2;
2181}
2182
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002183#define ROTATOR_HW_BASE 0x04E00000
2184static struct resource resources_msm_rotator[] = {
2185 {
2186 .start = ROTATOR_HW_BASE,
2187 .end = ROTATOR_HW_BASE + 0x100000 - 1,
2188 .flags = IORESOURCE_MEM,
2189 },
2190 {
2191 .start = ROT_IRQ,
2192 .end = ROT_IRQ,
2193 .flags = IORESOURCE_IRQ,
2194 },
2195};
2196
2197static struct msm_rot_clocks rotator_clocks[] = {
2198 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002199 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002200 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07002201 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002202 },
2203 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07002204 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002205 .clk_type = ROTATOR_PCLK,
2206 .clk_rate = 0,
2207 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002208};
2209
2210static struct msm_rotator_platform_data rotator_pdata = {
2211 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
2212 .hardware_version_number = 0x01020309,
2213 .rotator_clks = rotator_clocks,
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08002214#ifdef CONFIG_MSM_BUS_SCALING
2215 .bus_scale_table = &rotator_bus_scale_pdata,
2216#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002217};
2218
2219struct platform_device msm_rotator_device = {
2220 .name = "msm_rotator",
2221 .id = 0,
2222 .num_resources = ARRAY_SIZE(resources_msm_rotator),
2223 .resource = resources_msm_rotator,
2224 .dev = {
2225 .platform_data = &rotator_pdata,
2226 },
2227};
2228#endif
2229
2230#define MIPI_DSI_HW_BASE 0x04700000
2231#define MDP_HW_BASE 0x05100000
2232
2233static struct resource msm_mipi_dsi1_resources[] = {
2234 {
2235 .name = "mipi_dsi",
2236 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002237 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002238 .flags = IORESOURCE_MEM,
2239 },
2240 {
2241 .start = DSI1_IRQ,
2242 .end = DSI1_IRQ,
2243 .flags = IORESOURCE_IRQ,
2244 },
2245};
2246
2247struct platform_device msm_mipi_dsi1_device = {
2248 .name = "mipi_dsi",
2249 .id = 1,
2250 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
2251 .resource = msm_mipi_dsi1_resources,
2252};
2253
2254static struct resource msm_mdp_resources[] = {
2255 {
2256 .name = "mdp",
2257 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07002258 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002259 .flags = IORESOURCE_MEM,
2260 },
2261 {
2262 .start = MDP_IRQ,
2263 .end = MDP_IRQ,
2264 .flags = IORESOURCE_IRQ,
2265 },
2266};
2267
2268static struct platform_device msm_mdp_device = {
2269 .name = "mdp",
2270 .id = 0,
2271 .num_resources = ARRAY_SIZE(msm_mdp_resources),
2272 .resource = msm_mdp_resources,
2273};
2274
2275static void __init msm_register_device(struct platform_device *pdev, void *data)
2276{
2277 int ret;
2278
2279 pdev->dev.platform_data = data;
2280 ret = platform_device_register(pdev);
2281 if (ret)
2282 dev_err(&pdev->dev,
2283 "%s: platform_device_register() failed = %d\n",
2284 __func__, ret);
2285}
2286
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002287#ifdef CONFIG_MSM_BUS_SCALING
2288static struct platform_device msm_dtv_device = {
2289 .name = "dtv",
2290 .id = 0,
2291};
2292#endif
2293
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08002294struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08002295 .name = "lvds",
2296 .id = 0,
2297};
2298
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002299void __init msm_fb_register_device(char *name, void *data)
2300{
2301 if (!strncmp(name, "mdp", 3))
2302 msm_register_device(&msm_mdp_device, data);
2303 else if (!strncmp(name, "mipi_dsi", 8))
2304 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08002305 else if (!strncmp(name, "lvds", 4))
2306 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07002307#ifdef CONFIG_MSM_BUS_SCALING
2308 else if (!strncmp(name, "dtv", 3))
2309 msm_register_device(&msm_dtv_device, data);
2310#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002311 else
2312 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
2313}
2314
2315static struct resource resources_sps[] = {
2316 {
2317 .name = "pipe_mem",
2318 .start = 0x12800000,
2319 .end = 0x12800000 + 0x4000 - 1,
2320 .flags = IORESOURCE_MEM,
2321 },
2322 {
2323 .name = "bamdma_dma",
2324 .start = 0x12240000,
2325 .end = 0x12240000 + 0x1000 - 1,
2326 .flags = IORESOURCE_MEM,
2327 },
2328 {
2329 .name = "bamdma_bam",
2330 .start = 0x12244000,
2331 .end = 0x12244000 + 0x4000 - 1,
2332 .flags = IORESOURCE_MEM,
2333 },
2334 {
2335 .name = "bamdma_irq",
2336 .start = SPS_BAM_DMA_IRQ,
2337 .end = SPS_BAM_DMA_IRQ,
2338 .flags = IORESOURCE_IRQ,
2339 },
2340};
2341
2342struct msm_sps_platform_data msm_sps_pdata = {
2343 .bamdma_restricted_pipes = 0x06,
2344};
2345
2346struct platform_device msm_device_sps = {
2347 .name = "msm_sps",
2348 .id = -1,
2349 .num_resources = ARRAY_SIZE(resources_sps),
2350 .resource = resources_sps,
2351 .dev.platform_data = &msm_sps_pdata,
2352};
2353
2354#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002355static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002356 [1] = MSM_GPIO_TO_INT(46),
2357 [2] = MSM_GPIO_TO_INT(150),
2358 [4] = MSM_GPIO_TO_INT(103),
2359 [5] = MSM_GPIO_TO_INT(104),
2360 [6] = MSM_GPIO_TO_INT(105),
2361 [7] = MSM_GPIO_TO_INT(106),
2362 [8] = MSM_GPIO_TO_INT(107),
2363 [9] = MSM_GPIO_TO_INT(7),
2364 [10] = MSM_GPIO_TO_INT(11),
2365 [11] = MSM_GPIO_TO_INT(15),
2366 [12] = MSM_GPIO_TO_INT(19),
2367 [13] = MSM_GPIO_TO_INT(23),
2368 [14] = MSM_GPIO_TO_INT(27),
2369 [15] = MSM_GPIO_TO_INT(31),
2370 [16] = MSM_GPIO_TO_INT(35),
2371 [19] = MSM_GPIO_TO_INT(90),
2372 [20] = MSM_GPIO_TO_INT(92),
2373 [23] = MSM_GPIO_TO_INT(85),
2374 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002375 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002376 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002377 [29] = MSM_GPIO_TO_INT(10),
2378 [30] = MSM_GPIO_TO_INT(102),
2379 [31] = MSM_GPIO_TO_INT(81),
2380 [32] = MSM_GPIO_TO_INT(78),
2381 [33] = MSM_GPIO_TO_INT(94),
2382 [34] = MSM_GPIO_TO_INT(72),
2383 [35] = MSM_GPIO_TO_INT(39),
2384 [36] = MSM_GPIO_TO_INT(43),
2385 [37] = MSM_GPIO_TO_INT(61),
2386 [38] = MSM_GPIO_TO_INT(50),
2387 [39] = MSM_GPIO_TO_INT(42),
2388 [41] = MSM_GPIO_TO_INT(62),
2389 [42] = MSM_GPIO_TO_INT(76),
2390 [43] = MSM_GPIO_TO_INT(75),
2391 [44] = MSM_GPIO_TO_INT(70),
2392 [45] = MSM_GPIO_TO_INT(69),
2393 [46] = MSM_GPIO_TO_INT(67),
2394 [47] = MSM_GPIO_TO_INT(65),
2395 [48] = MSM_GPIO_TO_INT(58),
2396 [49] = MSM_GPIO_TO_INT(54),
2397 [50] = MSM_GPIO_TO_INT(52),
2398 [51] = MSM_GPIO_TO_INT(49),
2399 [52] = MSM_GPIO_TO_INT(40),
2400 [53] = MSM_GPIO_TO_INT(37),
2401 [54] = MSM_GPIO_TO_INT(24),
2402 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002403};
2404
Praveen Chidambaram78499012011-11-01 17:15:17 -06002405static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002406 TLMM_MSM_SUMMARY_IRQ,
2407 RPM_APCC_CPU0_GP_HIGH_IRQ,
2408 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2409 RPM_APCC_CPU0_GP_LOW_IRQ,
2410 RPM_APCC_CPU0_WAKE_UP_IRQ,
2411 RPM_APCC_CPU1_GP_HIGH_IRQ,
2412 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2413 RPM_APCC_CPU1_GP_LOW_IRQ,
2414 RPM_APCC_CPU1_WAKE_UP_IRQ,
2415 MSS_TO_APPS_IRQ_0,
2416 MSS_TO_APPS_IRQ_1,
2417 MSS_TO_APPS_IRQ_2,
2418 MSS_TO_APPS_IRQ_3,
2419 MSS_TO_APPS_IRQ_4,
2420 MSS_TO_APPS_IRQ_5,
2421 MSS_TO_APPS_IRQ_6,
2422 MSS_TO_APPS_IRQ_7,
2423 MSS_TO_APPS_IRQ_8,
2424 MSS_TO_APPS_IRQ_9,
2425 LPASS_SCSS_GP_LOW_IRQ,
2426 LPASS_SCSS_GP_MEDIUM_IRQ,
2427 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002428 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002429 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002430 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002431 RIVA_APPS_WLAN_SMSM_IRQ,
2432 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2433 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002434};
2435
Praveen Chidambaram78499012011-11-01 17:15:17 -06002436struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002437 .irqs_m2a = msm_mpm_irqs_m2a,
2438 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2439 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2440 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2441 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2442 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2443 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2444 .mpm_apps_ipc_val = BIT(1),
2445 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2446
2447};
2448#endif
2449
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002450#define LPASS_SLIMBUS_PHYS 0x28080000
2451#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002452#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002453/* Board info for the slimbus slave device */
2454static struct resource slimbus_res[] = {
2455 {
2456 .start = LPASS_SLIMBUS_PHYS,
2457 .end = LPASS_SLIMBUS_PHYS + 8191,
2458 .flags = IORESOURCE_MEM,
2459 .name = "slimbus_physical",
2460 },
2461 {
2462 .start = LPASS_SLIMBUS_BAM_PHYS,
2463 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2464 .flags = IORESOURCE_MEM,
2465 .name = "slimbus_bam_physical",
2466 },
2467 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002468 .start = LPASS_SLIMBUS_SLEW,
2469 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2470 .flags = IORESOURCE_MEM,
2471 .name = "slimbus_slew_reg",
2472 },
2473 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002474 .start = SLIMBUS0_CORE_EE1_IRQ,
2475 .end = SLIMBUS0_CORE_EE1_IRQ,
2476 .flags = IORESOURCE_IRQ,
2477 .name = "slimbus_irq",
2478 },
2479 {
2480 .start = SLIMBUS0_BAM_EE1_IRQ,
2481 .end = SLIMBUS0_BAM_EE1_IRQ,
2482 .flags = IORESOURCE_IRQ,
2483 .name = "slimbus_bam_irq",
2484 },
2485};
2486
2487struct platform_device msm_slim_ctrl = {
2488 .name = "msm_slim_ctrl",
2489 .id = 1,
2490 .num_resources = ARRAY_SIZE(slimbus_res),
2491 .resource = slimbus_res,
2492 .dev = {
2493 .coherent_dma_mask = 0xffffffffULL,
2494 },
2495};
2496
Lucille Sylvester6e362412011-12-09 16:21:42 -07002497static struct msm_dcvs_freq_entry grp3d_freq[] = {
2498 {0, 0, 333932},
2499 {0, 0, 497532},
2500 {0, 0, 707610},
2501 {0, 0, 844545},
2502};
2503
2504static struct msm_dcvs_freq_entry grp2d_freq[] = {
2505 {0, 0, 86000},
2506 {0, 0, 200000},
2507};
2508
2509static struct msm_dcvs_core_info grp3d_core_info = {
2510 .freq_tbl = &grp3d_freq[0],
2511 .core_param = {
2512 .max_time_us = 100000,
2513 .num_freq = ARRAY_SIZE(grp3d_freq),
2514 },
2515 .algo_param = {
2516 .slack_time_us = 39000,
2517 .disable_pc_threshold = 86000,
2518 .ss_window_size = 1000000,
2519 .ss_util_pct = 95,
2520 .em_max_util_pct = 97,
2521 .ss_iobusy_conv = 100,
2522 },
2523};
2524
2525static struct msm_dcvs_core_info grp2d_core_info = {
2526 .freq_tbl = &grp2d_freq[0],
2527 .core_param = {
2528 .max_time_us = 100000,
2529 .num_freq = ARRAY_SIZE(grp2d_freq),
2530 },
2531 .algo_param = {
2532 .slack_time_us = 39000,
2533 .disable_pc_threshold = 90000,
2534 .ss_window_size = 1000000,
2535 .ss_util_pct = 90,
2536 .em_max_util_pct = 95,
2537 },
2538};
2539
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002540#ifdef CONFIG_MSM_BUS_SCALING
2541static struct msm_bus_vectors grp3d_init_vectors[] = {
2542 {
2543 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2544 .dst = MSM_BUS_SLAVE_EBI_CH0,
2545 .ab = 0,
2546 .ib = 0,
2547 },
2548};
2549
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002550static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002551 {
2552 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2553 .dst = MSM_BUS_SLAVE_EBI_CH0,
2554 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002555 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002556 },
2557};
2558
2559static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2560 {
2561 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2562 .dst = MSM_BUS_SLAVE_EBI_CH0,
2563 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002564 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002565 },
2566};
2567
2568static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2569 {
2570 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2571 .dst = MSM_BUS_SLAVE_EBI_CH0,
2572 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002573 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002574 },
2575};
2576
2577static struct msm_bus_vectors grp3d_max_vectors[] = {
2578 {
2579 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2580 .dst = MSM_BUS_SLAVE_EBI_CH0,
2581 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002582 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002583 },
2584};
2585
2586static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2587 {
2588 ARRAY_SIZE(grp3d_init_vectors),
2589 grp3d_init_vectors,
2590 },
2591 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002592 ARRAY_SIZE(grp3d_low_vectors),
2593 grp3d_low_vectors,
2594 },
2595 {
2596 ARRAY_SIZE(grp3d_nominal_low_vectors),
2597 grp3d_nominal_low_vectors,
2598 },
2599 {
2600 ARRAY_SIZE(grp3d_nominal_high_vectors),
2601 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002602 },
2603 {
2604 ARRAY_SIZE(grp3d_max_vectors),
2605 grp3d_max_vectors,
2606 },
2607};
2608
2609static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2610 grp3d_bus_scale_usecases,
2611 ARRAY_SIZE(grp3d_bus_scale_usecases),
2612 .name = "grp3d",
2613};
2614
2615static struct msm_bus_vectors grp2d0_init_vectors[] = {
2616 {
2617 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2618 .dst = MSM_BUS_SLAVE_EBI_CH0,
2619 .ab = 0,
2620 .ib = 0,
2621 },
2622};
2623
Lucille Sylvester808eca22011-11-03 10:26:29 -07002624static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002625 {
2626 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2627 .dst = MSM_BUS_SLAVE_EBI_CH0,
2628 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002629 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002630 },
2631};
2632
Lucille Sylvester808eca22011-11-03 10:26:29 -07002633static struct msm_bus_vectors grp2d0_max_vectors[] = {
2634 {
2635 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2636 .dst = MSM_BUS_SLAVE_EBI_CH0,
2637 .ab = 0,
2638 .ib = KGSL_CONVERT_TO_MBPS(2048),
2639 },
2640};
2641
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002642static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2643 {
2644 ARRAY_SIZE(grp2d0_init_vectors),
2645 grp2d0_init_vectors,
2646 },
2647 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002648 ARRAY_SIZE(grp2d0_nominal_vectors),
2649 grp2d0_nominal_vectors,
2650 },
2651 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002652 ARRAY_SIZE(grp2d0_max_vectors),
2653 grp2d0_max_vectors,
2654 },
2655};
2656
2657struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2658 grp2d0_bus_scale_usecases,
2659 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2660 .name = "grp2d0",
2661};
2662
2663static struct msm_bus_vectors grp2d1_init_vectors[] = {
2664 {
2665 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2666 .dst = MSM_BUS_SLAVE_EBI_CH0,
2667 .ab = 0,
2668 .ib = 0,
2669 },
2670};
2671
Lucille Sylvester808eca22011-11-03 10:26:29 -07002672static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002673 {
2674 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2675 .dst = MSM_BUS_SLAVE_EBI_CH0,
2676 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002677 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002678 },
2679};
2680
Lucille Sylvester808eca22011-11-03 10:26:29 -07002681static struct msm_bus_vectors grp2d1_max_vectors[] = {
2682 {
2683 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2684 .dst = MSM_BUS_SLAVE_EBI_CH0,
2685 .ab = 0,
2686 .ib = KGSL_CONVERT_TO_MBPS(2048),
2687 },
2688};
2689
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002690static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2691 {
2692 ARRAY_SIZE(grp2d1_init_vectors),
2693 grp2d1_init_vectors,
2694 },
2695 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002696 ARRAY_SIZE(grp2d1_nominal_vectors),
2697 grp2d1_nominal_vectors,
2698 },
2699 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002700 ARRAY_SIZE(grp2d1_max_vectors),
2701 grp2d1_max_vectors,
2702 },
2703};
2704
2705struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2706 grp2d1_bus_scale_usecases,
2707 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2708 .name = "grp2d1",
2709};
2710#endif
2711
2712static struct resource kgsl_3d0_resources[] = {
2713 {
2714 .name = KGSL_3D0_REG_MEMORY,
2715 .start = 0x04300000, /* GFX3D address */
2716 .end = 0x0431ffff,
2717 .flags = IORESOURCE_MEM,
2718 },
2719 {
2720 .name = KGSL_3D0_IRQ,
2721 .start = GFX3D_IRQ,
2722 .end = GFX3D_IRQ,
2723 .flags = IORESOURCE_IRQ,
2724 },
2725};
2726
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002727static const struct kgsl_iommu_ctx kgsl_3d0_iommu_ctxs[] = {
2728 { "gfx3d_user", 0 },
2729 { "gfx3d_priv", 1 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002730};
2731
2732static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2733 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002734 .iommu_ctxs = kgsl_3d0_iommu_ctxs,
2735 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002736 .physstart = 0x07C00000,
2737 .physend = 0x07C00000 + SZ_1M - 1,
2738 },
2739};
2740
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002741static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002742 .pwrlevel = {
2743 {
2744 .gpu_freq = 400000000,
2745 .bus_freq = 4,
2746 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002747 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002748 {
2749 .gpu_freq = 300000000,
2750 .bus_freq = 3,
2751 .io_fraction = 33,
2752 },
2753 {
2754 .gpu_freq = 200000000,
2755 .bus_freq = 2,
2756 .io_fraction = 100,
2757 },
2758 {
2759 .gpu_freq = 128000000,
2760 .bus_freq = 1,
2761 .io_fraction = 100,
2762 },
2763 {
2764 .gpu_freq = 27000000,
2765 .bus_freq = 0,
2766 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002767 },
Lucille Sylvester67b4c532012-02-08 11:24:31 -08002768 .init_level = 1,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002769 .num_levels = ARRAY_SIZE(grp3d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002770 .set_grp_async = NULL,
Lucille Sylvester5dc67512012-03-27 15:07:58 -06002771 .idle_timeout = HZ/12,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002772 .nap_allowed = true,
2773 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002774#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002775 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002776#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002777 .iommu_data = kgsl_3d0_iommu_data,
2778 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002779 .core_info = &grp3d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002780};
2781
2782struct platform_device msm_kgsl_3d0 = {
2783 .name = "kgsl-3d0",
2784 .id = 0,
2785 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2786 .resource = kgsl_3d0_resources,
2787 .dev = {
2788 .platform_data = &kgsl_3d0_pdata,
2789 },
2790};
2791
2792static struct resource kgsl_2d0_resources[] = {
2793 {
2794 .name = KGSL_2D0_REG_MEMORY,
2795 .start = 0x04100000, /* Z180 base address */
2796 .end = 0x04100FFF,
2797 .flags = IORESOURCE_MEM,
2798 },
2799 {
2800 .name = KGSL_2D0_IRQ,
2801 .start = GFX2D0_IRQ,
2802 .end = GFX2D0_IRQ,
2803 .flags = IORESOURCE_IRQ,
2804 },
2805};
2806
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002807static const struct kgsl_iommu_ctx kgsl_2d0_iommu_ctxs[] = {
2808 { "gfx2d0_2d0", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002809};
2810
2811static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2812 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002813 .iommu_ctxs = kgsl_2d0_iommu_ctxs,
2814 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002815 .physstart = 0x07D00000,
2816 .physend = 0x07D00000 + SZ_1M - 1,
2817 },
2818};
2819
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002820static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002821 .pwrlevel = {
2822 {
2823 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002824 .bus_freq = 2,
2825 },
2826 {
2827 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002828 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002829 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002830 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002831 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002832 .bus_freq = 0,
2833 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002834 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002835 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002836 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002837 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002838 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002839 .nap_allowed = true,
2840 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002841#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002842 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002843#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002844 .iommu_data = kgsl_2d0_iommu_data,
2845 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002846 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002847};
2848
2849struct platform_device msm_kgsl_2d0 = {
2850 .name = "kgsl-2d0",
2851 .id = 0,
2852 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2853 .resource = kgsl_2d0_resources,
2854 .dev = {
2855 .platform_data = &kgsl_2d0_pdata,
2856 },
2857};
2858
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002859static const struct kgsl_iommu_ctx kgsl_2d1_iommu_ctxs[] = {
2860 { "gfx2d1_2d1", 0 },
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002861};
2862
2863static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2864 {
Shubhraprakash Daseb6df1d2012-05-01 00:55:35 -06002865 .iommu_ctxs = kgsl_2d1_iommu_ctxs,
2866 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctxs),
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002867 .physstart = 0x07E00000,
2868 .physend = 0x07E00000 + SZ_1M - 1,
2869 },
2870};
2871
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002872static struct resource kgsl_2d1_resources[] = {
2873 {
2874 .name = KGSL_2D1_REG_MEMORY,
2875 .start = 0x04200000, /* Z180 device 1 base address */
2876 .end = 0x04200FFF,
2877 .flags = IORESOURCE_MEM,
2878 },
2879 {
2880 .name = KGSL_2D1_IRQ,
2881 .start = GFX2D1_IRQ,
2882 .end = GFX2D1_IRQ,
2883 .flags = IORESOURCE_IRQ,
2884 },
2885};
2886
2887static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002888 .pwrlevel = {
2889 {
2890 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002891 .bus_freq = 2,
2892 },
2893 {
2894 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002895 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002896 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002897 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002898 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002899 .bus_freq = 0,
2900 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002901 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002902 .init_level = 0,
Lucille Sylvester6e362412011-12-09 16:21:42 -07002903 .num_levels = ARRAY_SIZE(grp2d_freq) + 1,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002904 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002905 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002906 .nap_allowed = true,
2907 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002908#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002909 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002910#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002911 .iommu_data = kgsl_2d1_iommu_data,
2912 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Lucille Sylvester6e362412011-12-09 16:21:42 -07002913 .core_info = &grp2d_core_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002914};
2915
2916struct platform_device msm_kgsl_2d1 = {
2917 .name = "kgsl-2d1",
2918 .id = 1,
2919 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2920 .resource = kgsl_2d1_resources,
2921 .dev = {
2922 .platform_data = &kgsl_2d1_pdata,
2923 },
2924};
2925
2926#ifdef CONFIG_MSM_GEMINI
2927static struct resource msm_gemini_resources[] = {
2928 {
2929 .start = 0x04600000,
2930 .end = 0x04600000 + SZ_1M - 1,
2931 .flags = IORESOURCE_MEM,
2932 },
2933 {
2934 .start = JPEG_IRQ,
2935 .end = JPEG_IRQ,
2936 .flags = IORESOURCE_IRQ,
2937 },
2938};
2939
2940struct platform_device msm8960_gemini_device = {
2941 .name = "msm_gemini",
2942 .resource = msm_gemini_resources,
2943 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2944};
2945#endif
2946
Praveen Chidambaram78499012011-11-01 17:15:17 -06002947struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2948 .reg_base_addrs = {
2949 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2950 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2951 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2952 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2953 },
2954 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002955 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002956 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002957 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2958 .ipc_rpm_val = 4,
2959 .target_id = {
2960 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2961 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2962 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2963 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2964 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2965 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2966 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2967 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2968 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2969 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2970 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2971 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2972 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2973 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2974 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2975 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2976 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2977 APPS_FABRIC_CFG_HALT, 2),
2978 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2979 APPS_FABRIC_CFG_CLKMOD, 3),
2980 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2981 APPS_FABRIC_CFG_IOCTL, 1),
2982 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2983 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2984 SYS_FABRIC_CFG_HALT, 2),
2985 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2986 SYS_FABRIC_CFG_CLKMOD, 3),
2987 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2988 SYS_FABRIC_CFG_IOCTL, 1),
2989 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2990 SYSTEM_FABRIC_ARB, 29),
2991 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2992 MMSS_FABRIC_CFG_HALT, 2),
2993 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2994 MMSS_FABRIC_CFG_CLKMOD, 3),
2995 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2996 MMSS_FABRIC_CFG_IOCTL, 1),
2997 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2998 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2999 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
3000 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
3001 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
3002 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
3003 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
3004 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
3005 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
3006 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
3007 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
3008 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
3009 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
3010 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
3011 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
3012 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
3013 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
3014 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
3015 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
3016 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
3017 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
3018 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
3019 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
3020 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
3021 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
3022 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
3023 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
3024 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
3025 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
3026 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
3027 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
3028 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
3029 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
3030 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
3031 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
3032 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
3033 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
3034 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
3035 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
3036 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
3037 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
3038 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
3039 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
3040 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
3041 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
3042 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
3043 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
3044 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
3045 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
3046 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
3047 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
3048 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
3049 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
3050 },
3051 .target_status = {
3052 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
3053 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
3054 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
3055 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
3056 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
3057 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
3058 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
3059 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
3060 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
3061 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
3062 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
3063 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
3064 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
3065 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
3066 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
3067 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
3068 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
3069 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
3070 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
3071 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
3072 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
3073 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
3074 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
3075 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
3076 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
3077 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
3078 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
3079 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
3080 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
3081 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
3082 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
3083 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
3084 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
3085 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
3086 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
3087 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
3088 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
3089 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
3090 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
3091 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
3092 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
3093 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
3094 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
3095 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
3096 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
3097 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
3098 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
3099 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
3100 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
3101 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
3102 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
3103 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
3104 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
3105 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
3106 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
3107 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
3108 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
3109 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
3110 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
3111 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
3112 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
3113 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
3114 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
3115 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
3116 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
3117 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
3118 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
3119 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
3120 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
3121 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
3122 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
3123 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
3124 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
3125 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
3126 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
3127 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
3128 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
3129 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
3130 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
3131 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
3132 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
3133 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
3134 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
3135 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
3136 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
3137 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
3138 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
3139 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
3140 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
3141 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
3142 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
3143 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
3144 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
3145 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
3146 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
3147 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
3148 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
3149 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
3150 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
3151 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
3152 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
3153 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
3154 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
3155 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
3156 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
3157 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
3158 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
3159 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
3160 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
3161 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
3162 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
3163 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
3164 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
3165 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
3166 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
3167 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
3168 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
3169 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
3170 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
3171 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
3172 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
3173 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
3174 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
3175 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
3176 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
3177 },
3178 .target_ctrl_id = {
3179 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
3180 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
3181 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3182 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3183 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3184 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3185 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3186 },
3187 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3188 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3189 .sel_last = MSM_RPM_8960_SEL_LAST,
3190 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003191};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003192
Praveen Chidambaram78499012011-11-01 17:15:17 -06003193struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003194 .name = "msm_rpm",
3195 .id = -1,
3196};
3197
Praveen Chidambaram78499012011-11-01 17:15:17 -06003198static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3199 .phys_addr_base = 0x0010C000,
3200 .reg_offsets = {
3201 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3202 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3203 },
3204 .phys_size = SZ_8K,
3205 .log_len = 4096, /* log's buffer length in bytes */
3206 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3207};
3208
3209struct platform_device msm8960_rpm_log_device = {
3210 .name = "msm_rpm_log",
3211 .id = -1,
3212 .dev = {
3213 .platform_data = &msm_rpm_log_pdata,
3214 },
3215};
3216
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003217static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3218 .phys_addr_base = 0x0010D204,
3219 .phys_size = SZ_8K,
3220};
3221
Praveen Chidambaram78499012011-11-01 17:15:17 -06003222struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003223 .name = "msm_rpm_stat",
3224 .id = -1,
3225 .dev = {
3226 .platform_data = &msm_rpm_stat_pdata,
3227 },
3228};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003229
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003230struct platform_device msm_bus_sys_fabric = {
3231 .name = "msm_bus_fabric",
3232 .id = MSM_BUS_FAB_SYSTEM,
3233};
3234struct platform_device msm_bus_apps_fabric = {
3235 .name = "msm_bus_fabric",
3236 .id = MSM_BUS_FAB_APPSS,
3237};
3238struct platform_device msm_bus_mm_fabric = {
3239 .name = "msm_bus_fabric",
3240 .id = MSM_BUS_FAB_MMSS,
3241};
3242struct platform_device msm_bus_sys_fpb = {
3243 .name = "msm_bus_fabric",
3244 .id = MSM_BUS_FAB_SYSTEM_FPB,
3245};
3246struct platform_device msm_bus_cpss_fpb = {
3247 .name = "msm_bus_fabric",
3248 .id = MSM_BUS_FAB_CPSS_FPB,
3249};
3250
3251/* Sensors DSPS platform data */
3252#ifdef CONFIG_MSM_DSPS
3253
3254#define PPSS_REG_PHYS_BASE 0x12080000
3255
3256static struct dsps_clk_info dsps_clks[] = {};
3257static struct dsps_regulator_info dsps_regs[] = {};
3258
3259/*
3260 * Note: GPIOs field is intialized in run-time at the function
3261 * msm8960_init_dsps().
3262 */
3263
3264struct msm_dsps_platform_data msm_dsps_pdata = {
3265 .clks = dsps_clks,
3266 .clks_num = ARRAY_SIZE(dsps_clks),
3267 .gpios = NULL,
3268 .gpios_num = 0,
3269 .regs = dsps_regs,
3270 .regs_num = ARRAY_SIZE(dsps_regs),
3271 .dsps_pwr_ctl_en = 1,
3272 .signature = DSPS_SIGNATURE,
3273};
3274
3275static struct resource msm_dsps_resources[] = {
3276 {
3277 .start = PPSS_REG_PHYS_BASE,
3278 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3279 .name = "ppss_reg",
3280 .flags = IORESOURCE_MEM,
3281 },
Wentao Xua55500b2011-08-16 18:15:04 -04003282
3283 {
3284 .start = PPSS_WDOG_TIMER_IRQ,
3285 .end = PPSS_WDOG_TIMER_IRQ,
3286 .name = "ppss_wdog",
3287 .flags = IORESOURCE_IRQ,
3288 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003289};
3290
3291struct platform_device msm_dsps_device = {
3292 .name = "msm_dsps",
3293 .id = 0,
3294 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3295 .resource = msm_dsps_resources,
3296 .dev.platform_data = &msm_dsps_pdata,
3297};
3298
3299#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003300
3301#ifdef CONFIG_MSM_QDSS
3302
3303#define MSM_QDSS_PHYS_BASE 0x01A00000
3304#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3305#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3306#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
Pratik Patel492b3012012-03-06 14:22:30 -08003307#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
Pratik Patel7831c082011-06-08 21:44:37 -07003308
Pratik Patel1403f2a2012-03-21 10:10:00 -07003309#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
3310
3311static struct qdss_source msm_qdss_sources[] = {
3312 QDSS_SOURCE("msm_etm", 0x3),
3313};
3314
3315static struct msm_qdss_platform_data qdss_pdata = {
3316 .src_table = msm_qdss_sources,
3317 .size = ARRAY_SIZE(msm_qdss_sources),
3318 .afamily = 1,
3319};
3320
3321struct platform_device msm_qdss_device = {
3322 .name = "msm_qdss",
3323 .id = -1,
3324 .dev = {
3325 .platform_data = &qdss_pdata,
3326 },
3327};
3328
Pratik Patel7831c082011-06-08 21:44:37 -07003329static struct resource msm_etb_resources[] = {
3330 {
3331 .start = MSM_ETB_PHYS_BASE,
3332 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3333 .flags = IORESOURCE_MEM,
3334 },
3335};
3336
3337struct platform_device msm_etb_device = {
3338 .name = "msm_etb",
3339 .id = 0,
3340 .num_resources = ARRAY_SIZE(msm_etb_resources),
3341 .resource = msm_etb_resources,
3342};
3343
3344static struct resource msm_tpiu_resources[] = {
3345 {
3346 .start = MSM_TPIU_PHYS_BASE,
3347 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3348 .flags = IORESOURCE_MEM,
3349 },
3350};
3351
3352struct platform_device msm_tpiu_device = {
3353 .name = "msm_tpiu",
3354 .id = 0,
3355 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3356 .resource = msm_tpiu_resources,
3357};
3358
3359static struct resource msm_funnel_resources[] = {
3360 {
3361 .start = MSM_FUNNEL_PHYS_BASE,
3362 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3363 .flags = IORESOURCE_MEM,
3364 },
3365};
3366
3367struct platform_device msm_funnel_device = {
3368 .name = "msm_funnel",
3369 .id = 0,
3370 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3371 .resource = msm_funnel_resources,
3372};
3373
Pratik Patel492b3012012-03-06 14:22:30 -08003374static struct resource msm_etm_resources[] = {
Pratik Patel7831c082011-06-08 21:44:37 -07003375 {
Pratik Patel492b3012012-03-06 14:22:30 -08003376 .start = MSM_ETM_PHYS_BASE,
3377 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 2) - 1,
Pratik Patel7831c082011-06-08 21:44:37 -07003378 .flags = IORESOURCE_MEM,
3379 },
3380};
3381
Pratik Patel492b3012012-03-06 14:22:30 -08003382struct platform_device msm_etm_device = {
3383 .name = "msm_etm",
Pratik Patel7831c082011-06-08 21:44:37 -07003384 .id = 0,
Pratik Patel492b3012012-03-06 14:22:30 -08003385 .num_resources = ARRAY_SIZE(msm_etm_resources),
3386 .resource = msm_etm_resources,
Pratik Patel7831c082011-06-08 21:44:37 -07003387};
3388
3389#endif
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07003390
3391static int msm8960_LPM_latency = 1000; /* >100 usec for WFI */
3392
3393struct platform_device msm8960_cpu_idle_device = {
3394 .name = "msm_cpu_idle",
3395 .id = -1,
3396 .dev = {
3397 .platform_data = &msm8960_LPM_latency,
3398 },
3399};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07003400
3401static struct msm_dcvs_freq_entry msm8960_freq[] = {
3402 { 384000, 166981, 345600},
3403 { 702000, 213049, 632502},
3404 {1026000, 285712, 925613},
3405 {1242000, 383945, 1176550},
3406 {1458000, 419729, 1465478},
3407 {1512000, 434116, 1546674},
3408
3409};
3410
3411static struct msm_dcvs_core_info msm8960_core_info = {
3412 .freq_tbl = &msm8960_freq[0],
3413 .core_param = {
3414 .max_time_us = 100000,
3415 .num_freq = ARRAY_SIZE(msm8960_freq),
3416 },
3417 .algo_param = {
3418 .slack_time_us = 58000,
3419 .scale_slack_time = 0,
3420 .scale_slack_time_pct = 0,
3421 .disable_pc_threshold = 1458000,
3422 .em_window_size = 100000,
3423 .em_max_util_pct = 97,
3424 .ss_window_size = 1000000,
3425 .ss_util_pct = 95,
3426 .ss_iobusy_conv = 100,
3427 },
3428};
3429
3430struct platform_device msm8960_msm_gov_device = {
3431 .name = "msm_dcvs_gov",
3432 .id = -1,
3433 .dev = {
3434 .platform_data = &msm8960_core_info,
3435 },
3436};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08003437
3438static struct resource msm_cache_erp_resources[] = {
3439 {
3440 .name = "l1_irq",
3441 .start = SC_SICCPUXEXTFAULTIRPTREQ,
3442 .flags = IORESOURCE_IRQ,
3443 },
3444 {
3445 .name = "l2_irq",
3446 .start = APCC_QGICL2IRPTREQ,
3447 .flags = IORESOURCE_IRQ,
3448 }
3449};
3450
3451struct platform_device msm8960_device_cache_erp = {
3452 .name = "msm_cache_erp",
3453 .id = -1,
3454 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
3455 .resource = msm_cache_erp_resources,
3456};
Laura Abbott0577d7b2012-04-17 11:14:30 -07003457
3458struct msm_iommu_domain_name msm8960_iommu_ctx_names[] = {
3459 /* Camera */
3460 {
3461 .name = "vpe_src",
3462 .domain = CAMERA_DOMAIN,
3463 },
3464 /* Camera */
3465 {
3466 .name = "vpe_dst",
3467 .domain = CAMERA_DOMAIN,
3468 },
3469 /* Camera */
3470 {
3471 .name = "vfe_imgwr",
3472 .domain = CAMERA_DOMAIN,
3473 },
3474 /* Camera */
3475 {
3476 .name = "vfe_misc",
3477 .domain = CAMERA_DOMAIN,
3478 },
3479 /* Camera */
3480 {
3481 .name = "ijpeg_src",
3482 .domain = CAMERA_DOMAIN,
3483 },
3484 /* Camera */
3485 {
3486 .name = "ijpeg_dst",
3487 .domain = CAMERA_DOMAIN,
3488 },
3489 /* Camera */
3490 {
3491 .name = "jpegd_src",
3492 .domain = CAMERA_DOMAIN,
3493 },
3494 /* Camera */
3495 {
3496 .name = "jpegd_dst",
3497 .domain = CAMERA_DOMAIN,
3498 },
3499 /* Rotator */
3500 {
3501 .name = "rot_src",
3502 .domain = ROTATOR_DOMAIN,
3503 },
3504 /* Rotator */
3505 {
3506 .name = "rot_dst",
3507 .domain = ROTATOR_DOMAIN,
3508 },
3509 /* Video */
3510 {
3511 .name = "vcodec_a_mm1",
3512 .domain = VIDEO_DOMAIN,
3513 },
3514 /* Video */
3515 {
3516 .name = "vcodec_b_mm2",
3517 .domain = VIDEO_DOMAIN,
3518 },
3519 /* Video */
3520 {
3521 .name = "vcodec_a_stream",
3522 .domain = VIDEO_DOMAIN,
3523 },
3524};
3525
3526static struct mem_pool msm8960_video_pools[] = {
3527 /*
3528 * Video hardware has the following requirements:
3529 * 1. All video addresses used by the video hardware must be at a higher
3530 * address than video firmware address.
3531 * 2. Video hardware can only access a range of 256MB from the base of
3532 * the video firmware.
3533 */
3534 [VIDEO_FIRMWARE_POOL] =
3535 /* Low addresses, intended for video firmware */
3536 {
3537 .paddr = SZ_128K,
3538 .size = SZ_16M - SZ_128K,
3539 },
3540 [VIDEO_MAIN_POOL] =
3541 /* Main video pool */
3542 {
3543 .paddr = SZ_16M,
3544 .size = SZ_256M - SZ_16M,
3545 },
3546 [GEN_POOL] =
3547 /* Remaining address space up to 2G */
3548 {
3549 .paddr = SZ_256M,
3550 .size = SZ_2G - SZ_256M,
3551 },
3552};
3553
3554static struct mem_pool msm8960_camera_pools[] = {
3555 [GEN_POOL] =
3556 /* One address space for camera */
3557 {
3558 .paddr = SZ_128K,
3559 .size = SZ_2G - SZ_128K,
3560 },
3561};
3562
3563static struct mem_pool msm8960_display_pools[] = {
3564 [GEN_POOL] =
3565 /* One address space for display */
3566 {
3567 .paddr = SZ_128K,
3568 .size = SZ_2G - SZ_128K,
3569 },
3570};
3571
3572static struct mem_pool msm8960_rotator_pools[] = {
3573 [GEN_POOL] =
3574 /* One address space for rotator */
3575 {
3576 .paddr = SZ_128K,
3577 .size = SZ_2G - SZ_128K,
3578 },
3579};
3580
3581static struct msm_iommu_domain msm8960_iommu_domains[] = {
3582 [VIDEO_DOMAIN] = {
3583 .iova_pools = msm8960_video_pools,
3584 .npools = ARRAY_SIZE(msm8960_video_pools),
3585 },
3586 [CAMERA_DOMAIN] = {
3587 .iova_pools = msm8960_camera_pools,
3588 .npools = ARRAY_SIZE(msm8960_camera_pools),
3589 },
3590 [DISPLAY_DOMAIN] = {
3591 .iova_pools = msm8960_display_pools,
3592 .npools = ARRAY_SIZE(msm8960_display_pools),
3593 },
3594 [ROTATOR_DOMAIN] = {
3595 .iova_pools = msm8960_rotator_pools,
3596 .npools = ARRAY_SIZE(msm8960_rotator_pools),
3597 },
3598};
3599
3600struct iommu_domains_pdata msm8960_iommu_domain_pdata = {
3601 .domains = msm8960_iommu_domains,
3602 .ndomains = ARRAY_SIZE(msm8960_iommu_domains),
3603 .domain_names = msm8960_iommu_ctx_names,
3604 .nnames = ARRAY_SIZE(msm8960_iommu_ctx_names),
3605 .domain_alloc_flags = 0,
3606};
3607
3608struct platform_device msm8960_iommu_domain_device = {
3609 .name = "iommu_domains",
3610 .id = -1,
3611 .dev = {
3612 .platform_data = &msm8960_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003613 }
3614};
3615
3616struct msm_rtb_platform_data msm8960_rtb_pdata = {
3617 .size = SZ_1M,
3618};
3619
3620static int __init msm_rtb_set_buffer_size(char *p)
3621{
3622 int s;
3623
3624 s = memparse(p, NULL);
3625 msm8960_rtb_pdata.size = ALIGN(s, SZ_4K);
3626 return 0;
3627}
3628early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3629
3630
3631struct platform_device msm8960_rtb_device = {
3632 .name = "msm_rtb",
3633 .id = -1,
3634 .dev = {
3635 .platform_data = &msm8960_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003636 },
3637};
Laura Abbott2ae8f362012-04-12 11:03:04 -07003638
Laura Abbott0a103cf2012-05-25 09:00:23 -07003639#define MSM_8960_L1_SIZE SZ_1M
3640/*
3641 * The actual L2 size is smaller but we need a larger buffer
3642 * size to store other dump information
3643 */
3644#define MSM_8960_L2_SIZE SZ_4M
3645
Laura Abbott2ae8f362012-04-12 11:03:04 -07003646struct msm_cache_dump_platform_data msm8960_cache_dump_pdata = {
Laura Abbott0a103cf2012-05-25 09:00:23 -07003647 .l2_size = MSM_8960_L2_SIZE,
3648 .l1_size = MSM_8960_L1_SIZE,
Laura Abbott2ae8f362012-04-12 11:03:04 -07003649};
3650
3651struct platform_device msm8960_cache_dump_device = {
3652 .name = "msm_cache_dump",
3653 .id = -1,
3654 .dev = {
3655 .platform_data = &msm8960_cache_dump_pdata,
3656 },
3657};
Joel King0cbf5d82012-05-24 15:21:38 -07003658
3659#define MDM2AP_ERRFATAL 40
3660#define AP2MDM_ERRFATAL 80
3661#define MDM2AP_STATUS 24
3662#define AP2MDM_STATUS 77
3663#define AP2MDM_PMIC_PWR_EN 22
3664#define AP2MDM_KPDPWR_N 79
3665#define AP2MDM_SOFT_RESET 78
3666
3667static struct resource sglte_resources[] = {
3668 {
3669 .start = MDM2AP_ERRFATAL,
3670 .end = MDM2AP_ERRFATAL,
3671 .name = "MDM2AP_ERRFATAL",
3672 .flags = IORESOURCE_IO,
3673 },
3674 {
3675 .start = AP2MDM_ERRFATAL,
3676 .end = AP2MDM_ERRFATAL,
3677 .name = "AP2MDM_ERRFATAL",
3678 .flags = IORESOURCE_IO,
3679 },
3680 {
3681 .start = MDM2AP_STATUS,
3682 .end = MDM2AP_STATUS,
3683 .name = "MDM2AP_STATUS",
3684 .flags = IORESOURCE_IO,
3685 },
3686 {
3687 .start = AP2MDM_STATUS,
3688 .end = AP2MDM_STATUS,
3689 .name = "AP2MDM_STATUS",
3690 .flags = IORESOURCE_IO,
3691 },
3692 {
3693 .start = AP2MDM_PMIC_PWR_EN,
3694 .end = AP2MDM_PMIC_PWR_EN,
3695 .name = "AP2MDM_PMIC_PWR_EN",
3696 .flags = IORESOURCE_IO,
3697 },
3698 {
3699 .start = AP2MDM_KPDPWR_N,
3700 .end = AP2MDM_KPDPWR_N,
3701 .name = "AP2MDM_KPDPWR_N",
3702 .flags = IORESOURCE_IO,
3703 },
3704 {
3705 .start = AP2MDM_SOFT_RESET,
3706 .end = AP2MDM_SOFT_RESET,
3707 .name = "AP2MDM_SOFT_RESET",
3708 .flags = IORESOURCE_IO,
3709 },
3710};
3711
3712struct platform_device mdm_sglte_device = {
3713 .name = "mdm2_modem",
3714 .id = -1,
3715 .num_resources = ARRAY_SIZE(sglte_resources),
3716 .resource = sglte_resources,
3717};