blob: 626b2072041ce5a11b7e4299ce9571243ddf67f7 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/elf.h>
17#include <linux/delay.h>
18#include <linux/module.h>
19#include <linux/slab.h>
20#include <linux/regulator/consumer.h>
Stephen Boyd9802ca92011-05-25 15:09:59 -070021
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <asm/mach-types.h>
23
Stephen Boyd9802ca92011-05-25 15:09:59 -070024#include <mach/msm_iomap.h>
25#include <mach/scm.h>
26
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070027#include "peripheral-loader.h"
28
29#define MSM_FW_QDSP6SS_PHYS 0x08800000
30#define MSM_SW_QDSP6SS_PHYS 0x08900000
31#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
32#define MSM_MSS_ENABLE_PHYS 0x08B00000
33
34#define QDSP6SS_RST_EVB 0x0
35#define QDSP6SS_RESET 0x04
36#define QDSP6SS_CGC_OVERRIDE 0x18
37#define QDSP6SS_STRAP_TCM 0x1C
38#define QDSP6SS_STRAP_AHB 0x20
39#define QDSP6SS_GFMUX_CTL 0x30
40#define QDSP6SS_PWR_CTL 0x38
41
42#define MSS_S_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2C70)
43#define MSS_SLP_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C60)
44#define SFAB_MSS_M_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2340)
45#define SFAB_MSS_S_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2C00)
46#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
47#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
48#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
49#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
50#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
51#define MSS_RESET (MSM_CLK_CTL_BASE + 0x2C64)
52
53#define Q6SS_SS_ARES BIT(0)
54#define Q6SS_CORE_ARES BIT(1)
55#define Q6SS_ISDB_ARES BIT(2)
56#define Q6SS_ETM_ARES BIT(3)
57#define Q6SS_STOP_CORE_ARES BIT(4)
58#define Q6SS_PRIV_ARES BIT(5)
59
60#define Q6SS_L2DATA_SLP_NRET_N BIT(0)
61#define Q6SS_SLP_RET_N BIT(1)
62#define Q6SS_L1TCM_SLP_NRET_N BIT(2)
63#define Q6SS_L2TAG_SLP_NRET_N BIT(3)
64#define Q6SS_ETB_SLEEP_NRET_N BIT(4)
65#define Q6SS_ARR_STBY_N BIT(5)
66#define Q6SS_CLAMP_IO BIT(6)
67
68#define Q6SS_CLK_ENA BIT(1)
69#define Q6SS_SRC_SWITCH_CLK_OVR BIT(8)
70#define Q6SS_AXIS_ACLK_EN BIT(9)
71
72#define MSM_RIVA_PHYS 0x03204000
73#define RIVA_PMU_A2XB_CFG (msm_riva_base + 0xB8)
74#define RIVA_PMU_A2XB_CFG_EN BIT(0)
75
76#define RIVA_PMU_CFG (msm_riva_base + 0x28)
77#define RIVA_PMU_CFG_WARM_BOOT BIT(0)
78#define RIVA_PMU_CFG_IRIS_XO_MODE 0x6
79#define RIVA_PMU_CFG_IRIS_XO_MODE_48 (3 << 1)
80
81#define RIVA_PMU_OVRD_VAL (msm_riva_base + 0x30)
82#define RIVA_PMU_OVRD_VAL_CCPU_RESET BIT(0)
83#define RIVA_PMU_OVRD_VAL_CCPU_CLK BIT(1)
84
85#define RIVA_PMU_CCPU_CTL (msm_riva_base + 0x9C)
86#define RIVA_PMU_CCPU_CTL_HIGH_IVT BIT(0)
87#define RIVA_PMU_CCPU_CTL_REMAP_EN BIT(2)
88
89#define RIVA_PMU_CCPU_BOOT_REMAP_ADDR (msm_riva_base + 0xA0)
90
91#define RIVA_PLL_MODE (MSM_CLK_CTL_BASE + 0x31A0)
92#define PLL_MODE_OUTCTRL BIT(0)
93#define PLL_MODE_BYPASSNL BIT(1)
94#define PLL_MODE_RESET_N BIT(2)
95#define PLL_MODE_REF_XO_SEL 0x30
96#define PLL_MODE_REF_XO_SEL_CXO (2 << 4)
97#define PLL_MODE_REF_XO_SEL_RF (3 << 4)
98#define RIVA_PLL_L_VAL (MSM_CLK_CTL_BASE + 0x31A4)
99#define RIVA_PLL_M_VAL (MSM_CLK_CTL_BASE + 0x31A8)
100#define RIVA_PLL_N_VAL (MSM_CLK_CTL_BASE + 0x31Ac)
101#define RIVA_PLL_CONFIG (MSM_CLK_CTL_BASE + 0x31B4)
102#define RIVA_PLL_STATUS (MSM_CLK_CTL_BASE + 0x31B8)
103
104#define RIVA_PMU_ROOT_CLK_SEL (msm_riva_base + 0xC8)
105#define RIVA_PMU_ROOT_CLK_SEL_3 BIT(2)
106
107#define RIVA_PMU_CLK_ROOT3 (msm_riva_base + 0x78)
108#define RIVA_PMU_CLK_ROOT3_ENA BIT(0)
109#define RIVA_PMU_CLK_ROOT3_SRC0_DIV 0x3C
110#define RIVA_PMU_CLK_ROOT3_SRC0_DIV_2 (1 << 2)
111#define RIVA_PMU_CLK_ROOT3_SRC0_SEL 0x1C0
112#define RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA (1 << 6)
113#define RIVA_PMU_CLK_ROOT3_SRC1_DIV 0x1E00
114#define RIVA_PMU_CLK_ROOT3_SRC1_DIV_2 (1 << 9)
115#define RIVA_PMU_CLK_ROOT3_SRC1_SEL 0xE000
116#define RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA (1 << 13)
117
118#define PPSS_RESET (MSM_CLK_CTL_BASE + 0x2594)
119#define PPSS_PROC_CLK_CTL (MSM_CLK_CTL_BASE + 0x2588)
120#define PPSS_HCLK_CTL (MSM_CLK_CTL_BASE + 0x2580)
121
Stephen Boyd9802ca92011-05-25 15:09:59 -0700122#define PAS_Q6 1
123#define PAS_DSPS 2
124#define PAS_MODEM_SW 4
125#define PAS_MODEM_FW 5
126
127#define PAS_INIT_IMAGE_CMD 1
128#define PAS_MEM_CMD 2
129#define PAS_AUTH_AND_RESET_CMD 5
130#define PAS_SHUTDOWN_CMD 6
131
132struct pas_init_image_req {
133 u32 proc;
134 u32 image_addr;
135};
136
137struct pas_init_image_resp {
138 u32 image_valid;
139};
140
141struct pas_auth_image_req {
142 u32 proc;
143};
144
145struct pas_auth_image_resp {
146 u32 reset_initiated;
147};
148
149struct pas_shutdown_req {
150 u32 proc;
151};
152
153struct pas_shutdown_resp {
154 u32 success;
155};
156
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157struct q6_data {
158 const unsigned strap_tcm_base;
159 const unsigned strap_ahb_upper;
160 const unsigned strap_ahb_lower;
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700161 const unsigned reg_base_phys;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 void __iomem *reg_base;
163 void __iomem *aclk_reg;
164 void __iomem *jtag_clk_reg;
165 int start_addr;
166 struct regulator *vreg;
167 bool vreg_enabled;
168 const char *name;
169};
170
171static struct q6_data q6_lpass = {
172 .strap_tcm_base = (0x146 << 16),
173 .strap_ahb_upper = (0x029 << 16),
174 .strap_ahb_lower = (0x028 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700175 .reg_base_phys = MSM_LPASS_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
177 .name = "q6_lpass",
178};
179
180static struct q6_data q6_modem_fw = {
181 .strap_tcm_base = (0x40 << 16),
182 .strap_ahb_upper = (0x09 << 16),
183 .strap_ahb_lower = (0x08 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700184 .reg_base_phys = MSM_FW_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700185 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
186 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
187 .name = "q6_modem_fw",
188};
189
190static struct q6_data q6_modem_sw = {
191 .strap_tcm_base = (0x42 << 16),
192 .strap_ahb_upper = (0x09 << 16),
193 .strap_ahb_lower = (0x08 << 4),
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700194 .reg_base_phys = MSM_SW_QDSP6SS_PHYS,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700195 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
196 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
197 .name = "q6_modem_sw",
198};
199
200static void __iomem *mss_enable_reg;
201static void __iomem *msm_riva_base;
202static unsigned long riva_start;
203
Stephen Boyd9802ca92011-05-25 15:09:59 -0700204static int init_image_trusted(int id, const u8 *metadata, size_t size)
205{
206 int ret;
207 struct pas_init_image_req request;
208 struct pas_init_image_resp resp = {0};
209 void *mdata_buf;
210
211 /* Make memory physically contiguous */
212 mdata_buf = kmemdup(metadata, size, GFP_KERNEL);
213 if (!mdata_buf)
214 return -ENOMEM;
215
216 request.proc = id;
217 request.image_addr = virt_to_phys(mdata_buf);
218
219 ret = scm_call(SCM_SVC_PIL, PAS_INIT_IMAGE_CMD, &request,
220 sizeof(request), &resp, sizeof(resp));
221 kfree(mdata_buf);
222
223 if (ret)
224 return ret;
225 return resp.image_valid;
226}
227
228static int init_image_lpass_q6_trusted(const u8 *metadata, size_t size)
229{
230 return init_image_trusted(PAS_Q6, metadata, size);
231}
232
233static int init_image_modem_fw_q6_trusted(const u8 *metadata, size_t size)
234{
235 return init_image_trusted(PAS_MODEM_FW, metadata, size);
236}
237
238static int init_image_modem_sw_q6_trusted(const u8 *metadata, size_t size)
239{
240 return init_image_trusted(PAS_MODEM_SW, metadata, size);
241}
242
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700243static int init_image_lpass_q6_untrusted(const u8 *metadata, size_t size)
244{
245 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
246 q6_lpass.start_addr = ehdr->e_entry;
247 return 0;
248}
249
250static int init_image_modem_fw_q6_untrusted(const u8 *metadata, size_t size)
251{
252 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
253 q6_modem_fw.start_addr = ehdr->e_entry;
254 return 0;
255}
256
257static int init_image_modem_sw_q6_untrusted(const u8 *metadata, size_t size)
258{
259 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
260 q6_modem_sw.start_addr = ehdr->e_entry;
261 return 0;
262}
263
264static int verify_blob(u32 phy_addr, size_t size)
265{
266 return 0;
267}
268
Stephen Boyd9802ca92011-05-25 15:09:59 -0700269static int auth_and_reset_trusted(int id)
270{
271 int ret;
272 struct pas_auth_image_req request;
273 struct pas_auth_image_resp resp = {0};
274
275 request.proc = id;
276 ret = scm_call(SCM_SVC_PIL, PAS_AUTH_AND_RESET_CMD, &request,
277 sizeof(request), &resp, sizeof(resp));
278 if (ret)
279 return ret;
280
281 return resp.reset_initiated;
282}
283
284static int reset_q6_trusted(int id, struct q6_data *q6)
285{
286 int err;
287
288 err = regulator_set_voltage(q6->vreg, 1050000, 1050000);
289 if (err) {
290 pr_err("Failed to set %s regulator's voltage.\n", q6->name);
291 return err;
292 }
293 err = regulator_enable(q6->vreg);
294 if (err) {
295 pr_err("Failed to enable %s's regulator.\n", q6->name);
296 return err;
297 }
298 q6->vreg_enabled = true;
299
300 return auth_and_reset_trusted(id);
301}
302
303
304static int reset_lpass_q6_trusted(void)
305{
306 return reset_q6_trusted(PAS_Q6, &q6_lpass);
307}
308
309static int reset_modem_fw_q6_trusted(void)
310{
311 return reset_q6_trusted(PAS_MODEM_FW, &q6_modem_fw);
312}
313
314static int reset_modem_sw_q6_trusted(void)
315{
316 return reset_q6_trusted(PAS_MODEM_SW, &q6_modem_sw);
317}
318
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700319static int reset_q6_untrusted(struct q6_data *q6)
320{
321 u32 reg, err = 0;
322
323 err = regulator_set_voltage(q6->vreg, 1050000, 1050000);
324 if (err) {
325 pr_err("Failed to set %s regulator's voltage.\n", q6->name);
326 goto out;
327 }
328 err = regulator_enable(q6->vreg);
329 if (err) {
330 pr_err("Failed to enable %s's regulator.\n", q6->name);
331 goto out;
332 }
333 q6->vreg_enabled = true;
334
335 /* Enable Q6 ACLK */
336 writel_relaxed(0x10, q6->aclk_reg);
337
338 if (q6 == &q6_modem_fw || q6 == &q6_modem_sw) {
339 /* Enable MSS clocks */
340 writel_relaxed(0x10, SFAB_MSS_M_ACLK_CTL);
341 writel_relaxed(0x10, SFAB_MSS_S_HCLK_CTL);
342 writel_relaxed(0x10, MSS_S_HCLK_CTL);
343 writel_relaxed(0x10, MSS_SLP_CLK_CTL);
344 /* Wait for clocks to enable */
345 mb();
346 udelay(10);
347
348 /* Enable JTAG clocks */
349 /* TODO: Remove if/when Q6 software enables them? */
350 writel_relaxed(0x10, q6->jtag_clk_reg);
351
352 /* De-assert MSS reset */
353 writel_relaxed(0x0, MSS_RESET);
354 mb();
355 udelay(10);
356
357 /* Enable MSS */
358 writel_relaxed(0x7, mss_enable_reg);
359 }
360
361 /*
362 * Assert AXIS_ACLK_EN override to allow for correct updating of the
363 * QDSP6_CORE_STATE status bit. This is mandatory only for the SW Q6
364 * in 8960v1 and optional elsewhere.
365 */
366 reg = readl_relaxed(q6->reg_base + QDSP6SS_CGC_OVERRIDE);
367 reg |= Q6SS_AXIS_ACLK_EN;
368 writel_relaxed(reg, q6->reg_base + QDSP6SS_CGC_OVERRIDE);
369
370 /* Deassert Q6SS_SS_ARES */
371 reg = readl_relaxed(q6->reg_base + QDSP6SS_RESET);
372 reg &= ~(Q6SS_SS_ARES);
373 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
374
375 /* Program boot address */
376 writel_relaxed((q6->start_addr >> 8) & 0xFFFFFF,
377 q6->reg_base + QDSP6SS_RST_EVB);
378
379 /* Program TCM and AHB address ranges */
380 writel_relaxed(q6->strap_tcm_base, q6->reg_base + QDSP6SS_STRAP_TCM);
381 writel_relaxed(q6->strap_ahb_upper | q6->strap_ahb_lower,
382 q6->reg_base + QDSP6SS_STRAP_AHB);
383
384 /* Turn off Q6 core clock */
385 writel_relaxed(Q6SS_SRC_SWITCH_CLK_OVR,
386 q6->reg_base + QDSP6SS_GFMUX_CTL);
387
388 /* Put memories to sleep */
389 writel_relaxed(Q6SS_CLAMP_IO, q6->reg_base + QDSP6SS_PWR_CTL);
390
391 /* Assert resets */
392 reg = readl_relaxed(q6->reg_base + QDSP6SS_RESET);
393 reg |= (Q6SS_CORE_ARES | Q6SS_ISDB_ARES | Q6SS_ETM_ARES
394 | Q6SS_STOP_CORE_ARES);
395 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
396
397 /* Wait 8 AHB cycles for Q6 to be fully reset (AHB = 1.5Mhz) */
398 mb();
399 usleep_range(20, 30);
400
401 /* Turn on Q6 memories */
402 reg = Q6SS_L2DATA_SLP_NRET_N | Q6SS_SLP_RET_N | Q6SS_L1TCM_SLP_NRET_N
403 | Q6SS_L2TAG_SLP_NRET_N | Q6SS_ETB_SLEEP_NRET_N | Q6SS_ARR_STBY_N
404 | Q6SS_CLAMP_IO;
405 writel_relaxed(reg, q6->reg_base + QDSP6SS_PWR_CTL);
406
407 /* Turn on Q6 core clock */
408 reg = Q6SS_CLK_ENA | Q6SS_SRC_SWITCH_CLK_OVR;
409 writel_relaxed(reg, q6->reg_base + QDSP6SS_GFMUX_CTL);
410
411 /* Remove Q6SS_CLAMP_IO */
412 reg = readl_relaxed(q6->reg_base + QDSP6SS_PWR_CTL);
413 reg &= ~Q6SS_CLAMP_IO;
414 writel_relaxed(reg, q6->reg_base + QDSP6SS_PWR_CTL);
415
416 /* Bring Q6 core out of reset and start execution. */
417 writel_relaxed(0x0, q6->reg_base + QDSP6SS_RESET);
418
419 /*
420 * Re-enable auto-gating of AXIS_ACLK at lease one AXI clock cycle
421 * after resets are de-asserted.
422 */
423 mb();
424 usleep_range(1, 10);
425 reg = readl_relaxed(q6->reg_base + QDSP6SS_CGC_OVERRIDE);
426 reg &= ~Q6SS_AXIS_ACLK_EN;
427 writel_relaxed(reg, q6->reg_base + QDSP6SS_CGC_OVERRIDE);
428
429out:
430 return err;
431}
432
433static int reset_lpass_q6_untrusted(void)
434{
435 return reset_q6_untrusted(&q6_lpass);
436}
437
438static int reset_modem_fw_q6_untrusted(void)
439{
440 return reset_q6_untrusted(&q6_modem_fw);
441}
442
443static int reset_modem_sw_q6_untrusted(void)
444{
445 return reset_q6_untrusted(&q6_modem_sw);
446}
447
Stephen Boyd9802ca92011-05-25 15:09:59 -0700448static int shutdown_trusted(int id)
449{
450 int ret;
451 struct pas_shutdown_req request;
452 struct pas_shutdown_resp resp = {0};
453
454 request.proc = id;
455 ret = scm_call(SCM_SVC_PIL, PAS_SHUTDOWN_CMD, &request, sizeof(request),
456 &resp, sizeof(resp));
457 if (ret)
458 return ret;
459
460 return resp.success;
461}
462
463static int shutdown_q6_trusted(int id, struct q6_data *q6)
464{
465 int ret;
466
467 ret = shutdown_trusted(id);
468 if (q6->vreg_enabled) {
469 regulator_disable(q6->vreg);
470 q6->vreg_enabled = false;
471 }
472
473 return ret;
474}
475
476static int shutdown_lpass_q6_trusted(void)
477{
478 return shutdown_q6_trusted(PAS_Q6, &q6_lpass);
479}
480
481static int shutdown_modem_fw_q6_trusted(void)
482{
483 return shutdown_q6_trusted(PAS_MODEM_FW, &q6_modem_fw);
484}
485
486static int shutdown_modem_sw_q6_trusted(void)
487{
488 return shutdown_q6_trusted(PAS_MODEM_SW, &q6_modem_sw);
489}
490
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700491static int shutdown_q6_untrusted(struct q6_data *q6)
492{
493 u32 reg;
494
495 /* Turn off Q6 core clock */
496 writel_relaxed(Q6SS_SRC_SWITCH_CLK_OVR,
497 q6->reg_base + QDSP6SS_GFMUX_CTL);
498
499 /* Assert resets */
500 reg = (Q6SS_SS_ARES | Q6SS_CORE_ARES | Q6SS_ISDB_ARES
501 | Q6SS_ETM_ARES | Q6SS_STOP_CORE_ARES | Q6SS_PRIV_ARES);
502 writel_relaxed(reg, q6->reg_base + QDSP6SS_RESET);
503
504 /* Turn off Q6 memories */
505 writel_relaxed(Q6SS_CLAMP_IO, q6->reg_base + QDSP6SS_PWR_CTL);
506
507 /* Put Modem Subsystem back into reset when shutting down FWQ6 */
508 if (q6 == &q6_modem_fw)
509 writel_relaxed(0x1, MSS_RESET);
510
511 if (q6->vreg_enabled) {
512 regulator_disable(q6->vreg);
513 q6->vreg_enabled = false;
514 }
515
516 return 0;
517}
518
519static int shutdown_lpass_q6_untrusted(void)
520{
521 return shutdown_q6_untrusted(&q6_lpass);
522}
523
524static int shutdown_modem_fw_q6_untrusted(void)
525{
526 return shutdown_q6_untrusted(&q6_modem_fw);
527}
528
529static int shutdown_modem_sw_q6_untrusted(void)
530{
531 return shutdown_q6_untrusted(&q6_modem_sw);
532}
533
534static int init_image_riva_untrusted(const u8 *metadata, size_t size)
535{
536 const struct elf32_hdr *ehdr = (struct elf32_hdr *)metadata;
537 riva_start = ehdr->e_entry;
538 return 0;
539}
540
541static int reset_riva_untrusted(void)
542{
543 u32 reg;
544 bool xo;
545
546 /* Enable A2XB bridge */
547 reg = readl(RIVA_PMU_A2XB_CFG);
548 reg |= RIVA_PMU_A2XB_CFG_EN;
549 writel(reg, RIVA_PMU_A2XB_CFG);
550
551 /* Determine which XO to use */
552 reg = readl(RIVA_PMU_CFG);
553 xo = (reg & RIVA_PMU_CFG_IRIS_XO_MODE) == RIVA_PMU_CFG_IRIS_XO_MODE_48;
554
555 /* Program PLL 13 to 960 MHz */
556 reg = readl(RIVA_PLL_MODE);
557 reg &= ~(PLL_MODE_BYPASSNL | PLL_MODE_OUTCTRL | PLL_MODE_RESET_N);
558 writel(reg, RIVA_PLL_MODE);
559
560 if (xo)
561 writel(0x40000C00 | 40, RIVA_PLL_L_VAL);
562 else
563 writel(0x40000C00 | 50, RIVA_PLL_L_VAL);
564 writel(0, RIVA_PLL_M_VAL);
565 writel(1, RIVA_PLL_N_VAL);
566 writel_relaxed(0x01495227, RIVA_PLL_CONFIG);
567
568 reg = readl(RIVA_PLL_MODE);
569 reg &= ~(PLL_MODE_REF_XO_SEL);
570 reg |= xo ? PLL_MODE_REF_XO_SEL_RF : PLL_MODE_REF_XO_SEL_CXO;
571 writel(reg, RIVA_PLL_MODE);
572
573 /* Enable PLL 13 */
574 reg |= PLL_MODE_BYPASSNL;
575 writel(reg, RIVA_PLL_MODE);
576
577 usleep_range(10, 20);
578
579 reg |= PLL_MODE_RESET_N;
580 writel(reg, RIVA_PLL_MODE);
581 reg |= PLL_MODE_OUTCTRL;
582 writel(reg, RIVA_PLL_MODE);
583
584 /* Wait for PLL to settle */
585 usleep_range(50, 100);
586
587 /* Configure cCPU for 240 MHz */
588 reg = readl(RIVA_PMU_CLK_ROOT3);
589 if (readl(RIVA_PMU_ROOT_CLK_SEL) & RIVA_PMU_ROOT_CLK_SEL_3) {
590 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC0_SEL |
591 RIVA_PMU_CLK_ROOT3_SRC0_DIV);
592 reg |= RIVA_PMU_CLK_ROOT3_SRC0_SEL_RIVA |
593 RIVA_PMU_CLK_ROOT3_SRC0_DIV_2;
594 } else {
595 reg &= ~(RIVA_PMU_CLK_ROOT3_SRC1_SEL |
596 RIVA_PMU_CLK_ROOT3_SRC1_DIV);
597 reg |= RIVA_PMU_CLK_ROOT3_SRC1_SEL_RIVA |
598 RIVA_PMU_CLK_ROOT3_SRC1_DIV_2;
599 }
600 writel(reg, RIVA_PMU_CLK_ROOT3);
601 reg |= RIVA_PMU_CLK_ROOT3_ENA;
602 writel(reg, RIVA_PMU_CLK_ROOT3);
603 reg = readl(RIVA_PMU_ROOT_CLK_SEL);
604 reg ^= RIVA_PMU_ROOT_CLK_SEL_3;
605 writel(reg, RIVA_PMU_ROOT_CLK_SEL);
606
607 /* Use the high vector table */
608 reg = readl(RIVA_PMU_CCPU_CTL);
609 reg |= RIVA_PMU_CCPU_CTL_HIGH_IVT | RIVA_PMU_CCPU_CTL_REMAP_EN;
610 writel(reg, RIVA_PMU_CCPU_CTL);
611
612 /* Set base memory address */
613 writel_relaxed(riva_start >> 16, RIVA_PMU_CCPU_BOOT_REMAP_ADDR);
614
615 /* Clear warmboot bit indicating this is a cold boot */
616 reg = readl(RIVA_PMU_CFG);
617 reg &= ~(RIVA_PMU_CFG_WARM_BOOT);
618 writel(reg, RIVA_PMU_CFG);
619
620 /* Enable the cCPU clock */
621 reg = readl(RIVA_PMU_OVRD_VAL);
622 reg |= RIVA_PMU_OVRD_VAL_CCPU_CLK;
623 writel(reg, RIVA_PMU_OVRD_VAL);
624
625 /* Take cCPU out of reset */
626 reg |= RIVA_PMU_OVRD_VAL_CCPU_RESET;
627 writel(reg, RIVA_PMU_OVRD_VAL);
628
629 return 0;
630}
631
632static int shutdown_riva_untrusted(void)
633{
634 u32 reg;
635 /* Put riva into reset */
636 reg = readl(RIVA_PMU_OVRD_VAL);
637 reg &= ~(RIVA_PMU_OVRD_VAL_CCPU_RESET | RIVA_PMU_OVRD_VAL_CCPU_CLK);
638 writel(reg, RIVA_PMU_OVRD_VAL);
639 return 0;
640}
641
642static int init_image_dsps_untrusted(const u8 *metadata, size_t size)
643{
644 /* Bring memory and bus interface out of reset */
645 writel_relaxed(0x2, PPSS_RESET);
646 writel_relaxed(0x10, PPSS_HCLK_CTL);
647 return 0;
648}
649
650static int reset_dsps_untrusted(void)
651{
652 writel_relaxed(0x10, PPSS_PROC_CLK_CTL);
653 /* Bring DSPS out of reset */
654 writel_relaxed(0x0, PPSS_RESET);
655 return 0;
656}
657
658static int shutdown_dsps_untrusted(void)
659{
660 writel_relaxed(0x2, PPSS_RESET);
661 writel_relaxed(0x0, PPSS_PROC_CLK_CTL);
662 return 0;
663}
664
Stephen Boyd9802ca92011-05-25 15:09:59 -0700665static int init_image_dsps_trusted(const u8 *metadata, size_t size)
666{
667 return init_image_trusted(PAS_DSPS, metadata, size);
668}
669
670static int reset_dsps_trusted(void)
671{
672 return auth_and_reset_trusted(PAS_DSPS);
673}
674
675static int shutdown_dsps_trusted(void)
676{
677 return shutdown_trusted(PAS_DSPS);
678}
679
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700680static struct pil_reset_ops pil_modem_fw_q6_ops = {
681 .init_image = init_image_modem_fw_q6_untrusted,
682 .verify_blob = verify_blob,
683 .auth_and_reset = reset_modem_fw_q6_untrusted,
684 .shutdown = shutdown_modem_fw_q6_untrusted,
685};
686
687static struct pil_reset_ops pil_modem_sw_q6_ops = {
688 .init_image = init_image_modem_sw_q6_untrusted,
689 .verify_blob = verify_blob,
690 .auth_and_reset = reset_modem_sw_q6_untrusted,
691 .shutdown = shutdown_modem_sw_q6_untrusted,
692};
693
694static struct pil_reset_ops pil_lpass_q6_ops = {
695 .init_image = init_image_lpass_q6_untrusted,
696 .verify_blob = verify_blob,
697 .auth_and_reset = reset_lpass_q6_untrusted,
698 .shutdown = shutdown_lpass_q6_untrusted,
699};
700
701static struct pil_reset_ops pil_riva_ops = {
702 .init_image = init_image_riva_untrusted,
703 .verify_blob = verify_blob,
704 .auth_and_reset = reset_riva_untrusted,
705 .shutdown = shutdown_riva_untrusted,
706};
707
708struct pil_reset_ops pil_dsps_ops = {
709 .init_image = init_image_dsps_untrusted,
710 .verify_blob = verify_blob,
711 .auth_and_reset = reset_dsps_untrusted,
712 .shutdown = shutdown_dsps_untrusted,
713};
714
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700715static struct pil_device pil_lpass_q6 = {
716 .name = "q6",
717 .pdev = {
718 .name = "pil_lpass_q6",
719 .id = -1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720 },
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700721 .ops = &pil_lpass_q6_ops,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722};
723
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700724static struct pil_device pil_modem_fw_q6 = {
725 .name = "modem_fw",
726 .depends_on = "q6",
727 .pdev = {
728 .name = "pil_modem_fw_q6",
729 .id = -1,
730 },
731 .ops = &pil_modem_fw_q6_ops,
732};
733
734static struct pil_device pil_modem_sw_q6 = {
735 .name = "modem",
736 .depends_on = "modem_fw",
737 .pdev = {
738 .name = "pil_modem_sw_q6",
739 .id = -1,
740 },
741 .ops = &pil_modem_sw_q6_ops,
742};
743
744static struct pil_device pil_riva = {
745 .name = "wcnss",
746 .pdev = {
747 .name = "pil_riva",
748 .id = -1,
749 },
750 .ops = &pil_riva_ops,
751};
752
753static struct pil_device pil_dsps = {
754 .name = "dsps",
755 .pdev = {
756 .name = "pil_dsps",
757 .id = -1,
758 },
759 .ops = &pil_dsps_ops,
760};
761
762static int __init q6_reset_init(struct q6_data *q6)
763{
764 int err;
765
766 q6->reg_base = ioremap(q6->reg_base_phys, SZ_256);
767 if (!q6->reg_base) {
768 err = -ENOMEM;
769 goto err_map;
770 }
771
772 q6->vreg = regulator_get(NULL, q6->name);
773 if (IS_ERR(q6->vreg)) {
774 err = PTR_ERR(q6->vreg);
775 goto err_vreg;
776 }
777
778 return 0;
779
780err_vreg:
781 iounmap(q6->reg_base);
782err_map:
783 return err;
784}
785
Stephen Boyd9802ca92011-05-25 15:09:59 -0700786#ifdef CONFIG_MSM_SECURE_PIL
787static bool secure_pil = true;
788#else
789static bool secure_pil;
790#endif
791
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700792static int __init msm_peripheral_reset_init(void)
793{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700794 int err;
795
796 /*
797 * Don't initialize PIL on simulated targets, as some
798 * subsystems may not be emulated on them.
799 */
800 if (machine_is_msm8960_sim() || machine_is_msm8960_rumi3())
801 return 0;
802
Stephen Boyd9802ca92011-05-25 15:09:59 -0700803 if (secure_pil) {
804 pil_lpass_q6_ops.init_image = init_image_lpass_q6_trusted;
805 pil_lpass_q6_ops.auth_and_reset = reset_lpass_q6_trusted;
806 pil_lpass_q6_ops.shutdown = shutdown_lpass_q6_trusted;
807
808 pil_modem_fw_q6_ops.init_image = init_image_modem_fw_q6_trusted;
809 pil_modem_fw_q6_ops.auth_and_reset = reset_modem_fw_q6_trusted;
810 pil_modem_fw_q6_ops.shutdown = shutdown_modem_fw_q6_trusted;
811
812 pil_modem_sw_q6_ops.init_image = init_image_modem_sw_q6_trusted;
813 pil_modem_sw_q6_ops.auth_and_reset = reset_modem_sw_q6_trusted;
814 pil_modem_sw_q6_ops.shutdown = shutdown_modem_sw_q6_trusted;
815
816 pil_dsps_ops.init_image = init_image_dsps_trusted;
817 pil_dsps_ops.auth_and_reset = reset_dsps_trusted;
818 pil_dsps_ops.shutdown = shutdown_dsps_trusted;
819 }
820
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700821 err = q6_reset_init(&q6_lpass);
822 if (err)
823 return err;
824 msm_pil_add_device(&pil_lpass_q6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700825
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700826 mss_enable_reg = ioremap(MSM_MSS_ENABLE_PHYS, 4);
827 if (!mss_enable_reg)
828 return -ENOMEM;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700829
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700830 err = q6_reset_init(&q6_modem_fw);
831 if (err) {
832 iounmap(mss_enable_reg);
833 return err;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700834 }
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700835 msm_pil_add_device(&pil_modem_fw_q6);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700836
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700837 err = q6_reset_init(&q6_modem_sw);
838 if (err)
839 return err;
840 msm_pil_add_device(&pil_modem_sw_q6);
841
842 msm_pil_add_device(&pil_dsps);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700843
844 msm_riva_base = ioremap(MSM_RIVA_PHYS, SZ_256);
Matt Wagantall0b2f9822011-07-12 20:11:28 -0700845 if (!msm_riva_base)
846 return -ENOMEM;
847 msm_pil_add_device(&pil_riva);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700848
849 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700850}
851arch_initcall(msm_peripheral_reset_init);
Stephen Boyd9802ca92011-05-25 15:09:59 -0700852module_param(secure_pil, bool, S_IRUGO);
853MODULE_PARM_DESC(secure_pil, "Use Secure PIL");