| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  *  linux/drivers/mmc/mmci.c - ARM PrimeCell MMCI PL180/1 driver | 
 | 3 |  * | 
 | 4 |  *  Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved. | 
 | 5 |  * | 
 | 6 |  * This program is free software; you can redistribute it and/or modify | 
 | 7 |  * it under the terms of the GNU General Public License version 2 as | 
 | 8 |  * published by the Free Software Foundation. | 
 | 9 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/module.h> | 
 | 11 | #include <linux/moduleparam.h> | 
 | 12 | #include <linux/init.h> | 
 | 13 | #include <linux/ioport.h> | 
 | 14 | #include <linux/device.h> | 
 | 15 | #include <linux/interrupt.h> | 
 | 16 | #include <linux/delay.h> | 
 | 17 | #include <linux/err.h> | 
 | 18 | #include <linux/highmem.h> | 
 | 19 | #include <linux/mmc/host.h> | 
 | 20 | #include <linux/mmc/protocol.h> | 
| Russell King | a62c80e | 2006-01-07 13:52:45 +0000 | [diff] [blame] | 21 | #include <linux/amba/bus.h> | 
| Russell King | f8ce254 | 2006-01-07 16:15:52 +0000 | [diff] [blame] | 22 | #include <linux/clk.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 |  | 
| Russell King | e9c091b | 2006-01-04 16:24:05 +0000 | [diff] [blame] | 24 | #include <asm/cacheflush.h> | 
| Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 25 | #include <asm/div64.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | #include <asm/io.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | #include <asm/scatterlist.h> | 
| Russell King | c6b8fda | 2005-10-28 14:05:16 +0100 | [diff] [blame] | 28 | #include <asm/sizes.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | #include <asm/mach/mmc.h> | 
 | 30 |  | 
 | 31 | #include "mmci.h" | 
 | 32 |  | 
 | 33 | #define DRIVER_NAME "mmci-pl18x" | 
 | 34 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #define DBG(host,fmt,args...)	\ | 
| Russell King | d366b64 | 2005-08-19 09:40:08 +0100 | [diff] [blame] | 36 | 	pr_debug("%s: %s: " fmt, mmc_hostname(host->mmc), __func__ , args) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 |  | 
 | 38 | static unsigned int fmax = 515633; | 
 | 39 |  | 
 | 40 | static void | 
 | 41 | mmci_request_end(struct mmci_host *host, struct mmc_request *mrq) | 
 | 42 | { | 
 | 43 | 	writel(0, host->base + MMCICOMMAND); | 
 | 44 |  | 
| Russell King | e47c222 | 2007-01-08 16:42:51 +0000 | [diff] [blame] | 45 | 	BUG_ON(host->data); | 
 | 46 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | 	host->mrq = NULL; | 
 | 48 | 	host->cmd = NULL; | 
 | 49 |  | 
 | 50 | 	if (mrq->data) | 
 | 51 | 		mrq->data->bytes_xfered = host->data_xfered; | 
 | 52 |  | 
 | 53 | 	/* | 
 | 54 | 	 * Need to drop the host lock here; mmc_request_done may call | 
 | 55 | 	 * back into the driver... | 
 | 56 | 	 */ | 
 | 57 | 	spin_unlock(&host->lock); | 
 | 58 | 	mmc_request_done(host->mmc, mrq); | 
 | 59 | 	spin_lock(&host->lock); | 
 | 60 | } | 
 | 61 |  | 
 | 62 | static void mmci_stop_data(struct mmci_host *host) | 
 | 63 | { | 
 | 64 | 	writel(0, host->base + MMCIDATACTRL); | 
 | 65 | 	writel(0, host->base + MMCIMASK1); | 
 | 66 | 	host->data = NULL; | 
 | 67 | } | 
 | 68 |  | 
 | 69 | static void mmci_start_data(struct mmci_host *host, struct mmc_data *data) | 
 | 70 | { | 
 | 71 | 	unsigned int datactrl, timeout, irqmask; | 
| Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 72 | 	unsigned long long clks; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | 	void __iomem *base; | 
| Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 74 | 	int blksz_bits; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 |  | 
 | 76 | 	DBG(host, "blksz %04x blks %04x flags %08x\n", | 
| Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 77 | 	    data->blksz, data->blocks, data->flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 |  | 
 | 79 | 	host->data = data; | 
| Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 80 | 	host->size = data->blksz; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 81 | 	host->data_xfered = 0; | 
 | 82 |  | 
 | 83 | 	mmci_init_sg(host, data); | 
 | 84 |  | 
| Russell King | 7b09cda | 2005-07-01 12:02:59 +0100 | [diff] [blame] | 85 | 	clks = (unsigned long long)data->timeout_ns * host->cclk; | 
 | 86 | 	do_div(clks, 1000000000UL); | 
 | 87 |  | 
 | 88 | 	timeout = data->timeout_clks + (unsigned int)clks; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 |  | 
 | 90 | 	base = host->base; | 
 | 91 | 	writel(timeout, base + MMCIDATATIMER); | 
 | 92 | 	writel(host->size, base + MMCIDATALENGTH); | 
 | 93 |  | 
| Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 94 | 	blksz_bits = ffs(data->blksz) - 1; | 
 | 95 | 	BUG_ON(1 << blksz_bits != data->blksz); | 
 | 96 |  | 
 | 97 | 	datactrl = MCI_DPSM_ENABLE | blksz_bits << 4; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | 	if (data->flags & MMC_DATA_READ) { | 
 | 99 | 		datactrl |= MCI_DPSM_DIRECTION; | 
 | 100 | 		irqmask = MCI_RXFIFOHALFFULLMASK; | 
| Russell King | 0425a14 | 2006-02-16 16:48:31 +0000 | [diff] [blame] | 101 |  | 
 | 102 | 		/* | 
 | 103 | 		 * If we have less than a FIFOSIZE of bytes to transfer, | 
 | 104 | 		 * trigger a PIO interrupt as soon as any data is available. | 
 | 105 | 		 */ | 
 | 106 | 		if (host->size < MCI_FIFOSIZE) | 
 | 107 | 			irqmask |= MCI_RXDATAAVLBLMASK; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | 	} else { | 
 | 109 | 		/* | 
 | 110 | 		 * We don't actually need to include "FIFO empty" here | 
 | 111 | 		 * since its implicit in "FIFO half empty". | 
 | 112 | 		 */ | 
 | 113 | 		irqmask = MCI_TXFIFOHALFEMPTYMASK; | 
 | 114 | 	} | 
 | 115 |  | 
 | 116 | 	writel(datactrl, base + MMCIDATACTRL); | 
 | 117 | 	writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0); | 
 | 118 | 	writel(irqmask, base + MMCIMASK1); | 
 | 119 | } | 
 | 120 |  | 
 | 121 | static void | 
 | 122 | mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c) | 
 | 123 | { | 
 | 124 | 	void __iomem *base = host->base; | 
 | 125 |  | 
 | 126 | 	DBG(host, "op %02x arg %08x flags %08x\n", | 
 | 127 | 	    cmd->opcode, cmd->arg, cmd->flags); | 
 | 128 |  | 
 | 129 | 	if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) { | 
 | 130 | 		writel(0, base + MMCICOMMAND); | 
 | 131 | 		udelay(1); | 
 | 132 | 	} | 
 | 133 |  | 
 | 134 | 	c |= cmd->opcode | MCI_CPSM_ENABLE; | 
| Russell King | e922517 | 2006-02-02 12:23:12 +0000 | [diff] [blame] | 135 | 	if (cmd->flags & MMC_RSP_PRESENT) { | 
 | 136 | 		if (cmd->flags & MMC_RSP_136) | 
 | 137 | 			c |= MCI_CPSM_LONGRSP; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | 		c |= MCI_CPSM_RESPONSE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | 	} | 
 | 140 | 	if (/*interrupt*/0) | 
 | 141 | 		c |= MCI_CPSM_INTERRUPT; | 
 | 142 |  | 
 | 143 | 	host->cmd = cmd; | 
 | 144 |  | 
 | 145 | 	writel(cmd->arg, base + MMCIARGUMENT); | 
 | 146 | 	writel(c, base + MMCICOMMAND); | 
 | 147 | } | 
 | 148 |  | 
 | 149 | static void | 
 | 150 | mmci_data_irq(struct mmci_host *host, struct mmc_data *data, | 
 | 151 | 	      unsigned int status) | 
 | 152 | { | 
 | 153 | 	if (status & MCI_DATABLOCKEND) { | 
| Russell King | 3bc87f2 | 2006-08-27 13:51:28 +0100 | [diff] [blame] | 154 | 		host->data_xfered += data->blksz; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | 	} | 
 | 156 | 	if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) { | 
 | 157 | 		if (status & MCI_DATACRCFAIL) | 
 | 158 | 			data->error = MMC_ERR_BADCRC; | 
 | 159 | 		else if (status & MCI_DATATIMEOUT) | 
 | 160 | 			data->error = MMC_ERR_TIMEOUT; | 
 | 161 | 		else if (status & (MCI_TXUNDERRUN|MCI_RXOVERRUN)) | 
 | 162 | 			data->error = MMC_ERR_FIFO; | 
 | 163 | 		status |= MCI_DATAEND; | 
| Russell King | e9c091b | 2006-01-04 16:24:05 +0000 | [diff] [blame] | 164 |  | 
 | 165 | 		/* | 
 | 166 | 		 * We hit an error condition.  Ensure that any data | 
 | 167 | 		 * partially written to a page is properly coherent. | 
 | 168 | 		 */ | 
 | 169 | 		if (host->sg_len && data->flags & MMC_DATA_READ) | 
 | 170 | 			flush_dcache_page(host->sg_ptr->page); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | 	} | 
 | 172 | 	if (status & MCI_DATAEND) { | 
 | 173 | 		mmci_stop_data(host); | 
 | 174 |  | 
 | 175 | 		if (!data->stop) { | 
 | 176 | 			mmci_request_end(host, data->mrq); | 
 | 177 | 		} else { | 
 | 178 | 			mmci_start_command(host, data->stop, 0); | 
 | 179 | 		} | 
 | 180 | 	} | 
 | 181 | } | 
 | 182 |  | 
 | 183 | static void | 
 | 184 | mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd, | 
 | 185 | 	     unsigned int status) | 
 | 186 | { | 
 | 187 | 	void __iomem *base = host->base; | 
 | 188 |  | 
 | 189 | 	host->cmd = NULL; | 
 | 190 |  | 
 | 191 | 	cmd->resp[0] = readl(base + MMCIRESPONSE0); | 
 | 192 | 	cmd->resp[1] = readl(base + MMCIRESPONSE1); | 
 | 193 | 	cmd->resp[2] = readl(base + MMCIRESPONSE2); | 
 | 194 | 	cmd->resp[3] = readl(base + MMCIRESPONSE3); | 
 | 195 |  | 
 | 196 | 	if (status & MCI_CMDTIMEOUT) { | 
 | 197 | 		cmd->error = MMC_ERR_TIMEOUT; | 
 | 198 | 	} else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) { | 
 | 199 | 		cmd->error = MMC_ERR_BADCRC; | 
 | 200 | 	} | 
 | 201 |  | 
 | 202 | 	if (!cmd->data || cmd->error != MMC_ERR_NONE) { | 
| Russell King | e47c222 | 2007-01-08 16:42:51 +0000 | [diff] [blame] | 203 | 		if (host->data) | 
 | 204 | 			mmci_stop_data(host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | 		mmci_request_end(host, cmd->mrq); | 
 | 206 | 	} else if (!(cmd->data->flags & MMC_DATA_READ)) { | 
 | 207 | 		mmci_start_data(host, cmd->data); | 
 | 208 | 	} | 
 | 209 | } | 
 | 210 |  | 
 | 211 | static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain) | 
 | 212 | { | 
 | 213 | 	void __iomem *base = host->base; | 
 | 214 | 	char *ptr = buffer; | 
 | 215 | 	u32 status; | 
 | 216 |  | 
 | 217 | 	do { | 
 | 218 | 		int count = host->size - (readl(base + MMCIFIFOCNT) << 2); | 
 | 219 |  | 
 | 220 | 		if (count > remain) | 
 | 221 | 			count = remain; | 
 | 222 |  | 
 | 223 | 		if (count <= 0) | 
 | 224 | 			break; | 
 | 225 |  | 
 | 226 | 		readsl(base + MMCIFIFO, ptr, count >> 2); | 
 | 227 |  | 
 | 228 | 		ptr += count; | 
 | 229 | 		remain -= count; | 
 | 230 |  | 
 | 231 | 		if (remain == 0) | 
 | 232 | 			break; | 
 | 233 |  | 
 | 234 | 		status = readl(base + MMCISTATUS); | 
 | 235 | 	} while (status & MCI_RXDATAAVLBL); | 
 | 236 |  | 
 | 237 | 	return ptr - buffer; | 
 | 238 | } | 
 | 239 |  | 
 | 240 | static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status) | 
 | 241 | { | 
 | 242 | 	void __iomem *base = host->base; | 
 | 243 | 	char *ptr = buffer; | 
 | 244 |  | 
 | 245 | 	do { | 
 | 246 | 		unsigned int count, maxcnt; | 
 | 247 |  | 
 | 248 | 		maxcnt = status & MCI_TXFIFOEMPTY ? MCI_FIFOSIZE : MCI_FIFOHALFSIZE; | 
 | 249 | 		count = min(remain, maxcnt); | 
 | 250 |  | 
 | 251 | 		writesl(base + MMCIFIFO, ptr, count >> 2); | 
 | 252 |  | 
 | 253 | 		ptr += count; | 
 | 254 | 		remain -= count; | 
 | 255 |  | 
 | 256 | 		if (remain == 0) | 
 | 257 | 			break; | 
 | 258 |  | 
 | 259 | 		status = readl(base + MMCISTATUS); | 
 | 260 | 	} while (status & MCI_TXFIFOHALFEMPTY); | 
 | 261 |  | 
 | 262 | 	return ptr - buffer; | 
 | 263 | } | 
 | 264 |  | 
 | 265 | /* | 
 | 266 |  * PIO data transfer IRQ handler. | 
 | 267 |  */ | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 268 | static irqreturn_t mmci_pio_irq(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | { | 
 | 270 | 	struct mmci_host *host = dev_id; | 
 | 271 | 	void __iomem *base = host->base; | 
 | 272 | 	u32 status; | 
 | 273 |  | 
 | 274 | 	status = readl(base + MMCISTATUS); | 
 | 275 |  | 
 | 276 | 	DBG(host, "irq1 %08x\n", status); | 
 | 277 |  | 
 | 278 | 	do { | 
 | 279 | 		unsigned long flags; | 
 | 280 | 		unsigned int remain, len; | 
 | 281 | 		char *buffer; | 
 | 282 |  | 
 | 283 | 		/* | 
 | 284 | 		 * For write, we only need to test the half-empty flag | 
 | 285 | 		 * here - if the FIFO is completely empty, then by | 
 | 286 | 		 * definition it is more than half empty. | 
 | 287 | 		 * | 
 | 288 | 		 * For read, check for data available. | 
 | 289 | 		 */ | 
 | 290 | 		if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL))) | 
 | 291 | 			break; | 
 | 292 |  | 
 | 293 | 		/* | 
 | 294 | 		 * Map the current scatter buffer. | 
 | 295 | 		 */ | 
 | 296 | 		buffer = mmci_kmap_atomic(host, &flags) + host->sg_off; | 
 | 297 | 		remain = host->sg_ptr->length - host->sg_off; | 
 | 298 |  | 
 | 299 | 		len = 0; | 
 | 300 | 		if (status & MCI_RXACTIVE) | 
 | 301 | 			len = mmci_pio_read(host, buffer, remain); | 
 | 302 | 		if (status & MCI_TXACTIVE) | 
 | 303 | 			len = mmci_pio_write(host, buffer, remain, status); | 
 | 304 |  | 
 | 305 | 		/* | 
 | 306 | 		 * Unmap the buffer. | 
 | 307 | 		 */ | 
| Evgeniy Polyakov | f3e2628 | 2006-01-05 10:31:23 +0000 | [diff] [blame] | 308 | 		mmci_kunmap_atomic(host, buffer, &flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 |  | 
 | 310 | 		host->sg_off += len; | 
 | 311 | 		host->size -= len; | 
 | 312 | 		remain -= len; | 
 | 313 |  | 
 | 314 | 		if (remain) | 
 | 315 | 			break; | 
 | 316 |  | 
| Russell King | e9c091b | 2006-01-04 16:24:05 +0000 | [diff] [blame] | 317 | 		/* | 
 | 318 | 		 * If we were reading, and we have completed this | 
 | 319 | 		 * page, ensure that the data cache is coherent. | 
 | 320 | 		 */ | 
 | 321 | 		if (status & MCI_RXACTIVE) | 
 | 322 | 			flush_dcache_page(host->sg_ptr->page); | 
 | 323 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 324 | 		if (!mmci_next_sg(host)) | 
 | 325 | 			break; | 
 | 326 |  | 
 | 327 | 		status = readl(base + MMCISTATUS); | 
 | 328 | 	} while (1); | 
 | 329 |  | 
 | 330 | 	/* | 
 | 331 | 	 * If we're nearing the end of the read, switch to | 
 | 332 | 	 * "any data available" mode. | 
 | 333 | 	 */ | 
 | 334 | 	if (status & MCI_RXACTIVE && host->size < MCI_FIFOSIZE) | 
 | 335 | 		writel(MCI_RXDATAAVLBLMASK, base + MMCIMASK1); | 
 | 336 |  | 
 | 337 | 	/* | 
 | 338 | 	 * If we run out of data, disable the data IRQs; this | 
 | 339 | 	 * prevents a race where the FIFO becomes empty before | 
 | 340 | 	 * the chip itself has disabled the data path, and | 
 | 341 | 	 * stops us racing with our data end IRQ. | 
 | 342 | 	 */ | 
 | 343 | 	if (host->size == 0) { | 
 | 344 | 		writel(0, base + MMCIMASK1); | 
 | 345 | 		writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0); | 
 | 346 | 	} | 
 | 347 |  | 
 | 348 | 	return IRQ_HANDLED; | 
 | 349 | } | 
 | 350 |  | 
 | 351 | /* | 
 | 352 |  * Handle completion of command and data transfers. | 
 | 353 |  */ | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 354 | static irqreturn_t mmci_irq(int irq, void *dev_id) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 355 | { | 
 | 356 | 	struct mmci_host *host = dev_id; | 
 | 357 | 	u32 status; | 
 | 358 | 	int ret = 0; | 
 | 359 |  | 
 | 360 | 	spin_lock(&host->lock); | 
 | 361 |  | 
 | 362 | 	do { | 
 | 363 | 		struct mmc_command *cmd; | 
 | 364 | 		struct mmc_data *data; | 
 | 365 |  | 
 | 366 | 		status = readl(host->base + MMCISTATUS); | 
 | 367 | 		status &= readl(host->base + MMCIMASK0); | 
 | 368 | 		writel(status, host->base + MMCICLEAR); | 
 | 369 |  | 
 | 370 | 		DBG(host, "irq0 %08x\n", status); | 
 | 371 |  | 
 | 372 | 		data = host->data; | 
 | 373 | 		if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN| | 
 | 374 | 			      MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data) | 
 | 375 | 			mmci_data_irq(host, data, status); | 
 | 376 |  | 
 | 377 | 		cmd = host->cmd; | 
 | 378 | 		if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd) | 
 | 379 | 			mmci_cmd_irq(host, cmd, status); | 
 | 380 |  | 
 | 381 | 		ret = 1; | 
 | 382 | 	} while (status); | 
 | 383 |  | 
 | 384 | 	spin_unlock(&host->lock); | 
 | 385 |  | 
 | 386 | 	return IRQ_RETVAL(ret); | 
 | 387 | } | 
 | 388 |  | 
 | 389 | static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq) | 
 | 390 | { | 
 | 391 | 	struct mmci_host *host = mmc_priv(mmc); | 
 | 392 |  | 
 | 393 | 	WARN_ON(host->mrq != NULL); | 
 | 394 |  | 
 | 395 | 	spin_lock_irq(&host->lock); | 
 | 396 |  | 
 | 397 | 	host->mrq = mrq; | 
 | 398 |  | 
 | 399 | 	if (mrq->data && mrq->data->flags & MMC_DATA_READ) | 
 | 400 | 		mmci_start_data(host, mrq->data); | 
 | 401 |  | 
 | 402 | 	mmci_start_command(host, mrq->cmd, 0); | 
 | 403 |  | 
 | 404 | 	spin_unlock_irq(&host->lock); | 
 | 405 | } | 
 | 406 |  | 
 | 407 | static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios) | 
 | 408 | { | 
 | 409 | 	struct mmci_host *host = mmc_priv(mmc); | 
 | 410 | 	u32 clk = 0, pwr = 0; | 
 | 411 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | 	if (ios->clock) { | 
 | 413 | 		if (ios->clock >= host->mclk) { | 
 | 414 | 			clk = MCI_CLK_BYPASS; | 
 | 415 | 			host->cclk = host->mclk; | 
 | 416 | 		} else { | 
 | 417 | 			clk = host->mclk / (2 * ios->clock) - 1; | 
 | 418 | 			if (clk > 256) | 
 | 419 | 				clk = 255; | 
 | 420 | 			host->cclk = host->mclk / (2 * (clk + 1)); | 
 | 421 | 		} | 
 | 422 | 		clk |= MCI_CLK_ENABLE; | 
 | 423 | 	} | 
 | 424 |  | 
 | 425 | 	if (host->plat->translate_vdd) | 
 | 426 | 		pwr |= host->plat->translate_vdd(mmc_dev(mmc), ios->vdd); | 
 | 427 |  | 
 | 428 | 	switch (ios->power_mode) { | 
 | 429 | 	case MMC_POWER_OFF: | 
 | 430 | 		break; | 
 | 431 | 	case MMC_POWER_UP: | 
 | 432 | 		pwr |= MCI_PWR_UP; | 
 | 433 | 		break; | 
 | 434 | 	case MMC_POWER_ON: | 
 | 435 | 		pwr |= MCI_PWR_ON; | 
 | 436 | 		break; | 
 | 437 | 	} | 
 | 438 |  | 
 | 439 | 	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) | 
 | 440 | 		pwr |= MCI_ROD; | 
 | 441 |  | 
 | 442 | 	writel(clk, host->base + MMCICLOCK); | 
 | 443 |  | 
 | 444 | 	if (host->pwr != pwr) { | 
 | 445 | 		host->pwr = pwr; | 
 | 446 | 		writel(pwr, host->base + MMCIPOWER); | 
 | 447 | 	} | 
 | 448 | } | 
 | 449 |  | 
| David Brownell | ab7aefd | 2006-11-12 17:55:30 -0800 | [diff] [blame] | 450 | static const struct mmc_host_ops mmci_ops = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | 	.request	= mmci_request, | 
 | 452 | 	.set_ios	= mmci_set_ios, | 
 | 453 | }; | 
 | 454 |  | 
 | 455 | static void mmci_check_status(unsigned long data) | 
 | 456 | { | 
 | 457 | 	struct mmci_host *host = (struct mmci_host *)data; | 
 | 458 | 	unsigned int status; | 
 | 459 |  | 
 | 460 | 	status = host->plat->status(mmc_dev(host->mmc)); | 
 | 461 | 	if (status ^ host->oldstat) | 
| Richard Purdie | 8dc0033 | 2005-09-08 17:53:01 +0100 | [diff] [blame] | 462 | 		mmc_detect_change(host->mmc, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 |  | 
 | 464 | 	host->oldstat = status; | 
 | 465 | 	mod_timer(&host->timer, jiffies + HZ); | 
 | 466 | } | 
 | 467 |  | 
 | 468 | static int mmci_probe(struct amba_device *dev, void *id) | 
 | 469 | { | 
 | 470 | 	struct mmc_platform_data *plat = dev->dev.platform_data; | 
 | 471 | 	struct mmci_host *host; | 
 | 472 | 	struct mmc_host *mmc; | 
 | 473 | 	int ret; | 
 | 474 |  | 
 | 475 | 	/* must have platform data */ | 
 | 476 | 	if (!plat) { | 
 | 477 | 		ret = -EINVAL; | 
 | 478 | 		goto out; | 
 | 479 | 	} | 
 | 480 |  | 
 | 481 | 	ret = amba_request_regions(dev, DRIVER_NAME); | 
 | 482 | 	if (ret) | 
 | 483 | 		goto out; | 
 | 484 |  | 
 | 485 | 	mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev); | 
 | 486 | 	if (!mmc) { | 
 | 487 | 		ret = -ENOMEM; | 
 | 488 | 		goto rel_regions; | 
 | 489 | 	} | 
 | 490 |  | 
 | 491 | 	host = mmc_priv(mmc); | 
 | 492 | 	host->clk = clk_get(&dev->dev, "MCLK"); | 
 | 493 | 	if (IS_ERR(host->clk)) { | 
 | 494 | 		ret = PTR_ERR(host->clk); | 
 | 495 | 		host->clk = NULL; | 
 | 496 | 		goto host_free; | 
 | 497 | 	} | 
 | 498 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 499 | 	ret = clk_enable(host->clk); | 
 | 500 | 	if (ret) | 
| Russell King | a8d3584 | 2006-01-03 18:41:37 +0000 | [diff] [blame] | 501 | 		goto clk_free; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 502 |  | 
 | 503 | 	host->plat = plat; | 
 | 504 | 	host->mclk = clk_get_rate(host->clk); | 
 | 505 | 	host->mmc = mmc; | 
 | 506 | 	host->base = ioremap(dev->res.start, SZ_4K); | 
 | 507 | 	if (!host->base) { | 
 | 508 | 		ret = -ENOMEM; | 
 | 509 | 		goto clk_disable; | 
 | 510 | 	} | 
 | 511 |  | 
 | 512 | 	mmc->ops = &mmci_ops; | 
 | 513 | 	mmc->f_min = (host->mclk + 511) / 512; | 
 | 514 | 	mmc->f_max = min(host->mclk, fmax); | 
 | 515 | 	mmc->ocr_avail = plat->ocr_mask; | 
| Russell King | db53f28 | 2006-08-30 15:14:56 +0100 | [diff] [blame] | 516 | 	mmc->caps = MMC_CAP_MULTIWRITE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 |  | 
 | 518 | 	/* | 
 | 519 | 	 * We can do SGIO | 
 | 520 | 	 */ | 
 | 521 | 	mmc->max_hw_segs = 16; | 
 | 522 | 	mmc->max_phys_segs = NR_SG; | 
 | 523 |  | 
 | 524 | 	/* | 
 | 525 | 	 * Since we only have a 16-bit data length register, we must | 
 | 526 | 	 * ensure that we don't exceed 2^16-1 bytes in a single request. | 
 | 527 | 	 * Choose 64 (512-byte) sectors as the limit. | 
 | 528 | 	 */ | 
 | 529 | 	mmc->max_sectors = 64; | 
 | 530 |  | 
 | 531 | 	/* | 
 | 532 | 	 * Set the maximum segment size.  Since we aren't doing DMA | 
 | 533 | 	 * (yet) we are only limited by the data length register. | 
 | 534 | 	 */ | 
 | 535 | 	mmc->max_seg_size = mmc->max_sectors << 9; | 
 | 536 |  | 
 | 537 | 	spin_lock_init(&host->lock); | 
 | 538 |  | 
 | 539 | 	writel(0, host->base + MMCIMASK0); | 
 | 540 | 	writel(0, host->base + MMCIMASK1); | 
 | 541 | 	writel(0xfff, host->base + MMCICLEAR); | 
 | 542 |  | 
| Thomas Gleixner | dace145 | 2006-07-01 19:29:38 -0700 | [diff] [blame] | 543 | 	ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | 	if (ret) | 
 | 545 | 		goto unmap; | 
 | 546 |  | 
| Thomas Gleixner | dace145 | 2006-07-01 19:29:38 -0700 | [diff] [blame] | 547 | 	ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED, DRIVER_NAME " (pio)", host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | 	if (ret) | 
 | 549 | 		goto irq0_free; | 
 | 550 |  | 
 | 551 | 	writel(MCI_IRQENABLE, host->base + MMCIMASK0); | 
 | 552 |  | 
 | 553 | 	amba_set_drvdata(dev, mmc); | 
 | 554 |  | 
 | 555 | 	mmc_add_host(mmc); | 
 | 556 |  | 
| Greg Kroah-Hartman | e29419f | 2006-06-12 15:20:16 -0700 | [diff] [blame] | 557 | 	printk(KERN_INFO "%s: MMCI rev %x cfg %02x at 0x%016llx irq %d,%d\n", | 
| Russell King | d366b64 | 2005-08-19 09:40:08 +0100 | [diff] [blame] | 558 | 		mmc_hostname(mmc), amba_rev(dev), amba_config(dev), | 
| Greg Kroah-Hartman | e29419f | 2006-06-12 15:20:16 -0700 | [diff] [blame] | 559 | 		(unsigned long long)dev->res.start, dev->irq[0], dev->irq[1]); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 |  | 
 | 561 | 	init_timer(&host->timer); | 
 | 562 | 	host->timer.data = (unsigned long)host; | 
 | 563 | 	host->timer.function = mmci_check_status; | 
 | 564 | 	host->timer.expires = jiffies + HZ; | 
 | 565 | 	add_timer(&host->timer); | 
 | 566 |  | 
 | 567 | 	return 0; | 
 | 568 |  | 
 | 569 |  irq0_free: | 
 | 570 | 	free_irq(dev->irq[0], host); | 
 | 571 |  unmap: | 
 | 572 | 	iounmap(host->base); | 
 | 573 |  clk_disable: | 
 | 574 | 	clk_disable(host->clk); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 575 |  clk_free: | 
 | 576 | 	clk_put(host->clk); | 
 | 577 |  host_free: | 
 | 578 | 	mmc_free_host(mmc); | 
 | 579 |  rel_regions: | 
 | 580 | 	amba_release_regions(dev); | 
 | 581 |  out: | 
 | 582 | 	return ret; | 
 | 583 | } | 
 | 584 |  | 
 | 585 | static int mmci_remove(struct amba_device *dev) | 
 | 586 | { | 
 | 587 | 	struct mmc_host *mmc = amba_get_drvdata(dev); | 
 | 588 |  | 
 | 589 | 	amba_set_drvdata(dev, NULL); | 
 | 590 |  | 
 | 591 | 	if (mmc) { | 
 | 592 | 		struct mmci_host *host = mmc_priv(mmc); | 
 | 593 |  | 
 | 594 | 		del_timer_sync(&host->timer); | 
 | 595 |  | 
 | 596 | 		mmc_remove_host(mmc); | 
 | 597 |  | 
 | 598 | 		writel(0, host->base + MMCIMASK0); | 
 | 599 | 		writel(0, host->base + MMCIMASK1); | 
 | 600 |  | 
 | 601 | 		writel(0, host->base + MMCICOMMAND); | 
 | 602 | 		writel(0, host->base + MMCIDATACTRL); | 
 | 603 |  | 
 | 604 | 		free_irq(dev->irq[0], host); | 
 | 605 | 		free_irq(dev->irq[1], host); | 
 | 606 |  | 
 | 607 | 		iounmap(host->base); | 
 | 608 | 		clk_disable(host->clk); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | 		clk_put(host->clk); | 
 | 610 |  | 
 | 611 | 		mmc_free_host(mmc); | 
 | 612 |  | 
 | 613 | 		amba_release_regions(dev); | 
 | 614 | 	} | 
 | 615 |  | 
 | 616 | 	return 0; | 
 | 617 | } | 
 | 618 |  | 
 | 619 | #ifdef CONFIG_PM | 
| Pavel Machek | e5378ca | 2005-04-16 15:25:29 -0700 | [diff] [blame] | 620 | static int mmci_suspend(struct amba_device *dev, pm_message_t state) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | { | 
 | 622 | 	struct mmc_host *mmc = amba_get_drvdata(dev); | 
 | 623 | 	int ret = 0; | 
 | 624 |  | 
 | 625 | 	if (mmc) { | 
 | 626 | 		struct mmci_host *host = mmc_priv(mmc); | 
 | 627 |  | 
 | 628 | 		ret = mmc_suspend_host(mmc, state); | 
 | 629 | 		if (ret == 0) | 
 | 630 | 			writel(0, host->base + MMCIMASK0); | 
 | 631 | 	} | 
 | 632 |  | 
 | 633 | 	return ret; | 
 | 634 | } | 
 | 635 |  | 
 | 636 | static int mmci_resume(struct amba_device *dev) | 
 | 637 | { | 
 | 638 | 	struct mmc_host *mmc = amba_get_drvdata(dev); | 
 | 639 | 	int ret = 0; | 
 | 640 |  | 
 | 641 | 	if (mmc) { | 
 | 642 | 		struct mmci_host *host = mmc_priv(mmc); | 
 | 643 |  | 
 | 644 | 		writel(MCI_IRQENABLE, host->base + MMCIMASK0); | 
 | 645 |  | 
 | 646 | 		ret = mmc_resume_host(mmc); | 
 | 647 | 	} | 
 | 648 |  | 
 | 649 | 	return ret; | 
 | 650 | } | 
 | 651 | #else | 
 | 652 | #define mmci_suspend	NULL | 
 | 653 | #define mmci_resume	NULL | 
 | 654 | #endif | 
 | 655 |  | 
 | 656 | static struct amba_id mmci_ids[] = { | 
 | 657 | 	{ | 
 | 658 | 		.id	= 0x00041180, | 
 | 659 | 		.mask	= 0x000fffff, | 
 | 660 | 	}, | 
 | 661 | 	{ | 
 | 662 | 		.id	= 0x00041181, | 
 | 663 | 		.mask	= 0x000fffff, | 
 | 664 | 	}, | 
 | 665 | 	{ 0, 0 }, | 
 | 666 | }; | 
 | 667 |  | 
 | 668 | static struct amba_driver mmci_driver = { | 
 | 669 | 	.drv		= { | 
 | 670 | 		.name	= DRIVER_NAME, | 
 | 671 | 	}, | 
 | 672 | 	.probe		= mmci_probe, | 
 | 673 | 	.remove		= mmci_remove, | 
 | 674 | 	.suspend	= mmci_suspend, | 
 | 675 | 	.resume		= mmci_resume, | 
 | 676 | 	.id_table	= mmci_ids, | 
 | 677 | }; | 
 | 678 |  | 
 | 679 | static int __init mmci_init(void) | 
 | 680 | { | 
 | 681 | 	return amba_driver_register(&mmci_driver); | 
 | 682 | } | 
 | 683 |  | 
 | 684 | static void __exit mmci_exit(void) | 
 | 685 | { | 
 | 686 | 	amba_driver_unregister(&mmci_driver); | 
 | 687 | } | 
 | 688 |  | 
 | 689 | module_init(mmci_init); | 
 | 690 | module_exit(mmci_exit); | 
 | 691 | module_param(fmax, uint, 0444); | 
 | 692 |  | 
 | 693 | MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver"); | 
 | 694 | MODULE_LICENSE("GPL"); |