blob: df7ec7cc2a424385233cf03c22727a47821927a5 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070031
32enum {
33 GCC_BASE,
34 MMSS_BASE,
35 LPASS_BASE,
36 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070037 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070038 N_BASES,
39};
40
41static void __iomem *virt_bases[N_BASES];
42
43#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
44#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
45#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
46#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700107#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700108#define APCS_GPLL_ENA_VOTE_REG 0x1480
109#define MMSS_PLL_VOTE_APCS_REG 0x0100
110#define MMSS_DEBUG_CLK_CTL_REG 0x0900
111#define LPASS_DEBUG_CLK_CTL_REG 0x29000
112#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700113#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700114
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700115#define GLB_CLK_DIAG_REG 0x001C
116
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700117#define USB30_MASTER_CMD_RCGR 0x03D4
118#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
119#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
120#define USB_HSIC_CMD_RCGR 0x0440
121#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
122#define USB_HS_SYSTEM_CMD_RCGR 0x0490
123#define SDCC1_APPS_CMD_RCGR 0x04D0
124#define SDCC2_APPS_CMD_RCGR 0x0510
125#define SDCC3_APPS_CMD_RCGR 0x0550
126#define SDCC4_APPS_CMD_RCGR 0x0590
127#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
128#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
129#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
130#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
131#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
132#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
133#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
134#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
135#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
136#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
137#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
138#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
139#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
140#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
141#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
142#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
143#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
144#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
145#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
146#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
147#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
148#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
149#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
150#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
151#define PDM2_CMD_RCGR 0x0CD0
152#define TSIF_REF_CMD_RCGR 0x0D90
153#define CE1_CMD_RCGR 0x1050
154#define CE2_CMD_RCGR 0x1090
155#define GP1_CMD_RCGR 0x1904
156#define GP2_CMD_RCGR 0x1944
157#define GP3_CMD_RCGR 0x1984
158#define LPAIF_SPKR_CMD_RCGR 0xA000
159#define LPAIF_PRI_CMD_RCGR 0xB000
160#define LPAIF_SEC_CMD_RCGR 0xC000
161#define LPAIF_TER_CMD_RCGR 0xD000
162#define LPAIF_QUAD_CMD_RCGR 0xE000
163#define LPAIF_PCM0_CMD_RCGR 0xF000
164#define LPAIF_PCM1_CMD_RCGR 0x10000
165#define RESAMPLER_CMD_RCGR 0x11000
166#define SLIMBUS_CMD_RCGR 0x12000
167#define LPAIF_PCMOE_CMD_RCGR 0x13000
168#define AHBFABRIC_CMD_RCGR 0x18000
169#define VCODEC0_CMD_RCGR 0x1000
170#define PCLK0_CMD_RCGR 0x2000
171#define PCLK1_CMD_RCGR 0x2020
172#define MDP_CMD_RCGR 0x2040
173#define EXTPCLK_CMD_RCGR 0x2060
174#define VSYNC_CMD_RCGR 0x2080
175#define EDPPIXEL_CMD_RCGR 0x20A0
176#define EDPLINK_CMD_RCGR 0x20C0
177#define EDPAUX_CMD_RCGR 0x20E0
178#define HDMI_CMD_RCGR 0x2100
179#define BYTE0_CMD_RCGR 0x2120
180#define BYTE1_CMD_RCGR 0x2140
181#define ESC0_CMD_RCGR 0x2160
182#define ESC1_CMD_RCGR 0x2180
183#define CSI0PHYTIMER_CMD_RCGR 0x3000
184#define CSI1PHYTIMER_CMD_RCGR 0x3030
185#define CSI2PHYTIMER_CMD_RCGR 0x3060
186#define CSI0_CMD_RCGR 0x3090
187#define CSI1_CMD_RCGR 0x3100
188#define CSI2_CMD_RCGR 0x3160
189#define CSI3_CMD_RCGR 0x31C0
190#define CCI_CMD_RCGR 0x3300
191#define MCLK0_CMD_RCGR 0x3360
192#define MCLK1_CMD_RCGR 0x3390
193#define MCLK2_CMD_RCGR 0x33C0
194#define MCLK3_CMD_RCGR 0x33F0
195#define MMSS_GP0_CMD_RCGR 0x3420
196#define MMSS_GP1_CMD_RCGR 0x3450
197#define JPEG0_CMD_RCGR 0x3500
198#define JPEG1_CMD_RCGR 0x3520
199#define JPEG2_CMD_RCGR 0x3540
200#define VFE0_CMD_RCGR 0x3600
201#define VFE1_CMD_RCGR 0x3620
202#define CPP_CMD_RCGR 0x3640
203#define GFX3D_CMD_RCGR 0x4000
204#define RBCPR_CMD_RCGR 0x4060
205#define AHB_CMD_RCGR 0x5000
206#define AXI_CMD_RCGR 0x5040
207#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700208#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700209
210#define MMSS_BCR 0x0240
211#define USB_30_BCR 0x03C0
212#define USB3_PHY_BCR 0x03FC
213#define USB_HS_HSIC_BCR 0x0400
214#define USB_HS_BCR 0x0480
215#define SDCC1_BCR 0x04C0
216#define SDCC2_BCR 0x0500
217#define SDCC3_BCR 0x0540
218#define SDCC4_BCR 0x0580
219#define BLSP1_BCR 0x05C0
220#define BLSP1_QUP1_BCR 0x0640
221#define BLSP1_UART1_BCR 0x0680
222#define BLSP1_QUP2_BCR 0x06C0
223#define BLSP1_UART2_BCR 0x0700
224#define BLSP1_QUP3_BCR 0x0740
225#define BLSP1_UART3_BCR 0x0780
226#define BLSP1_QUP4_BCR 0x07C0
227#define BLSP1_UART4_BCR 0x0800
228#define BLSP1_QUP5_BCR 0x0840
229#define BLSP1_UART5_BCR 0x0880
230#define BLSP1_QUP6_BCR 0x08C0
231#define BLSP1_UART6_BCR 0x0900
232#define BLSP2_BCR 0x0940
233#define BLSP2_QUP1_BCR 0x0980
234#define BLSP2_UART1_BCR 0x09C0
235#define BLSP2_QUP2_BCR 0x0A00
236#define BLSP2_UART2_BCR 0x0A40
237#define BLSP2_QUP3_BCR 0x0A80
238#define BLSP2_UART3_BCR 0x0AC0
239#define BLSP2_QUP4_BCR 0x0B00
240#define BLSP2_UART4_BCR 0x0B40
241#define BLSP2_QUP5_BCR 0x0B80
242#define BLSP2_UART5_BCR 0x0BC0
243#define BLSP2_QUP6_BCR 0x0C00
244#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700245#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700246#define PDM_BCR 0x0CC0
247#define PRNG_BCR 0x0D00
248#define BAM_DMA_BCR 0x0D40
249#define TSIF_BCR 0x0D80
250#define CE1_BCR 0x1040
251#define CE2_BCR 0x1080
252#define AUDIO_CORE_BCR 0x4000
253#define VENUS0_BCR 0x1020
254#define MDSS_BCR 0x2300
255#define CAMSS_PHY0_BCR 0x3020
256#define CAMSS_PHY1_BCR 0x3050
257#define CAMSS_PHY2_BCR 0x3080
258#define CAMSS_CSI0_BCR 0x30B0
259#define CAMSS_CSI0PHY_BCR 0x30C0
260#define CAMSS_CSI0RDI_BCR 0x30D0
261#define CAMSS_CSI0PIX_BCR 0x30E0
262#define CAMSS_CSI1_BCR 0x3120
263#define CAMSS_CSI1PHY_BCR 0x3130
264#define CAMSS_CSI1RDI_BCR 0x3140
265#define CAMSS_CSI1PIX_BCR 0x3150
266#define CAMSS_CSI2_BCR 0x3180
267#define CAMSS_CSI2PHY_BCR 0x3190
268#define CAMSS_CSI2RDI_BCR 0x31A0
269#define CAMSS_CSI2PIX_BCR 0x31B0
270#define CAMSS_CSI3_BCR 0x31E0
271#define CAMSS_CSI3PHY_BCR 0x31F0
272#define CAMSS_CSI3RDI_BCR 0x3200
273#define CAMSS_CSI3PIX_BCR 0x3210
274#define CAMSS_ISPIF_BCR 0x3220
275#define CAMSS_CCI_BCR 0x3340
276#define CAMSS_MCLK0_BCR 0x3380
277#define CAMSS_MCLK1_BCR 0x33B0
278#define CAMSS_MCLK2_BCR 0x33E0
279#define CAMSS_MCLK3_BCR 0x3410
280#define CAMSS_GP0_BCR 0x3440
281#define CAMSS_GP1_BCR 0x3470
282#define CAMSS_TOP_BCR 0x3480
283#define CAMSS_MICRO_BCR 0x3490
284#define CAMSS_JPEG_BCR 0x35A0
285#define CAMSS_VFE_BCR 0x36A0
286#define CAMSS_CSI_VFE0_BCR 0x3700
287#define CAMSS_CSI_VFE1_BCR 0x3710
288#define OCMEMNOC_BCR 0x50B0
289#define MMSSNOCAHB_BCR 0x5020
290#define MMSSNOCAXI_BCR 0x5060
291#define OXILI_GFX3D_CBCR 0x4028
292#define OXILICX_AHB_CBCR 0x403C
293#define OXILICX_AXI_CBCR 0x4038
294#define OXILI_BCR 0x4020
295#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700296#define LPASS_Q6SS_BCR 0x6000
297#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700298
299#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
300#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
301#define MMSS_NOC_CFG_AHB_CBCR 0x024C
302
303#define USB30_MASTER_CBCR 0x03C8
304#define USB30_MOCK_UTMI_CBCR 0x03D0
305#define USB_HSIC_AHB_CBCR 0x0408
306#define USB_HSIC_SYSTEM_CBCR 0x040C
307#define USB_HSIC_CBCR 0x0410
308#define USB_HSIC_IO_CAL_CBCR 0x0414
309#define USB_HS_SYSTEM_CBCR 0x0484
310#define USB_HS_AHB_CBCR 0x0488
311#define SDCC1_APPS_CBCR 0x04C4
312#define SDCC1_AHB_CBCR 0x04C8
313#define SDCC2_APPS_CBCR 0x0504
314#define SDCC2_AHB_CBCR 0x0508
315#define SDCC3_APPS_CBCR 0x0544
316#define SDCC3_AHB_CBCR 0x0548
317#define SDCC4_APPS_CBCR 0x0584
318#define SDCC4_AHB_CBCR 0x0588
319#define BLSP1_AHB_CBCR 0x05C4
320#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
321#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
322#define BLSP1_UART1_APPS_CBCR 0x0684
323#define BLSP1_UART1_SIM_CBCR 0x0688
324#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
325#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
326#define BLSP1_UART2_APPS_CBCR 0x0704
327#define BLSP1_UART2_SIM_CBCR 0x0708
328#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
329#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
330#define BLSP1_UART3_APPS_CBCR 0x0784
331#define BLSP1_UART3_SIM_CBCR 0x0788
332#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
333#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
334#define BLSP1_UART4_APPS_CBCR 0x0804
335#define BLSP1_UART4_SIM_CBCR 0x0808
336#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
337#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
338#define BLSP1_UART5_APPS_CBCR 0x0884
339#define BLSP1_UART5_SIM_CBCR 0x0888
340#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
341#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
342#define BLSP1_UART6_APPS_CBCR 0x0904
343#define BLSP1_UART6_SIM_CBCR 0x0908
344#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700345#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700346#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
347#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
348#define BLSP2_UART1_APPS_CBCR 0x09C4
349#define BLSP2_UART1_SIM_CBCR 0x09C8
350#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
351#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
352#define BLSP2_UART2_APPS_CBCR 0x0A44
353#define BLSP2_UART2_SIM_CBCR 0x0A48
354#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
355#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
356#define BLSP2_UART3_APPS_CBCR 0x0AC4
357#define BLSP2_UART3_SIM_CBCR 0x0AC8
358#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
359#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
360#define BLSP2_UART4_APPS_CBCR 0x0B44
361#define BLSP2_UART4_SIM_CBCR 0x0B48
362#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
363#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
364#define BLSP2_UART5_APPS_CBCR 0x0BC4
365#define BLSP2_UART5_SIM_CBCR 0x0BC8
366#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
367#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
368#define BLSP2_UART6_APPS_CBCR 0x0C44
369#define BLSP2_UART6_SIM_CBCR 0x0C48
370#define PDM_AHB_CBCR 0x0CC4
371#define PDM_XO4_CBCR 0x0CC8
372#define PDM2_CBCR 0x0CCC
373#define PRNG_AHB_CBCR 0x0D04
374#define BAM_DMA_AHB_CBCR 0x0D44
375#define TSIF_AHB_CBCR 0x0D84
376#define TSIF_REF_CBCR 0x0D88
377#define MSG_RAM_AHB_CBCR 0x0E44
378#define CE1_CBCR 0x1044
379#define CE1_AXI_CBCR 0x1048
380#define CE1_AHB_CBCR 0x104C
381#define CE2_CBCR 0x1084
382#define CE2_AXI_CBCR 0x1088
383#define CE2_AHB_CBCR 0x108C
384#define GCC_AHB_CBCR 0x10C0
385#define GP1_CBCR 0x1900
386#define GP2_CBCR 0x1940
387#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700388#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700389#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700390#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
391#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
392#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
393#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
394#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
395#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
396#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
397#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
398#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
399#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
400#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
401#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
402#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
403#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
404#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
405#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
406#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
407#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
408#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
409#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
410#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
411#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
412#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
413#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
414#define VENUS0_VCODEC0_CBCR 0x1028
415#define VENUS0_AHB_CBCR 0x1030
416#define VENUS0_AXI_CBCR 0x1034
417#define VENUS0_OCMEMNOC_CBCR 0x1038
418#define MDSS_AHB_CBCR 0x2308
419#define MDSS_HDMI_AHB_CBCR 0x230C
420#define MDSS_AXI_CBCR 0x2310
421#define MDSS_PCLK0_CBCR 0x2314
422#define MDSS_PCLK1_CBCR 0x2318
423#define MDSS_MDP_CBCR 0x231C
424#define MDSS_MDP_LUT_CBCR 0x2320
425#define MDSS_EXTPCLK_CBCR 0x2324
426#define MDSS_VSYNC_CBCR 0x2328
427#define MDSS_EDPPIXEL_CBCR 0x232C
428#define MDSS_EDPLINK_CBCR 0x2330
429#define MDSS_EDPAUX_CBCR 0x2334
430#define MDSS_HDMI_CBCR 0x2338
431#define MDSS_BYTE0_CBCR 0x233C
432#define MDSS_BYTE1_CBCR 0x2340
433#define MDSS_ESC0_CBCR 0x2344
434#define MDSS_ESC1_CBCR 0x2348
435#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
436#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
437#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
438#define CAMSS_CSI0_CBCR 0x30B4
439#define CAMSS_CSI0_AHB_CBCR 0x30BC
440#define CAMSS_CSI0PHY_CBCR 0x30C4
441#define CAMSS_CSI0RDI_CBCR 0x30D4
442#define CAMSS_CSI0PIX_CBCR 0x30E4
443#define CAMSS_CSI1_CBCR 0x3124
444#define CAMSS_CSI1_AHB_CBCR 0x3128
445#define CAMSS_CSI1PHY_CBCR 0x3134
446#define CAMSS_CSI1RDI_CBCR 0x3144
447#define CAMSS_CSI1PIX_CBCR 0x3154
448#define CAMSS_CSI2_CBCR 0x3184
449#define CAMSS_CSI2_AHB_CBCR 0x3188
450#define CAMSS_CSI2PHY_CBCR 0x3194
451#define CAMSS_CSI2RDI_CBCR 0x31A4
452#define CAMSS_CSI2PIX_CBCR 0x31B4
453#define CAMSS_CSI3_CBCR 0x31E4
454#define CAMSS_CSI3_AHB_CBCR 0x31E8
455#define CAMSS_CSI3PHY_CBCR 0x31F4
456#define CAMSS_CSI3RDI_CBCR 0x3204
457#define CAMSS_CSI3PIX_CBCR 0x3214
458#define CAMSS_ISPIF_AHB_CBCR 0x3224
459#define CAMSS_CCI_CCI_CBCR 0x3344
460#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
461#define CAMSS_MCLK0_CBCR 0x3384
462#define CAMSS_MCLK1_CBCR 0x33B4
463#define CAMSS_MCLK2_CBCR 0x33E4
464#define CAMSS_MCLK3_CBCR 0x3414
465#define CAMSS_GP0_CBCR 0x3444
466#define CAMSS_GP1_CBCR 0x3474
467#define CAMSS_TOP_AHB_CBCR 0x3484
468#define CAMSS_MICRO_AHB_CBCR 0x3494
469#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
470#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
471#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
472#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
473#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
474#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
475#define CAMSS_VFE_VFE0_CBCR 0x36A8
476#define CAMSS_VFE_VFE1_CBCR 0x36AC
477#define CAMSS_VFE_CPP_CBCR 0x36B0
478#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
479#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
480#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
481#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
482#define CAMSS_CSI_VFE0_CBCR 0x3704
483#define CAMSS_CSI_VFE1_CBCR 0x3714
484#define MMSS_MMSSNOC_AXI_CBCR 0x506C
485#define MMSS_MMSSNOC_AHB_CBCR 0x5024
486#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
487#define MMSS_MISC_AHB_CBCR 0x502C
488#define MMSS_S0_AXI_CBCR 0x5064
489#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700490#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
491#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700492#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700493#define MSS_XO_Q6_CBCR 0x108C
494#define MSS_BUS_Q6_CBCR 0x10A4
495#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700496
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -0700497#define GCC_USB_BOOT_CLOCK_CTL 0x1A00
498#define GCC_KPSS_BOOT_CLOCK_CTL 0x19C0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700499#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
500#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
501
502/* Mux source select values */
503#define cxo_source_val 0
504#define gpll0_source_val 1
505#define gpll1_source_val 2
506#define gnd_source_val 5
507#define mmpll0_mm_source_val 1
508#define mmpll1_mm_source_val 2
509#define mmpll3_mm_source_val 3
510#define gpll0_mm_source_val 5
511#define cxo_mm_source_val 0
512#define mm_gnd_source_val 6
513#define gpll1_hsic_source_val 4
514#define cxo_lpass_source_val 0
515#define lpapll0_lpass_source_val 1
516#define gpll0_lpass_source_val 5
517#define edppll_270_mm_source_val 4
518#define edppll_350_mm_source_val 4
519#define dsipll_750_mm_source_val 1
520#define dsipll_250_mm_source_val 2
521#define hdmipll_297_mm_source_val 3
522
523#define F(f, s, div, m, n) \
524 { \
525 .freq_hz = (f), \
526 .src_clk = &s##_clk_src.c, \
527 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700528 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700529 .d_val = ~(n),\
530 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
531 | BVAL(10, 8, s##_source_val), \
532 }
533
534#define F_MM(f, s, div, m, n) \
535 { \
536 .freq_hz = (f), \
537 .src_clk = &s##_clk_src.c, \
538 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700539 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700540 .d_val = ~(n),\
541 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
542 | BVAL(10, 8, s##_mm_source_val), \
543 }
544
545#define F_MDSS(f, s, div, m, n) \
546 { \
547 .freq_hz = (f), \
548 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700549 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700550 .d_val = ~(n),\
551 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
552 | BVAL(10, 8, s##_mm_source_val), \
553 }
554
555#define F_HSIC(f, s, div, m, n) \
556 { \
557 .freq_hz = (f), \
558 .src_clk = &s##_clk_src.c, \
559 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700560 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700561 .d_val = ~(n),\
562 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
563 | BVAL(10, 8, s##_hsic_source_val), \
564 }
565
566#define F_LPASS(f, s, div, m, n) \
567 { \
568 .freq_hz = (f), \
569 .src_clk = &s##_clk_src.c, \
570 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700571 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700572 .d_val = ~(n),\
573 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
574 | BVAL(10, 8, s##_lpass_source_val), \
575 }
576
577#define VDD_DIG_FMAX_MAP1(l1, f1) \
578 .vdd_class = &vdd_dig, \
579 .fmax[VDD_DIG_##l1] = (f1)
580#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
581 .vdd_class = &vdd_dig, \
582 .fmax[VDD_DIG_##l1] = (f1), \
583 .fmax[VDD_DIG_##l2] = (f2)
584#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
585 .vdd_class = &vdd_dig, \
586 .fmax[VDD_DIG_##l1] = (f1), \
587 .fmax[VDD_DIG_##l2] = (f2), \
588 .fmax[VDD_DIG_##l3] = (f3)
589
590enum vdd_dig_levels {
591 VDD_DIG_NONE,
592 VDD_DIG_LOW,
593 VDD_DIG_NOMINAL,
594 VDD_DIG_HIGH
595};
596
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700597static const int vdd_corner[] = {
598 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
599 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
600 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
601 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
602};
603
604static struct rpm_regulator *vdd_dig_reg;
605
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
607{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700608 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
609 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700610}
611
612static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
613
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700614#define RPM_MISC_CLK_TYPE 0x306b6c63
615#define RPM_BUS_CLK_TYPE 0x316b6c63
616#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700618#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700619#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700620
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700621#define PNOC_ID 0x0
622#define SNOC_ID 0x1
623#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700624#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700625
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700626#define BIMC_ID 0x0
627#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700628
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700629enum {
630 D0_ID = 1,
631 D1_ID,
632 A0_ID,
633 A1_ID,
634 A2_ID,
635};
636
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700637DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
638DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
639DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700640DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
641 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700642
643DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
644DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
645 NULL);
646
647DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
648 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700649DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700650
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700651DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
654DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
655DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
656
657DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
660DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
661DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
662
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700663static struct pll_vote_clk gpll0_clk_src = {
664 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700665 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
666 .status_mask = BIT(17),
667 .parent = &cxo_clk_src.c,
668 .base = &virt_bases[GCC_BASE],
669 .c = {
670 .rate = 600000000,
671 .dbg_name = "gpll0_clk_src",
672 .ops = &clk_ops_pll_vote,
673 .warned = true,
674 CLK_INIT(gpll0_clk_src.c),
675 },
676};
677
678static struct pll_vote_clk gpll1_clk_src = {
679 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
680 .en_mask = BIT(1),
681 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
682 .status_mask = BIT(17),
683 .parent = &cxo_clk_src.c,
684 .base = &virt_bases[GCC_BASE],
685 .c = {
686 .rate = 480000000,
687 .dbg_name = "gpll1_clk_src",
688 .ops = &clk_ops_pll_vote,
689 .warned = true,
690 CLK_INIT(gpll1_clk_src.c),
691 },
692};
693
694static struct pll_vote_clk lpapll0_clk_src = {
695 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
696 .en_mask = BIT(0),
697 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
698 .status_mask = BIT(17),
699 .parent = &cxo_clk_src.c,
700 .base = &virt_bases[LPASS_BASE],
701 .c = {
702 .rate = 491520000,
703 .dbg_name = "lpapll0_clk_src",
704 .ops = &clk_ops_pll_vote,
705 .warned = true,
706 CLK_INIT(lpapll0_clk_src.c),
707 },
708};
709
710static struct pll_vote_clk mmpll0_clk_src = {
711 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
712 .en_mask = BIT(0),
713 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
714 .status_mask = BIT(17),
715 .parent = &cxo_clk_src.c,
716 .base = &virt_bases[MMSS_BASE],
717 .c = {
718 .dbg_name = "mmpll0_clk_src",
719 .rate = 800000000,
720 .ops = &clk_ops_pll_vote,
721 .warned = true,
722 CLK_INIT(mmpll0_clk_src.c),
723 },
724};
725
726static struct pll_vote_clk mmpll1_clk_src = {
727 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
728 .en_mask = BIT(1),
729 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
730 .status_mask = BIT(17),
731 .parent = &cxo_clk_src.c,
732 .base = &virt_bases[MMSS_BASE],
733 .c = {
734 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700735 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700736 .ops = &clk_ops_pll_vote,
737 .warned = true,
738 CLK_INIT(mmpll1_clk_src.c),
739 },
740};
741
742static struct pll_clk mmpll3_clk_src = {
743 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
744 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
745 .parent = &cxo_clk_src.c,
746 .base = &virt_bases[MMSS_BASE],
747 .c = {
748 .dbg_name = "mmpll3_clk_src",
749 .rate = 1000000000,
750 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700751 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700752 CLK_INIT(mmpll3_clk_src.c),
753 },
754};
755
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700756static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
760static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
761static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
762
763static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
765static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700766static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700767static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
768static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
769
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530770static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
771static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
772static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
773static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
774
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700775static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
776static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
777
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700778static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
779 F(125000000, gpll0, 1, 5, 24),
780 F_END
781};
782
783static struct rcg_clk usb30_master_clk_src = {
784 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
785 .set_rate = set_rate_mnd,
786 .freq_tbl = ftbl_gcc_usb30_master_clk,
787 .current_freq = &rcg_dummy_freq,
788 .base = &virt_bases[GCC_BASE],
789 .c = {
790 .dbg_name = "usb30_master_clk_src",
791 .ops = &clk_ops_rcg_mnd,
792 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
793 CLK_INIT(usb30_master_clk_src.c),
794 },
795};
796
797static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
798 F( 960000, cxo, 10, 1, 2),
799 F( 4800000, cxo, 4, 0, 0),
800 F( 9600000, cxo, 2, 0, 0),
801 F(15000000, gpll0, 10, 1, 4),
802 F(19200000, cxo, 1, 0, 0),
803 F(25000000, gpll0, 12, 1, 2),
804 F(50000000, gpll0, 12, 0, 0),
805 F_END
806};
807
808static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
809 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
810 .set_rate = set_rate_mnd,
811 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
812 .current_freq = &rcg_dummy_freq,
813 .base = &virt_bases[GCC_BASE],
814 .c = {
815 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
816 .ops = &clk_ops_rcg_mnd,
817 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
818 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
819 },
820};
821
822static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
823 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
824 .set_rate = set_rate_mnd,
825 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
826 .current_freq = &rcg_dummy_freq,
827 .base = &virt_bases[GCC_BASE],
828 .c = {
829 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
830 .ops = &clk_ops_rcg_mnd,
831 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
832 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
833 },
834};
835
836static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
837 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
838 .set_rate = set_rate_mnd,
839 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
840 .current_freq = &rcg_dummy_freq,
841 .base = &virt_bases[GCC_BASE],
842 .c = {
843 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
844 .ops = &clk_ops_rcg_mnd,
845 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
846 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
847 },
848};
849
850static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
851 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
852 .set_rate = set_rate_mnd,
853 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
854 .current_freq = &rcg_dummy_freq,
855 .base = &virt_bases[GCC_BASE],
856 .c = {
857 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
858 .ops = &clk_ops_rcg_mnd,
859 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
860 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
861 },
862};
863
864static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
865 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
866 .set_rate = set_rate_mnd,
867 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
868 .current_freq = &rcg_dummy_freq,
869 .base = &virt_bases[GCC_BASE],
870 .c = {
871 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
872 .ops = &clk_ops_rcg_mnd,
873 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
874 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
875 },
876};
877
878static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
879 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
880 .set_rate = set_rate_mnd,
881 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
882 .current_freq = &rcg_dummy_freq,
883 .base = &virt_bases[GCC_BASE],
884 .c = {
885 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
886 .ops = &clk_ops_rcg_mnd,
887 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
888 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
889 },
890};
891
892static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
893 F( 3686400, gpll0, 1, 96, 15625),
894 F( 7372800, gpll0, 1, 192, 15625),
895 F(14745600, gpll0, 1, 384, 15625),
896 F(16000000, gpll0, 5, 2, 15),
897 F(19200000, cxo, 1, 0, 0),
898 F(24000000, gpll0, 5, 1, 5),
899 F(32000000, gpll0, 1, 4, 75),
900 F(40000000, gpll0, 15, 0, 0),
901 F(46400000, gpll0, 1, 29, 375),
902 F(48000000, gpll0, 12.5, 0, 0),
903 F(51200000, gpll0, 1, 32, 375),
904 F(56000000, gpll0, 1, 7, 75),
905 F(58982400, gpll0, 1, 1536, 15625),
906 F(60000000, gpll0, 10, 0, 0),
907 F_END
908};
909
910static struct rcg_clk blsp1_uart1_apps_clk_src = {
911 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
912 .set_rate = set_rate_mnd,
913 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
914 .current_freq = &rcg_dummy_freq,
915 .base = &virt_bases[GCC_BASE],
916 .c = {
917 .dbg_name = "blsp1_uart1_apps_clk_src",
918 .ops = &clk_ops_rcg_mnd,
919 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
920 CLK_INIT(blsp1_uart1_apps_clk_src.c),
921 },
922};
923
924static struct rcg_clk blsp1_uart2_apps_clk_src = {
925 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
926 .set_rate = set_rate_mnd,
927 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
928 .current_freq = &rcg_dummy_freq,
929 .base = &virt_bases[GCC_BASE],
930 .c = {
931 .dbg_name = "blsp1_uart2_apps_clk_src",
932 .ops = &clk_ops_rcg_mnd,
933 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
934 CLK_INIT(blsp1_uart2_apps_clk_src.c),
935 },
936};
937
938static struct rcg_clk blsp1_uart3_apps_clk_src = {
939 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
940 .set_rate = set_rate_mnd,
941 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
942 .current_freq = &rcg_dummy_freq,
943 .base = &virt_bases[GCC_BASE],
944 .c = {
945 .dbg_name = "blsp1_uart3_apps_clk_src",
946 .ops = &clk_ops_rcg_mnd,
947 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
948 CLK_INIT(blsp1_uart3_apps_clk_src.c),
949 },
950};
951
952static struct rcg_clk blsp1_uart4_apps_clk_src = {
953 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
954 .set_rate = set_rate_mnd,
955 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
956 .current_freq = &rcg_dummy_freq,
957 .base = &virt_bases[GCC_BASE],
958 .c = {
959 .dbg_name = "blsp1_uart4_apps_clk_src",
960 .ops = &clk_ops_rcg_mnd,
961 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
962 CLK_INIT(blsp1_uart4_apps_clk_src.c),
963 },
964};
965
966static struct rcg_clk blsp1_uart5_apps_clk_src = {
967 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
968 .set_rate = set_rate_mnd,
969 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
970 .current_freq = &rcg_dummy_freq,
971 .base = &virt_bases[GCC_BASE],
972 .c = {
973 .dbg_name = "blsp1_uart5_apps_clk_src",
974 .ops = &clk_ops_rcg_mnd,
975 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
976 CLK_INIT(blsp1_uart5_apps_clk_src.c),
977 },
978};
979
980static struct rcg_clk blsp1_uart6_apps_clk_src = {
981 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
982 .set_rate = set_rate_mnd,
983 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
984 .current_freq = &rcg_dummy_freq,
985 .base = &virt_bases[GCC_BASE],
986 .c = {
987 .dbg_name = "blsp1_uart6_apps_clk_src",
988 .ops = &clk_ops_rcg_mnd,
989 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
990 CLK_INIT(blsp1_uart6_apps_clk_src.c),
991 },
992};
993
994static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
995 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
996 .set_rate = set_rate_mnd,
997 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
998 .current_freq = &rcg_dummy_freq,
999 .base = &virt_bases[GCC_BASE],
1000 .c = {
1001 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1002 .ops = &clk_ops_rcg_mnd,
1003 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1004 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1005 },
1006};
1007
1008static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1009 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1010 .set_rate = set_rate_mnd,
1011 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1012 .current_freq = &rcg_dummy_freq,
1013 .base = &virt_bases[GCC_BASE],
1014 .c = {
1015 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1016 .ops = &clk_ops_rcg_mnd,
1017 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1018 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1019 },
1020};
1021
1022static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1023 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1024 .set_rate = set_rate_mnd,
1025 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1026 .current_freq = &rcg_dummy_freq,
1027 .base = &virt_bases[GCC_BASE],
1028 .c = {
1029 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1030 .ops = &clk_ops_rcg_mnd,
1031 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1032 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1033 },
1034};
1035
1036static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1037 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1038 .set_rate = set_rate_mnd,
1039 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1040 .current_freq = &rcg_dummy_freq,
1041 .base = &virt_bases[GCC_BASE],
1042 .c = {
1043 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1044 .ops = &clk_ops_rcg_mnd,
1045 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1046 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1047 },
1048};
1049
1050static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1051 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1052 .set_rate = set_rate_mnd,
1053 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1054 .current_freq = &rcg_dummy_freq,
1055 .base = &virt_bases[GCC_BASE],
1056 .c = {
1057 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1058 .ops = &clk_ops_rcg_mnd,
1059 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1060 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1061 },
1062};
1063
1064static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1065 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1066 .set_rate = set_rate_mnd,
1067 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1068 .current_freq = &rcg_dummy_freq,
1069 .base = &virt_bases[GCC_BASE],
1070 .c = {
1071 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1072 .ops = &clk_ops_rcg_mnd,
1073 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1074 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1075 },
1076};
1077
1078static struct rcg_clk blsp2_uart1_apps_clk_src = {
1079 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1080 .set_rate = set_rate_mnd,
1081 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1082 .current_freq = &rcg_dummy_freq,
1083 .base = &virt_bases[GCC_BASE],
1084 .c = {
1085 .dbg_name = "blsp2_uart1_apps_clk_src",
1086 .ops = &clk_ops_rcg_mnd,
1087 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1088 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1089 },
1090};
1091
1092static struct rcg_clk blsp2_uart2_apps_clk_src = {
1093 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1094 .set_rate = set_rate_mnd,
1095 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1096 .current_freq = &rcg_dummy_freq,
1097 .base = &virt_bases[GCC_BASE],
1098 .c = {
1099 .dbg_name = "blsp2_uart2_apps_clk_src",
1100 .ops = &clk_ops_rcg_mnd,
1101 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1102 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1103 },
1104};
1105
1106static struct rcg_clk blsp2_uart3_apps_clk_src = {
1107 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1108 .set_rate = set_rate_mnd,
1109 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1110 .current_freq = &rcg_dummy_freq,
1111 .base = &virt_bases[GCC_BASE],
1112 .c = {
1113 .dbg_name = "blsp2_uart3_apps_clk_src",
1114 .ops = &clk_ops_rcg_mnd,
1115 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1116 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1117 },
1118};
1119
1120static struct rcg_clk blsp2_uart4_apps_clk_src = {
1121 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1122 .set_rate = set_rate_mnd,
1123 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1124 .current_freq = &rcg_dummy_freq,
1125 .base = &virt_bases[GCC_BASE],
1126 .c = {
1127 .dbg_name = "blsp2_uart4_apps_clk_src",
1128 .ops = &clk_ops_rcg_mnd,
1129 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1130 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1131 },
1132};
1133
1134static struct rcg_clk blsp2_uart5_apps_clk_src = {
1135 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1136 .set_rate = set_rate_mnd,
1137 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1138 .current_freq = &rcg_dummy_freq,
1139 .base = &virt_bases[GCC_BASE],
1140 .c = {
1141 .dbg_name = "blsp2_uart5_apps_clk_src",
1142 .ops = &clk_ops_rcg_mnd,
1143 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1144 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1145 },
1146};
1147
1148static struct rcg_clk blsp2_uart6_apps_clk_src = {
1149 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1150 .set_rate = set_rate_mnd,
1151 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1152 .current_freq = &rcg_dummy_freq,
1153 .base = &virt_bases[GCC_BASE],
1154 .c = {
1155 .dbg_name = "blsp2_uart6_apps_clk_src",
1156 .ops = &clk_ops_rcg_mnd,
1157 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1158 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1159 },
1160};
1161
1162static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1163 F( 50000000, gpll0, 12, 0, 0),
1164 F(100000000, gpll0, 6, 0, 0),
1165 F_END
1166};
1167
1168static struct rcg_clk ce1_clk_src = {
1169 .cmd_rcgr_reg = CE1_CMD_RCGR,
1170 .set_rate = set_rate_hid,
1171 .freq_tbl = ftbl_gcc_ce1_clk,
1172 .current_freq = &rcg_dummy_freq,
1173 .base = &virt_bases[GCC_BASE],
1174 .c = {
1175 .dbg_name = "ce1_clk_src",
1176 .ops = &clk_ops_rcg,
1177 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1178 CLK_INIT(ce1_clk_src.c),
1179 },
1180};
1181
1182static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1183 F( 50000000, gpll0, 12, 0, 0),
1184 F(100000000, gpll0, 6, 0, 0),
1185 F_END
1186};
1187
1188static struct rcg_clk ce2_clk_src = {
1189 .cmd_rcgr_reg = CE2_CMD_RCGR,
1190 .set_rate = set_rate_hid,
1191 .freq_tbl = ftbl_gcc_ce2_clk,
1192 .current_freq = &rcg_dummy_freq,
1193 .base = &virt_bases[GCC_BASE],
1194 .c = {
1195 .dbg_name = "ce2_clk_src",
1196 .ops = &clk_ops_rcg,
1197 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1198 CLK_INIT(ce2_clk_src.c),
1199 },
1200};
1201
1202static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1203 F(19200000, cxo, 1, 0, 0),
1204 F_END
1205};
1206
1207static struct rcg_clk gp1_clk_src = {
1208 .cmd_rcgr_reg = GP1_CMD_RCGR,
1209 .set_rate = set_rate_mnd,
1210 .freq_tbl = ftbl_gcc_gp_clk,
1211 .current_freq = &rcg_dummy_freq,
1212 .base = &virt_bases[GCC_BASE],
1213 .c = {
1214 .dbg_name = "gp1_clk_src",
1215 .ops = &clk_ops_rcg_mnd,
1216 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1217 CLK_INIT(gp1_clk_src.c),
1218 },
1219};
1220
1221static struct rcg_clk gp2_clk_src = {
1222 .cmd_rcgr_reg = GP2_CMD_RCGR,
1223 .set_rate = set_rate_mnd,
1224 .freq_tbl = ftbl_gcc_gp_clk,
1225 .current_freq = &rcg_dummy_freq,
1226 .base = &virt_bases[GCC_BASE],
1227 .c = {
1228 .dbg_name = "gp2_clk_src",
1229 .ops = &clk_ops_rcg_mnd,
1230 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1231 CLK_INIT(gp2_clk_src.c),
1232 },
1233};
1234
1235static struct rcg_clk gp3_clk_src = {
1236 .cmd_rcgr_reg = GP3_CMD_RCGR,
1237 .set_rate = set_rate_mnd,
1238 .freq_tbl = ftbl_gcc_gp_clk,
1239 .current_freq = &rcg_dummy_freq,
1240 .base = &virt_bases[GCC_BASE],
1241 .c = {
1242 .dbg_name = "gp3_clk_src",
1243 .ops = &clk_ops_rcg_mnd,
1244 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1245 CLK_INIT(gp3_clk_src.c),
1246 },
1247};
1248
1249static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1250 F(60000000, gpll0, 10, 0, 0),
1251 F_END
1252};
1253
1254static struct rcg_clk pdm2_clk_src = {
1255 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1256 .set_rate = set_rate_hid,
1257 .freq_tbl = ftbl_gcc_pdm2_clk,
1258 .current_freq = &rcg_dummy_freq,
1259 .base = &virt_bases[GCC_BASE],
1260 .c = {
1261 .dbg_name = "pdm2_clk_src",
1262 .ops = &clk_ops_rcg,
1263 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1264 CLK_INIT(pdm2_clk_src.c),
1265 },
1266};
1267
1268static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1269 F( 144000, cxo, 16, 3, 25),
1270 F( 400000, cxo, 12, 1, 4),
1271 F( 20000000, gpll0, 15, 1, 2),
1272 F( 25000000, gpll0, 12, 1, 2),
1273 F( 50000000, gpll0, 12, 0, 0),
1274 F(100000000, gpll0, 6, 0, 0),
1275 F(200000000, gpll0, 3, 0, 0),
1276 F_END
1277};
1278
1279static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1280 F( 144000, cxo, 16, 3, 25),
1281 F( 400000, cxo, 12, 1, 4),
1282 F( 20000000, gpll0, 15, 1, 2),
1283 F( 25000000, gpll0, 12, 1, 2),
1284 F( 50000000, gpll0, 12, 0, 0),
1285 F(100000000, gpll0, 6, 0, 0),
1286 F_END
1287};
1288
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001289static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1290 F( 400000, cxo, 12, 1, 4),
1291 F( 19200000, cxo, 1, 0, 0),
1292 F_END
1293};
1294
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001295static struct rcg_clk sdcc1_apps_clk_src = {
1296 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1297 .set_rate = set_rate_mnd,
1298 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1299 .current_freq = &rcg_dummy_freq,
1300 .base = &virt_bases[GCC_BASE],
1301 .c = {
1302 .dbg_name = "sdcc1_apps_clk_src",
1303 .ops = &clk_ops_rcg_mnd,
1304 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1305 CLK_INIT(sdcc1_apps_clk_src.c),
1306 },
1307};
1308
1309static struct rcg_clk sdcc2_apps_clk_src = {
1310 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1311 .set_rate = set_rate_mnd,
1312 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1313 .current_freq = &rcg_dummy_freq,
1314 .base = &virt_bases[GCC_BASE],
1315 .c = {
1316 .dbg_name = "sdcc2_apps_clk_src",
1317 .ops = &clk_ops_rcg_mnd,
1318 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1319 CLK_INIT(sdcc2_apps_clk_src.c),
1320 },
1321};
1322
1323static struct rcg_clk sdcc3_apps_clk_src = {
1324 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1325 .set_rate = set_rate_mnd,
1326 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1327 .current_freq = &rcg_dummy_freq,
1328 .base = &virt_bases[GCC_BASE],
1329 .c = {
1330 .dbg_name = "sdcc3_apps_clk_src",
1331 .ops = &clk_ops_rcg_mnd,
1332 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1333 CLK_INIT(sdcc3_apps_clk_src.c),
1334 },
1335};
1336
1337static struct rcg_clk sdcc4_apps_clk_src = {
1338 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1339 .set_rate = set_rate_mnd,
1340 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1341 .current_freq = &rcg_dummy_freq,
1342 .base = &virt_bases[GCC_BASE],
1343 .c = {
1344 .dbg_name = "sdcc4_apps_clk_src",
1345 .ops = &clk_ops_rcg_mnd,
1346 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1347 CLK_INIT(sdcc4_apps_clk_src.c),
1348 },
1349};
1350
1351static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1352 F(105000, cxo, 2, 1, 91),
1353 F_END
1354};
1355
1356static struct rcg_clk tsif_ref_clk_src = {
1357 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1358 .set_rate = set_rate_mnd,
1359 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1360 .current_freq = &rcg_dummy_freq,
1361 .base = &virt_bases[GCC_BASE],
1362 .c = {
1363 .dbg_name = "tsif_ref_clk_src",
1364 .ops = &clk_ops_rcg_mnd,
1365 VDD_DIG_FMAX_MAP1(LOW, 105500),
1366 CLK_INIT(tsif_ref_clk_src.c),
1367 },
1368};
1369
1370static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1371 F(60000000, gpll0, 10, 0, 0),
1372 F_END
1373};
1374
1375static struct rcg_clk usb30_mock_utmi_clk_src = {
1376 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1377 .set_rate = set_rate_hid,
1378 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1379 .current_freq = &rcg_dummy_freq,
1380 .base = &virt_bases[GCC_BASE],
1381 .c = {
1382 .dbg_name = "usb30_mock_utmi_clk_src",
1383 .ops = &clk_ops_rcg,
1384 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1385 CLK_INIT(usb30_mock_utmi_clk_src.c),
1386 },
1387};
1388
1389static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1390 F(75000000, gpll0, 8, 0, 0),
1391 F_END
1392};
1393
1394static struct rcg_clk usb_hs_system_clk_src = {
1395 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1396 .set_rate = set_rate_hid,
1397 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1398 .current_freq = &rcg_dummy_freq,
1399 .base = &virt_bases[GCC_BASE],
1400 .c = {
1401 .dbg_name = "usb_hs_system_clk_src",
1402 .ops = &clk_ops_rcg,
1403 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1404 CLK_INIT(usb_hs_system_clk_src.c),
1405 },
1406};
1407
1408static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1409 F_HSIC(480000000, gpll1, 1, 0, 0),
1410 F_END
1411};
1412
1413static struct rcg_clk usb_hsic_clk_src = {
1414 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1415 .set_rate = set_rate_hid,
1416 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1417 .current_freq = &rcg_dummy_freq,
1418 .base = &virt_bases[GCC_BASE],
1419 .c = {
1420 .dbg_name = "usb_hsic_clk_src",
1421 .ops = &clk_ops_rcg,
1422 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1423 CLK_INIT(usb_hsic_clk_src.c),
1424 },
1425};
1426
1427static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1428 F(9600000, cxo, 2, 0, 0),
1429 F_END
1430};
1431
1432static struct rcg_clk usb_hsic_io_cal_clk_src = {
1433 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1434 .set_rate = set_rate_hid,
1435 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1436 .current_freq = &rcg_dummy_freq,
1437 .base = &virt_bases[GCC_BASE],
1438 .c = {
1439 .dbg_name = "usb_hsic_io_cal_clk_src",
1440 .ops = &clk_ops_rcg,
1441 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1442 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1443 },
1444};
1445
1446static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1447 F(75000000, gpll0, 8, 0, 0),
1448 F_END
1449};
1450
1451static struct rcg_clk usb_hsic_system_clk_src = {
1452 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1453 .set_rate = set_rate_hid,
1454 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1455 .current_freq = &rcg_dummy_freq,
1456 .base = &virt_bases[GCC_BASE],
1457 .c = {
1458 .dbg_name = "usb_hsic_system_clk_src",
1459 .ops = &clk_ops_rcg,
1460 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1461 CLK_INIT(usb_hsic_system_clk_src.c),
1462 },
1463};
1464
1465static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1466 .cbcr_reg = BAM_DMA_AHB_CBCR,
1467 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1468 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001469 .base = &virt_bases[GCC_BASE],
1470 .c = {
1471 .dbg_name = "gcc_bam_dma_ahb_clk",
1472 .ops = &clk_ops_vote,
1473 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1474 },
1475};
1476
1477static struct local_vote_clk gcc_blsp1_ahb_clk = {
1478 .cbcr_reg = BLSP1_AHB_CBCR,
1479 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1480 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001481 .base = &virt_bases[GCC_BASE],
1482 .c = {
1483 .dbg_name = "gcc_blsp1_ahb_clk",
1484 .ops = &clk_ops_vote,
1485 CLK_INIT(gcc_blsp1_ahb_clk.c),
1486 },
1487};
1488
1489static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1490 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1491 .parent = &cxo_clk_src.c,
1492 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001493 .base = &virt_bases[GCC_BASE],
1494 .c = {
1495 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1496 .ops = &clk_ops_branch,
1497 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1498 },
1499};
1500
1501static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1502 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1503 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001504 .base = &virt_bases[GCC_BASE],
1505 .c = {
1506 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1507 .ops = &clk_ops_branch,
1508 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1509 },
1510};
1511
1512static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1513 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1514 .parent = &cxo_clk_src.c,
1515 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001516 .base = &virt_bases[GCC_BASE],
1517 .c = {
1518 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1519 .ops = &clk_ops_branch,
1520 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1521 },
1522};
1523
1524static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1525 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1526 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001527 .base = &virt_bases[GCC_BASE],
1528 .c = {
1529 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1530 .ops = &clk_ops_branch,
1531 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1532 },
1533};
1534
1535static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1536 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1537 .parent = &cxo_clk_src.c,
1538 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001539 .base = &virt_bases[GCC_BASE],
1540 .c = {
1541 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1542 .ops = &clk_ops_branch,
1543 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1544 },
1545};
1546
1547static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1548 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1549 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001550 .base = &virt_bases[GCC_BASE],
1551 .c = {
1552 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1553 .ops = &clk_ops_branch,
1554 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1555 },
1556};
1557
1558static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1559 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1560 .parent = &cxo_clk_src.c,
1561 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001562 .base = &virt_bases[GCC_BASE],
1563 .c = {
1564 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1565 .ops = &clk_ops_branch,
1566 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1567 },
1568};
1569
1570static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1571 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1572 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001573 .base = &virt_bases[GCC_BASE],
1574 .c = {
1575 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1576 .ops = &clk_ops_branch,
1577 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1578 },
1579};
1580
1581static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1582 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1583 .parent = &cxo_clk_src.c,
1584 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001585 .base = &virt_bases[GCC_BASE],
1586 .c = {
1587 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1588 .ops = &clk_ops_branch,
1589 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1590 },
1591};
1592
1593static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1594 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1595 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001596 .base = &virt_bases[GCC_BASE],
1597 .c = {
1598 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1599 .ops = &clk_ops_branch,
1600 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1601 },
1602};
1603
1604static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1605 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1606 .parent = &cxo_clk_src.c,
1607 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001608 .base = &virt_bases[GCC_BASE],
1609 .c = {
1610 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1611 .ops = &clk_ops_branch,
1612 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1613 },
1614};
1615
1616static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1617 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1618 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001619 .base = &virt_bases[GCC_BASE],
1620 .c = {
1621 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1622 .ops = &clk_ops_branch,
1623 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1624 },
1625};
1626
1627static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1628 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1629 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001630 .base = &virt_bases[GCC_BASE],
1631 .c = {
1632 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1633 .ops = &clk_ops_branch,
1634 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1635 },
1636};
1637
1638static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1639 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1640 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001641 .base = &virt_bases[GCC_BASE],
1642 .c = {
1643 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1644 .ops = &clk_ops_branch,
1645 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1646 },
1647};
1648
1649static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1650 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1651 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001652 .base = &virt_bases[GCC_BASE],
1653 .c = {
1654 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1655 .ops = &clk_ops_branch,
1656 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1657 },
1658};
1659
1660static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1661 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1662 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001663 .base = &virt_bases[GCC_BASE],
1664 .c = {
1665 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1666 .ops = &clk_ops_branch,
1667 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1668 },
1669};
1670
1671static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1672 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1673 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001674 .base = &virt_bases[GCC_BASE],
1675 .c = {
1676 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1677 .ops = &clk_ops_branch,
1678 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1679 },
1680};
1681
1682static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1683 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1684 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001685 .base = &virt_bases[GCC_BASE],
1686 .c = {
1687 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1688 .ops = &clk_ops_branch,
1689 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1690 },
1691};
1692
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001693static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1694 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1695 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1696 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001697 .base = &virt_bases[GCC_BASE],
1698 .c = {
1699 .dbg_name = "gcc_boot_rom_ahb_clk",
1700 .ops = &clk_ops_vote,
1701 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1702 },
1703};
1704
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001705static struct local_vote_clk gcc_blsp2_ahb_clk = {
1706 .cbcr_reg = BLSP2_AHB_CBCR,
1707 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1708 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709 .base = &virt_bases[GCC_BASE],
1710 .c = {
1711 .dbg_name = "gcc_blsp2_ahb_clk",
1712 .ops = &clk_ops_vote,
1713 CLK_INIT(gcc_blsp2_ahb_clk.c),
1714 },
1715};
1716
1717static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1718 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1719 .parent = &cxo_clk_src.c,
1720 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001721 .base = &virt_bases[GCC_BASE],
1722 .c = {
1723 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1724 .ops = &clk_ops_branch,
1725 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1726 },
1727};
1728
1729static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1730 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1731 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001732 .base = &virt_bases[GCC_BASE],
1733 .c = {
1734 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1735 .ops = &clk_ops_branch,
1736 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1737 },
1738};
1739
1740static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1741 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1742 .parent = &cxo_clk_src.c,
1743 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001744 .base = &virt_bases[GCC_BASE],
1745 .c = {
1746 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1747 .ops = &clk_ops_branch,
1748 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1749 },
1750};
1751
1752static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1753 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1754 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001755 .base = &virt_bases[GCC_BASE],
1756 .c = {
1757 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1758 .ops = &clk_ops_branch,
1759 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1760 },
1761};
1762
1763static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1764 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1765 .parent = &cxo_clk_src.c,
1766 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001767 .base = &virt_bases[GCC_BASE],
1768 .c = {
1769 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1770 .ops = &clk_ops_branch,
1771 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1772 },
1773};
1774
1775static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1776 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1777 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001778 .base = &virt_bases[GCC_BASE],
1779 .c = {
1780 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1781 .ops = &clk_ops_branch,
1782 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1783 },
1784};
1785
1786static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1787 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1788 .parent = &cxo_clk_src.c,
1789 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001790 .base = &virt_bases[GCC_BASE],
1791 .c = {
1792 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1793 .ops = &clk_ops_branch,
1794 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1795 },
1796};
1797
1798static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1799 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1800 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001801 .base = &virt_bases[GCC_BASE],
1802 .c = {
1803 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1804 .ops = &clk_ops_branch,
1805 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1806 },
1807};
1808
1809static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1810 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1811 .parent = &cxo_clk_src.c,
1812 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001813 .base = &virt_bases[GCC_BASE],
1814 .c = {
1815 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1816 .ops = &clk_ops_branch,
1817 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1818 },
1819};
1820
1821static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1822 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1823 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001824 .base = &virt_bases[GCC_BASE],
1825 .c = {
1826 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1827 .ops = &clk_ops_branch,
1828 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1829 },
1830};
1831
1832static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1833 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1834 .parent = &cxo_clk_src.c,
1835 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001836 .base = &virt_bases[GCC_BASE],
1837 .c = {
1838 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1839 .ops = &clk_ops_branch,
1840 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1841 },
1842};
1843
1844static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1845 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1846 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001847 .base = &virt_bases[GCC_BASE],
1848 .c = {
1849 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1850 .ops = &clk_ops_branch,
1851 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1852 },
1853};
1854
1855static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1856 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1857 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001858 .base = &virt_bases[GCC_BASE],
1859 .c = {
1860 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1861 .ops = &clk_ops_branch,
1862 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1863 },
1864};
1865
1866static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1867 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1868 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001869 .base = &virt_bases[GCC_BASE],
1870 .c = {
1871 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1872 .ops = &clk_ops_branch,
1873 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1874 },
1875};
1876
1877static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1878 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1879 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001880 .base = &virt_bases[GCC_BASE],
1881 .c = {
1882 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1883 .ops = &clk_ops_branch,
1884 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1885 },
1886};
1887
1888static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1889 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1890 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001891 .base = &virt_bases[GCC_BASE],
1892 .c = {
1893 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1894 .ops = &clk_ops_branch,
1895 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1896 },
1897};
1898
1899static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1900 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1901 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001902 .base = &virt_bases[GCC_BASE],
1903 .c = {
1904 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1905 .ops = &clk_ops_branch,
1906 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1907 },
1908};
1909
1910static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1911 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1912 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001913 .base = &virt_bases[GCC_BASE],
1914 .c = {
1915 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1916 .ops = &clk_ops_branch,
1917 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1918 },
1919};
1920
1921static struct local_vote_clk gcc_ce1_clk = {
1922 .cbcr_reg = CE1_CBCR,
1923 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1924 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001925 .base = &virt_bases[GCC_BASE],
1926 .c = {
1927 .dbg_name = "gcc_ce1_clk",
1928 .ops = &clk_ops_vote,
1929 CLK_INIT(gcc_ce1_clk.c),
1930 },
1931};
1932
1933static struct local_vote_clk gcc_ce1_ahb_clk = {
1934 .cbcr_reg = CE1_AHB_CBCR,
1935 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1936 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001937 .base = &virt_bases[GCC_BASE],
1938 .c = {
1939 .dbg_name = "gcc_ce1_ahb_clk",
1940 .ops = &clk_ops_vote,
1941 CLK_INIT(gcc_ce1_ahb_clk.c),
1942 },
1943};
1944
1945static struct local_vote_clk gcc_ce1_axi_clk = {
1946 .cbcr_reg = CE1_AXI_CBCR,
1947 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1948 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949 .base = &virt_bases[GCC_BASE],
1950 .c = {
1951 .dbg_name = "gcc_ce1_axi_clk",
1952 .ops = &clk_ops_vote,
1953 CLK_INIT(gcc_ce1_axi_clk.c),
1954 },
1955};
1956
1957static struct local_vote_clk gcc_ce2_clk = {
1958 .cbcr_reg = CE2_CBCR,
1959 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1960 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001961 .base = &virt_bases[GCC_BASE],
1962 .c = {
1963 .dbg_name = "gcc_ce2_clk",
1964 .ops = &clk_ops_vote,
1965 CLK_INIT(gcc_ce2_clk.c),
1966 },
1967};
1968
1969static struct local_vote_clk gcc_ce2_ahb_clk = {
1970 .cbcr_reg = CE2_AHB_CBCR,
1971 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1972 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001973 .base = &virt_bases[GCC_BASE],
1974 .c = {
1975 .dbg_name = "gcc_ce1_ahb_clk",
1976 .ops = &clk_ops_vote,
1977 CLK_INIT(gcc_ce1_ahb_clk.c),
1978 },
1979};
1980
1981static struct local_vote_clk gcc_ce2_axi_clk = {
1982 .cbcr_reg = CE2_AXI_CBCR,
1983 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1984 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001985 .base = &virt_bases[GCC_BASE],
1986 .c = {
1987 .dbg_name = "gcc_ce1_axi_clk",
1988 .ops = &clk_ops_vote,
1989 CLK_INIT(gcc_ce2_axi_clk.c),
1990 },
1991};
1992
1993static struct branch_clk gcc_gp1_clk = {
1994 .cbcr_reg = GP1_CBCR,
1995 .parent = &gp1_clk_src.c,
1996 .base = &virt_bases[GCC_BASE],
1997 .c = {
1998 .dbg_name = "gcc_gp1_clk",
1999 .ops = &clk_ops_branch,
2000 CLK_INIT(gcc_gp1_clk.c),
2001 },
2002};
2003
2004static struct branch_clk gcc_gp2_clk = {
2005 .cbcr_reg = GP2_CBCR,
2006 .parent = &gp2_clk_src.c,
2007 .base = &virt_bases[GCC_BASE],
2008 .c = {
2009 .dbg_name = "gcc_gp2_clk",
2010 .ops = &clk_ops_branch,
2011 CLK_INIT(gcc_gp2_clk.c),
2012 },
2013};
2014
2015static struct branch_clk gcc_gp3_clk = {
2016 .cbcr_reg = GP3_CBCR,
2017 .parent = &gp3_clk_src.c,
2018 .base = &virt_bases[GCC_BASE],
2019 .c = {
2020 .dbg_name = "gcc_gp3_clk",
2021 .ops = &clk_ops_branch,
2022 CLK_INIT(gcc_gp3_clk.c),
2023 },
2024};
2025
2026static struct branch_clk gcc_pdm2_clk = {
2027 .cbcr_reg = PDM2_CBCR,
2028 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002029 .base = &virt_bases[GCC_BASE],
2030 .c = {
2031 .dbg_name = "gcc_pdm2_clk",
2032 .ops = &clk_ops_branch,
2033 CLK_INIT(gcc_pdm2_clk.c),
2034 },
2035};
2036
2037static struct branch_clk gcc_pdm_ahb_clk = {
2038 .cbcr_reg = PDM_AHB_CBCR,
2039 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002040 .base = &virt_bases[GCC_BASE],
2041 .c = {
2042 .dbg_name = "gcc_pdm_ahb_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(gcc_pdm_ahb_clk.c),
2045 },
2046};
2047
2048static struct local_vote_clk gcc_prng_ahb_clk = {
2049 .cbcr_reg = PRNG_AHB_CBCR,
2050 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2051 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002052 .base = &virt_bases[GCC_BASE],
2053 .c = {
2054 .dbg_name = "gcc_prng_ahb_clk",
2055 .ops = &clk_ops_vote,
2056 CLK_INIT(gcc_prng_ahb_clk.c),
2057 },
2058};
2059
2060static struct branch_clk gcc_sdcc1_ahb_clk = {
2061 .cbcr_reg = SDCC1_AHB_CBCR,
2062 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002063 .base = &virt_bases[GCC_BASE],
2064 .c = {
2065 .dbg_name = "gcc_sdcc1_ahb_clk",
2066 .ops = &clk_ops_branch,
2067 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2068 },
2069};
2070
2071static struct branch_clk gcc_sdcc1_apps_clk = {
2072 .cbcr_reg = SDCC1_APPS_CBCR,
2073 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002074 .base = &virt_bases[GCC_BASE],
2075 .c = {
2076 .dbg_name = "gcc_sdcc1_apps_clk",
2077 .ops = &clk_ops_branch,
2078 CLK_INIT(gcc_sdcc1_apps_clk.c),
2079 },
2080};
2081
2082static struct branch_clk gcc_sdcc2_ahb_clk = {
2083 .cbcr_reg = SDCC2_AHB_CBCR,
2084 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002085 .base = &virt_bases[GCC_BASE],
2086 .c = {
2087 .dbg_name = "gcc_sdcc2_ahb_clk",
2088 .ops = &clk_ops_branch,
2089 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2090 },
2091};
2092
2093static struct branch_clk gcc_sdcc2_apps_clk = {
2094 .cbcr_reg = SDCC2_APPS_CBCR,
2095 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002096 .base = &virt_bases[GCC_BASE],
2097 .c = {
2098 .dbg_name = "gcc_sdcc2_apps_clk",
2099 .ops = &clk_ops_branch,
2100 CLK_INIT(gcc_sdcc2_apps_clk.c),
2101 },
2102};
2103
2104static struct branch_clk gcc_sdcc3_ahb_clk = {
2105 .cbcr_reg = SDCC3_AHB_CBCR,
2106 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002107 .base = &virt_bases[GCC_BASE],
2108 .c = {
2109 .dbg_name = "gcc_sdcc3_ahb_clk",
2110 .ops = &clk_ops_branch,
2111 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2112 },
2113};
2114
2115static struct branch_clk gcc_sdcc3_apps_clk = {
2116 .cbcr_reg = SDCC3_APPS_CBCR,
2117 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002118 .base = &virt_bases[GCC_BASE],
2119 .c = {
2120 .dbg_name = "gcc_sdcc3_apps_clk",
2121 .ops = &clk_ops_branch,
2122 CLK_INIT(gcc_sdcc3_apps_clk.c),
2123 },
2124};
2125
2126static struct branch_clk gcc_sdcc4_ahb_clk = {
2127 .cbcr_reg = SDCC4_AHB_CBCR,
2128 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002129 .base = &virt_bases[GCC_BASE],
2130 .c = {
2131 .dbg_name = "gcc_sdcc4_ahb_clk",
2132 .ops = &clk_ops_branch,
2133 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2134 },
2135};
2136
2137static struct branch_clk gcc_sdcc4_apps_clk = {
2138 .cbcr_reg = SDCC4_APPS_CBCR,
2139 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002140 .base = &virt_bases[GCC_BASE],
2141 .c = {
2142 .dbg_name = "gcc_sdcc4_apps_clk",
2143 .ops = &clk_ops_branch,
2144 CLK_INIT(gcc_sdcc4_apps_clk.c),
2145 },
2146};
2147
2148static struct branch_clk gcc_tsif_ahb_clk = {
2149 .cbcr_reg = TSIF_AHB_CBCR,
2150 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002151 .base = &virt_bases[GCC_BASE],
2152 .c = {
2153 .dbg_name = "gcc_tsif_ahb_clk",
2154 .ops = &clk_ops_branch,
2155 CLK_INIT(gcc_tsif_ahb_clk.c),
2156 },
2157};
2158
2159static struct branch_clk gcc_tsif_ref_clk = {
2160 .cbcr_reg = TSIF_REF_CBCR,
2161 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002162 .base = &virt_bases[GCC_BASE],
2163 .c = {
2164 .dbg_name = "gcc_tsif_ref_clk",
2165 .ops = &clk_ops_branch,
2166 CLK_INIT(gcc_tsif_ref_clk.c),
2167 },
2168};
2169
2170static struct branch_clk gcc_usb30_master_clk = {
2171 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002172 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002173 .parent = &usb30_master_clk_src.c,
2174 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002175 .base = &virt_bases[GCC_BASE],
2176 .c = {
2177 .dbg_name = "gcc_usb30_master_clk",
2178 .ops = &clk_ops_branch,
2179 CLK_INIT(gcc_usb30_master_clk.c),
2180 },
2181};
2182
2183static struct branch_clk gcc_usb30_mock_utmi_clk = {
2184 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2185 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002186 .base = &virt_bases[GCC_BASE],
2187 .c = {
2188 .dbg_name = "gcc_usb30_mock_utmi_clk",
2189 .ops = &clk_ops_branch,
2190 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2191 },
2192};
2193
2194static struct branch_clk gcc_usb_hs_ahb_clk = {
2195 .cbcr_reg = USB_HS_AHB_CBCR,
2196 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002197 .base = &virt_bases[GCC_BASE],
2198 .c = {
2199 .dbg_name = "gcc_usb_hs_ahb_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2202 },
2203};
2204
2205static struct branch_clk gcc_usb_hs_system_clk = {
2206 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002207 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002209 .base = &virt_bases[GCC_BASE],
2210 .c = {
2211 .dbg_name = "gcc_usb_hs_system_clk",
2212 .ops = &clk_ops_branch,
2213 CLK_INIT(gcc_usb_hs_system_clk.c),
2214 },
2215};
2216
2217static struct branch_clk gcc_usb_hsic_ahb_clk = {
2218 .cbcr_reg = USB_HSIC_AHB_CBCR,
2219 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .base = &virt_bases[GCC_BASE],
2221 .c = {
2222 .dbg_name = "gcc_usb_hsic_ahb_clk",
2223 .ops = &clk_ops_branch,
2224 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2225 },
2226};
2227
2228static struct branch_clk gcc_usb_hsic_clk = {
2229 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002230 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002231 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002232 .base = &virt_bases[GCC_BASE],
2233 .c = {
2234 .dbg_name = "gcc_usb_hsic_clk",
2235 .ops = &clk_ops_branch,
2236 CLK_INIT(gcc_usb_hsic_clk.c),
2237 },
2238};
2239
2240static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2241 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2242 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002243 .base = &virt_bases[GCC_BASE],
2244 .c = {
2245 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2246 .ops = &clk_ops_branch,
2247 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2248 },
2249};
2250
2251static struct branch_clk gcc_usb_hsic_system_clk = {
2252 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2253 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002254 .base = &virt_bases[GCC_BASE],
2255 .c = {
2256 .dbg_name = "gcc_usb_hsic_system_clk",
2257 .ops = &clk_ops_branch,
2258 CLK_INIT(gcc_usb_hsic_system_clk.c),
2259 },
2260};
2261
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002262struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2263 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2264 .has_sibling = 1,
2265 .base = &virt_bases[GCC_BASE],
2266 .c = {
2267 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2268 .ops = &clk_ops_branch,
2269 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2270 },
2271};
2272
2273struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2274 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2275 .has_sibling = 1,
2276 .base = &virt_bases[GCC_BASE],
2277 .c = {
2278 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2279 .ops = &clk_ops_branch,
2280 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2281 },
2282};
2283
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002284static struct branch_clk gcc_mss_cfg_ahb_clk = {
2285 .cbcr_reg = MSS_CFG_AHB_CBCR,
2286 .has_sibling = 1,
2287 .base = &virt_bases[GCC_BASE],
2288 .c = {
2289 .dbg_name = "gcc_mss_cfg_ahb_clk",
2290 .ops = &clk_ops_branch,
2291 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2292 },
2293};
2294
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002295static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002296 F_MM( 19200000, cxo, 1, 0, 0),
2297 F_MM(150000000, gpll0, 4, 0, 0),
2298 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002299 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002300 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002301 F_END
2302};
2303
2304static struct rcg_clk axi_clk_src = {
2305 .cmd_rcgr_reg = 0x5040,
2306 .set_rate = set_rate_hid,
2307 .freq_tbl = ftbl_mmss_axi_clk,
2308 .current_freq = &rcg_dummy_freq,
2309 .base = &virt_bases[MMSS_BASE],
2310 .c = {
2311 .dbg_name = "axi_clk_src",
2312 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002313 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2314 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002315 CLK_INIT(axi_clk_src.c),
2316 },
2317};
2318
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002319static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2320 F_MM( 19200000, cxo, 1, 0, 0),
2321 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002322 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002323 F_MM(400000000, mmpll0, 2, 0, 0),
2324 F_END
2325};
2326
2327struct rcg_clk ocmemnoc_clk_src = {
2328 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2329 .set_rate = set_rate_hid,
2330 .freq_tbl = ftbl_ocmemnoc_clk,
2331 .current_freq = &rcg_dummy_freq,
2332 .base = &virt_bases[MMSS_BASE],
2333 .c = {
2334 .dbg_name = "ocmemnoc_clk_src",
2335 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002336 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002337 HIGH, 400000000),
2338 CLK_INIT(ocmemnoc_clk_src.c),
2339 },
2340};
2341
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002342static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2343 F_MM(100000000, gpll0, 6, 0, 0),
2344 F_MM(200000000, mmpll0, 4, 0, 0),
2345 F_END
2346};
2347
2348static struct rcg_clk csi0_clk_src = {
2349 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2350 .set_rate = set_rate_hid,
2351 .freq_tbl = ftbl_camss_csi0_3_clk,
2352 .current_freq = &rcg_dummy_freq,
2353 .base = &virt_bases[MMSS_BASE],
2354 .c = {
2355 .dbg_name = "csi0_clk_src",
2356 .ops = &clk_ops_rcg,
2357 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2358 CLK_INIT(csi0_clk_src.c),
2359 },
2360};
2361
2362static struct rcg_clk csi1_clk_src = {
2363 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2364 .set_rate = set_rate_hid,
2365 .freq_tbl = ftbl_camss_csi0_3_clk,
2366 .current_freq = &rcg_dummy_freq,
2367 .base = &virt_bases[MMSS_BASE],
2368 .c = {
2369 .dbg_name = "csi1_clk_src",
2370 .ops = &clk_ops_rcg,
2371 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2372 CLK_INIT(csi1_clk_src.c),
2373 },
2374};
2375
2376static struct rcg_clk csi2_clk_src = {
2377 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2378 .set_rate = set_rate_hid,
2379 .freq_tbl = ftbl_camss_csi0_3_clk,
2380 .current_freq = &rcg_dummy_freq,
2381 .base = &virt_bases[MMSS_BASE],
2382 .c = {
2383 .dbg_name = "csi2_clk_src",
2384 .ops = &clk_ops_rcg,
2385 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2386 CLK_INIT(csi2_clk_src.c),
2387 },
2388};
2389
2390static struct rcg_clk csi3_clk_src = {
2391 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2392 .set_rate = set_rate_hid,
2393 .freq_tbl = ftbl_camss_csi0_3_clk,
2394 .current_freq = &rcg_dummy_freq,
2395 .base = &virt_bases[MMSS_BASE],
2396 .c = {
2397 .dbg_name = "csi3_clk_src",
2398 .ops = &clk_ops_rcg,
2399 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2400 CLK_INIT(csi3_clk_src.c),
2401 },
2402};
2403
2404static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2405 F_MM( 37500000, gpll0, 16, 0, 0),
2406 F_MM( 50000000, gpll0, 12, 0, 0),
2407 F_MM( 60000000, gpll0, 10, 0, 0),
2408 F_MM( 80000000, gpll0, 7.5, 0, 0),
2409 F_MM(100000000, gpll0, 6, 0, 0),
2410 F_MM(109090000, gpll0, 5.5, 0, 0),
2411 F_MM(150000000, gpll0, 4, 0, 0),
2412 F_MM(200000000, gpll0, 3, 0, 0),
2413 F_MM(228570000, mmpll0, 3.5, 0, 0),
2414 F_MM(266670000, mmpll0, 3, 0, 0),
2415 F_MM(320000000, mmpll0, 2.5, 0, 0),
2416 F_END
2417};
2418
2419static struct rcg_clk vfe0_clk_src = {
2420 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2421 .set_rate = set_rate_hid,
2422 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2423 .current_freq = &rcg_dummy_freq,
2424 .base = &virt_bases[MMSS_BASE],
2425 .c = {
2426 .dbg_name = "vfe0_clk_src",
2427 .ops = &clk_ops_rcg,
2428 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2429 HIGH, 320000000),
2430 CLK_INIT(vfe0_clk_src.c),
2431 },
2432};
2433
2434static struct rcg_clk vfe1_clk_src = {
2435 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2436 .set_rate = set_rate_hid,
2437 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2438 .current_freq = &rcg_dummy_freq,
2439 .base = &virt_bases[MMSS_BASE],
2440 .c = {
2441 .dbg_name = "vfe1_clk_src",
2442 .ops = &clk_ops_rcg,
2443 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2444 HIGH, 320000000),
2445 CLK_INIT(vfe1_clk_src.c),
2446 },
2447};
2448
2449static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2450 F_MM( 37500000, gpll0, 16, 0, 0),
2451 F_MM( 60000000, gpll0, 10, 0, 0),
2452 F_MM( 75000000, gpll0, 8, 0, 0),
2453 F_MM( 85710000, gpll0, 7, 0, 0),
2454 F_MM(100000000, gpll0, 6, 0, 0),
2455 F_MM(133330000, mmpll0, 6, 0, 0),
2456 F_MM(160000000, mmpll0, 5, 0, 0),
2457 F_MM(200000000, mmpll0, 4, 0, 0),
2458 F_MM(266670000, mmpll0, 3, 0, 0),
2459 F_MM(320000000, mmpll0, 2.5, 0, 0),
2460 F_END
2461};
2462
2463static struct rcg_clk mdp_clk_src = {
2464 .cmd_rcgr_reg = MDP_CMD_RCGR,
2465 .set_rate = set_rate_hid,
2466 .freq_tbl = ftbl_mdss_mdp_clk,
2467 .current_freq = &rcg_dummy_freq,
2468 .base = &virt_bases[MMSS_BASE],
2469 .c = {
2470 .dbg_name = "mdp_clk_src",
2471 .ops = &clk_ops_rcg,
2472 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2473 HIGH, 320000000),
2474 CLK_INIT(mdp_clk_src.c),
2475 },
2476};
2477
2478static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2479 F_MM(19200000, cxo, 1, 0, 0),
2480 F_END
2481};
2482
2483static struct rcg_clk cci_clk_src = {
2484 .cmd_rcgr_reg = CCI_CMD_RCGR,
2485 .set_rate = set_rate_hid,
2486 .freq_tbl = ftbl_camss_cci_cci_clk,
2487 .current_freq = &rcg_dummy_freq,
2488 .base = &virt_bases[MMSS_BASE],
2489 .c = {
2490 .dbg_name = "cci_clk_src",
2491 .ops = &clk_ops_rcg,
2492 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2493 CLK_INIT(cci_clk_src.c),
2494 },
2495};
2496
2497static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2498 F_MM( 10000, cxo, 16, 1, 120),
2499 F_MM( 20000, cxo, 16, 1, 50),
2500 F_MM( 6000000, gpll0, 10, 1, 10),
2501 F_MM(12000000, gpll0, 10, 1, 5),
2502 F_MM(13000000, gpll0, 10, 13, 60),
2503 F_MM(24000000, gpll0, 5, 1, 5),
2504 F_END
2505};
2506
2507static struct rcg_clk mmss_gp0_clk_src = {
2508 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2509 .set_rate = set_rate_mnd,
2510 .freq_tbl = ftbl_camss_gp0_1_clk,
2511 .current_freq = &rcg_dummy_freq,
2512 .base = &virt_bases[MMSS_BASE],
2513 .c = {
2514 .dbg_name = "mmss_gp0_clk_src",
2515 .ops = &clk_ops_rcg_mnd,
2516 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2517 CLK_INIT(mmss_gp0_clk_src.c),
2518 },
2519};
2520
2521static struct rcg_clk mmss_gp1_clk_src = {
2522 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2523 .set_rate = set_rate_mnd,
2524 .freq_tbl = ftbl_camss_gp0_1_clk,
2525 .current_freq = &rcg_dummy_freq,
2526 .base = &virt_bases[MMSS_BASE],
2527 .c = {
2528 .dbg_name = "mmss_gp1_clk_src",
2529 .ops = &clk_ops_rcg_mnd,
2530 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2531 CLK_INIT(mmss_gp1_clk_src.c),
2532 },
2533};
2534
2535static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2536 F_MM( 75000000, gpll0, 8, 0, 0),
2537 F_MM(150000000, gpll0, 4, 0, 0),
2538 F_MM(200000000, gpll0, 3, 0, 0),
2539 F_MM(228570000, mmpll0, 3.5, 0, 0),
2540 F_MM(266670000, mmpll0, 3, 0, 0),
2541 F_MM(320000000, mmpll0, 2.5, 0, 0),
2542 F_END
2543};
2544
2545static struct rcg_clk jpeg0_clk_src = {
2546 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2547 .set_rate = set_rate_hid,
2548 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2549 .current_freq = &rcg_dummy_freq,
2550 .base = &virt_bases[MMSS_BASE],
2551 .c = {
2552 .dbg_name = "jpeg0_clk_src",
2553 .ops = &clk_ops_rcg,
2554 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2555 HIGH, 320000000),
2556 CLK_INIT(jpeg0_clk_src.c),
2557 },
2558};
2559
2560static struct rcg_clk jpeg1_clk_src = {
2561 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2562 .set_rate = set_rate_hid,
2563 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2564 .current_freq = &rcg_dummy_freq,
2565 .base = &virt_bases[MMSS_BASE],
2566 .c = {
2567 .dbg_name = "jpeg1_clk_src",
2568 .ops = &clk_ops_rcg,
2569 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2570 HIGH, 320000000),
2571 CLK_INIT(jpeg1_clk_src.c),
2572 },
2573};
2574
2575static struct rcg_clk jpeg2_clk_src = {
2576 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2577 .set_rate = set_rate_hid,
2578 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2579 .current_freq = &rcg_dummy_freq,
2580 .base = &virt_bases[MMSS_BASE],
2581 .c = {
2582 .dbg_name = "jpeg2_clk_src",
2583 .ops = &clk_ops_rcg,
2584 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2585 HIGH, 320000000),
2586 CLK_INIT(jpeg2_clk_src.c),
2587 },
2588};
2589
2590static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2591 F_MM(66670000, gpll0, 9, 0, 0),
2592 F_END
2593};
2594
2595static struct rcg_clk mclk0_clk_src = {
2596 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2597 .set_rate = set_rate_hid,
2598 .freq_tbl = ftbl_camss_mclk0_3_clk,
2599 .current_freq = &rcg_dummy_freq,
2600 .base = &virt_bases[MMSS_BASE],
2601 .c = {
2602 .dbg_name = "mclk0_clk_src",
2603 .ops = &clk_ops_rcg,
2604 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2605 CLK_INIT(mclk0_clk_src.c),
2606 },
2607};
2608
2609static struct rcg_clk mclk1_clk_src = {
2610 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2611 .set_rate = set_rate_hid,
2612 .freq_tbl = ftbl_camss_mclk0_3_clk,
2613 .current_freq = &rcg_dummy_freq,
2614 .base = &virt_bases[MMSS_BASE],
2615 .c = {
2616 .dbg_name = "mclk1_clk_src",
2617 .ops = &clk_ops_rcg,
2618 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2619 CLK_INIT(mclk1_clk_src.c),
2620 },
2621};
2622
2623static struct rcg_clk mclk2_clk_src = {
2624 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2625 .set_rate = set_rate_hid,
2626 .freq_tbl = ftbl_camss_mclk0_3_clk,
2627 .current_freq = &rcg_dummy_freq,
2628 .base = &virt_bases[MMSS_BASE],
2629 .c = {
2630 .dbg_name = "mclk2_clk_src",
2631 .ops = &clk_ops_rcg,
2632 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2633 CLK_INIT(mclk2_clk_src.c),
2634 },
2635};
2636
2637static struct rcg_clk mclk3_clk_src = {
2638 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2639 .set_rate = set_rate_hid,
2640 .freq_tbl = ftbl_camss_mclk0_3_clk,
2641 .current_freq = &rcg_dummy_freq,
2642 .base = &virt_bases[MMSS_BASE],
2643 .c = {
2644 .dbg_name = "mclk3_clk_src",
2645 .ops = &clk_ops_rcg,
2646 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2647 CLK_INIT(mclk3_clk_src.c),
2648 },
2649};
2650
2651static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2652 F_MM(100000000, gpll0, 6, 0, 0),
2653 F_MM(200000000, mmpll0, 4, 0, 0),
2654 F_END
2655};
2656
2657static struct rcg_clk csi0phytimer_clk_src = {
2658 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2659 .set_rate = set_rate_hid,
2660 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2661 .current_freq = &rcg_dummy_freq,
2662 .base = &virt_bases[MMSS_BASE],
2663 .c = {
2664 .dbg_name = "csi0phytimer_clk_src",
2665 .ops = &clk_ops_rcg,
2666 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2667 CLK_INIT(csi0phytimer_clk_src.c),
2668 },
2669};
2670
2671static struct rcg_clk csi1phytimer_clk_src = {
2672 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2673 .set_rate = set_rate_hid,
2674 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2675 .current_freq = &rcg_dummy_freq,
2676 .base = &virt_bases[MMSS_BASE],
2677 .c = {
2678 .dbg_name = "csi1phytimer_clk_src",
2679 .ops = &clk_ops_rcg,
2680 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2681 CLK_INIT(csi1phytimer_clk_src.c),
2682 },
2683};
2684
2685static struct rcg_clk csi2phytimer_clk_src = {
2686 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2687 .set_rate = set_rate_hid,
2688 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2689 .current_freq = &rcg_dummy_freq,
2690 .base = &virt_bases[MMSS_BASE],
2691 .c = {
2692 .dbg_name = "csi2phytimer_clk_src",
2693 .ops = &clk_ops_rcg,
2694 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2695 CLK_INIT(csi2phytimer_clk_src.c),
2696 },
2697};
2698
2699static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2700 F_MM(150000000, gpll0, 4, 0, 0),
2701 F_MM(266670000, mmpll0, 3, 0, 0),
2702 F_MM(320000000, mmpll0, 2.5, 0, 0),
2703 F_END
2704};
2705
2706static struct rcg_clk cpp_clk_src = {
2707 .cmd_rcgr_reg = CPP_CMD_RCGR,
2708 .set_rate = set_rate_hid,
2709 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2710 .current_freq = &rcg_dummy_freq,
2711 .base = &virt_bases[MMSS_BASE],
2712 .c = {
2713 .dbg_name = "cpp_clk_src",
2714 .ops = &clk_ops_rcg,
2715 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2716 HIGH, 320000000),
2717 CLK_INIT(cpp_clk_src.c),
2718 },
2719};
2720
2721static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2722 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2723 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2724 F_END
2725};
2726
2727static struct rcg_clk byte0_clk_src = {
2728 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2729 .set_rate = set_rate_hid,
2730 .freq_tbl = ftbl_mdss_byte0_1_clk,
2731 .current_freq = &rcg_dummy_freq,
2732 .base = &virt_bases[MMSS_BASE],
2733 .c = {
2734 .dbg_name = "byte0_clk_src",
2735 .ops = &clk_ops_rcg,
2736 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2737 HIGH, 188000000),
2738 CLK_INIT(byte0_clk_src.c),
2739 },
2740};
2741
2742static struct rcg_clk byte1_clk_src = {
2743 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2744 .set_rate = set_rate_hid,
2745 .freq_tbl = ftbl_mdss_byte0_1_clk,
2746 .current_freq = &rcg_dummy_freq,
2747 .base = &virt_bases[MMSS_BASE],
2748 .c = {
2749 .dbg_name = "byte1_clk_src",
2750 .ops = &clk_ops_rcg,
2751 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2752 HIGH, 188000000),
2753 CLK_INIT(byte1_clk_src.c),
2754 },
2755};
2756
2757static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2758 F_MM(19200000, cxo, 1, 0, 0),
2759 F_END
2760};
2761
2762static struct rcg_clk edpaux_clk_src = {
2763 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2764 .set_rate = set_rate_hid,
2765 .freq_tbl = ftbl_mdss_edpaux_clk,
2766 .current_freq = &rcg_dummy_freq,
2767 .base = &virt_bases[MMSS_BASE],
2768 .c = {
2769 .dbg_name = "edpaux_clk_src",
2770 .ops = &clk_ops_rcg,
2771 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2772 CLK_INIT(edpaux_clk_src.c),
2773 },
2774};
2775
2776static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2777 F_MDSS(135000000, edppll_270, 2, 0, 0),
2778 F_MDSS(270000000, edppll_270, 11, 0, 0),
2779 F_END
2780};
2781
2782static struct rcg_clk edplink_clk_src = {
2783 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2784 .set_rate = set_rate_hid,
2785 .freq_tbl = ftbl_mdss_edplink_clk,
2786 .current_freq = &rcg_dummy_freq,
2787 .base = &virt_bases[MMSS_BASE],
2788 .c = {
2789 .dbg_name = "edplink_clk_src",
2790 .ops = &clk_ops_rcg,
2791 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2792 CLK_INIT(edplink_clk_src.c),
2793 },
2794};
2795
2796static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2797 F_MDSS(175000000, edppll_350, 2, 0, 0),
2798 F_MDSS(350000000, edppll_350, 11, 0, 0),
2799 F_END
2800};
2801
2802static struct rcg_clk edppixel_clk_src = {
2803 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2804 .set_rate = set_rate_mnd,
2805 .freq_tbl = ftbl_mdss_edppixel_clk,
2806 .current_freq = &rcg_dummy_freq,
2807 .base = &virt_bases[MMSS_BASE],
2808 .c = {
2809 .dbg_name = "edppixel_clk_src",
2810 .ops = &clk_ops_rcg_mnd,
2811 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2812 CLK_INIT(edppixel_clk_src.c),
2813 },
2814};
2815
2816static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2817 F_MM(19200000, cxo, 1, 0, 0),
2818 F_END
2819};
2820
2821static struct rcg_clk esc0_clk_src = {
2822 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2823 .set_rate = set_rate_hid,
2824 .freq_tbl = ftbl_mdss_esc0_1_clk,
2825 .current_freq = &rcg_dummy_freq,
2826 .base = &virt_bases[MMSS_BASE],
2827 .c = {
2828 .dbg_name = "esc0_clk_src",
2829 .ops = &clk_ops_rcg,
2830 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2831 CLK_INIT(esc0_clk_src.c),
2832 },
2833};
2834
2835static struct rcg_clk esc1_clk_src = {
2836 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2837 .set_rate = set_rate_hid,
2838 .freq_tbl = ftbl_mdss_esc0_1_clk,
2839 .current_freq = &rcg_dummy_freq,
2840 .base = &virt_bases[MMSS_BASE],
2841 .c = {
2842 .dbg_name = "esc1_clk_src",
2843 .ops = &clk_ops_rcg,
2844 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2845 CLK_INIT(esc1_clk_src.c),
2846 },
2847};
2848
2849static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2850 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2851 F_END
2852};
2853
2854static struct rcg_clk extpclk_clk_src = {
2855 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2856 .set_rate = set_rate_hid,
2857 .freq_tbl = ftbl_mdss_extpclk_clk,
2858 .current_freq = &rcg_dummy_freq,
2859 .base = &virt_bases[MMSS_BASE],
2860 .c = {
2861 .dbg_name = "extpclk_clk_src",
2862 .ops = &clk_ops_rcg,
2863 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2864 CLK_INIT(extpclk_clk_src.c),
2865 },
2866};
2867
2868static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2869 F_MDSS(19200000, cxo, 1, 0, 0),
2870 F_END
2871};
2872
2873static struct rcg_clk hdmi_clk_src = {
2874 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2875 .set_rate = set_rate_hid,
2876 .freq_tbl = ftbl_mdss_hdmi_clk,
2877 .current_freq = &rcg_dummy_freq,
2878 .base = &virt_bases[MMSS_BASE],
2879 .c = {
2880 .dbg_name = "hdmi_clk_src",
2881 .ops = &clk_ops_rcg,
2882 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2883 CLK_INIT(hdmi_clk_src.c),
2884 },
2885};
2886
2887static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2888 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2889 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2890 F_END
2891};
2892
2893static struct rcg_clk pclk0_clk_src = {
2894 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2895 .set_rate = set_rate_mnd,
2896 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2897 .current_freq = &rcg_dummy_freq,
2898 .base = &virt_bases[MMSS_BASE],
2899 .c = {
2900 .dbg_name = "pclk0_clk_src",
2901 .ops = &clk_ops_rcg_mnd,
2902 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2903 CLK_INIT(pclk0_clk_src.c),
2904 },
2905};
2906
2907static struct rcg_clk pclk1_clk_src = {
2908 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2909 .set_rate = set_rate_mnd,
2910 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2911 .current_freq = &rcg_dummy_freq,
2912 .base = &virt_bases[MMSS_BASE],
2913 .c = {
2914 .dbg_name = "pclk1_clk_src",
2915 .ops = &clk_ops_rcg_mnd,
2916 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2917 CLK_INIT(pclk1_clk_src.c),
2918 },
2919};
2920
2921static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2922 F_MDSS(19200000, cxo, 1, 0, 0),
2923 F_END
2924};
2925
2926static struct rcg_clk vsync_clk_src = {
2927 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2928 .set_rate = set_rate_hid,
2929 .freq_tbl = ftbl_mdss_vsync_clk,
2930 .current_freq = &rcg_dummy_freq,
2931 .base = &virt_bases[MMSS_BASE],
2932 .c = {
2933 .dbg_name = "vsync_clk_src",
2934 .ops = &clk_ops_rcg,
2935 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2936 CLK_INIT(vsync_clk_src.c),
2937 },
2938};
2939
2940static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2941 F_MM( 50000000, gpll0, 12, 0, 0),
2942 F_MM(100000000, gpll0, 6, 0, 0),
2943 F_MM(133330000, mmpll0, 6, 0, 0),
2944 F_MM(200000000, mmpll0, 4, 0, 0),
2945 F_MM(266670000, mmpll0, 3, 0, 0),
2946 F_MM(410000000, mmpll3, 2, 0, 0),
2947 F_END
2948};
2949
2950static struct rcg_clk vcodec0_clk_src = {
2951 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2952 .set_rate = set_rate_mnd,
2953 .freq_tbl = ftbl_venus0_vcodec0_clk,
2954 .current_freq = &rcg_dummy_freq,
2955 .base = &virt_bases[MMSS_BASE],
2956 .c = {
2957 .dbg_name = "vcodec0_clk_src",
2958 .ops = &clk_ops_rcg_mnd,
2959 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2960 HIGH, 410000000),
2961 CLK_INIT(vcodec0_clk_src.c),
2962 },
2963};
2964
2965static struct branch_clk camss_cci_cci_ahb_clk = {
2966 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002967 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002968 .base = &virt_bases[MMSS_BASE],
2969 .c = {
2970 .dbg_name = "camss_cci_cci_ahb_clk",
2971 .ops = &clk_ops_branch,
2972 CLK_INIT(camss_cci_cci_ahb_clk.c),
2973 },
2974};
2975
2976static struct branch_clk camss_cci_cci_clk = {
2977 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2978 .parent = &cci_clk_src.c,
2979 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002980 .base = &virt_bases[MMSS_BASE],
2981 .c = {
2982 .dbg_name = "camss_cci_cci_clk",
2983 .ops = &clk_ops_branch,
2984 CLK_INIT(camss_cci_cci_clk.c),
2985 },
2986};
2987
2988static struct branch_clk camss_csi0_ahb_clk = {
2989 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002990 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002991 .base = &virt_bases[MMSS_BASE],
2992 .c = {
2993 .dbg_name = "camss_csi0_ahb_clk",
2994 .ops = &clk_ops_branch,
2995 CLK_INIT(camss_csi0_ahb_clk.c),
2996 },
2997};
2998
2999static struct branch_clk camss_csi0_clk = {
3000 .cbcr_reg = CAMSS_CSI0_CBCR,
3001 .parent = &csi0_clk_src.c,
3002 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003003 .base = &virt_bases[MMSS_BASE],
3004 .c = {
3005 .dbg_name = "camss_csi0_clk",
3006 .ops = &clk_ops_branch,
3007 CLK_INIT(camss_csi0_clk.c),
3008 },
3009};
3010
3011static struct branch_clk camss_csi0phy_clk = {
3012 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3013 .parent = &csi0_clk_src.c,
3014 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003015 .base = &virt_bases[MMSS_BASE],
3016 .c = {
3017 .dbg_name = "camss_csi0phy_clk",
3018 .ops = &clk_ops_branch,
3019 CLK_INIT(camss_csi0phy_clk.c),
3020 },
3021};
3022
3023static struct branch_clk camss_csi0pix_clk = {
3024 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3025 .parent = &csi0_clk_src.c,
3026 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003027 .base = &virt_bases[MMSS_BASE],
3028 .c = {
3029 .dbg_name = "camss_csi0pix_clk",
3030 .ops = &clk_ops_branch,
3031 CLK_INIT(camss_csi0pix_clk.c),
3032 },
3033};
3034
3035static struct branch_clk camss_csi0rdi_clk = {
3036 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3037 .parent = &csi0_clk_src.c,
3038 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003039 .base = &virt_bases[MMSS_BASE],
3040 .c = {
3041 .dbg_name = "camss_csi0rdi_clk",
3042 .ops = &clk_ops_branch,
3043 CLK_INIT(camss_csi0rdi_clk.c),
3044 },
3045};
3046
3047static struct branch_clk camss_csi1_ahb_clk = {
3048 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003049 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003050 .base = &virt_bases[MMSS_BASE],
3051 .c = {
3052 .dbg_name = "camss_csi1_ahb_clk",
3053 .ops = &clk_ops_branch,
3054 CLK_INIT(camss_csi1_ahb_clk.c),
3055 },
3056};
3057
3058static struct branch_clk camss_csi1_clk = {
3059 .cbcr_reg = CAMSS_CSI1_CBCR,
3060 .parent = &csi1_clk_src.c,
3061 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003062 .base = &virt_bases[MMSS_BASE],
3063 .c = {
3064 .dbg_name = "camss_csi1_clk",
3065 .ops = &clk_ops_branch,
3066 CLK_INIT(camss_csi1_clk.c),
3067 },
3068};
3069
3070static struct branch_clk camss_csi1phy_clk = {
3071 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3072 .parent = &csi1_clk_src.c,
3073 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003074 .base = &virt_bases[MMSS_BASE],
3075 .c = {
3076 .dbg_name = "camss_csi1phy_clk",
3077 .ops = &clk_ops_branch,
3078 CLK_INIT(camss_csi1phy_clk.c),
3079 },
3080};
3081
3082static struct branch_clk camss_csi1pix_clk = {
3083 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3084 .parent = &csi1_clk_src.c,
3085 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003086 .base = &virt_bases[MMSS_BASE],
3087 .c = {
3088 .dbg_name = "camss_csi1pix_clk",
3089 .ops = &clk_ops_branch,
3090 CLK_INIT(camss_csi1pix_clk.c),
3091 },
3092};
3093
3094static struct branch_clk camss_csi1rdi_clk = {
3095 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3096 .parent = &csi1_clk_src.c,
3097 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003098 .base = &virt_bases[MMSS_BASE],
3099 .c = {
3100 .dbg_name = "camss_csi1rdi_clk",
3101 .ops = &clk_ops_branch,
3102 CLK_INIT(camss_csi1rdi_clk.c),
3103 },
3104};
3105
3106static struct branch_clk camss_csi2_ahb_clk = {
3107 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003108 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003109 .base = &virt_bases[MMSS_BASE],
3110 .c = {
3111 .dbg_name = "camss_csi2_ahb_clk",
3112 .ops = &clk_ops_branch,
3113 CLK_INIT(camss_csi2_ahb_clk.c),
3114 },
3115};
3116
3117static struct branch_clk camss_csi2_clk = {
3118 .cbcr_reg = CAMSS_CSI2_CBCR,
3119 .parent = &csi2_clk_src.c,
3120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003121 .base = &virt_bases[MMSS_BASE],
3122 .c = {
3123 .dbg_name = "camss_csi2_clk",
3124 .ops = &clk_ops_branch,
3125 CLK_INIT(camss_csi2_clk.c),
3126 },
3127};
3128
3129static struct branch_clk camss_csi2phy_clk = {
3130 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3131 .parent = &csi2_clk_src.c,
3132 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003133 .base = &virt_bases[MMSS_BASE],
3134 .c = {
3135 .dbg_name = "camss_csi2phy_clk",
3136 .ops = &clk_ops_branch,
3137 CLK_INIT(camss_csi2phy_clk.c),
3138 },
3139};
3140
3141static struct branch_clk camss_csi2pix_clk = {
3142 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3143 .parent = &csi2_clk_src.c,
3144 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003145 .base = &virt_bases[MMSS_BASE],
3146 .c = {
3147 .dbg_name = "camss_csi2pix_clk",
3148 .ops = &clk_ops_branch,
3149 CLK_INIT(camss_csi2pix_clk.c),
3150 },
3151};
3152
3153static struct branch_clk camss_csi2rdi_clk = {
3154 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3155 .parent = &csi2_clk_src.c,
3156 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003157 .base = &virt_bases[MMSS_BASE],
3158 .c = {
3159 .dbg_name = "camss_csi2rdi_clk",
3160 .ops = &clk_ops_branch,
3161 CLK_INIT(camss_csi2rdi_clk.c),
3162 },
3163};
3164
3165static struct branch_clk camss_csi3_ahb_clk = {
3166 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003167 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003168 .base = &virt_bases[MMSS_BASE],
3169 .c = {
3170 .dbg_name = "camss_csi3_ahb_clk",
3171 .ops = &clk_ops_branch,
3172 CLK_INIT(camss_csi3_ahb_clk.c),
3173 },
3174};
3175
3176static struct branch_clk camss_csi3_clk = {
3177 .cbcr_reg = CAMSS_CSI3_CBCR,
3178 .parent = &csi3_clk_src.c,
3179 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003180 .base = &virt_bases[MMSS_BASE],
3181 .c = {
3182 .dbg_name = "camss_csi3_clk",
3183 .ops = &clk_ops_branch,
3184 CLK_INIT(camss_csi3_clk.c),
3185 },
3186};
3187
3188static struct branch_clk camss_csi3phy_clk = {
3189 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3190 .parent = &csi3_clk_src.c,
3191 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003192 .base = &virt_bases[MMSS_BASE],
3193 .c = {
3194 .dbg_name = "camss_csi3phy_clk",
3195 .ops = &clk_ops_branch,
3196 CLK_INIT(camss_csi3phy_clk.c),
3197 },
3198};
3199
3200static struct branch_clk camss_csi3pix_clk = {
3201 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3202 .parent = &csi3_clk_src.c,
3203 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003204 .base = &virt_bases[MMSS_BASE],
3205 .c = {
3206 .dbg_name = "camss_csi3pix_clk",
3207 .ops = &clk_ops_branch,
3208 CLK_INIT(camss_csi3pix_clk.c),
3209 },
3210};
3211
3212static struct branch_clk camss_csi3rdi_clk = {
3213 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3214 .parent = &csi3_clk_src.c,
3215 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003216 .base = &virt_bases[MMSS_BASE],
3217 .c = {
3218 .dbg_name = "camss_csi3rdi_clk",
3219 .ops = &clk_ops_branch,
3220 CLK_INIT(camss_csi3rdi_clk.c),
3221 },
3222};
3223
3224static struct branch_clk camss_csi_vfe0_clk = {
3225 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3226 .parent = &vfe0_clk_src.c,
3227 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003228 .base = &virt_bases[MMSS_BASE],
3229 .c = {
3230 .dbg_name = "camss_csi_vfe0_clk",
3231 .ops = &clk_ops_branch,
3232 CLK_INIT(camss_csi_vfe0_clk.c),
3233 },
3234};
3235
3236static struct branch_clk camss_csi_vfe1_clk = {
3237 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3238 .parent = &vfe1_clk_src.c,
3239 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003240 .base = &virt_bases[MMSS_BASE],
3241 .c = {
3242 .dbg_name = "camss_csi_vfe1_clk",
3243 .ops = &clk_ops_branch,
3244 CLK_INIT(camss_csi_vfe1_clk.c),
3245 },
3246};
3247
3248static struct branch_clk camss_gp0_clk = {
3249 .cbcr_reg = CAMSS_GP0_CBCR,
3250 .parent = &mmss_gp0_clk_src.c,
3251 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003252 .base = &virt_bases[MMSS_BASE],
3253 .c = {
3254 .dbg_name = "camss_gp0_clk",
3255 .ops = &clk_ops_branch,
3256 CLK_INIT(camss_gp0_clk.c),
3257 },
3258};
3259
3260static struct branch_clk camss_gp1_clk = {
3261 .cbcr_reg = CAMSS_GP1_CBCR,
3262 .parent = &mmss_gp1_clk_src.c,
3263 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003264 .base = &virt_bases[MMSS_BASE],
3265 .c = {
3266 .dbg_name = "camss_gp1_clk",
3267 .ops = &clk_ops_branch,
3268 CLK_INIT(camss_gp1_clk.c),
3269 },
3270};
3271
3272static struct branch_clk camss_ispif_ahb_clk = {
3273 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003274 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003275 .base = &virt_bases[MMSS_BASE],
3276 .c = {
3277 .dbg_name = "camss_ispif_ahb_clk",
3278 .ops = &clk_ops_branch,
3279 CLK_INIT(camss_ispif_ahb_clk.c),
3280 },
3281};
3282
3283static struct branch_clk camss_jpeg_jpeg0_clk = {
3284 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3285 .parent = &jpeg0_clk_src.c,
3286 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003287 .base = &virt_bases[MMSS_BASE],
3288 .c = {
3289 .dbg_name = "camss_jpeg_jpeg0_clk",
3290 .ops = &clk_ops_branch,
3291 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3292 },
3293};
3294
3295static struct branch_clk camss_jpeg_jpeg1_clk = {
3296 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3297 .parent = &jpeg1_clk_src.c,
3298 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003299 .base = &virt_bases[MMSS_BASE],
3300 .c = {
3301 .dbg_name = "camss_jpeg_jpeg1_clk",
3302 .ops = &clk_ops_branch,
3303 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3304 },
3305};
3306
3307static struct branch_clk camss_jpeg_jpeg2_clk = {
3308 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3309 .parent = &jpeg2_clk_src.c,
3310 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003311 .base = &virt_bases[MMSS_BASE],
3312 .c = {
3313 .dbg_name = "camss_jpeg_jpeg2_clk",
3314 .ops = &clk_ops_branch,
3315 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3316 },
3317};
3318
3319static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3320 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003321 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003322 .base = &virt_bases[MMSS_BASE],
3323 .c = {
3324 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3325 .ops = &clk_ops_branch,
3326 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3327 },
3328};
3329
3330static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3331 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3332 .parent = &axi_clk_src.c,
3333 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003334 .base = &virt_bases[MMSS_BASE],
3335 .c = {
3336 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3337 .ops = &clk_ops_branch,
3338 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3339 },
3340};
3341
3342static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3343 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003344 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003345 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003346 .base = &virt_bases[MMSS_BASE],
3347 .c = {
3348 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3349 .ops = &clk_ops_branch,
3350 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3351 },
3352};
3353
3354static struct branch_clk camss_mclk0_clk = {
3355 .cbcr_reg = CAMSS_MCLK0_CBCR,
3356 .parent = &mclk0_clk_src.c,
3357 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003358 .base = &virt_bases[MMSS_BASE],
3359 .c = {
3360 .dbg_name = "camss_mclk0_clk",
3361 .ops = &clk_ops_branch,
3362 CLK_INIT(camss_mclk0_clk.c),
3363 },
3364};
3365
3366static struct branch_clk camss_mclk1_clk = {
3367 .cbcr_reg = CAMSS_MCLK1_CBCR,
3368 .parent = &mclk1_clk_src.c,
3369 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003370 .base = &virt_bases[MMSS_BASE],
3371 .c = {
3372 .dbg_name = "camss_mclk1_clk",
3373 .ops = &clk_ops_branch,
3374 CLK_INIT(camss_mclk1_clk.c),
3375 },
3376};
3377
3378static struct branch_clk camss_mclk2_clk = {
3379 .cbcr_reg = CAMSS_MCLK2_CBCR,
3380 .parent = &mclk2_clk_src.c,
3381 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003382 .base = &virt_bases[MMSS_BASE],
3383 .c = {
3384 .dbg_name = "camss_mclk2_clk",
3385 .ops = &clk_ops_branch,
3386 CLK_INIT(camss_mclk2_clk.c),
3387 },
3388};
3389
3390static struct branch_clk camss_mclk3_clk = {
3391 .cbcr_reg = CAMSS_MCLK3_CBCR,
3392 .parent = &mclk3_clk_src.c,
3393 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003394 .base = &virt_bases[MMSS_BASE],
3395 .c = {
3396 .dbg_name = "camss_mclk3_clk",
3397 .ops = &clk_ops_branch,
3398 CLK_INIT(camss_mclk3_clk.c),
3399 },
3400};
3401
3402static struct branch_clk camss_micro_ahb_clk = {
3403 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003404 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003405 .base = &virt_bases[MMSS_BASE],
3406 .c = {
3407 .dbg_name = "camss_micro_ahb_clk",
3408 .ops = &clk_ops_branch,
3409 CLK_INIT(camss_micro_ahb_clk.c),
3410 },
3411};
3412
3413static struct branch_clk camss_phy0_csi0phytimer_clk = {
3414 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3415 .parent = &csi0phytimer_clk_src.c,
3416 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003417 .base = &virt_bases[MMSS_BASE],
3418 .c = {
3419 .dbg_name = "camss_phy0_csi0phytimer_clk",
3420 .ops = &clk_ops_branch,
3421 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3422 },
3423};
3424
3425static struct branch_clk camss_phy1_csi1phytimer_clk = {
3426 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3427 .parent = &csi1phytimer_clk_src.c,
3428 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003429 .base = &virt_bases[MMSS_BASE],
3430 .c = {
3431 .dbg_name = "camss_phy1_csi1phytimer_clk",
3432 .ops = &clk_ops_branch,
3433 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3434 },
3435};
3436
3437static struct branch_clk camss_phy2_csi2phytimer_clk = {
3438 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3439 .parent = &csi2phytimer_clk_src.c,
3440 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003441 .base = &virt_bases[MMSS_BASE],
3442 .c = {
3443 .dbg_name = "camss_phy2_csi2phytimer_clk",
3444 .ops = &clk_ops_branch,
3445 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3446 },
3447};
3448
3449static struct branch_clk camss_top_ahb_clk = {
3450 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003451 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003452 .base = &virt_bases[MMSS_BASE],
3453 .c = {
3454 .dbg_name = "camss_top_ahb_clk",
3455 .ops = &clk_ops_branch,
3456 CLK_INIT(camss_top_ahb_clk.c),
3457 },
3458};
3459
3460static struct branch_clk camss_vfe_cpp_ahb_clk = {
3461 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003462 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003463 .base = &virt_bases[MMSS_BASE],
3464 .c = {
3465 .dbg_name = "camss_vfe_cpp_ahb_clk",
3466 .ops = &clk_ops_branch,
3467 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3468 },
3469};
3470
3471static struct branch_clk camss_vfe_cpp_clk = {
3472 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3473 .parent = &cpp_clk_src.c,
3474 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003475 .base = &virt_bases[MMSS_BASE],
3476 .c = {
3477 .dbg_name = "camss_vfe_cpp_clk",
3478 .ops = &clk_ops_branch,
3479 CLK_INIT(camss_vfe_cpp_clk.c),
3480 },
3481};
3482
3483static struct branch_clk camss_vfe_vfe0_clk = {
3484 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3485 .parent = &vfe0_clk_src.c,
3486 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003487 .base = &virt_bases[MMSS_BASE],
3488 .c = {
3489 .dbg_name = "camss_vfe_vfe0_clk",
3490 .ops = &clk_ops_branch,
3491 CLK_INIT(camss_vfe_vfe0_clk.c),
3492 },
3493};
3494
3495static struct branch_clk camss_vfe_vfe1_clk = {
3496 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3497 .parent = &vfe1_clk_src.c,
3498 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003499 .base = &virt_bases[MMSS_BASE],
3500 .c = {
3501 .dbg_name = "camss_vfe_vfe1_clk",
3502 .ops = &clk_ops_branch,
3503 CLK_INIT(camss_vfe_vfe1_clk.c),
3504 },
3505};
3506
3507static struct branch_clk camss_vfe_vfe_ahb_clk = {
3508 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003509 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003510 .base = &virt_bases[MMSS_BASE],
3511 .c = {
3512 .dbg_name = "camss_vfe_vfe_ahb_clk",
3513 .ops = &clk_ops_branch,
3514 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3515 },
3516};
3517
3518static struct branch_clk camss_vfe_vfe_axi_clk = {
3519 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3520 .parent = &axi_clk_src.c,
3521 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003522 .base = &virt_bases[MMSS_BASE],
3523 .c = {
3524 .dbg_name = "camss_vfe_vfe_axi_clk",
3525 .ops = &clk_ops_branch,
3526 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3527 },
3528};
3529
3530static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3531 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003532 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003534 .base = &virt_bases[MMSS_BASE],
3535 .c = {
3536 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3537 .ops = &clk_ops_branch,
3538 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3539 },
3540};
3541
3542static struct branch_clk mdss_ahb_clk = {
3543 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003544 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .base = &virt_bases[MMSS_BASE],
3546 .c = {
3547 .dbg_name = "mdss_ahb_clk",
3548 .ops = &clk_ops_branch,
3549 CLK_INIT(mdss_ahb_clk.c),
3550 },
3551};
3552
3553static struct branch_clk mdss_axi_clk = {
3554 .cbcr_reg = MDSS_AXI_CBCR,
3555 .parent = &axi_clk_src.c,
3556 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .base = &virt_bases[MMSS_BASE],
3558 .c = {
3559 .dbg_name = "mdss_axi_clk",
3560 .ops = &clk_ops_branch,
3561 CLK_INIT(mdss_axi_clk.c),
3562 },
3563};
3564
3565static struct branch_clk mdss_byte0_clk = {
3566 .cbcr_reg = MDSS_BYTE0_CBCR,
3567 .parent = &byte0_clk_src.c,
3568 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003569 .base = &virt_bases[MMSS_BASE],
3570 .c = {
3571 .dbg_name = "mdss_byte0_clk",
3572 .ops = &clk_ops_branch,
3573 CLK_INIT(mdss_byte0_clk.c),
3574 },
3575};
3576
3577static struct branch_clk mdss_byte1_clk = {
3578 .cbcr_reg = MDSS_BYTE1_CBCR,
3579 .parent = &byte1_clk_src.c,
3580 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003581 .base = &virt_bases[MMSS_BASE],
3582 .c = {
3583 .dbg_name = "mdss_byte1_clk",
3584 .ops = &clk_ops_branch,
3585 CLK_INIT(mdss_byte1_clk.c),
3586 },
3587};
3588
3589static struct branch_clk mdss_edpaux_clk = {
3590 .cbcr_reg = MDSS_EDPAUX_CBCR,
3591 .parent = &edpaux_clk_src.c,
3592 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003593 .base = &virt_bases[MMSS_BASE],
3594 .c = {
3595 .dbg_name = "mdss_edpaux_clk",
3596 .ops = &clk_ops_branch,
3597 CLK_INIT(mdss_edpaux_clk.c),
3598 },
3599};
3600
3601static struct branch_clk mdss_edplink_clk = {
3602 .cbcr_reg = MDSS_EDPLINK_CBCR,
3603 .parent = &edplink_clk_src.c,
3604 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003605 .base = &virt_bases[MMSS_BASE],
3606 .c = {
3607 .dbg_name = "mdss_edplink_clk",
3608 .ops = &clk_ops_branch,
3609 CLK_INIT(mdss_edplink_clk.c),
3610 },
3611};
3612
3613static struct branch_clk mdss_edppixel_clk = {
3614 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3615 .parent = &edppixel_clk_src.c,
3616 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003617 .base = &virt_bases[MMSS_BASE],
3618 .c = {
3619 .dbg_name = "mdss_edppixel_clk",
3620 .ops = &clk_ops_branch,
3621 CLK_INIT(mdss_edppixel_clk.c),
3622 },
3623};
3624
3625static struct branch_clk mdss_esc0_clk = {
3626 .cbcr_reg = MDSS_ESC0_CBCR,
3627 .parent = &esc0_clk_src.c,
3628 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003629 .base = &virt_bases[MMSS_BASE],
3630 .c = {
3631 .dbg_name = "mdss_esc0_clk",
3632 .ops = &clk_ops_branch,
3633 CLK_INIT(mdss_esc0_clk.c),
3634 },
3635};
3636
3637static struct branch_clk mdss_esc1_clk = {
3638 .cbcr_reg = MDSS_ESC1_CBCR,
3639 .parent = &esc1_clk_src.c,
3640 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003641 .base = &virt_bases[MMSS_BASE],
3642 .c = {
3643 .dbg_name = "mdss_esc1_clk",
3644 .ops = &clk_ops_branch,
3645 CLK_INIT(mdss_esc1_clk.c),
3646 },
3647};
3648
3649static struct branch_clk mdss_extpclk_clk = {
3650 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3651 .parent = &extpclk_clk_src.c,
3652 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003653 .base = &virt_bases[MMSS_BASE],
3654 .c = {
3655 .dbg_name = "mdss_extpclk_clk",
3656 .ops = &clk_ops_branch,
3657 CLK_INIT(mdss_extpclk_clk.c),
3658 },
3659};
3660
3661static struct branch_clk mdss_hdmi_ahb_clk = {
3662 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003663 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003664 .base = &virt_bases[MMSS_BASE],
3665 .c = {
3666 .dbg_name = "mdss_hdmi_ahb_clk",
3667 .ops = &clk_ops_branch,
3668 CLK_INIT(mdss_hdmi_ahb_clk.c),
3669 },
3670};
3671
3672static struct branch_clk mdss_hdmi_clk = {
3673 .cbcr_reg = MDSS_HDMI_CBCR,
3674 .parent = &hdmi_clk_src.c,
3675 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003676 .base = &virt_bases[MMSS_BASE],
3677 .c = {
3678 .dbg_name = "mdss_hdmi_clk",
3679 .ops = &clk_ops_branch,
3680 CLK_INIT(mdss_hdmi_clk.c),
3681 },
3682};
3683
3684static struct branch_clk mdss_mdp_clk = {
3685 .cbcr_reg = MDSS_MDP_CBCR,
3686 .parent = &mdp_clk_src.c,
3687 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003688 .base = &virt_bases[MMSS_BASE],
3689 .c = {
3690 .dbg_name = "mdss_mdp_clk",
3691 .ops = &clk_ops_branch,
3692 CLK_INIT(mdss_mdp_clk.c),
3693 },
3694};
3695
3696static struct branch_clk mdss_mdp_lut_clk = {
3697 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3698 .parent = &mdp_clk_src.c,
3699 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003700 .base = &virt_bases[MMSS_BASE],
3701 .c = {
3702 .dbg_name = "mdss_mdp_lut_clk",
3703 .ops = &clk_ops_branch,
3704 CLK_INIT(mdss_mdp_lut_clk.c),
3705 },
3706};
3707
3708static struct branch_clk mdss_pclk0_clk = {
3709 .cbcr_reg = MDSS_PCLK0_CBCR,
3710 .parent = &pclk0_clk_src.c,
3711 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003712 .base = &virt_bases[MMSS_BASE],
3713 .c = {
3714 .dbg_name = "mdss_pclk0_clk",
3715 .ops = &clk_ops_branch,
3716 CLK_INIT(mdss_pclk0_clk.c),
3717 },
3718};
3719
3720static struct branch_clk mdss_pclk1_clk = {
3721 .cbcr_reg = MDSS_PCLK1_CBCR,
3722 .parent = &pclk1_clk_src.c,
3723 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003724 .base = &virt_bases[MMSS_BASE],
3725 .c = {
3726 .dbg_name = "mdss_pclk1_clk",
3727 .ops = &clk_ops_branch,
3728 CLK_INIT(mdss_pclk1_clk.c),
3729 },
3730};
3731
3732static struct branch_clk mdss_vsync_clk = {
3733 .cbcr_reg = MDSS_VSYNC_CBCR,
3734 .parent = &vsync_clk_src.c,
3735 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003736 .base = &virt_bases[MMSS_BASE],
3737 .c = {
3738 .dbg_name = "mdss_vsync_clk",
3739 .ops = &clk_ops_branch,
3740 CLK_INIT(mdss_vsync_clk.c),
3741 },
3742};
3743
3744static struct branch_clk mmss_misc_ahb_clk = {
3745 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003747 .base = &virt_bases[MMSS_BASE],
3748 .c = {
3749 .dbg_name = "mmss_misc_ahb_clk",
3750 .ops = &clk_ops_branch,
3751 CLK_INIT(mmss_misc_ahb_clk.c),
3752 },
3753};
3754
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3756 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003758 .base = &virt_bases[MMSS_BASE],
3759 .c = {
3760 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3761 .ops = &clk_ops_branch,
3762 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3763 },
3764};
3765
3766static struct branch_clk mmss_mmssnoc_axi_clk = {
3767 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3768 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003769 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770 .base = &virt_bases[MMSS_BASE],
3771 .c = {
3772 .dbg_name = "mmss_mmssnoc_axi_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3775 },
3776};
3777
3778static struct branch_clk mmss_s0_axi_clk = {
3779 .cbcr_reg = MMSS_S0_AXI_CBCR,
3780 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003781 /* The bus driver needs set_rate to go through to the parent */
3782 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003783 .base = &virt_bases[MMSS_BASE],
3784 .c = {
3785 .dbg_name = "mmss_s0_axi_clk",
3786 .ops = &clk_ops_branch,
3787 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003788 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003789 },
3790};
3791
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003792struct branch_clk ocmemnoc_clk = {
3793 .cbcr_reg = OCMEMNOC_CBCR,
3794 .parent = &ocmemnoc_clk_src.c,
3795 .has_sibling = 0,
3796 .bcr_reg = 0x50b0,
3797 .base = &virt_bases[MMSS_BASE],
3798 .c = {
3799 .dbg_name = "ocmemnoc_clk",
3800 .ops = &clk_ops_branch,
3801 CLK_INIT(ocmemnoc_clk.c),
3802 },
3803};
3804
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003805struct branch_clk ocmemcx_ocmemnoc_clk = {
3806 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3807 .parent = &ocmemnoc_clk_src.c,
3808 .has_sibling = 1,
3809 .base = &virt_bases[MMSS_BASE],
3810 .c = {
3811 .dbg_name = "ocmemcx_ocmemnoc_clk",
3812 .ops = &clk_ops_branch,
3813 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3814 },
3815};
3816
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817static struct branch_clk venus0_ahb_clk = {
3818 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003819 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003820 .base = &virt_bases[MMSS_BASE],
3821 .c = {
3822 .dbg_name = "venus0_ahb_clk",
3823 .ops = &clk_ops_branch,
3824 CLK_INIT(venus0_ahb_clk.c),
3825 },
3826};
3827
3828static struct branch_clk venus0_axi_clk = {
3829 .cbcr_reg = VENUS0_AXI_CBCR,
3830 .parent = &axi_clk_src.c,
3831 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003832 .base = &virt_bases[MMSS_BASE],
3833 .c = {
3834 .dbg_name = "venus0_axi_clk",
3835 .ops = &clk_ops_branch,
3836 CLK_INIT(venus0_axi_clk.c),
3837 },
3838};
3839
3840static struct branch_clk venus0_ocmemnoc_clk = {
3841 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003842 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003843 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003844 .base = &virt_bases[MMSS_BASE],
3845 .c = {
3846 .dbg_name = "venus0_ocmemnoc_clk",
3847 .ops = &clk_ops_branch,
3848 CLK_INIT(venus0_ocmemnoc_clk.c),
3849 },
3850};
3851
3852static struct branch_clk venus0_vcodec0_clk = {
3853 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3854 .parent = &vcodec0_clk_src.c,
3855 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003856 .base = &virt_bases[MMSS_BASE],
3857 .c = {
3858 .dbg_name = "venus0_vcodec0_clk",
3859 .ops = &clk_ops_branch,
3860 CLK_INIT(venus0_vcodec0_clk.c),
3861 },
3862};
3863
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003864static struct branch_clk oxilicx_axi_clk = {
3865 .cbcr_reg = OXILICX_AXI_CBCR,
3866 .parent = &axi_clk_src.c,
3867 .has_sibling = 1,
3868 .base = &virt_bases[MMSS_BASE],
3869 .c = {
3870 .dbg_name = "oxilicx_axi_clk",
3871 .ops = &clk_ops_branch,
3872 CLK_INIT(oxilicx_axi_clk.c),
3873 },
3874};
3875
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876static struct branch_clk oxili_gfx3d_clk = {
3877 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003878 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003879 .base = &virt_bases[MMSS_BASE],
3880 .c = {
3881 .dbg_name = "oxili_gfx3d_clk",
3882 .ops = &clk_ops_branch,
3883 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003884 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003885 },
3886};
3887
3888static struct branch_clk oxilicx_ahb_clk = {
3889 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003890 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003891 .base = &virt_bases[MMSS_BASE],
3892 .c = {
3893 .dbg_name = "oxilicx_ahb_clk",
3894 .ops = &clk_ops_branch,
3895 CLK_INIT(oxilicx_ahb_clk.c),
3896 },
3897};
3898
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003899static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3900 F_LPASS(28800000, lpapll0, 1, 15, 256),
3901 F_END
3902};
3903
3904static struct rcg_clk audio_core_slimbus_core_clk_src = {
3905 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3906 .set_rate = set_rate_mnd,
3907 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3908 .current_freq = &rcg_dummy_freq,
3909 .base = &virt_bases[LPASS_BASE],
3910 .c = {
3911 .dbg_name = "audio_core_slimbus_core_clk_src",
3912 .ops = &clk_ops_rcg_mnd,
3913 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3914 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3915 },
3916};
3917
3918static struct branch_clk audio_core_slimbus_core_clk = {
3919 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3920 .parent = &audio_core_slimbus_core_clk_src.c,
3921 .base = &virt_bases[LPASS_BASE],
3922 .c = {
3923 .dbg_name = "audio_core_slimbus_core_clk",
3924 .ops = &clk_ops_branch,
3925 CLK_INIT(audio_core_slimbus_core_clk.c),
3926 },
3927};
3928
3929static struct branch_clk audio_core_slimbus_lfabif_clk = {
3930 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3931 .has_sibling = 1,
3932 .base = &virt_bases[LPASS_BASE],
3933 .c = {
3934 .dbg_name = "audio_core_slimbus_lfabif_clk",
3935 .ops = &clk_ops_branch,
3936 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3937 },
3938};
3939
3940static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3941 F_LPASS( 512000, lpapll0, 16, 1, 60),
3942 F_LPASS( 768000, lpapll0, 16, 1, 40),
3943 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003944 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003945 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3946 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3947 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3948 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3949 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3950 F_LPASS(12288000, lpapll0, 10, 1, 4),
3951 F_END
3952};
3953
3954static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3955 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3956 .set_rate = set_rate_mnd,
3957 .freq_tbl = ftbl_audio_core_lpaif_clock,
3958 .current_freq = &rcg_dummy_freq,
3959 .base = &virt_bases[LPASS_BASE],
3960 .c = {
3961 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3962 .ops = &clk_ops_rcg_mnd,
3963 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3964 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3965 },
3966};
3967
3968static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3969 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3970 .set_rate = set_rate_mnd,
3971 .freq_tbl = ftbl_audio_core_lpaif_clock,
3972 .current_freq = &rcg_dummy_freq,
3973 .base = &virt_bases[LPASS_BASE],
3974 .c = {
3975 .dbg_name = "audio_core_lpaif_pri_clk_src",
3976 .ops = &clk_ops_rcg_mnd,
3977 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3978 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3979 },
3980};
3981
3982static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3983 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3984 .set_rate = set_rate_mnd,
3985 .freq_tbl = ftbl_audio_core_lpaif_clock,
3986 .current_freq = &rcg_dummy_freq,
3987 .base = &virt_bases[LPASS_BASE],
3988 .c = {
3989 .dbg_name = "audio_core_lpaif_sec_clk_src",
3990 .ops = &clk_ops_rcg_mnd,
3991 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3992 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3993 },
3994};
3995
3996static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3997 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3998 .set_rate = set_rate_mnd,
3999 .freq_tbl = ftbl_audio_core_lpaif_clock,
4000 .current_freq = &rcg_dummy_freq,
4001 .base = &virt_bases[LPASS_BASE],
4002 .c = {
4003 .dbg_name = "audio_core_lpaif_ter_clk_src",
4004 .ops = &clk_ops_rcg_mnd,
4005 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4006 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4007 },
4008};
4009
4010static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4011 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4012 .set_rate = set_rate_mnd,
4013 .freq_tbl = ftbl_audio_core_lpaif_clock,
4014 .current_freq = &rcg_dummy_freq,
4015 .base = &virt_bases[LPASS_BASE],
4016 .c = {
4017 .dbg_name = "audio_core_lpaif_quad_clk_src",
4018 .ops = &clk_ops_rcg_mnd,
4019 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4020 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4021 },
4022};
4023
4024static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4025 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4026 .set_rate = set_rate_mnd,
4027 .freq_tbl = ftbl_audio_core_lpaif_clock,
4028 .current_freq = &rcg_dummy_freq,
4029 .base = &virt_bases[LPASS_BASE],
4030 .c = {
4031 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4032 .ops = &clk_ops_rcg_mnd,
4033 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4034 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4035 },
4036};
4037
4038static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4039 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4040 .set_rate = set_rate_mnd,
4041 .freq_tbl = ftbl_audio_core_lpaif_clock,
4042 .current_freq = &rcg_dummy_freq,
4043 .base = &virt_bases[LPASS_BASE],
4044 .c = {
4045 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4046 .ops = &clk_ops_rcg_mnd,
4047 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4048 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4049 },
4050};
4051
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004052struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4053 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4054 .set_rate = set_rate_mnd,
4055 .freq_tbl = ftbl_audio_core_lpaif_clock,
4056 .current_freq = &rcg_dummy_freq,
4057 .base = &virt_bases[LPASS_BASE],
4058 .c = {
4059 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4060 .ops = &clk_ops_rcg_mnd,
4061 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4062 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4063 },
4064};
4065
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004066static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4067 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4068 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4069 .has_sibling = 1,
4070 .base = &virt_bases[LPASS_BASE],
4071 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004072 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004074 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004075 },
4076};
4077
4078static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4079 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004080 .has_sibling = 1,
4081 .base = &virt_bases[LPASS_BASE],
4082 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004083 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004085 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004086 },
4087};
4088
4089static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4090 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4091 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4092 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004093 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004094 .base = &virt_bases[LPASS_BASE],
4095 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004096 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004098 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004099 },
4100};
4101
4102static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4103 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4104 .parent = &audio_core_lpaif_pri_clk_src.c,
4105 .has_sibling = 1,
4106 .base = &virt_bases[LPASS_BASE],
4107 .c = {
4108 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4109 .ops = &clk_ops_branch,
4110 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4111 },
4112};
4113
4114static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4115 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004116 .has_sibling = 1,
4117 .base = &virt_bases[LPASS_BASE],
4118 .c = {
4119 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4120 .ops = &clk_ops_branch,
4121 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4122 },
4123};
4124
4125static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4126 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4127 .parent = &audio_core_lpaif_pri_clk_src.c,
4128 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004129 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004130 .base = &virt_bases[LPASS_BASE],
4131 .c = {
4132 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4133 .ops = &clk_ops_branch,
4134 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4135 },
4136};
4137
4138static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4139 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4140 .parent = &audio_core_lpaif_sec_clk_src.c,
4141 .has_sibling = 1,
4142 .base = &virt_bases[LPASS_BASE],
4143 .c = {
4144 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4145 .ops = &clk_ops_branch,
4146 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4147 },
4148};
4149
4150static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4151 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004152 .has_sibling = 1,
4153 .base = &virt_bases[LPASS_BASE],
4154 .c = {
4155 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4156 .ops = &clk_ops_branch,
4157 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4158 },
4159};
4160
4161static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4162 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4163 .parent = &audio_core_lpaif_sec_clk_src.c,
4164 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004165 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004166 .base = &virt_bases[LPASS_BASE],
4167 .c = {
4168 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4169 .ops = &clk_ops_branch,
4170 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4171 },
4172};
4173
4174static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4175 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4176 .parent = &audio_core_lpaif_ter_clk_src.c,
4177 .has_sibling = 1,
4178 .base = &virt_bases[LPASS_BASE],
4179 .c = {
4180 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4181 .ops = &clk_ops_branch,
4182 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4183 },
4184};
4185
4186static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4187 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004188 .has_sibling = 1,
4189 .base = &virt_bases[LPASS_BASE],
4190 .c = {
4191 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4192 .ops = &clk_ops_branch,
4193 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4194 },
4195};
4196
4197static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4198 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4199 .parent = &audio_core_lpaif_ter_clk_src.c,
4200 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004201 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004202 .base = &virt_bases[LPASS_BASE],
4203 .c = {
4204 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4205 .ops = &clk_ops_branch,
4206 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4207 },
4208};
4209
4210static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4211 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4212 .parent = &audio_core_lpaif_quad_clk_src.c,
4213 .has_sibling = 1,
4214 .base = &virt_bases[LPASS_BASE],
4215 .c = {
4216 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4217 .ops = &clk_ops_branch,
4218 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4219 },
4220};
4221
4222static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4223 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004224 .has_sibling = 1,
4225 .base = &virt_bases[LPASS_BASE],
4226 .c = {
4227 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4228 .ops = &clk_ops_branch,
4229 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4230 },
4231};
4232
4233static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4234 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4235 .parent = &audio_core_lpaif_quad_clk_src.c,
4236 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004237 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004238 .base = &virt_bases[LPASS_BASE],
4239 .c = {
4240 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4241 .ops = &clk_ops_branch,
4242 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4243 },
4244};
4245
4246static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4247 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004248 .has_sibling = 1,
4249 .base = &virt_bases[LPASS_BASE],
4250 .c = {
4251 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4252 .ops = &clk_ops_branch,
4253 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4254 },
4255};
4256
4257static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4258 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4259 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4260 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004261 .base = &virt_bases[LPASS_BASE],
4262 .c = {
4263 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4264 .ops = &clk_ops_branch,
4265 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4266 },
4267};
4268
4269static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4270 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4271 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4272 .has_sibling = 1,
4273 .base = &virt_bases[LPASS_BASE],
4274 .c = {
4275 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4276 .ops = &clk_ops_branch,
4277 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4278 },
4279};
4280
4281static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4282 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4283 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4284 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004285 .base = &virt_bases[LPASS_BASE],
4286 .c = {
4287 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4288 .ops = &clk_ops_branch,
4289 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4290 },
4291};
4292
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004293struct branch_clk audio_core_lpaif_pcmoe_clk = {
4294 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4295 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4296 .base = &virt_bases[LPASS_BASE],
4297 .c = {
4298 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4299 .ops = &clk_ops_branch,
4300 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4301 },
4302};
4303
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004304static struct branch_clk q6ss_ahb_lfabif_clk = {
4305 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4306 .has_sibling = 1,
4307 .base = &virt_bases[LPASS_BASE],
4308 .c = {
4309 .dbg_name = "q6ss_ahb_lfabif_clk",
4310 .ops = &clk_ops_branch,
4311 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4312 },
4313};
4314
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004315static struct branch_clk audio_core_ixfabric_clk = {
4316 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4317 .has_sibling = 1,
4318 .base = &virt_bases[LPASS_BASE],
4319 .c = {
4320 .dbg_name = "audio_core_ixfabric_clk",
4321 .ops = &clk_ops_branch,
4322 CLK_INIT(audio_core_ixfabric_clk.c),
4323 },
4324};
4325
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004326static struct branch_clk q6ss_xo_clk = {
4327 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4328 .bcr_reg = LPASS_Q6SS_BCR,
4329 .has_sibling = 1,
4330 .base = &virt_bases[LPASS_BASE],
4331 .c = {
4332 .dbg_name = "q6ss_xo_clk",
4333 .ops = &clk_ops_branch,
4334 CLK_INIT(q6ss_xo_clk.c),
4335 },
4336};
4337
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004338static struct branch_clk q6ss_ahbm_clk = {
4339 .cbcr_reg = Q6SS_AHBM_CBCR,
4340 .has_sibling = 1,
4341 .base = &virt_bases[LPASS_BASE],
4342 .c = {
4343 .dbg_name = "q6ss_ahbm_clk",
4344 .ops = &clk_ops_branch,
4345 CLK_INIT(q6ss_ahbm_clk.c),
4346 },
4347};
4348
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004349static struct branch_clk mss_xo_q6_clk = {
4350 .cbcr_reg = MSS_XO_Q6_CBCR,
4351 .bcr_reg = MSS_Q6SS_BCR,
4352 .has_sibling = 1,
4353 .base = &virt_bases[MSS_BASE],
4354 .c = {
4355 .dbg_name = "mss_xo_q6_clk",
4356 .ops = &clk_ops_branch,
4357 CLK_INIT(mss_xo_q6_clk.c),
4358 .depends = &gcc_mss_cfg_ahb_clk.c,
4359 },
4360};
4361
4362static struct branch_clk mss_bus_q6_clk = {
4363 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004364 .has_sibling = 1,
4365 .base = &virt_bases[MSS_BASE],
4366 .c = {
4367 .dbg_name = "mss_bus_q6_clk",
4368 .ops = &clk_ops_branch,
4369 CLK_INIT(mss_bus_q6_clk.c),
4370 .depends = &gcc_mss_cfg_ahb_clk.c,
4371 },
4372};
4373
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004374static DEFINE_CLK_MEASURE(l2_m_clk);
4375static DEFINE_CLK_MEASURE(krait0_m_clk);
4376static DEFINE_CLK_MEASURE(krait1_m_clk);
4377static DEFINE_CLK_MEASURE(krait2_m_clk);
4378static DEFINE_CLK_MEASURE(krait3_m_clk);
4379
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004380#ifdef CONFIG_DEBUG_FS
4381
4382struct measure_mux_entry {
4383 struct clk *c;
4384 int base;
4385 u32 debug_mux;
4386};
4387
4388struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004389 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4390 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4391 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4392 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004393 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004394 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4395 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4396 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4397 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4398 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4399 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4400 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4401 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4402 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4403 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4404 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4405 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4406 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4407 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4408 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4409 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4410 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4411 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4412 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4413 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4414 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4415 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4416 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4417 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4418 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4419 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4420 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4421 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4422 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4423 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4424 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4425 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4426 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004427 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004428 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4429 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4430 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4431 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4432 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4433 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4434 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4435 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4436 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4437 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4438 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4439 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4440 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4441 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4442 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4443 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4444 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4445 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4446 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4447 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4448 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4449 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4450 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4451 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4452 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4453 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4454 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4455 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4456 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4457 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4458 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004459 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004460 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004461 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004462 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4463 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4464 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4465 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4466 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4467 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4468 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4469 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4470 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4471 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4472 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4473 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4474 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4475 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4476 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4477 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4478 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4479 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4480 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4481 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4482 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4483 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4484 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4485 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4486 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4487 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4488 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4489 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4490 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4491 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4492 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4493 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4494 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4495 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4496 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4497 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4498 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4499 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4500 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4501 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4502 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4503 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4504 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4505 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4506 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4507 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4508 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4509 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4510 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4511 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4512 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4513 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4514 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4515 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4516 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4517 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4518 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4519 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4520 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4521 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4522 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4523 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4524 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4525 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4526 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4527 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4528 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4529 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4530 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4531 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4532 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4533 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004534 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004535 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4536 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004537 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4538 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004539 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004540 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004541 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4542 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4543
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004544 {&l2_m_clk, APCS_BASE, 0x0081},
4545 {&krait0_m_clk, APCS_BASE, 0x0080},
4546 {&krait1_m_clk, APCS_BASE, 0x0088},
4547 {&krait2_m_clk, APCS_BASE, 0x0090},
4548 {&krait3_m_clk, APCS_BASE, 0x0098},
4549
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004550 {&dummy_clk, N_BASES, 0x0000},
4551};
4552
4553static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4554{
4555 struct measure_clk *clk = to_measure_clk(c);
4556 unsigned long flags;
4557 u32 regval, clk_sel, i;
4558
4559 if (!parent)
4560 return -EINVAL;
4561
4562 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4563 if (measure_mux[i].c == parent)
4564 break;
4565
4566 if (measure_mux[i].c == &dummy_clk)
4567 return -EINVAL;
4568
4569 spin_lock_irqsave(&local_clock_reg_lock, flags);
4570 /*
4571 * Program the test vector, measurement period (sample_ticks)
4572 * and scaling multiplier.
4573 */
4574 clk->sample_ticks = 0x10000;
4575 clk->multiplier = 1;
4576
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004577 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004578 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4579 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4580 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4581
4582 switch (measure_mux[i].base) {
4583
4584 case GCC_BASE:
4585 clk_sel = measure_mux[i].debug_mux;
4586 break;
4587
4588 case MMSS_BASE:
4589 clk_sel = 0x02C;
4590 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4591 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4592
4593 /* Activate debug clock output */
4594 regval |= BIT(16);
4595 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4596 break;
4597
4598 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004599 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004600 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4601 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4602
4603 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004604 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004605 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4606 break;
4607
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004608 case MSS_BASE:
4609 clk_sel = 0x32;
4610 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4611 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4612 break;
4613
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004614 case APCS_BASE:
4615 clk->multiplier = 4;
4616 clk_sel = 0x16A;
4617 regval = measure_mux[i].debug_mux;
4618 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4619 break;
4620
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004621 default:
4622 return -EINVAL;
4623 }
4624
4625 /* Set debug mux clock index */
4626 regval = BVAL(8, 0, clk_sel);
4627 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4628
4629 /* Activate debug clock output */
4630 regval |= BIT(16);
4631 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4632
4633 /* Make sure test vector is set before starting measurements. */
4634 mb();
4635 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4636
4637 return 0;
4638}
4639
4640/* Sample clock for 'ticks' reference clock ticks. */
4641static u32 run_measurement(unsigned ticks)
4642{
4643 /* Stop counters and set the XO4 counter start value. */
4644 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4645
4646 /* Wait for timer to become ready. */
4647 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4648 BIT(25)) != 0)
4649 cpu_relax();
4650
4651 /* Run measurement and wait for completion. */
4652 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4653 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4654 BIT(25)) == 0)
4655 cpu_relax();
4656
4657 /* Return measured ticks. */
4658 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4659 BM(24, 0);
4660}
4661
4662/*
4663 * Perform a hardware rate measurement for a given clock.
4664 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4665 */
4666static unsigned long measure_clk_get_rate(struct clk *c)
4667{
4668 unsigned long flags;
4669 u32 gcc_xo4_reg_backup;
4670 u64 raw_count_short, raw_count_full;
4671 struct measure_clk *clk = to_measure_clk(c);
4672 unsigned ret;
4673
4674 ret = clk_prepare_enable(&cxo_clk_src.c);
4675 if (ret) {
4676 pr_warning("CXO clock failed to enable. Can't measure\n");
4677 return 0;
4678 }
4679
4680 spin_lock_irqsave(&local_clock_reg_lock, flags);
4681
4682 /* Enable CXO/4 and RINGOSC branch. */
4683 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4684 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4685
4686 /*
4687 * The ring oscillator counter will not reset if the measured clock
4688 * is not running. To detect this, run a short measurement before
4689 * the full measurement. If the raw results of the two are the same
4690 * then the clock must be off.
4691 */
4692
4693 /* Run a short measurement. (~1 ms) */
4694 raw_count_short = run_measurement(0x1000);
4695 /* Run a full measurement. (~14 ms) */
4696 raw_count_full = run_measurement(clk->sample_ticks);
4697
4698 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4699
4700 /* Return 0 if the clock is off. */
4701 if (raw_count_full == raw_count_short) {
4702 ret = 0;
4703 } else {
4704 /* Compute rate in Hz. */
4705 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4706 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4707 ret = (raw_count_full * clk->multiplier);
4708 }
4709
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004710 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004711 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4712
4713 clk_disable_unprepare(&cxo_clk_src.c);
4714
4715 return ret;
4716}
4717#else /* !CONFIG_DEBUG_FS */
4718static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4719{
4720 return -EINVAL;
4721}
4722
4723static unsigned long measure_clk_get_rate(struct clk *clk)
4724{
4725 return 0;
4726}
4727#endif /* CONFIG_DEBUG_FS */
4728
Matt Wagantallae053222012-05-14 19:42:07 -07004729static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004730 .set_parent = measure_clk_set_parent,
4731 .get_rate = measure_clk_get_rate,
4732};
4733
4734static struct measure_clk measure_clk = {
4735 .c = {
4736 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004737 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004738 CLK_INIT(measure_clk.c),
4739 },
4740 .multiplier = 1,
4741};
4742
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004743
4744static struct clk_lookup msm_clocks_8974_rumi[] = {
4745 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4746 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4747 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4748 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4749 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4750 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4751 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4752 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4753 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4754 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4755 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4756 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4757 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4758 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004759 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4760 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004761 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4762 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4763 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4764 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4765 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4766 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4767 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4768 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4769 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4770 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4771 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4772 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4773 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4774 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4775 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4776 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4777 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4778 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4779 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4780 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4781 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4782 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4783};
4784
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004785static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004786 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4787 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004788 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004789 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004790 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004791 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4792
4793 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004794 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004795 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004796 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4797 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004798 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004799 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004800 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004801 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4802 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4806 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4807 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4808 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4809 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004810 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004811 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004812 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4813 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4814 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4815
4816 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4817 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4818 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4819 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4820 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4821 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004822 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004823 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004824 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004825 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4826 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4827 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4828 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4829 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004830 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4831 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004832 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4833 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4834 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4835 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4836
4837 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4838 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4839 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4840 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4841 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4842 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4843
Mona Hossainb43e94b2012-05-07 08:52:06 -07004844 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4845 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4846 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4847 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4848
4849 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4850 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4851 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4852 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4853
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004854 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4855 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4856 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4857
4858 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4859 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4860 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4861
4862 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4863 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304864 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004865 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4866 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304867 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004868 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4869 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304870 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004871 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4872 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304873 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004874
4875 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4876 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4877
Manu Gautam51be9712012-06-06 14:54:52 +05304878 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4879 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4880 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4881 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4882 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4883 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4884 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4885 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004886
4887 /* Multimedia clocks */
4888 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004889 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4890 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4891 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004892 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4893 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4894 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004895 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4896 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4897 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004898 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4899 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4900 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4901 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004902 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4903 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4904 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4905 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4906 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4907 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4908 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4909 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4910 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4911 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4912 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4913 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4914 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4915 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4916 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4917 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4918 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4919 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4920 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4921 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4922 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4923 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4924 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4925 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4926 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4927 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4928 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4929 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4930 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4932 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4933 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4934 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4935 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004936 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4937 "fda64000.qcom,iommu"),
4938 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4939 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004940 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4941 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4942 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4943 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4944 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4945 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4946 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4947 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4948 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4949 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4950 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004951 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4952 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004953 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4954 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4955 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4956 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4957 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4958 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4959 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004960 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004961 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4962 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004963 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004964 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4965 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004966 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4967 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004968 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4969 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004970 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004971 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004972 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004973 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4974 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004975 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4976 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4977 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4978 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4979 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004980 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4981 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4982 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4983 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004984
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004985
4986 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004987 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004988 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4989 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4990 "fe12f000.slim"),
4991 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4992 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4993 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4994 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4995 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4996 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4997 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4998 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4999 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5000 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5001 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5002 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5003 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5004 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5005 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5006 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5007 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5008 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5009 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5010 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005011 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005012 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005013 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005014 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5015 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005016 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5017 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5018 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5019 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005020 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5021 "msm-dai-q6.4106"),
5022 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5023 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005024
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005025 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5026 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5027 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5028 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005029 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5030 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005031 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005032 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005033
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005034 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5035 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005036
5037 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5038 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5039 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5040 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5041 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5042 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5043 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5044 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5045 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5046 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5047
5048 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5049 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5050 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5051 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5052 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5053 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5054 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5055 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5056 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5057 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5058 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5059 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5060 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005061 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5062 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005063 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5064 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005065
5066 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5067 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5068 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5069 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5070 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5071 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5072 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5073 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5074 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5075 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5076 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5077 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5078 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5079 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5080
5081 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5082 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5083 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5084 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5085 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5086 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5087 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5088 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5089 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5090 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5091 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5092 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5093 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5094 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005095
5096 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5097 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5098 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5099 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5100 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005101};
5102
5103static struct pll_config_regs gpll0_regs __initdata = {
5104 .l_reg = (void __iomem *)GPLL0_L_REG,
5105 .m_reg = (void __iomem *)GPLL0_M_REG,
5106 .n_reg = (void __iomem *)GPLL0_N_REG,
5107 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5108 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5109 .base = &virt_bases[GCC_BASE],
5110};
5111
5112/* GPLL0 at 600 MHz, main output enabled. */
5113static struct pll_config gpll0_config __initdata = {
5114 .l = 0x1f,
5115 .m = 0x1,
5116 .n = 0x4,
5117 .vco_val = 0x0,
5118 .vco_mask = BM(21, 20),
5119 .pre_div_val = 0x0,
5120 .pre_div_mask = BM(14, 12),
5121 .post_div_val = 0x0,
5122 .post_div_mask = BM(9, 8),
5123 .mn_ena_val = BIT(24),
5124 .mn_ena_mask = BIT(24),
5125 .main_output_val = BIT(0),
5126 .main_output_mask = BIT(0),
5127};
5128
5129static struct pll_config_regs gpll1_regs __initdata = {
5130 .l_reg = (void __iomem *)GPLL1_L_REG,
5131 .m_reg = (void __iomem *)GPLL1_M_REG,
5132 .n_reg = (void __iomem *)GPLL1_N_REG,
5133 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5134 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5135 .base = &virt_bases[GCC_BASE],
5136};
5137
5138/* GPLL1 at 480 MHz, main output enabled. */
5139static struct pll_config gpll1_config __initdata = {
5140 .l = 0x19,
5141 .m = 0x0,
5142 .n = 0x1,
5143 .vco_val = 0x0,
5144 .vco_mask = BM(21, 20),
5145 .pre_div_val = 0x0,
5146 .pre_div_mask = BM(14, 12),
5147 .post_div_val = 0x0,
5148 .post_div_mask = BM(9, 8),
5149 .main_output_val = BIT(0),
5150 .main_output_mask = BIT(0),
5151};
5152
5153static struct pll_config_regs mmpll0_regs __initdata = {
5154 .l_reg = (void __iomem *)MMPLL0_L_REG,
5155 .m_reg = (void __iomem *)MMPLL0_M_REG,
5156 .n_reg = (void __iomem *)MMPLL0_N_REG,
5157 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5158 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5159 .base = &virt_bases[MMSS_BASE],
5160};
5161
5162/* MMPLL0 at 800 MHz, main output enabled. */
5163static struct pll_config mmpll0_config __initdata = {
5164 .l = 0x29,
5165 .m = 0x2,
5166 .n = 0x3,
5167 .vco_val = 0x0,
5168 .vco_mask = BM(21, 20),
5169 .pre_div_val = 0x0,
5170 .pre_div_mask = BM(14, 12),
5171 .post_div_val = 0x0,
5172 .post_div_mask = BM(9, 8),
5173 .mn_ena_val = BIT(24),
5174 .mn_ena_mask = BIT(24),
5175 .main_output_val = BIT(0),
5176 .main_output_mask = BIT(0),
5177};
5178
5179static struct pll_config_regs mmpll1_regs __initdata = {
5180 .l_reg = (void __iomem *)MMPLL1_L_REG,
5181 .m_reg = (void __iomem *)MMPLL1_M_REG,
5182 .n_reg = (void __iomem *)MMPLL1_N_REG,
5183 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5184 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5185 .base = &virt_bases[MMSS_BASE],
5186};
5187
5188/* MMPLL1 at 1000 MHz, main output enabled. */
5189static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005190 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005191 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005192 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005193 .vco_val = 0x0,
5194 .vco_mask = BM(21, 20),
5195 .pre_div_val = 0x0,
5196 .pre_div_mask = BM(14, 12),
5197 .post_div_val = 0x0,
5198 .post_div_mask = BM(9, 8),
5199 .mn_ena_val = BIT(24),
5200 .mn_ena_mask = BIT(24),
5201 .main_output_val = BIT(0),
5202 .main_output_mask = BIT(0),
5203};
5204
5205static struct pll_config_regs mmpll3_regs __initdata = {
5206 .l_reg = (void __iomem *)MMPLL3_L_REG,
5207 .m_reg = (void __iomem *)MMPLL3_M_REG,
5208 .n_reg = (void __iomem *)MMPLL3_N_REG,
5209 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5210 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5211 .base = &virt_bases[MMSS_BASE],
5212};
5213
5214/* MMPLL3 at 820 MHz, main output enabled. */
5215static struct pll_config mmpll3_config __initdata = {
5216 .l = 0x2A,
5217 .m = 0x11,
5218 .n = 0x18,
5219 .vco_val = 0x0,
5220 .vco_mask = BM(21, 20),
5221 .pre_div_val = 0x0,
5222 .pre_div_mask = BM(14, 12),
5223 .post_div_val = 0x0,
5224 .post_div_mask = BM(9, 8),
5225 .mn_ena_val = BIT(24),
5226 .mn_ena_mask = BIT(24),
5227 .main_output_val = BIT(0),
5228 .main_output_mask = BIT(0),
5229};
5230
5231static struct pll_config_regs lpapll0_regs __initdata = {
5232 .l_reg = (void __iomem *)LPAPLL_L_REG,
5233 .m_reg = (void __iomem *)LPAPLL_M_REG,
5234 .n_reg = (void __iomem *)LPAPLL_N_REG,
5235 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5236 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5237 .base = &virt_bases[LPASS_BASE],
5238};
5239
5240/* LPAPLL0 at 491.52 MHz, main output enabled. */
5241static struct pll_config lpapll0_config __initdata = {
5242 .l = 0x33,
5243 .m = 0x1,
5244 .n = 0x5,
5245 .vco_val = 0x0,
5246 .vco_mask = BM(21, 20),
5247 .pre_div_val = BVAL(14, 12, 0x1),
5248 .pre_div_mask = BM(14, 12),
5249 .post_div_val = 0x0,
5250 .post_div_mask = BM(9, 8),
5251 .mn_ena_val = BIT(24),
5252 .mn_ena_mask = BIT(24),
5253 .main_output_val = BIT(0),
5254 .main_output_mask = BIT(0),
5255};
5256
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005257#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005258#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005259
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005260#define PWR_ON_MASK BIT(31)
5261#define EN_REST_WAIT_MASK (0xF << 20)
5262#define EN_FEW_WAIT_MASK (0xF << 16)
5263#define CLK_DIS_WAIT_MASK (0xF << 12)
5264#define SW_OVERRIDE_MASK BIT(2)
5265#define HW_CONTROL_MASK BIT(1)
5266#define SW_COLLAPSE_MASK BIT(0)
5267
5268/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5269#define EN_REST_WAIT_VAL (0x2 << 20)
5270#define EN_FEW_WAIT_VAL (0x2 << 16)
5271#define CLK_DIS_WAIT_VAL (0x2 << 12)
5272#define GDSC_TIMEOUT_US 50000
5273
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005274static void __init reg_init(void)
5275{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005276 u32 regval, status;
5277 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005278
5279 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5280 & gpll0_clk_src.status_mask))
5281 configure_pll(&gpll0_config, &gpll0_regs, 1);
5282
5283 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5284 & gpll1_clk_src.status_mask))
5285 configure_pll(&gpll1_config, &gpll1_regs, 1);
5286
5287 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5288 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5289 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5290 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5291
Matt Wagantalle7502372012-08-08 00:10:10 -07005292 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005293 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005294 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005295 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5296
5297 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5298 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5299 regval |= BIT(0);
5300 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5301
5302 /*
5303 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5304 * register.
5305 */
5306 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005307
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -07005308 /* Clear a bit that forces-on certain USB HS and Krait clocks */
5309 writel_relaxed(0x0, GCC_REG_BASE(GCC_USB_BOOT_CLOCK_CTL));
5310 writel_relaxed(0x0, GCC_REG_BASE(GCC_KPSS_BOOT_CLOCK_CTL));
5311
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005312 /*
5313 * TODO: The following sequence enables the LPASS audio core GDSC.
5314 * Remove when this becomes unnecessary.
5315 */
5316
5317 /*
5318 * Disable HW trigger: collapse/restore occur based on registers writes.
5319 * Disable SW override: Use hardware state-machine for sequencing.
5320 */
5321 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5322 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5323
5324 /* Configure wait time between states. */
5325 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5326 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5327 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5328
5329 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5330 regval &= ~BIT(0);
5331 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5332
5333 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5334 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5335 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005336}
5337
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005338static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005339{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005340 clk_set_rate(&axi_clk_src.c, 282000000);
5341 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005342
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005343 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005344 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5345 * source. Sleep set vote is 0.
5346 */
5347 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5348 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5349
5350 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005351 * Hold an active set vote for CXO; this is because CXO is expected
5352 * to remain on whenever CPUs aren't power collapsed.
5353 */
5354 clk_prepare_enable(&cxo_a_clk_src.c);
5355
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005356 /* TODO: Temporarily enable a clock to allow access to LPASS core
5357 * registers.
5358 */
5359 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5360
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005361 /*
5362 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5363 * the bus driver is ready.
5364 */
5365 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5366 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5367
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005368 /* Set rates for single-rate clocks. */
5369 clk_set_rate(&usb30_master_clk_src.c,
5370 usb30_master_clk_src.freq_tbl[0].freq_hz);
5371 clk_set_rate(&tsif_ref_clk_src.c,
5372 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5373 clk_set_rate(&usb_hs_system_clk_src.c,
5374 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5375 clk_set_rate(&usb_hsic_clk_src.c,
5376 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5377 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5378 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5379 clk_set_rate(&usb_hsic_system_clk_src.c,
5380 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5381 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5382 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5383 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5384 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5385 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5386 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5387 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5388 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5389 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5390 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5391 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5392 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5393 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5394 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5395}
5396
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005397#define GCC_CC_PHYS 0xFC400000
5398#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005399
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005400#define MMSS_CC_PHYS 0xFD8C0000
5401#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005402
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005403#define LPASS_CC_PHYS 0xFE000000
5404#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005405
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005406#define MSS_CC_PHYS 0xFC980000
5407#define MSS_CC_SIZE SZ_16K
5408
5409#define APCS_GCC_CC_PHYS 0xF9011000
5410#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005411
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005412static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005413{
5414 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5415 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005416 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005417
5418 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5419 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005420 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005421
5422 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5423 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005424 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005425
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005426 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5427 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005428 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005429
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005430 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5431 if (!virt_bases[APCS_BASE])
5432 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5433
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005434 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005435
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005436 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5437 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005438 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005439
5440 /*
5441 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5442 * until late_init. This may not be necessary with clock handoff;
5443 * Investigate this code on a real non-simulator target to determine
5444 * its necessity.
5445 */
5446 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5447 rpm_regulator_enable(vdd_dig_reg);
5448
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005449 reg_init();
5450}
5451
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005452static int __init msm8974_clock_late_init(void)
5453{
5454 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5455}
5456
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005457static void __init msm8974_rumi_clock_pre_init(void)
5458{
5459 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5460 if (!virt_bases[GCC_BASE])
5461 panic("clock-8974: Unable to ioremap GCC memory!");
5462
5463 /* SDCC clocks are partially emulated in the RUMI */
5464 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5465 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5466 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5467 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5468
5469 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5470 if (IS_ERR(vdd_dig_reg))
5471 panic("clock-8974: Unable to get the vdd_dig regulator!");
5472
5473 /*
5474 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5475 * until late_init. This may not be necessary with clock handoff;
5476 * Investigate this code on a real non-simulator target to determine
5477 * its necessity.
5478 */
5479 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5480 rpm_regulator_enable(vdd_dig_reg);
5481}
5482
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005483struct clock_init_data msm8974_clock_init_data __initdata = {
5484 .table = msm_clocks_8974,
5485 .size = ARRAY_SIZE(msm_clocks_8974),
5486 .pre_init = msm8974_clock_pre_init,
5487 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005488 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005489};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005490
5491struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5492 .table = msm_clocks_8974_rumi,
5493 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5494 .pre_init = msm8974_rumi_clock_pre_init,
5495};