blob: 76d79a6d17626a3bd3f069c83172ba25a53bfa14 [file] [log] [blame]
Ofir Cohen06789f12012-01-16 09:43:13 +02001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/irq.h>
17#include <linux/io.h>
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -070018#include <linux/platform_data/qcom_crypto_device.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020019#include <linux/dma-mapping.h>
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -080020#include <sound/msm-dai-q6.h>
21#include <sound/apr_audio.h>
Ofir Cohen94213a72012-05-03 14:26:32 +030022#include <linux/usb/android.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070023#include <asm/hardware/gic.h>
Sahitya Tummala38295432011-09-29 10:08:45 +053024#include <asm/mach/flash.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070025#include <mach/board.h>
26#include <mach/msm_iomap.h>
Amit Blay5e4ec192011-10-20 09:16:54 +020027#include <mach/msm_hsusb.h>
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070028#include <mach/irqs.h>
29#include <mach/socinfo.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060030#include <mach/rpm.h>
Gagan Mac7a827642011-09-22 19:42:21 -060031#include <mach/msm_bus_board.h>
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -070032#include <asm/hardware/cache-l2x0.h>
Yan He092b7272011-09-21 15:25:03 -070033#include <mach/msm_sps.h>
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070034#include <mach/dma.h>
Matt Wagantall7cca4642012-02-01 16:43:24 -080035#include "pm.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070036#include "devices.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053037#include <mach/mpm.h>
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060038#include "spm.h"
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -060039#include "rpm_resources.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070040#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060041#include "rpm_stats.h"
42#include "rpm_log.h"
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -070043
Harini Jayaramaneba52672011-09-08 15:13:00 -060044/* Address of GSBI blocks */
45#define MSM_GSBI1_PHYS 0x16000000
46#define MSM_GSBI2_PHYS 0x16100000
47#define MSM_GSBI3_PHYS 0x16200000
Rohit Vaswani09666872011-08-23 17:41:54 -070048#define MSM_GSBI4_PHYS 0x16300000
Harini Jayaramaneba52672011-09-08 15:13:00 -060049#define MSM_GSBI5_PHYS 0x16400000
50
Rohit Vaswani09666872011-08-23 17:41:54 -070051#define MSM_UART4DM_PHYS (MSM_GSBI4_PHYS + 0x40000)
52
Harini Jayaramaneba52672011-09-08 15:13:00 -060053/* GSBI QUP devices */
54#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
55#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
56#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
57#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
58#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
59#define MSM_QUP_SIZE SZ_4K
60
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -070061/* Address of SSBI CMD */
62#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
63#define MSM_PMIC_SSBI_SIZE SZ_4K
64
Venkat Sudhir5efc4912012-05-15 17:10:35 -070065#define MSM_GPIO_I2C_CLK 16
66#define MSM_GPIO_I2C_SDA 17
67
Jeff Ohlstein7e668552011-10-06 16:17:25 -070068static struct msm_watchdog_pdata msm_watchdog_pdata = {
69 .pet_time = 10000,
70 .bark_time = 11000,
Rohit Vaswaniead426f2012-01-05 20:24:52 -080071 .has_secure = false,
72 .use_kernel_fiq = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070073};
74
75struct platform_device msm9615_device_watchdog = {
76 .name = "msm_watchdog",
77 .id = -1,
78 .dev = {
79 .platform_data = &msm_watchdog_pdata,
80 },
81};
82
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070083static struct resource msm_dmov_resource[] = {
84 {
85 .start = ADM_0_SCSS_1_IRQ,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070086 .flags = IORESOURCE_IRQ,
87 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070088 {
89 .start = 0x18320000,
90 .end = 0x18320000 + SZ_1M - 1,
91 .flags = IORESOURCE_MEM,
92 },
93};
94
95static struct msm_dmov_pdata msm_dmov_pdata = {
96 .sd = 1,
97 .sd_size = 0x800,
Jeff Ohlsteind19bf442011-09-09 12:48:18 -070098};
99
100struct platform_device msm9615_device_dmov = {
101 .name = "msm_dmov",
102 .id = -1,
103 .resource = msm_dmov_resource,
104 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700105 .dev = {
106 .platform_data = &msm_dmov_pdata,
107 },
Jeff Ohlsteind19bf442011-09-09 12:48:18 -0700108};
109
Ofir Cohen40a4e862011-12-08 15:17:52 +0200110#define MSM_USB_BAM_BASE 0x12502000
Ofir Cohen010009b2012-01-26 16:49:17 +0200111#define MSM_USB_BAM_SIZE SZ_16K
112#define MSM_HSIC_BAM_BASE 0x12542000
113#define MSM_HSIC_BAM_SIZE SZ_16K
Ofir Cohen40a4e862011-12-08 15:17:52 +0200114
Amit Blay5e4ec192011-10-20 09:16:54 +0200115static struct resource resources_otg[] = {
116 {
117 .start = MSM9615_HSUSB_PHYS,
118 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
119 .flags = IORESOURCE_MEM,
120 },
121 {
122 .start = USB1_HS_IRQ,
123 .end = USB1_HS_IRQ,
124 .flags = IORESOURCE_IRQ,
125 },
126};
127
128struct platform_device msm_device_otg = {
129 .name = "msm_otg",
130 .id = -1,
131 .num_resources = ARRAY_SIZE(resources_otg),
132 .resource = resources_otg,
133 .dev = {
134 .coherent_dma_mask = DMA_BIT_MASK(32),
135 },
136};
137
Amit Blay9b033682012-05-24 16:59:23 +0300138#define MSM_HSUSB_RESUME_GPIO 79
139
Amit Blay5e4ec192011-10-20 09:16:54 +0200140static struct resource resources_hsusb[] = {
141 {
142 .start = MSM9615_HSUSB_PHYS,
143 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_SIZE - 1,
144 .flags = IORESOURCE_MEM,
145 },
146 {
147 .start = USB1_HS_IRQ,
148 .end = USB1_HS_IRQ,
149 .flags = IORESOURCE_IRQ,
150 },
Amit Blay9b033682012-05-24 16:59:23 +0300151 {
152 .start = MSM_HSUSB_RESUME_GPIO,
153 .end = MSM_HSUSB_RESUME_GPIO,
154 .name = "USB_RESUME",
155 .flags = IORESOURCE_IO,
156 },
Amit Blay5e4ec192011-10-20 09:16:54 +0200157};
158
Ofir Cohen40a4e862011-12-08 15:17:52 +0200159static struct resource resources_usb_bam[] = {
160 {
161 .name = "usb_bam_addr",
162 .start = MSM_USB_BAM_BASE,
Ofir Cohen010009b2012-01-26 16:49:17 +0200163 .end = MSM_USB_BAM_BASE + MSM_USB_BAM_SIZE - 1,
Ofir Cohen40a4e862011-12-08 15:17:52 +0200164 .flags = IORESOURCE_MEM,
165 },
166 {
167 .name = "usb_bam_irq",
168 .start = USB1_HS_BAM_IRQ,
169 .end = USB1_HS_BAM_IRQ,
170 .flags = IORESOURCE_IRQ,
171 },
Ofir Cohen010009b2012-01-26 16:49:17 +0200172 {
173 .name = "hsic_bam_addr",
174 .start = MSM_HSIC_BAM_BASE,
175 .end = MSM_HSIC_BAM_BASE + MSM_HSIC_BAM_SIZE - 1,
176 .flags = IORESOURCE_MEM,
177 },
178 {
179 .name = "hsic_bam_irq",
180 .start = USB_HSIC_BAM_IRQ,
181 .end = USB_HSIC_BAM_IRQ,
182 .flags = IORESOURCE_IRQ,
183 },
Ofir Cohen40a4e862011-12-08 15:17:52 +0200184};
185
186struct platform_device msm_device_usb_bam = {
187 .name = "usb_bam",
188 .id = -1,
189 .num_resources = ARRAY_SIZE(resources_usb_bam),
190 .resource = resources_usb_bam,
191};
192
Amit Blay5e4ec192011-10-20 09:16:54 +0200193struct platform_device msm_device_gadget_peripheral = {
194 .name = "msm_hsusb",
195 .id = -1,
196 .num_resources = ARRAY_SIZE(resources_hsusb),
197 .resource = resources_hsusb,
198 .dev = {
199 .coherent_dma_mask = DMA_BIT_MASK(32),
200 },
201};
202
Ofir Cohen06789f12012-01-16 09:43:13 +0200203static struct resource resources_hsic_peripheral[] = {
204 {
205 .start = MSM9615_HSIC_PHYS,
206 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
207 .flags = IORESOURCE_MEM,
208 },
209 {
210 .start = USB_HSIC_IRQ,
211 .end = USB_HSIC_IRQ,
212 .flags = IORESOURCE_IRQ,
213 },
214};
215
216struct platform_device msm_device_hsic_peripheral = {
217 .name = "msm_hsic_peripheral",
218 .id = -1,
219 .num_resources = ARRAY_SIZE(resources_hsic_peripheral),
220 .resource = resources_hsic_peripheral,
221 .dev = {
222 .coherent_dma_mask = DMA_BIT_MASK(32),
223 },
224};
225
Amit Blay6a8d4f32011-11-21 10:36:25 +0200226static struct resource resources_hsusb_host[] = {
227 {
228 .start = MSM9615_HSUSB_PHYS,
229 .end = MSM9615_HSUSB_PHYS + MSM9615_HSUSB_PHYS - 1,
230 .flags = IORESOURCE_MEM,
231 },
232 {
233 .start = USB1_HS_IRQ,
234 .end = USB1_HS_IRQ,
235 .flags = IORESOURCE_IRQ,
236 },
237};
238
239static u64 dma_mask = DMA_BIT_MASK(32);
240struct platform_device msm_device_hsusb_host = {
241 .name = "msm_hsusb_host",
242 .id = -1,
243 .num_resources = ARRAY_SIZE(resources_hsusb_host),
244 .resource = resources_hsusb_host,
245 .dev = {
246 .dma_mask = &dma_mask,
247 .coherent_dma_mask = 0xffffffff,
248 },
249};
250
Lena Salman65bcf372012-02-14 15:33:32 +0200251static struct resource resources_hsic_host[] = {
252 {
253 .start = MSM9615_HSIC_PHYS,
254 .end = MSM9615_HSIC_PHYS + MSM9615_HSIC_SIZE - 1,
255 .flags = IORESOURCE_MEM,
256 },
257 {
258 .start = USB_HSIC_IRQ,
259 .end = USB_HSIC_IRQ,
260 .flags = IORESOURCE_IRQ,
261 },
262};
263
264struct platform_device msm_device_hsic_host = {
265 .name = "msm_hsic_host",
266 .id = -1,
267 .num_resources = ARRAY_SIZE(resources_hsic_host),
268 .resource = resources_hsic_host,
269 .dev = {
270 .dma_mask = &dma_mask,
271 .coherent_dma_mask = 0xffffffff,
272 },
273};
274
Rohit Vaswani09666872011-08-23 17:41:54 -0700275static struct resource resources_uart_gsbi4[] = {
276 {
277 .start = GSBI4_UARTDM_IRQ,
278 .end = GSBI4_UARTDM_IRQ,
279 .flags = IORESOURCE_IRQ,
280 },
281 {
282 .start = MSM_UART4DM_PHYS,
283 .end = MSM_UART4DM_PHYS + PAGE_SIZE - 1,
284 .name = "uartdm_resource",
285 .flags = IORESOURCE_MEM,
286 },
287 {
288 .start = MSM_GSBI4_PHYS,
289 .end = MSM_GSBI4_PHYS + PAGE_SIZE - 1,
290 .name = "gsbi_resource",
291 .flags = IORESOURCE_MEM,
292 },
293};
294
295struct platform_device msm9615_device_uart_gsbi4 = {
296 .name = "msm_serial_hsl",
297 .id = 0,
298 .num_resources = ARRAY_SIZE(resources_uart_gsbi4),
299 .resource = resources_uart_gsbi4,
300};
301
Harini Jayaramaneba52672011-09-08 15:13:00 -0600302static struct resource resources_qup_i2c_gsbi5[] = {
303 {
304 .name = "gsbi_qup_i2c_addr",
305 .start = MSM_GSBI5_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600306 .end = MSM_GSBI5_PHYS + 4 - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600307 .flags = IORESOURCE_MEM,
308 },
309 {
310 .name = "qup_phys_addr",
311 .start = MSM_GSBI5_QUP_PHYS,
Harini Jayaraman7a60bc12011-09-15 14:58:54 -0600312 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
Harini Jayaramaneba52672011-09-08 15:13:00 -0600313 .flags = IORESOURCE_MEM,
314 },
315 {
316 .name = "qup_err_intr",
317 .start = GSBI5_QUP_IRQ,
318 .end = GSBI5_QUP_IRQ,
319 .flags = IORESOURCE_IRQ,
320 },
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700321 {
322 .name = "i2c_clk",
323 .start = MSM_GPIO_I2C_CLK,
324 .end = MSM_GPIO_I2C_CLK,
325 .flags = IORESOURCE_IO,
326 },
327 {
328 .name = "i2c_sda",
329 .start = MSM_GPIO_I2C_SDA,
330 .end = MSM_GPIO_I2C_SDA,
331 .flags = IORESOURCE_IO,
332
333 },
Harini Jayaramaneba52672011-09-08 15:13:00 -0600334};
335
336struct platform_device msm9615_device_qup_i2c_gsbi5 = {
337 .name = "qup_i2c",
338 .id = 0,
339 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
340 .resource = resources_qup_i2c_gsbi5,
341};
342
Harini Jayaraman738c9312011-09-08 15:22:38 -0600343static struct resource resources_qup_spi_gsbi3[] = {
344 {
345 .name = "spi_base",
346 .start = MSM_GSBI3_QUP_PHYS,
347 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
348 .flags = IORESOURCE_MEM,
349 },
350 {
351 .name = "gsbi_base",
352 .start = MSM_GSBI3_PHYS,
353 .end = MSM_GSBI3_PHYS + 4 - 1,
354 .flags = IORESOURCE_MEM,
355 },
356 {
357 .name = "spi_irq_in",
358 .start = GSBI3_QUP_IRQ,
359 .end = GSBI3_QUP_IRQ,
360 .flags = IORESOURCE_IRQ,
361 },
362};
363
364struct platform_device msm9615_device_qup_spi_gsbi3 = {
365 .name = "spi_qsd",
366 .id = 0,
367 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi3),
368 .resource = resources_qup_spi_gsbi3,
369};
370
Sagar Dharia2a5378d2011-12-01 20:00:11 -0700371#define LPASS_SLIMBUS_PHYS 0x28080000
372#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
373#define LPASS_SLIMBUS_SLEW (MSM9615_TLMM_PHYS + 0x207C)
374/* Board info for the slimbus slave device */
375static struct resource slimbus_res[] = {
376 {
377 .start = LPASS_SLIMBUS_PHYS,
378 .end = LPASS_SLIMBUS_PHYS + 8191,
379 .flags = IORESOURCE_MEM,
380 .name = "slimbus_physical",
381 },
382 {
383 .start = LPASS_SLIMBUS_BAM_PHYS,
384 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
385 .flags = IORESOURCE_MEM,
386 .name = "slimbus_bam_physical",
387 },
388 {
389 .start = LPASS_SLIMBUS_SLEW,
390 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
391 .flags = IORESOURCE_MEM,
392 .name = "slimbus_slew_reg",
393 },
394 {
395 .start = SLIMBUS0_CORE_EE1_IRQ,
396 .end = SLIMBUS0_CORE_EE1_IRQ,
397 .flags = IORESOURCE_IRQ,
398 .name = "slimbus_irq",
399 },
400 {
401 .start = SLIMBUS0_BAM_EE1_IRQ,
402 .end = SLIMBUS0_BAM_EE1_IRQ,
403 .flags = IORESOURCE_IRQ,
404 .name = "slimbus_bam_irq",
405 },
406};
407
408struct platform_device msm9615_slim_ctrl = {
409 .name = "msm_slim_ctrl",
410 .id = 1,
411 .num_resources = ARRAY_SIZE(slimbus_res),
412 .resource = slimbus_res,
413 .dev = {
414 .coherent_dma_mask = 0xffffffffULL,
415 },
416};
417
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800418struct platform_device msm_pcm = {
419 .name = "msm-pcm-dsp",
420 .id = -1,
421};
422
423struct platform_device msm_multi_ch_pcm = {
424 .name = "msm-multi-ch-pcm-dsp",
425 .id = -1,
426};
427
428struct platform_device msm_pcm_routing = {
429 .name = "msm-pcm-routing",
430 .id = -1,
431};
432
433struct platform_device msm_cpudai0 = {
434 .name = "msm-dai-q6",
435 .id = 0x4000,
436};
437
438struct platform_device msm_cpudai1 = {
439 .name = "msm-dai-q6",
440 .id = 0x4001,
441};
442
443struct platform_device msm_cpudai_bt_rx = {
444 .name = "msm-dai-q6",
445 .id = 0x3000,
446};
447
448struct platform_device msm_cpudai_bt_tx = {
449 .name = "msm-dai-q6",
450 .id = 0x3001,
451};
452
453/*
454 * Machine specific data for AUX PCM Interface
455 * which the driver will be unware of.
456 */
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700457struct msm_dai_auxpcm_pdata auxpcm_pdata = {
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800458 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700459 .mode_8k = {
460 .mode = AFE_PCM_CFG_MODE_PCM,
461 .sync = AFE_PCM_CFG_SYNC_INT,
462 .frame = AFE_PCM_CFG_FRM_256BPF,
463 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
464 .slot = 0,
465 .data = AFE_PCM_CFG_CDATAOE_MASTER,
466 .pcm_clk_rate = 2048000,
467 },
468 .mode_16k = {
469 .mode = AFE_PCM_CFG_MODE_PCM,
470 .sync = AFE_PCM_CFG_SYNC_INT,
471 .frame = AFE_PCM_CFG_FRM_256BPF,
472 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
473 .slot = 0,
474 .data = AFE_PCM_CFG_CDATAOE_MASTER,
475 .pcm_clk_rate = 4096000,
476 }
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800477};
478
479struct platform_device msm_cpudai_auxpcm_rx = {
480 .name = "msm-dai-q6",
481 .id = 2,
482 .dev = {
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700483 .platform_data = &auxpcm_pdata,
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800484 },
485};
486
487struct platform_device msm_cpudai_auxpcm_tx = {
488 .name = "msm-dai-q6",
489 .id = 3,
Shiv Maliyappanahalli19e86e22012-03-28 17:27:26 -0700490 .dev = {
491 .platform_data = &auxpcm_pdata,
492 },
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800493};
494
495struct platform_device msm_cpu_fe = {
496 .name = "msm-dai-fe",
497 .id = -1,
498};
499
500struct platform_device msm_stub_codec = {
501 .name = "msm-stub-codec",
502 .id = 1,
503};
504
505struct platform_device msm_voice = {
506 .name = "msm-pcm-voice",
507 .id = -1,
508};
509
Venkat Sudhir5efc4912012-05-15 17:10:35 -0700510struct platform_device msm_i2s_cpudai0 = {
511 .name = "msm-dai-q6",
512 .id = PRIMARY_I2S_RX,
513};
514
515struct platform_device msm_i2s_cpudai1 = {
516 .name = "msm-dai-q6",
517 .id = PRIMARY_I2S_TX,
518};
Shiv Maliyappanahalli9ec55e92012-01-09 14:44:59 -0800519struct platform_device msm_voip = {
520 .name = "msm-voip-dsp",
521 .id = -1,
522};
523
524struct platform_device msm_compr_dsp = {
525 .name = "msm-compr-dsp",
526 .id = -1,
527};
528
529struct platform_device msm_pcm_hostless = {
530 .name = "msm-pcm-hostless",
531 .id = -1,
532};
533
534struct platform_device msm_cpudai_afe_01_rx = {
535 .name = "msm-dai-q6",
536 .id = 0xE0,
537};
538
539struct platform_device msm_cpudai_afe_01_tx = {
540 .name = "msm-dai-q6",
541 .id = 0xF0,
542};
543
544struct platform_device msm_cpudai_afe_02_rx = {
545 .name = "msm-dai-q6",
546 .id = 0xF1,
547};
548
549struct platform_device msm_cpudai_afe_02_tx = {
550 .name = "msm-dai-q6",
551 .id = 0xE1,
552};
553
554struct platform_device msm_pcm_afe = {
555 .name = "msm-pcm-afe",
556 .id = -1,
557};
558
Kenneth Heitkeaf3d3cf2011-09-08 11:45:31 -0700559static struct resource resources_ssbi_pmic1[] = {
560 {
561 .start = MSM_PMIC1_SSBI_CMD_PHYS,
562 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
563 .flags = IORESOURCE_MEM,
564 },
565};
566
567struct platform_device msm9615_device_ssbi_pmic1 = {
568 .name = "msm_ssbi",
569 .id = 0,
570 .resource = resources_ssbi_pmic1,
571 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
572};
573
Yan He092b7272011-09-21 15:25:03 -0700574static struct resource resources_sps[] = {
575 {
576 .name = "pipe_mem",
577 .start = 0x12800000,
578 .end = 0x12800000 + 0x4000 - 1,
579 .flags = IORESOURCE_MEM,
580 },
581 {
582 .name = "bamdma_dma",
583 .start = 0x12240000,
584 .end = 0x12240000 + 0x1000 - 1,
585 .flags = IORESOURCE_MEM,
586 },
587 {
588 .name = "bamdma_bam",
589 .start = 0x12244000,
590 .end = 0x12244000 + 0x4000 - 1,
591 .flags = IORESOURCE_MEM,
592 },
593 {
594 .name = "bamdma_irq",
595 .start = SPS_BAM_DMA_IRQ,
596 .end = SPS_BAM_DMA_IRQ,
597 .flags = IORESOURCE_IRQ,
598 },
599};
600
601struct msm_sps_platform_data msm_sps_pdata = {
602 .bamdma_restricted_pipes = 0x06,
603};
604
605struct platform_device msm_device_sps = {
606 .name = "msm_sps",
607 .id = -1,
608 .num_resources = ARRAY_SIZE(resources_sps),
609 .resource = resources_sps,
610 .dev.platform_data = &msm_sps_pdata,
611};
612
Sahitya Tummala38295432011-09-29 10:08:45 +0530613#define MSM_NAND_PHYS 0x1B400000
614static struct resource resources_nand[] = {
615 [0] = {
616 .name = "msm_nand_dmac",
617 .start = DMOV_NAND_CHAN,
618 .end = DMOV_NAND_CHAN,
619 .flags = IORESOURCE_DMA,
620 },
621 [1] = {
622 .name = "msm_nand_phys",
623 .start = MSM_NAND_PHYS,
624 .end = MSM_NAND_PHYS + 0x7FF,
625 .flags = IORESOURCE_MEM,
626 },
627};
628
629struct flash_platform_data msm_nand_data = {
630 .parts = NULL,
631 .nr_parts = 0,
632};
633
634struct platform_device msm_device_nand = {
635 .name = "msm_nand",
636 .id = -1,
637 .num_resources = ARRAY_SIZE(resources_nand),
638 .resource = resources_nand,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700639 .dev = {
Sahitya Tummala38295432011-09-29 10:08:45 +0530640 .platform_data = &msm_nand_data,
Siddartha Mohanadoss5d49cec2011-09-21 10:26:15 -0700641 },
642};
643
Jeff Hugo56b933a2011-09-28 14:42:05 -0600644struct platform_device msm_device_smd = {
645 .name = "msm_smd",
646 .id = -1,
647};
648
Eric Holmberg0c96e702011-11-08 18:04:31 -0700649struct platform_device msm_device_bam_dmux = {
650 .name = "BAM_RMNT",
651 .id = -1,
652};
653
Ramesh Masavarapu5ad37392011-10-10 10:44:10 -0700654#ifdef CONFIG_HW_RANDOM_MSM
655/* PRNG device */
656#define MSM_PRNG_PHYS 0x1A500000
657static struct resource rng_resources = {
658 .flags = IORESOURCE_MEM,
659 .start = MSM_PRNG_PHYS,
660 .end = MSM_PRNG_PHYS + SZ_512 - 1,
661};
662
663struct platform_device msm_device_rng = {
664 .name = "msm_rng",
665 .id = 0,
666 .num_resources = 1,
667 .resource = &rng_resources,
668};
669#endif
Krishna Kondadd794462011-10-01 00:19:29 -0700670
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700671#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
672 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
673 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
674 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
675
676#define QCE_SIZE 0x10000
677#define QCE_0_BASE 0x18500000
678
679#define QCE_HW_KEY_SUPPORT 0
680#define QCE_SHA_HMAC_SUPPORT 1
681#define QCE_SHARE_CE_RESOURCE 1
682#define QCE_CE_SHARED 0
683
684static struct resource qcrypto_resources[] = {
685 [0] = {
686 .start = QCE_0_BASE,
687 .end = QCE_0_BASE + QCE_SIZE - 1,
688 .flags = IORESOURCE_MEM,
689 },
690 [1] = {
691 .name = "crypto_channels",
692 .start = DMOV_CE_IN_CHAN,
693 .end = DMOV_CE_OUT_CHAN,
694 .flags = IORESOURCE_DMA,
695 },
696 [2] = {
697 .name = "crypto_crci_in",
698 .start = DMOV_CE_IN_CRCI,
699 .end = DMOV_CE_IN_CRCI,
700 .flags = IORESOURCE_DMA,
701 },
702 [3] = {
703 .name = "crypto_crci_out",
704 .start = DMOV_CE_OUT_CRCI,
705 .end = DMOV_CE_OUT_CRCI,
706 .flags = IORESOURCE_DMA,
707 },
708};
709
710static struct resource qcedev_resources[] = {
711 [0] = {
712 .start = QCE_0_BASE,
713 .end = QCE_0_BASE + QCE_SIZE - 1,
714 .flags = IORESOURCE_MEM,
715 },
716 [1] = {
717 .name = "crypto_channels",
718 .start = DMOV_CE_IN_CHAN,
719 .end = DMOV_CE_OUT_CHAN,
720 .flags = IORESOURCE_DMA,
721 },
722 [2] = {
723 .name = "crypto_crci_in",
724 .start = DMOV_CE_IN_CRCI,
725 .end = DMOV_CE_IN_CRCI,
726 .flags = IORESOURCE_DMA,
727 },
728 [3] = {
729 .name = "crypto_crci_out",
730 .start = DMOV_CE_OUT_CRCI,
731 .end = DMOV_CE_OUT_CRCI,
732 .flags = IORESOURCE_DMA,
733 },
734};
735
736#endif
737
738#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
739 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
740
741static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
742 .ce_shared = QCE_CE_SHARED,
743 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
744 .hw_key_support = QCE_HW_KEY_SUPPORT,
745 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800746 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700747};
748
749struct platform_device msm9615_qcrypto_device = {
750 .name = "qcrypto",
751 .id = 0,
752 .num_resources = ARRAY_SIZE(qcrypto_resources),
753 .resource = qcrypto_resources,
754 .dev = {
755 .coherent_dma_mask = DMA_BIT_MASK(32),
756 .platform_data = &qcrypto_ce_hw_suppport,
757 },
758};
759#endif
760
761#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
762 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
763
764static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
765 .ce_shared = QCE_CE_SHARED,
766 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
767 .hw_key_support = QCE_HW_KEY_SUPPORT,
768 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800769 .bus_scale_table = NULL,
Ramesh Masavarapuaa28b5b2011-10-21 10:26:03 -0700770};
771
772struct platform_device msm9615_qcedev_device = {
773 .name = "qce",
774 .id = 0,
775 .num_resources = ARRAY_SIZE(qcedev_resources),
776 .resource = qcedev_resources,
777 .dev = {
778 .coherent_dma_mask = DMA_BIT_MASK(32),
779 .platform_data = &qcedev_ce_hw_suppport,
780 },
781};
782#endif
783
Krishna Kondadd794462011-10-01 00:19:29 -0700784#define MSM_SDC1_BASE 0x12180000
785#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
786#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
Krishna Konda71aef182011-10-01 02:27:51 -0700787#define MSM_SDC2_BASE 0x12140000
788#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
789#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
Krishna Kondadd794462011-10-01 00:19:29 -0700790
791static struct resource resources_sdc1[] = {
792 {
793 .name = "core_mem",
794 .flags = IORESOURCE_MEM,
795 .start = MSM_SDC1_BASE,
796 .end = MSM_SDC1_DML_BASE - 1,
797 },
798 {
799 .name = "core_irq",
800 .flags = IORESOURCE_IRQ,
801 .start = SDC1_IRQ_0,
802 .end = SDC1_IRQ_0
803 },
804#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
805 {
806 .name = "sdcc_dml_addr",
807 .start = MSM_SDC1_DML_BASE,
808 .end = MSM_SDC1_BAM_BASE - 1,
809 .flags = IORESOURCE_MEM,
810 },
811 {
812 .name = "sdcc_bam_addr",
813 .start = MSM_SDC1_BAM_BASE,
814 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
815 .flags = IORESOURCE_MEM,
816 },
817 {
818 .name = "sdcc_bam_irq",
819 .start = SDC1_BAM_IRQ,
820 .end = SDC1_BAM_IRQ,
821 .flags = IORESOURCE_IRQ,
822 },
823#endif
824};
825
Krishna Konda71aef182011-10-01 02:27:51 -0700826static struct resource resources_sdc2[] = {
827 {
828 .name = "core_mem",
829 .flags = IORESOURCE_MEM,
830 .start = MSM_SDC2_BASE,
831 .end = MSM_SDC2_DML_BASE - 1,
832 },
833 {
834 .name = "core_irq",
835 .flags = IORESOURCE_IRQ,
836 .start = SDC2_IRQ_0,
837 .end = SDC2_IRQ_0
838 },
839#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
840 {
841 .name = "sdcc_dml_addr",
842 .start = MSM_SDC2_DML_BASE,
843 .end = MSM_SDC2_BAM_BASE - 1,
844 .flags = IORESOURCE_MEM,
845 },
846 {
847 .name = "sdcc_bam_addr",
848 .start = MSM_SDC2_BAM_BASE,
849 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
850 .flags = IORESOURCE_MEM,
851 },
852 {
853 .name = "sdcc_bam_irq",
854 .start = SDC2_BAM_IRQ,
855 .end = SDC2_BAM_IRQ,
856 .flags = IORESOURCE_IRQ,
857 },
858#endif
859};
860
Krishna Kondadd794462011-10-01 00:19:29 -0700861struct platform_device msm_device_sdc1 = {
862 .name = "msm_sdcc",
863 .id = 1,
864 .num_resources = ARRAY_SIZE(resources_sdc1),
865 .resource = resources_sdc1,
866 .dev = {
867 .coherent_dma_mask = 0xffffffff,
868 },
869};
870
Krishna Konda71aef182011-10-01 02:27:51 -0700871struct platform_device msm_device_sdc2 = {
872 .name = "msm_sdcc",
873 .id = 2,
874 .num_resources = ARRAY_SIZE(resources_sdc2),
875 .resource = resources_sdc2,
876 .dev = {
877 .coherent_dma_mask = 0xffffffff,
878 },
879};
880
Krishna Kondadd794462011-10-01 00:19:29 -0700881static struct platform_device *msm_sdcc_devices[] __initdata = {
882 &msm_device_sdc1,
Krishna Konda71aef182011-10-01 02:27:51 -0700883 &msm_device_sdc2,
Krishna Kondadd794462011-10-01 00:19:29 -0700884};
885
886int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
887{
888 struct platform_device *pdev;
889
890 if (controller < 1 || controller > 2)
891 return -EINVAL;
892
893 pdev = msm_sdcc_devices[controller - 1];
894 pdev->dev.platform_data = plat;
895 return platform_device_register(pdev);
896}
897
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -0400898#ifdef CONFIG_FB_MSM_EBI2
899static struct resource msm_ebi2_lcdc_resources[] = {
900 {
901 .name = "base",
902 .start = 0x1B300000,
903 .end = 0x1B300000 + PAGE_SIZE - 1,
904 .flags = IORESOURCE_MEM,
905 },
906 {
907 .name = "lcd01",
908 .start = 0x1FC00000,
909 .end = 0x1FC00000 + 0x80000 - 1,
910 .flags = IORESOURCE_MEM,
911 },
912};
913
914struct platform_device msm_ebi2_lcdc_device = {
915 .name = "ebi2_lcd",
916 .id = 0,
917 .num_resources = ARRAY_SIZE(msm_ebi2_lcdc_resources),
918 .resource = msm_ebi2_lcdc_resources,
919};
920#endif
921
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -0700922#ifdef CONFIG_CACHE_L2X0
923static int __init l2x0_cache_init(void)
924{
925 int aux_ctrl = 0;
926
927 /* Way Size 010(0x2) 32KB */
928 aux_ctrl = (0x1 << L2X0_AUX_CTRL_SHARE_OVERRIDE_SHIFT) | \
929 (0x2 << L2X0_AUX_CTRL_WAY_SIZE_SHIFT) | \
930 (0x1 << L2X0_AUX_CTRL_EVNT_MON_BUS_EN_SHIFT);
931
932 /* L2 Latency setting required by hardware. Default is 0x20
933 which is no good.
934 */
935 writel_relaxed(0x220, MSM_L2CC_BASE + L2X0_DATA_LATENCY_CTRL);
936 l2x0_init(MSM_L2CC_BASE, aux_ctrl, L2X0_AUX_CTRL_MASK);
937
938 return 0;
939}
940#else
941static int __init l2x0_cache_init(void){ return 0; }
942#endif
943
Praveen Chidambaram78499012011-11-01 17:15:17 -0600944struct msm_rpm_platform_data msm9615_rpm_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600945 .reg_base_addrs = {
946 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
947 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
948 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
949 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
950 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -0600951 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -0800952 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -0600953 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -0600954 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
955 .ipc_rpm_val = 4,
956 .target_id = {
957 MSM_RPM_MAP(9615, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
958 MSM_RPM_MAP(9615, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
959 MSM_RPM_MAP(9615, INVALIDATE_0, INVALIDATE, 8),
960 MSM_RPM_MAP(9615, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
961 MSM_RPM_MAP(9615, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
962 MSM_RPM_MAP(9615, RPM_CTL, RPM_CTL, 1),
963 MSM_RPM_MAP(9615, CXO_CLK, CXO_CLK, 1),
964 MSM_RPM_MAP(9615, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
965 MSM_RPM_MAP(9615, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
966 MSM_RPM_MAP(9615, SFPB_CLK, SFPB_CLK, 1),
967 MSM_RPM_MAP(9615, CFPB_CLK, CFPB_CLK, 1),
968 MSM_RPM_MAP(9615, EBI1_CLK, EBI1_CLK, 1),
969 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_HALT_0,
970 SYS_FABRIC_CFG_HALT, 2),
971 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_CLKMOD_0,
972 SYS_FABRIC_CFG_CLKMOD, 3),
973 MSM_RPM_MAP(9615, SYS_FABRIC_CFG_IOCTL,
974 SYS_FABRIC_CFG_IOCTL, 1),
975 MSM_RPM_MAP(9615, SYSTEM_FABRIC_ARB_0,
976 SYSTEM_FABRIC_ARB, 27),
977 MSM_RPM_MAP(9615, PM8018_S1_0, PM8018_S1, 2),
978 MSM_RPM_MAP(9615, PM8018_S2_0, PM8018_S2, 2),
979 MSM_RPM_MAP(9615, PM8018_S3_0, PM8018_S3, 2),
980 MSM_RPM_MAP(9615, PM8018_S4_0, PM8018_S4, 2),
981 MSM_RPM_MAP(9615, PM8018_S5_0, PM8018_S5, 2),
982 MSM_RPM_MAP(9615, PM8018_L1_0, PM8018_L1, 2),
983 MSM_RPM_MAP(9615, PM8018_L2_0, PM8018_L2, 2),
984 MSM_RPM_MAP(9615, PM8018_L3_0, PM8018_L3, 2),
985 MSM_RPM_MAP(9615, PM8018_L4_0, PM8018_L4, 2),
986 MSM_RPM_MAP(9615, PM8018_L5_0, PM8018_L5, 2),
987 MSM_RPM_MAP(9615, PM8018_L6_0, PM8018_L6, 2),
988 MSM_RPM_MAP(9615, PM8018_L7_0, PM8018_L7, 2),
989 MSM_RPM_MAP(9615, PM8018_L8_0, PM8018_L8, 2),
990 MSM_RPM_MAP(9615, PM8018_L9_0, PM8018_L9, 2),
991 MSM_RPM_MAP(9615, PM8018_L10_0, PM8018_L10, 2),
992 MSM_RPM_MAP(9615, PM8018_L11_0, PM8018_L11, 2),
993 MSM_RPM_MAP(9615, PM8018_L12_0, PM8018_L12, 2),
994 MSM_RPM_MAP(9615, PM8018_L13_0, PM8018_L13, 2),
995 MSM_RPM_MAP(9615, PM8018_L14_0, PM8018_L14, 2),
996 MSM_RPM_MAP(9615, PM8018_LVS1, PM8018_LVS1, 1),
997 MSM_RPM_MAP(9615, NCP_0, NCP, 2),
998 MSM_RPM_MAP(9615, CXO_BUFFERS, CXO_BUFFERS, 1),
999 MSM_RPM_MAP(9615, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1000 MSM_RPM_MAP(9615, HDMI_SWITCH, HDMI_SWITCH, 1),
1001 },
1002 .target_status = {
1003 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MAJOR),
1004 MSM_RPM_STATUS_ID_MAP(9615, VERSION_MINOR),
1005 MSM_RPM_STATUS_ID_MAP(9615, VERSION_BUILD),
1006 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_0),
1007 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_1),
1008 MSM_RPM_STATUS_ID_MAP(9615, SUPPORTED_RESOURCES_2),
1009 MSM_RPM_STATUS_ID_MAP(9615, RESERVED_SUPPORTED_RESOURCES_0),
1010 MSM_RPM_STATUS_ID_MAP(9615, SEQUENCE),
1011 MSM_RPM_STATUS_ID_MAP(9615, RPM_CTL),
1012 MSM_RPM_STATUS_ID_MAP(9615, CXO_CLK),
1013 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_CLK),
1014 MSM_RPM_STATUS_ID_MAP(9615, DAYTONA_FABRIC_CLK),
1015 MSM_RPM_STATUS_ID_MAP(9615, SFPB_CLK),
1016 MSM_RPM_STATUS_ID_MAP(9615, CFPB_CLK),
1017 MSM_RPM_STATUS_ID_MAP(9615, EBI1_CLK),
1018 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_HALT),
1019 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_CLKMOD),
1020 MSM_RPM_STATUS_ID_MAP(9615, SYS_FABRIC_CFG_IOCTL),
1021 MSM_RPM_STATUS_ID_MAP(9615, SYSTEM_FABRIC_ARB),
1022 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_0),
1023 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S1_1),
1024 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_0),
1025 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S2_1),
1026 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_0),
1027 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S3_1),
1028 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_0),
1029 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S4_1),
1030 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_0),
1031 MSM_RPM_STATUS_ID_MAP(9615, PM8018_S5_1),
1032 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_0),
1033 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L1_1),
1034 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_0),
1035 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L2_1),
1036 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_0),
1037 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L3_1),
1038 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_0),
1039 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L4_1),
1040 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_0),
1041 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L5_1),
1042 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_0),
1043 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L6_1),
1044 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_0),
1045 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L7_1),
1046 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_0),
1047 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L8_1),
1048 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_0),
1049 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L9_1),
1050 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_0),
1051 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L10_1),
1052 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_0),
1053 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L11_1),
1054 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_0),
1055 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L12_1),
1056 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_0),
1057 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L13_1),
1058 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_0),
1059 MSM_RPM_STATUS_ID_MAP(9615, PM8018_L14_1),
1060 MSM_RPM_STATUS_ID_MAP(9615, PM8018_LVS1),
1061 MSM_RPM_STATUS_ID_MAP(9615, NCP_0),
1062 MSM_RPM_STATUS_ID_MAP(9615, NCP_1),
1063 MSM_RPM_STATUS_ID_MAP(9615, CXO_BUFFERS),
1064 MSM_RPM_STATUS_ID_MAP(9615, USB_OTG_SWITCH),
1065 MSM_RPM_STATUS_ID_MAP(9615, HDMI_SWITCH),
1066 },
1067 .target_ctrl_id = {
1068 MSM_RPM_CTRL_MAP(9615, VERSION_MAJOR),
1069 MSM_RPM_CTRL_MAP(9615, VERSION_MINOR),
1070 MSM_RPM_CTRL_MAP(9615, VERSION_BUILD),
1071 MSM_RPM_CTRL_MAP(9615, REQ_CTX_0),
1072 MSM_RPM_CTRL_MAP(9615, REQ_SEL_0),
1073 MSM_RPM_CTRL_MAP(9615, ACK_CTX_0),
1074 MSM_RPM_CTRL_MAP(9615, ACK_SEL_0),
1075 },
1076 .sel_invalidate = MSM_RPM_9615_SEL_INVALIDATE,
1077 .sel_notification = MSM_RPM_9615_SEL_NOTIFICATION,
1078 .sel_last = MSM_RPM_9615_SEL_LAST,
1079 .ver = {3, 0, 0},
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001080};
1081
Praveen Chidambaram78499012011-11-01 17:15:17 -06001082struct platform_device msm9615_rpm_device = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001083 .name = "msm_rpm",
1084 .id = -1,
1085};
1086
Praveen Chidambaram78499012011-11-01 17:15:17 -06001087static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001088 [4] = MSM_GPIO_TO_INT(30),
1089 [5] = MSM_GPIO_TO_INT(59),
1090 [6] = MSM_GPIO_TO_INT(81),
1091 [7] = MSM_GPIO_TO_INT(87),
1092 [8] = MSM_GPIO_TO_INT(86),
1093 [9] = MSM_GPIO_TO_INT(2),
1094 [10] = MSM_GPIO_TO_INT(6),
1095 [11] = MSM_GPIO_TO_INT(10),
1096 [12] = MSM_GPIO_TO_INT(14),
1097 [13] = MSM_GPIO_TO_INT(18),
1098 [14] = MSM_GPIO_TO_INT(7),
1099 [15] = MSM_GPIO_TO_INT(11),
1100 [16] = MSM_GPIO_TO_INT(15),
1101 [19] = MSM_GPIO_TO_INT(26),
1102 [20] = MSM_GPIO_TO_INT(28),
Ofir Cohendca06cb2012-03-08 16:37:45 +02001103 [22] = USB_HSIC_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001104 [23] = MSM_GPIO_TO_INT(19),
1105 [24] = MSM_GPIO_TO_INT(23),
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001106 [26] = MSM_GPIO_TO_INT(3),
1107 [27] = MSM_GPIO_TO_INT(68),
1108 [29] = MSM_GPIO_TO_INT(78),
1109 [31] = MSM_GPIO_TO_INT(0),
1110 [32] = MSM_GPIO_TO_INT(4),
1111 [33] = MSM_GPIO_TO_INT(22),
1112 [34] = MSM_GPIO_TO_INT(17),
1113 [37] = MSM_GPIO_TO_INT(20),
1114 [39] = MSM_GPIO_TO_INT(84),
Mahesh Sivasubramanian4ce82182012-01-04 14:34:42 -07001115 [40] = USB1_HS_IRQ,
Maheshkumar Sivasubramanian97450832011-10-31 12:27:25 -06001116 [42] = MSM_GPIO_TO_INT(24),
1117 [43] = MSM_GPIO_TO_INT(79),
1118 [44] = MSM_GPIO_TO_INT(80),
1119 [45] = MSM_GPIO_TO_INT(82),
1120 [46] = MSM_GPIO_TO_INT(85),
1121 [47] = MSM_GPIO_TO_INT(45),
1122 [48] = MSM_GPIO_TO_INT(50),
1123 [49] = MSM_GPIO_TO_INT(51),
1124 [50] = MSM_GPIO_TO_INT(69),
1125 [51] = MSM_GPIO_TO_INT(77),
1126 [52] = MSM_GPIO_TO_INT(1),
1127 [53] = MSM_GPIO_TO_INT(5),
1128 [54] = MSM_GPIO_TO_INT(40),
1129 [55] = MSM_GPIO_TO_INT(27),
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001130};
1131
Praveen Chidambaram78499012011-11-01 17:15:17 -06001132static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001133 TLMM_MSM_SUMMARY_IRQ,
1134 RPM_APCC_CPU0_GP_HIGH_IRQ,
1135 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1136 RPM_APCC_CPU0_GP_LOW_IRQ,
1137 RPM_APCC_CPU0_WAKE_UP_IRQ,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001138 MSS_TO_APPS_IRQ_0,
1139 MSS_TO_APPS_IRQ_1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001140 LPASS_SCSS_GP_LOW_IRQ,
1141 LPASS_SCSS_GP_MEDIUM_IRQ,
1142 LPASS_SCSS_GP_HIGH_IRQ,
1143 SPS_MTI_31,
Mahesh Sivasubramaniandbf2bb62011-12-12 16:03:40 -07001144 A2_BAM_IRQ,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001145};
1146
Praveen Chidambaram78499012011-11-01 17:15:17 -06001147struct msm_mpm_device_data msm9615_mpm_dev_data __initdata = {
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001148 .irqs_m2a = msm_mpm_irqs_m2a,
1149 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1150 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1151 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1152 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1153 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1154 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1155 .mpm_apps_ipc_val = BIT(1),
1156 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001157};
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001158
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001159static uint8_t spm_wfi_cmd_sequence[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001160 0x00, 0x03, 0x00, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001161};
1162
1163static uint8_t spm_power_collapse_without_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001164 0x34, 0x24, 0x14, 0x04,
1165 0x54, 0x03, 0x54, 0x04,
1166 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001167};
1168
1169static uint8_t spm_power_collapse_with_rpm[] __initdata = {
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001170 0x34, 0x24, 0x14, 0x04,
1171 0x54, 0x07, 0x54, 0x04,
1172 0x14, 0x24, 0x3e, 0x0f,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001173};
1174
1175static struct msm_spm_seq_entry msm_spm_seq_list[] __initdata = {
1176 [0] = {
1177 .mode = MSM_SPM_MODE_CLOCK_GATING,
1178 .notify_rpm = false,
1179 .cmd = spm_wfi_cmd_sequence,
1180 },
1181 [1] = {
1182 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1183 .notify_rpm = false,
1184 .cmd = spm_power_collapse_without_rpm,
1185 },
1186 [2] = {
1187 .mode = MSM_SPM_MODE_POWER_COLLAPSE,
1188 .notify_rpm = true,
1189 .cmd = spm_power_collapse_with_rpm,
1190 },
1191};
1192
1193static struct msm_spm_platform_data msm_spm_data[] __initdata = {
1194 [0] = {
1195 .reg_base_addr = MSM_SAW0_BASE,
1196 .reg_init_values[MSM_SPM_REG_SAW2_SPM_CTL] = 0x01,
Maheshkumar Sivasubramanian343c9912011-10-17 11:00:33 -06001197 .reg_init_values[MSM_SPM_REG_SAW2_CFG] = 0x1001,
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001198 .num_modes = ARRAY_SIZE(msm_spm_seq_list),
1199 .modes = msm_spm_seq_list,
1200 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001201};
1202
1203static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
1204 {
1205 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
1206 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1207 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001208 100, 8000, 100000, 1,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001209 },
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001210 {
1211 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
1212 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1213 true,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001214 2000, 5000, 60100000, 3000,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001215 },
1216 {
1217 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1218 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
1219 false,
Maheshkumar Sivasubramanian634e4f62011-10-17 15:49:11 -06001220 6300, 5000, 60350000, 3500,
1221 },
1222 {
1223 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1224 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
1225 false,
1226 13300, 2000, 71850000, 6800,
1227 },
1228 {
1229 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
1230 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
1231 false,
1232 28300, 0, 76350000, 9800,
Praveen Chidambaramab3b1c42011-08-25 08:44:05 -06001233 },
1234};
1235
Praveen Chidambaram78499012011-11-01 17:15:17 -06001236static struct msm_rpmrs_platform_data msm_rpmrs_data __initdata = {
1237 .levels = &msm_rpmrs_levels[0],
1238 .num_levels = ARRAY_SIZE(msm_rpmrs_levels),
1239 .vdd_mem_levels = {
1240 [MSM_RPMRS_VDD_MEM_RET_LOW] = 750000,
1241 [MSM_RPMRS_VDD_MEM_RET_HIGH] = 750000,
1242 [MSM_RPMRS_VDD_MEM_ACTIVE] = 1050000,
1243 [MSM_RPMRS_VDD_MEM_MAX] = 1150000,
1244 },
1245 .vdd_dig_levels = {
1246 [MSM_RPMRS_VDD_DIG_RET_LOW] = 500000,
1247 [MSM_RPMRS_VDD_DIG_RET_HIGH] = 750000,
1248 [MSM_RPMRS_VDD_DIG_ACTIVE] = 950000,
1249 [MSM_RPMRS_VDD_DIG_MAX] = 1150000,
1250 },
1251 .vdd_mask = 0x7FFFFF,
1252 .rpmrs_target_id = {
1253 [MSM_RPMRS_ID_PXO_CLK] = MSM_RPM_ID_CXO_CLK,
1254 [MSM_RPMRS_ID_L2_CACHE_CTL] = MSM_RPM_ID_LAST,
1255 [MSM_RPMRS_ID_VDD_DIG_0] = MSM_RPM_ID_PM8018_S1_0,
1256 [MSM_RPMRS_ID_VDD_DIG_1] = MSM_RPM_ID_PM8018_S1_1,
1257 [MSM_RPMRS_ID_VDD_MEM_0] = MSM_RPM_ID_PM8018_L9_0,
1258 [MSM_RPMRS_ID_VDD_MEM_1] = MSM_RPM_ID_PM8018_L9_1,
1259 [MSM_RPMRS_ID_RPM_CTL] = MSM_RPM_ID_RPM_CTL,
1260 },
1261};
1262
1263static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1264 .phys_addr_base = 0x0010D204,
1265 .phys_size = SZ_8K,
1266};
1267
1268struct platform_device msm9615_rpm_stat_device = {
1269 .name = "msm_rpm_stat",
1270 .id = -1,
1271 .dev = {
1272 .platform_data = &msm_rpm_stat_pdata,
1273 },
1274};
1275
1276static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1277 .phys_addr_base = 0x0010AC00,
1278 .reg_offsets = {
1279 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1280 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1281 },
1282 .phys_size = SZ_8K,
1283 .log_len = 4096, /* log's buffer length in bytes */
1284 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1285};
1286
1287struct platform_device msm9615_rpm_log_device = {
1288 .name = "msm_rpm_log",
1289 .id = -1,
1290 .dev = {
1291 .platform_data = &msm_rpm_log_pdata,
1292 },
1293};
1294
Ofir Cohen94213a72012-05-03 14:26:32 +03001295uint32_t __init msm9615_rpm_get_swfi_latency(void)
1296{
1297 int i;
1298
1299 for (i = 0; i < ARRAY_SIZE(msm_rpmrs_levels); i++) {
1300 if (msm_rpmrs_levels[i].sleep_mode ==
1301 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)
1302 return msm_rpmrs_levels[i].latency_us;
1303 }
1304 return 0;
1305}
1306
1307struct android_usb_platform_data msm_android_usb_pdata;
1308
1309struct platform_device msm_android_usb_device = {
1310 .name = "android_usb",
1311 .id = -1,
1312 .dev = {
1313 .platform_data = &msm_android_usb_pdata,
1314 },
1315};
1316
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001317void __init msm9615_device_init(void)
1318{
Maheshkumar Sivasubramanianf07bd0b2011-09-06 17:33:17 -06001319 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
Praveen Chidambaram78499012011-11-01 17:15:17 -06001320 BUG_ON(msm_rpm_init(&msm9615_rpm_data));
1321 BUG_ON(msm_rpmrs_levels_init(&msm_rpmrs_data));
Ofir Cohen94213a72012-05-03 14:26:32 +03001322 msm_android_usb_pdata.swfi_latency =
1323 msm_rpmrs_levels[0].latency_us;
1324
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001325}
1326
Jeff Hugo56b933a2011-09-28 14:42:05 -06001327#define MSM_SHARED_RAM_PHYS 0x40000000
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001328void __init msm9615_map_io(void)
1329{
Jeff Hugo56b933a2011-09-28 14:42:05 -06001330 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001331 msm_map_msm9615_io();
Rohit Vaswanif0ce9ae2011-08-23 22:18:38 -07001332 l2x0_cache_init();
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -07001333 if (socinfo_init() < 0)
1334 pr_err("socinfo_init() failed!\n");
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001335}
1336
1337void __init msm9615_init_irq(void)
1338{
Praveen Chidambaram78499012011-11-01 17:15:17 -06001339 struct msm_mpm_device_data *data = NULL;
1340
1341#ifdef CONFIG_MSM_MPM
1342 data = &msm9615_mpm_dev_data;
1343#endif
1344
1345 msm_mpm_irq_extn_init(data);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001346 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE,
1347 (void *)MSM_QGIC_CPU_BASE);
Rohit Vaswaniced9b3b2011-08-23 17:21:49 -07001348}
Gagan Mac7a827642011-09-22 19:42:21 -06001349
1350struct platform_device msm_bus_9615_sys_fabric = {
1351 .name = "msm_bus_fabric",
1352 .id = MSM_BUS_FAB_SYSTEM,
1353};
1354
1355struct platform_device msm_bus_def_fab = {
1356 .name = "msm_bus_fabric",
1357 .id = MSM_BUS_FAB_DEFAULT,
1358};
Zhang Chang Kenc2f2bcc2012-03-30 18:32:02 -04001359
1360#ifdef CONFIG_FB_MSM_EBI2
1361static void __init msm_register_device(struct platform_device *pdev, void *data)
1362{
1363 int ret;
1364
1365 pdev->dev.platform_data = data;
1366
1367 ret = platform_device_register(pdev);
1368 if (ret)
1369 dev_err(&pdev->dev,
1370 "%s: platform_device_register() failed = %d\n",
1371 __func__, ret);
1372}
1373
1374void __init msm_fb_register_device(char *name, void *data)
1375{
1376 if (!strncmp(name, "ebi2", 4))
1377 msm_register_device(&msm_ebi2_lcdc_device, data);
1378 else
1379 pr_err("%s: unknown device! %s\n", __func__, name);
1380}
1381#endif