blob: 41edf85db38b1306ae09bbf167436bfc4cb8850e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
37#include <sound/driver.h>
38#include <asm/io.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010041#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/module.h>
43#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Clemens Ladischb7fe4622005-10-04 08:46:51 +020053static int index = SNDRV_DEFAULT_IDX1;
54static char *id = SNDRV_DEFAULT_STR1;
55static char *model;
56static int position_fix;
Matt Porter954fa192005-11-29 14:46:01 +010057static int probe_mask = -1;
Takashi Iwai27346162006-01-12 18:28:44 +010058static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010059static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Clemens Ladischb7fe4622005-10-04 08:46:51 +020061module_param(index, int, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020063module_param(id, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020065module_param(model, charp, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(model, "Use the given board model.");
Clemens Ladischb7fe4622005-10-04 08:46:51 +020067module_param(position_fix, int, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020068MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
69 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai606ad752005-11-24 16:03:40 +010070module_param(probe_mask, int, 0444);
71MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010072module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020073MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
74 "(for debugging only).");
Takashi Iwai134a11f2006-11-10 12:08:37 +010075module_param(enable_msi, int, 0);
76MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010077
Takashi Iwaidee1b662007-08-13 16:10:30 +020078#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020079/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwaidee1b662007-08-13 16:10:30 +020081/* reset the HD-audio controller in power save mode.
82 * this may give more power-saving, but will take longer time to
83 * wake up.
84 */
85static int power_save_controller = 1;
86module_param(power_save_controller, bool, 0644);
87MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
88#endif
89
Takashi Iwai2b3e5842005-10-06 13:47:23 +020090/* just for backward compatibility */
91static int enable;
Takashi Iwai698444f2005-10-20 16:53:49 +020092module_param(enable, bool, 0444);
Takashi Iwai2b3e5842005-10-06 13:47:23 +020093
Linus Torvalds1da177e2005-04-16 15:20:36 -070094MODULE_LICENSE("GPL");
95MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
96 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070097 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020098 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010099 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100100 "{Intel, ICH9},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200101 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200102 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200103 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200104 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200105 "{ATI, RS780},"
106 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100107 "{ATI, RV630},"
108 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100109 "{ATI, RV670},"
110 "{ATI, RV635},"
111 "{ATI, RV620},"
112 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200114 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200115 "{SiS, SIS966},"
116 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117MODULE_DESCRIPTION("Intel HDA driver");
118
119#define SFX "hda-intel: "
120
Takashi Iwaicb53c622007-08-10 17:21:45 +0200121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * registers
124 */
125#define ICH6_REG_GCAP 0x00
126#define ICH6_REG_VMIN 0x02
127#define ICH6_REG_VMAJ 0x03
128#define ICH6_REG_OUTPAY 0x04
129#define ICH6_REG_INPAY 0x06
130#define ICH6_REG_GCTL 0x08
131#define ICH6_REG_WAKEEN 0x0c
132#define ICH6_REG_STATESTS 0x0e
133#define ICH6_REG_GSTS 0x10
134#define ICH6_REG_INTCTL 0x20
135#define ICH6_REG_INTSTS 0x24
136#define ICH6_REG_WALCLK 0x30
137#define ICH6_REG_SYNC 0x34
138#define ICH6_REG_CORBLBASE 0x40
139#define ICH6_REG_CORBUBASE 0x44
140#define ICH6_REG_CORBWP 0x48
141#define ICH6_REG_CORBRP 0x4A
142#define ICH6_REG_CORBCTL 0x4c
143#define ICH6_REG_CORBSTS 0x4d
144#define ICH6_REG_CORBSIZE 0x4e
145
146#define ICH6_REG_RIRBLBASE 0x50
147#define ICH6_REG_RIRBUBASE 0x54
148#define ICH6_REG_RIRBWP 0x58
149#define ICH6_REG_RINTCNT 0x5a
150#define ICH6_REG_RIRBCTL 0x5c
151#define ICH6_REG_RIRBSTS 0x5d
152#define ICH6_REG_RIRBSIZE 0x5e
153
154#define ICH6_REG_IC 0x60
155#define ICH6_REG_IR 0x64
156#define ICH6_REG_IRS 0x68
157#define ICH6_IRS_VALID (1<<1)
158#define ICH6_IRS_BUSY (1<<0)
159
160#define ICH6_REG_DPLBASE 0x70
161#define ICH6_REG_DPUBASE 0x74
162#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
163
164/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
165enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
166
167/* stream register offsets from stream base */
168#define ICH6_REG_SD_CTL 0x00
169#define ICH6_REG_SD_STS 0x03
170#define ICH6_REG_SD_LPIB 0x04
171#define ICH6_REG_SD_CBL 0x08
172#define ICH6_REG_SD_LVI 0x0c
173#define ICH6_REG_SD_FIFOW 0x0e
174#define ICH6_REG_SD_FIFOSIZE 0x10
175#define ICH6_REG_SD_FORMAT 0x12
176#define ICH6_REG_SD_BDLPL 0x18
177#define ICH6_REG_SD_BDLPU 0x1c
178
179/* PCI space */
180#define ICH6_PCIREG_TCSEL 0x44
181
182/*
183 * other constants
184 */
185
186/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187/* ICH, ATI and VIA have 4 playback and 4 capture */
188#define ICH6_CAPTURE_INDEX 0
189#define ICH6_NUM_CAPTURE 4
190#define ICH6_PLAYBACK_INDEX 4
191#define ICH6_NUM_PLAYBACK 4
192
193/* ULI has 6 playback and 5 capture */
194#define ULI_CAPTURE_INDEX 0
195#define ULI_NUM_CAPTURE 5
196#define ULI_PLAYBACK_INDEX 5
197#define ULI_NUM_PLAYBACK 6
198
Felix Kuehling778b6e12006-05-17 11:22:21 +0200199/* ATI HDMI has 1 playback and 0 capture */
200#define ATIHDMI_CAPTURE_INDEX 0
201#define ATIHDMI_NUM_CAPTURE 0
202#define ATIHDMI_PLAYBACK_INDEX 0
203#define ATIHDMI_NUM_PLAYBACK 1
204
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205/* this number is statically defined for simplicity */
206#define MAX_AZX_DEV 16
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200209#define BDL_SIZE PAGE_ALIGN(8192)
210#define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max buffer size - no h/w limit, you can increase as you like */
212#define AZX_MAX_BUF_SIZE (1024*1024*1024)
213/* max number of PCM devics per card */
Takashi Iwaiec9e1c52005-09-07 13:29:22 +0200214#define AZX_MAX_AUDIO_PCMS 6
215#define AZX_MAX_MODEM_PCMS 2
216#define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218/* RIRB int mask: overrun[2], response[0] */
219#define RIRB_INT_RESPONSE 0x01
220#define RIRB_INT_OVERRUN 0x04
221#define RIRB_INT_MASK 0x05
222
223/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100224#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/* SD_CTL bits */
228#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
229#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
230#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
231#define SD_CTL_STREAM_TAG_SHIFT 20
232
233/* SD_CTL and SD_STS */
234#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
235#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
236#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200237#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
238 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/* SD_STS */
241#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
242
243/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200244#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
245#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
246#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
Matt41e2fce2005-07-04 17:49:55 +0200248/* GCTL unsolicited response enable bit */
249#define ICH6_GCTL_UREN (1<<8)
250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251/* GCTL reset bit */
252#define ICH6_GCTL_RESET (1<<0)
253
254/* CORB/RIRB control, read/write pointer */
255#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
256#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
257#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
258/* below are so far hardcoded - should read registers in future */
259#define ICH6_MAX_CORB_ENTRIES 256
260#define ICH6_MAX_RIRB_ENTRIES 256
261
Takashi Iwaic74db862005-05-12 14:26:27 +0200262/* position fix mode */
263enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200264 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200265 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200266 POS_FIX_POSBUF,
267 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200268};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Frederick Lif5d40b32005-05-12 14:55:20 +0200270/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200271#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
272#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
273
Vinod Gda3fca22005-09-13 18:49:12 +0200274/* Defines for Nvidia HDA support */
275#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
276#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200277
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 */
280
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100281struct azx_dev {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200282 u32 *bdl; /* virtual address of the BDL */
283 dma_addr_t bdl_addr; /* physical address of the BDL */
284 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
Takashi Iwaid01ce992007-07-27 16:52:19 +0200286 unsigned int bufsize; /* size of the play buffer in bytes */
287 unsigned int fragsize; /* size of each period in bytes */
288 unsigned int frags; /* number for period in the play buffer */
289 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200296 struct snd_pcm_substream *substream; /* assigned substream,
297 * set in PCM open
298 */
299 unsigned int format_val; /* format value to be set in the
300 * controller and the codec
301 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 unsigned char stream_tag; /* assigned stream */
303 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100304 /* for sanity check of position buffer */
305 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Pavel Machek927fc862006-08-31 17:03:43 +0200307 unsigned int opened :1;
308 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
311/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100312struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 u32 *buf; /* CORB/RIRB buffer
314 * Each CORB entry is 4byte, RIRB is 8byte
315 */
316 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
317 /* for RIRB */
318 unsigned short rp, wp; /* read/write pointers */
319 int cmds; /* number of pending requests */
320 u32 res; /* last read value */
321};
322
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100323struct azx {
324 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 struct pci_dev *pci;
326
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200327 /* chip type specific */
328 int driver_type;
329 int playback_streams;
330 int playback_index_offset;
331 int capture_streams;
332 int capture_index_offset;
333 int num_streams;
334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 /* pci resources */
336 unsigned long addr;
337 void __iomem *remap_addr;
338 int irq;
339
340 /* locks */
341 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100342 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200344 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 /* PCM */
348 unsigned int pcm_devs;
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100349 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 /* HD codec */
352 unsigned short codec_mask;
353 struct hda_bus *bus;
354
355 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100356 struct azx_rb corb;
357 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 /* BDL, CORB/RIRB and position buffers */
360 struct snd_dma_buffer bdl;
361 struct snd_dma_buffer rb;
362 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200363
364 /* flags */
365 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200366 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200367 unsigned int initialized :1;
368 unsigned int single_cmd :1;
369 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200370 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200371
372 /* for debugging */
373 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374};
375
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200376/* driver types */
377enum {
378 AZX_DRIVER_ICH,
379 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200380 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 AZX_DRIVER_VIA,
382 AZX_DRIVER_SIS,
383 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200384 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200385};
386
387static char *driver_short_names[] __devinitdata = {
388 [AZX_DRIVER_ICH] = "HDA Intel",
389 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200390 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
392 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200393 [AZX_DRIVER_ULI] = "HDA ULI M5461",
394 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200395};
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/*
398 * macros for easy use
399 */
400#define azx_writel(chip,reg,value) \
401 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
402#define azx_readl(chip,reg) \
403 readl((chip)->remap_addr + ICH6_REG_##reg)
404#define azx_writew(chip,reg,value) \
405 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
406#define azx_readw(chip,reg) \
407 readw((chip)->remap_addr + ICH6_REG_##reg)
408#define azx_writeb(chip,reg,value) \
409 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
410#define azx_readb(chip,reg) \
411 readb((chip)->remap_addr + ICH6_REG_##reg)
412
413#define azx_sd_writel(dev,reg,value) \
414 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_readl(dev,reg) \
416 readl((dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_writew(dev,reg,value) \
418 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_readw(dev,reg) \
420 readw((dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_writeb(dev,reg,value) \
422 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
423#define azx_sd_readb(dev,reg) \
424 readb((dev)->sd_addr + ICH6_REG_##reg)
425
426/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100427#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429/* Get the upper 32bit of the given dma_addr_t
430 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
431 */
432#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
433
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200434static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436/*
437 * Interface for HD codec
438 */
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440/*
441 * CORB / RIRB interface
442 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100443static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444{
445 int err;
446
447 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200448 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
449 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 PAGE_SIZE, &chip->rb);
451 if (err < 0) {
452 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
453 return err;
454 }
455 return 0;
456}
457
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100458static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
460 /* CORB set up */
461 chip->corb.addr = chip->rb.addr;
462 chip->corb.buf = (u32 *)chip->rb.area;
463 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
464 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
465
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200466 /* set the corb size to 256 entries (ULI requires explicitly) */
467 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 /* set the corb write pointer to 0 */
469 azx_writew(chip, CORBWP, 0);
470 /* reset the corb hw read pointer */
471 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
472 /* enable corb dma */
473 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
474
475 /* RIRB set up */
476 chip->rirb.addr = chip->rb.addr + 2048;
477 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
478 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
479 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
480
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200481 /* set the rirb size to 256 entries (ULI requires explicitly) */
482 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* reset the rirb hw write pointer */
484 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
485 /* set N=1, get RIRB response interrupt for new entry */
486 azx_writew(chip, RINTCNT, 1);
487 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 chip->rirb.rp = chip->rirb.cmds = 0;
490}
491
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100492static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
494 /* disable ringbuffer DMAs */
495 azx_writeb(chip, RIRBCTL, 0);
496 azx_writeb(chip, CORBCTL, 0);
497}
498
499/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200500static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100502 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* add command to corb */
506 wp = azx_readb(chip, CORBWP);
507 wp++;
508 wp %= ICH6_MAX_CORB_ENTRIES;
509
510 spin_lock_irq(&chip->reg_lock);
511 chip->rirb.cmds++;
512 chip->corb.buf[wp] = cpu_to_le32(val);
513 azx_writel(chip, CORBWP, wp);
514 spin_unlock_irq(&chip->reg_lock);
515
516 return 0;
517}
518
519#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
520
521/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100522static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
524 unsigned int rp, wp;
525 u32 res, res_ex;
526
527 wp = azx_readb(chip, RIRBWP);
528 if (wp == chip->rirb.wp)
529 return;
530 chip->rirb.wp = wp;
531
532 while (chip->rirb.rp != wp) {
533 chip->rirb.rp++;
534 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
535
536 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
537 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
538 res = le32_to_cpu(chip->rirb.buf[rp]);
539 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
540 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
541 else if (chip->rirb.cmds) {
542 chip->rirb.cmds--;
543 chip->rirb.res = res;
544 }
545 }
546}
547
548/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100549static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100551 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200552 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200554 again:
555 timeout = jiffies + msecs_to_jiffies(1000);
556 do {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200557 if (chip->polling_mode) {
558 spin_lock_irq(&chip->reg_lock);
559 azx_update_rirb(chip);
560 spin_unlock_irq(&chip->reg_lock);
561 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200562 if (!chip->rirb.cmds)
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200563 return chip->rirb.res; /* the last value */
Ingo Molnar9b1fffd2007-11-16 15:20:28 +0100564 udelay(10);
565 cond_resched();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200566 } while (time_after_eq(timeout, jiffies));
567
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200568 if (chip->msi) {
569 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200570 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200571 free_irq(chip->irq, chip);
572 chip->irq = -1;
573 pci_disable_msi(chip->pci);
574 chip->msi = 0;
575 if (azx_acquire_irq(chip, 1) < 0)
576 return -1;
577 goto again;
578 }
579
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200580 if (!chip->polling_mode) {
581 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200582 "switching to polling mode: last cmd=0x%08x\n",
583 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200584 chip->polling_mode = 1;
585 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200587
588 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200589 "switching to single_cmd mode: last cmd=0x%08x\n",
590 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200591 chip->rirb.rp = azx_readb(chip, RIRBWP);
592 chip->rirb.cmds = 0;
593 /* switch to single_cmd mode */
594 chip->single_cmd = 1;
595 azx_free_cmd_io(chip);
596 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597}
598
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599/*
600 * Use the single immediate command instead of CORB/RIRB for simplicity
601 *
602 * Note: according to Intel, this is not preferred use. The command was
603 * intended for the BIOS only, and may get confused with unsolicited
604 * responses. So, we shouldn't use it for normal operation from the
605 * driver.
606 * I left the codes, however, for debugging/testing purposes.
607 */
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200610static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100612 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 int timeout = 50;
614
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 while (timeout--) {
616 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200617 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200619 azx_writew(chip, IRS, azx_readw(chip, IRS) |
620 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200622 azx_writew(chip, IRS, azx_readw(chip, IRS) |
623 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 return 0;
625 }
626 udelay(1);
627 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200628 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
629 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 return -EIO;
631}
632
633/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100634static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100636 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 int timeout = 50;
638
639 while (timeout--) {
640 /* check IRV busy bit */
641 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
642 return azx_readl(chip, IR);
643 udelay(1);
644 }
Takashi Iwaid01ce992007-07-27 16:52:19 +0200645 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
646 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 return (unsigned int)-1;
648}
649
Takashi Iwai111d3af2006-02-16 18:17:58 +0100650/*
651 * The below are the main callbacks from hda_codec.
652 *
653 * They are just the skeleton to call sub-callbacks according to the
654 * current setting of chip->single_cmd.
655 */
656
657/* send a command */
658static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
659 int direct, unsigned int verb,
660 unsigned int para)
661{
662 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200663 u32 val;
664
665 val = (u32)(codec->addr & 0x0f) << 28;
666 val |= (u32)direct << 27;
667 val |= (u32)nid << 20;
668 val |= verb << 8;
669 val |= para;
670 chip->last_cmd = val;
671
Takashi Iwai111d3af2006-02-16 18:17:58 +0100672 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200673 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100674 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200675 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100676}
677
678/* get a response */
679static unsigned int azx_get_response(struct hda_codec *codec)
680{
681 struct azx *chip = codec->bus->private_data;
682 if (chip->single_cmd)
683 return azx_single_get_response(codec);
684 else
685 return azx_rirb_get_response(codec);
686}
687
Takashi Iwaicb53c622007-08-10 17:21:45 +0200688#ifdef CONFIG_SND_HDA_POWER_SAVE
689static void azx_power_notify(struct hda_codec *codec);
690#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100691
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100693static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
695 int count;
696
Danny Tholene8a7f132007-09-11 21:41:56 +0200697 /* clear STATESTS */
698 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 /* reset controller */
701 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
702
703 count = 50;
704 while (azx_readb(chip, GCTL) && --count)
705 msleep(1);
706
707 /* delay for >= 100us for codec PLL to settle per spec
708 * Rev 0.9 section 5.5.1
709 */
710 msleep(1);
711
712 /* Bring controller out of reset */
713 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
714
715 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200716 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 msleep(1);
718
Pavel Machek927fc862006-08-31 17:03:43 +0200719 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 msleep(1);
721
722 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200723 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 snd_printd("azx_reset: controller not ready!\n");
725 return -EBUSY;
726 }
727
Matt41e2fce2005-07-04 17:49:55 +0200728 /* Accept unsolicited responses */
729 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200732 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 chip->codec_mask = azx_readw(chip, STATESTS);
734 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
735 }
736
737 return 0;
738}
739
740
741/*
742 * Lowlevel interface
743 */
744
745/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100746static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
748 /* enable controller CIE and GIE */
749 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
750 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
751}
752
753/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100754static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755{
756 int i;
757
758 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200759 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100760 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 azx_sd_writeb(azx_dev, SD_CTL,
762 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
763 }
764
765 /* disable SIE for all streams */
766 azx_writeb(chip, INTCTL, 0);
767
768 /* disable controller CIE and GIE */
769 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
770 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
771}
772
773/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100774static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775{
776 int i;
777
778 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200779 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100780 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
782 }
783
784 /* clear STATESTS */
785 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
786
787 /* clear rirb status */
788 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
789
790 /* clear int status */
791 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
792}
793
794/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100795static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796{
797 /* enable SIE */
798 azx_writeb(chip, INTCTL,
799 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
800 /* set DMA start and interrupt mask */
801 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
802 SD_CTL_DMA_START | SD_INT_MASK);
803}
804
805/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100806static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 /* stop DMA */
809 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
810 ~(SD_CTL_DMA_START | SD_INT_MASK));
811 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
812 /* disable SIE */
813 azx_writeb(chip, INTCTL,
814 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
815}
816
817
818/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200819 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100821static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200823 if (chip->initialized)
824 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
826 /* reset controller */
827 azx_reset(chip);
828
829 /* initialize interrupts */
830 azx_int_clear(chip);
831 azx_int_enable(chip);
832
833 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200834 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100835 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200837 /* program the position buffer */
838 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
839 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200840
Takashi Iwaicb53c622007-08-10 17:21:45 +0200841 chip->initialized = 1;
842}
843
844/*
845 * initialize the PCI registers
846 */
847/* update bits in a PCI register byte */
848static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
849 unsigned char mask, unsigned char val)
850{
851 unsigned char data;
852
853 pci_read_config_byte(pci, reg, &data);
854 data &= ~mask;
855 data |= (val & mask);
856 pci_write_config_byte(pci, reg, data);
857}
858
859static void azx_init_pci(struct azx *chip)
860{
861 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
862 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
863 * Ensuring these bits are 0 clears playback static on some HD Audio
864 * codecs
865 */
866 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
867
Vinod Gda3fca22005-09-13 18:49:12 +0200868 switch (chip->driver_type) {
869 case AZX_DRIVER_ATI:
870 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200871 update_pci_byte(chip->pci,
872 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
873 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200874 break;
875 case AZX_DRIVER_NVIDIA:
876 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200877 update_pci_byte(chip->pci,
878 NVIDIA_HDA_TRANSREG_ADDR,
879 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200880 break;
881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882}
883
884
885/*
886 * interrupt handler
887 */
David Howells7d12e782006-10-05 14:55:46 +0100888static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100890 struct azx *chip = dev_id;
891 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 u32 status;
893 int i;
894
895 spin_lock(&chip->reg_lock);
896
897 status = azx_readl(chip, INTSTS);
898 if (status == 0) {
899 spin_unlock(&chip->reg_lock);
900 return IRQ_NONE;
901 }
902
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200903 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 azx_dev = &chip->azx_dev[i];
905 if (status & azx_dev->sd_int_sta_mask) {
906 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
907 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100908 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 spin_unlock(&chip->reg_lock);
910 snd_pcm_period_elapsed(azx_dev->substream);
911 spin_lock(&chip->reg_lock);
912 }
913 }
914 }
915
916 /* clear rirb int */
917 status = azx_readb(chip, RIRBSTS);
918 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200919 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 azx_update_rirb(chip);
921 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
922 }
923
924#if 0
925 /* clear state status int */
926 if (azx_readb(chip, STATESTS) & 0x04)
927 azx_writeb(chip, STATESTS, 0x04);
928#endif
929 spin_unlock(&chip->reg_lock);
930
931 return IRQ_HANDLED;
932}
933
934
935/*
936 * set up BDL entries
937 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100938static void azx_setup_periods(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939{
940 u32 *bdl = azx_dev->bdl;
941 dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
942 int idx;
943
944 /* reset BDL address */
945 azx_sd_writel(azx_dev, SD_BDLPL, 0);
946 azx_sd_writel(azx_dev, SD_BDLPU, 0);
947
948 /* program the initial BDL entries */
949 for (idx = 0; idx < azx_dev->frags; idx++) {
950 unsigned int off = idx << 2; /* 4 dword step */
951 dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
952 /* program the address field of the BDL entry */
953 bdl[off] = cpu_to_le32((u32)addr);
954 bdl[off+1] = cpu_to_le32(upper_32bit(addr));
955
956 /* program the size field of the BDL entry */
957 bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
958
959 /* program the IOC to enable interrupt when buffer completes */
960 bdl[off+3] = cpu_to_le32(0x01);
961 }
962}
963
964/*
965 * set up the SD for streaming
966 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100967static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968{
969 unsigned char val;
970 int timeout;
971
972 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200973 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
974 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200976 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
977 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 udelay(3);
979 timeout = 300;
980 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
981 --timeout)
982 ;
983 val &= ~SD_CTL_STREAM_RESET;
984 azx_sd_writeb(azx_dev, SD_CTL, val);
985 udelay(3);
986
987 timeout = 300;
988 /* waiting for hardware to report that the stream is out of reset */
989 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
990 --timeout)
991 ;
992
993 /* program the stream_tag */
994 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +0200995 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
997
998 /* program the length of samples in cyclic buffer */
999 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1000
1001 /* program the stream format */
1002 /* this value needs to be the same as the one programmed */
1003 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1004
1005 /* program the stream LVI (last valid index) of the BDL */
1006 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1007
1008 /* program the BDL address */
1009 /* lower BDL address */
1010 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
1011 /* upper BDL address */
1012 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
1013
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001014 /* enable the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001015 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1016 azx_writel(chip, DPLBASE,
1017 (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
Takashi Iwaic74db862005-05-12 14:26:27 +02001018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001020 azx_sd_writel(azx_dev, SD_CTL,
1021 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 return 0;
1024}
1025
1026
1027/*
1028 * Codec initialization
1029 */
1030
Takashi Iwaia9995a32007-03-12 21:30:46 +01001031static unsigned int azx_max_codecs[] __devinitdata = {
1032 [AZX_DRIVER_ICH] = 3,
1033 [AZX_DRIVER_ATI] = 4,
1034 [AZX_DRIVER_ATIHDMI] = 4,
1035 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1036 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1037 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1038 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1039};
1040
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001041static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
1043 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001044 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
1046 memset(&bus_temp, 0, sizeof(bus_temp));
1047 bus_temp.private_data = chip;
1048 bus_temp.modelname = model;
1049 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001050 bus_temp.ops.command = azx_send_cmd;
1051 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001052#ifdef CONFIG_SND_HDA_POWER_SAVE
1053 bus_temp.ops.pm_notify = azx_power_notify;
1054#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Takashi Iwaid01ce992007-07-27 16:52:19 +02001056 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1057 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 return err;
1059
Takashi Iwaibccad142007-04-24 12:23:53 +02001060 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001061 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai606ad752005-11-24 16:03:40 +01001062 if ((chip->codec_mask & (1 << c)) & probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001063 struct hda_codec *codec;
1064 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 if (err < 0)
1066 continue;
1067 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001068 if (codec->afg)
1069 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 }
1071 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001072 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001073 /* probe additional slots if no codec is found */
1074 for (; c < azx_max_codecs[chip->driver_type]; c++) {
1075 if ((chip->codec_mask & (1 << c)) & probe_mask) {
1076 err = snd_hda_codec_new(chip->bus, c, NULL);
1077 if (err < 0)
1078 continue;
1079 codecs++;
1080 }
1081 }
1082 }
1083 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1085 return -ENXIO;
1086 }
1087
1088 return 0;
1089}
1090
1091
1092/*
1093 * PCM support
1094 */
1095
1096/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001097static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001099 int dev, i, nums;
1100 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1101 dev = chip->playback_index_offset;
1102 nums = chip->playback_streams;
1103 } else {
1104 dev = chip->capture_index_offset;
1105 nums = chip->capture_streams;
1106 }
1107 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001108 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 chip->azx_dev[dev].opened = 1;
1110 return &chip->azx_dev[dev];
1111 }
1112 return NULL;
1113}
1114
1115/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001116static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117{
1118 azx_dev->opened = 0;
1119}
1120
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001121static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001122 .info = (SNDRV_PCM_INFO_MMAP |
1123 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1125 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001126 /* No full-resume yet implemented */
1127 /* SNDRV_PCM_INFO_RESUME |*/
1128 SNDRV_PCM_INFO_PAUSE),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1130 .rates = SNDRV_PCM_RATE_48000,
1131 .rate_min = 48000,
1132 .rate_max = 48000,
1133 .channels_min = 2,
1134 .channels_max = 2,
1135 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1136 .period_bytes_min = 128,
1137 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1138 .periods_min = 2,
1139 .periods_max = AZX_MAX_FRAG,
1140 .fifo_size = 0,
1141};
1142
1143struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001144 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 struct hda_codec *codec;
1146 struct hda_pcm_stream *hinfo[2];
1147};
1148
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001149static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
1151 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1152 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001153 struct azx *chip = apcm->chip;
1154 struct azx_dev *azx_dev;
1155 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 unsigned long flags;
1157 int err;
1158
Ingo Molnar62932df2006-01-16 16:34:20 +01001159 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 azx_dev = azx_assign_device(chip, substream->stream);
1161 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001162 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 return -EBUSY;
1164 }
1165 runtime->hw = azx_pcm_hw;
1166 runtime->hw.channels_min = hinfo->channels_min;
1167 runtime->hw.channels_max = hinfo->channels_max;
1168 runtime->hw.formats = hinfo->formats;
1169 runtime->hw.rates = hinfo->rates;
1170 snd_pcm_limit_hw_rates(runtime);
1171 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001172 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1173 128);
1174 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1175 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001176 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001177 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1178 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001180 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001181 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 return err;
1183 }
1184 spin_lock_irqsave(&chip->reg_lock, flags);
1185 azx_dev->substream = substream;
1186 azx_dev->running = 0;
1187 spin_unlock_irqrestore(&chip->reg_lock, flags);
1188
1189 runtime->private_data = azx_dev;
Ingo Molnar62932df2006-01-16 16:34:20 +01001190 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 return 0;
1192}
1193
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001194static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195{
1196 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1197 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001198 struct azx *chip = apcm->chip;
1199 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 unsigned long flags;
1201
Ingo Molnar62932df2006-01-16 16:34:20 +01001202 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 spin_lock_irqsave(&chip->reg_lock, flags);
1204 azx_dev->substream = NULL;
1205 azx_dev->running = 0;
1206 spin_unlock_irqrestore(&chip->reg_lock, flags);
1207 azx_release_device(azx_dev);
1208 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001209 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001210 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 return 0;
1212}
1213
Takashi Iwaid01ce992007-07-27 16:52:19 +02001214static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1215 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001217 return snd_pcm_lib_malloc_pages(substream,
1218 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219}
1220
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001221static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
1223 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001224 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1226
1227 /* reset BDL address */
1228 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1229 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1230 azx_sd_writel(azx_dev, SD_CTL, 0);
1231
1232 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1233
1234 return snd_pcm_lib_free_pages(substream);
1235}
1236
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001237static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238{
1239 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001240 struct azx *chip = apcm->chip;
1241 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001243 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
1246 azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
1247 azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
1248 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1249 runtime->channels,
1250 runtime->format,
1251 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001252 if (!azx_dev->format_val) {
1253 snd_printk(KERN_ERR SFX
1254 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 runtime->rate, runtime->channels, runtime->format);
1256 return -EINVAL;
1257 }
1258
Takashi Iwaid01ce992007-07-27 16:52:19 +02001259 snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
1260 "format=0x%x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
1262 azx_setup_periods(azx_dev);
1263 azx_setup_controller(chip, azx_dev);
1264 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1265 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1266 else
1267 azx_dev->fifo_size = 0;
1268
1269 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1270 azx_dev->format_val, substream);
1271}
1272
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001273static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274{
1275 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001276 struct azx_dev *azx_dev = get_azx_dev(substream);
1277 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 int err = 0;
1279
1280 spin_lock(&chip->reg_lock);
1281 switch (cmd) {
1282 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1283 case SNDRV_PCM_TRIGGER_RESUME:
1284 case SNDRV_PCM_TRIGGER_START:
1285 azx_stream_start(chip, azx_dev);
1286 azx_dev->running = 1;
1287 break;
1288 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001289 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 case SNDRV_PCM_TRIGGER_STOP:
1291 azx_stream_stop(chip, azx_dev);
1292 azx_dev->running = 0;
1293 break;
1294 default:
1295 err = -EINVAL;
1296 }
1297 spin_unlock(&chip->reg_lock);
1298 if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
Jaroslav Kysela47123192005-08-15 20:53:07 +02001299 cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 cmd == SNDRV_PCM_TRIGGER_STOP) {
1301 int timeout = 5000;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001302 while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
1303 --timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 ;
1305 }
1306 return err;
1307}
1308
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001309static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310{
Takashi Iwaic74db862005-05-12 14:26:27 +02001311 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001312 struct azx *chip = apcm->chip;
1313 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 unsigned int pos;
1315
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001316 if (chip->position_fix == POS_FIX_POSBUF ||
1317 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001318 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001319 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001320 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001321 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001322 printk(KERN_WARNING
1323 "hda-intel: Invalid position buffer, "
1324 "using LPIB read method instead.\n");
1325 chip->position_fix = POS_FIX_NONE;
1326 goto read_lpib;
1327 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001328 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001329 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001330 /* read LPIB */
1331 pos = azx_sd_readl(azx_dev, SD_LPIB);
1332 if (chip->position_fix == POS_FIX_FIFO)
1333 pos += azx_dev->fifo_size;
1334 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 if (pos >= azx_dev->bufsize)
1336 pos = 0;
1337 return bytes_to_frames(substream->runtime, pos);
1338}
1339
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001340static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 .open = azx_pcm_open,
1342 .close = azx_pcm_close,
1343 .ioctl = snd_pcm_lib_ioctl,
1344 .hw_params = azx_pcm_hw_params,
1345 .hw_free = azx_pcm_hw_free,
1346 .prepare = azx_pcm_prepare,
1347 .trigger = azx_pcm_trigger,
1348 .pointer = azx_pcm_pointer,
1349};
1350
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001351static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352{
1353 kfree(pcm->private_data);
1354}
1355
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001356static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 struct hda_pcm *cpcm, int pcm_dev)
1358{
1359 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001360 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 struct azx_pcm *apcm;
1362
Takashi Iwaie08a0072006-09-07 17:52:14 +02001363 /* if no substreams are defined for both playback and capture,
1364 * it's just a placeholder. ignore it.
1365 */
1366 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1367 return 0;
1368
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 snd_assert(cpcm->name, return -EINVAL);
1370
1371 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001372 cpcm->stream[0].substreams,
1373 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 &pcm);
1375 if (err < 0)
1376 return err;
1377 strcpy(pcm->name, cpcm->name);
1378 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1379 if (apcm == NULL)
1380 return -ENOMEM;
1381 apcm->chip = chip;
1382 apcm->codec = codec;
1383 apcm->hinfo[0] = &cpcm->stream[0];
1384 apcm->hinfo[1] = &cpcm->stream[1];
1385 pcm->private_data = apcm;
1386 pcm->private_free = azx_pcm_free;
1387 if (cpcm->stream[0].substreams)
1388 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1389 if (cpcm->stream[1].substreams)
1390 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
1391 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1392 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001393 1024 * 64, 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394 chip->pcm[pcm_dev] = pcm;
Takashi Iwaie08a0072006-09-07 17:52:14 +02001395 if (chip->pcm_devs < pcm_dev + 1)
1396 chip->pcm_devs = pcm_dev + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397
1398 return 0;
1399}
1400
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001401static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 struct hda_codec *codec;
1404 int c, err;
1405 int pcm_dev;
1406
Takashi Iwaid01ce992007-07-27 16:52:19 +02001407 err = snd_hda_build_pcms(chip->bus);
1408 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409 return err;
1410
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001411 /* create audio PCMs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412 pcm_dev = 0;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001413 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001415 if (codec->pcm_info[c].is_modem)
1416 continue; /* create later */
1417 if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001418 snd_printk(KERN_ERR SFX
1419 "Too many audio PCMs\n");
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001420 return -EINVAL;
1421 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001422 err = create_codec_pcm(chip, codec,
1423 &codec->pcm_info[c], pcm_dev);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001424 if (err < 0)
1425 return err;
1426 pcm_dev++;
1427 }
1428 }
1429
1430 /* create modem PCMs */
1431 pcm_dev = AZX_MAX_AUDIO_PCMS;
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001432 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001433 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001434 if (!codec->pcm_info[c].is_modem)
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001435 continue; /* already created */
Takashi Iwaia28f1cd2005-09-07 15:26:56 +02001436 if (pcm_dev >= AZX_MAX_PCMS) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001437 snd_printk(KERN_ERR SFX
1438 "Too many modem PCMs\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 return -EINVAL;
1440 }
Takashi Iwaid01ce992007-07-27 16:52:19 +02001441 err = create_codec_pcm(chip, codec,
1442 &codec->pcm_info[c], pcm_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 if (err < 0)
1444 return err;
Sasha Khapyorsky6632d192005-09-29 11:48:17 +02001445 chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 pcm_dev++;
1447 }
1448 }
1449 return 0;
1450}
1451
1452/*
1453 * mixer creation - all stuff is implemented in hda module
1454 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001455static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456{
1457 return snd_hda_build_controls(chip->bus);
1458}
1459
1460
1461/*
1462 * initialize SD streams
1463 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001464static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465{
1466 int i;
1467
1468 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001469 * assign the starting bdl address to each stream (device)
1470 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001472 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001474 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 azx_dev->bdl = (u32 *)(chip->bdl.area + off);
1476 azx_dev->bdl_addr = chip->bdl.addr + off;
Takashi Iwai929861c2006-08-31 16:55:40 +02001477 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1479 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1480 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1481 azx_dev->sd_int_sta_mask = 1 << i;
1482 /* stream tag: must be non-zero and unique */
1483 azx_dev->index = i;
1484 azx_dev->stream_tag = i + 1;
1485 }
1486
1487 return 0;
1488}
1489
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001490static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1491{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001492 if (request_irq(chip->pci->irq, azx_interrupt,
1493 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001494 "HDA Intel", chip)) {
1495 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1496 "disabling device\n", chip->pci->irq);
1497 if (do_disconnect)
1498 snd_card_disconnect(chip->card);
1499 return -1;
1500 }
1501 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001502 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001503 return 0;
1504}
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506
Takashi Iwaicb53c622007-08-10 17:21:45 +02001507static void azx_stop_chip(struct azx *chip)
1508{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001509 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001510 return;
1511
1512 /* disable interrupts */
1513 azx_int_disable(chip);
1514 azx_int_clear(chip);
1515
1516 /* disable CORB/RIRB */
1517 azx_free_cmd_io(chip);
1518
1519 /* disable position buffer */
1520 azx_writel(chip, DPLBASE, 0);
1521 azx_writel(chip, DPUBASE, 0);
1522
1523 chip->initialized = 0;
1524}
1525
1526#ifdef CONFIG_SND_HDA_POWER_SAVE
1527/* power-up/down the controller */
1528static void azx_power_notify(struct hda_codec *codec)
1529{
1530 struct azx *chip = codec->bus->private_data;
1531 struct hda_codec *c;
1532 int power_on = 0;
1533
1534 list_for_each_entry(c, &codec->bus->codec_list, list) {
1535 if (c->power_on) {
1536 power_on = 1;
1537 break;
1538 }
1539 }
1540 if (power_on)
1541 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001542 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001543 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001544}
1545#endif /* CONFIG_SND_HDA_POWER_SAVE */
1546
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547#ifdef CONFIG_PM
1548/*
1549 * power management
1550 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001551static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552{
Takashi Iwai421a1252005-11-17 16:11:09 +01001553 struct snd_card *card = pci_get_drvdata(pci);
1554 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555 int i;
1556
Takashi Iwai421a1252005-11-17 16:11:09 +01001557 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 for (i = 0; i < chip->pcm_devs; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001559 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001560 if (chip->initialized)
1561 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001562 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001563 if (chip->irq >= 0) {
1564 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001565 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001566 chip->irq = -1;
1567 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001568 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001569 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001570 pci_disable_device(pci);
1571 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001572 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573 return 0;
1574}
1575
Takashi Iwai421a1252005-11-17 16:11:09 +01001576static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577{
Takashi Iwai421a1252005-11-17 16:11:09 +01001578 struct snd_card *card = pci_get_drvdata(pci);
1579 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580
Takashi Iwai30b35392006-10-11 18:52:53 +02001581 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001582 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001583 if (pci_enable_device(pci) < 0) {
1584 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1585 "disabling device\n");
1586 snd_card_disconnect(card);
1587 return -EIO;
1588 }
1589 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001590 if (chip->msi)
1591 if (pci_enable_msi(pci) < 0)
1592 chip->msi = 0;
1593 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001594 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001595 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001596
1597 if (snd_hda_codecs_inuse(chip->bus))
1598 azx_init_chip(chip);
1599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001601 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 return 0;
1603}
1604#endif /* CONFIG_PM */
1605
1606
1607/*
1608 * destructor
1609 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001610static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611{
Takashi Iwaice43fba2005-05-30 20:33:44 +02001612 if (chip->initialized) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 int i;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001614 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001616 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617 }
1618
Stephen Hemminger7376d012006-08-21 19:17:46 +02001619 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001620 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001622 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001623 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001624 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001625 if (chip->remap_addr)
1626 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
1628 if (chip->bdl.area)
1629 snd_dma_free_pages(&chip->bdl);
1630 if (chip->rb.area)
1631 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 if (chip->posbuf.area)
1633 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 pci_release_regions(chip->pci);
1635 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001636 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637 kfree(chip);
1638
1639 return 0;
1640}
1641
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001642static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643{
1644 return azx_free(device->device_data);
1645}
1646
1647/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001648 * white/black-listing for position_fix
1649 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001650static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001651 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001652 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001653 {}
1654};
1655
1656static int __devinit check_position_fix(struct azx *chip, int fix)
1657{
1658 const struct snd_pci_quirk *q;
1659
1660 if (fix == POS_FIX_AUTO) {
1661 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1662 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001663 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001664 "hda_intel: position_fix set to %d "
1665 "for device %04x:%04x\n",
1666 q->value, q->subvendor, q->subdevice);
1667 return q->value;
1668 }
1669 }
1670 return fix;
1671}
1672
1673/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001674 * black-lists for probe_mask
1675 */
1676static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1677 /* Thinkpad often breaks the controller communication when accessing
1678 * to the non-working (or non-existing) modem codec slot.
1679 */
1680 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1681 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1682 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1683 {}
1684};
1685
1686static void __devinit check_probe_mask(struct azx *chip)
1687{
1688 const struct snd_pci_quirk *q;
1689
1690 if (probe_mask == -1) {
1691 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1692 if (q) {
1693 printk(KERN_INFO
1694 "hda_intel: probe_mask set to 0x%x "
1695 "for device %04x:%04x\n",
1696 q->value, q->subvendor, q->subdevice);
1697 probe_mask = q->value;
1698 }
1699 }
1700}
1701
1702
1703/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 * constructor
1705 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001706static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai606ad752005-11-24 16:03:40 +01001707 int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001708 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001710 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001711 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001712 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 .dev_free = azx_dev_free,
1714 };
1715
1716 *rchip = NULL;
1717
Pavel Machek927fc862006-08-31 17:03:43 +02001718 err = pci_enable_device(pci);
1719 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 return err;
1721
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001722 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001723 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1725 pci_disable_device(pci);
1726 return -ENOMEM;
1727 }
1728
1729 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001730 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731 chip->card = card;
1732 chip->pci = pci;
1733 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001734 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001735 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736
Takashi Iwai3372a152007-02-01 15:46:50 +01001737 chip->position_fix = check_position_fix(chip, position_fix);
Takashi Iwai669ba272007-08-17 09:17:36 +02001738 check_probe_mask(chip);
Takashi Iwai3372a152007-02-01 15:46:50 +01001739
Takashi Iwai27346162006-01-12 18:28:44 +01001740 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001741
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742#if BITS_PER_LONG != 64
1743 /* Fix up base address on ULI M5461 */
1744 if (chip->driver_type == AZX_DRIVER_ULI) {
1745 u16 tmp3;
1746 pci_read_config_word(pci, 0x40, &tmp3);
1747 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1748 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1749 }
1750#endif
1751
Pavel Machek927fc862006-08-31 17:03:43 +02001752 err = pci_request_regions(pci, "ICH HD audio");
1753 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 kfree(chip);
1755 pci_disable_device(pci);
1756 return err;
1757 }
1758
Pavel Machek927fc862006-08-31 17:03:43 +02001759 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1761 if (chip->remap_addr == NULL) {
1762 snd_printk(KERN_ERR SFX "ioremap error\n");
1763 err = -ENXIO;
1764 goto errout;
1765 }
1766
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001767 if (chip->msi)
1768 if (pci_enable_msi(pci) < 0)
1769 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001770
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001771 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 err = -EBUSY;
1773 goto errout;
1774 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
1776 pci_set_master(pci);
1777 synchronize_irq(chip->irq);
1778
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001779 switch (chip->driver_type) {
1780 case AZX_DRIVER_ULI:
1781 chip->playback_streams = ULI_NUM_PLAYBACK;
1782 chip->capture_streams = ULI_NUM_CAPTURE;
1783 chip->playback_index_offset = ULI_PLAYBACK_INDEX;
1784 chip->capture_index_offset = ULI_CAPTURE_INDEX;
1785 break;
Felix Kuehling778b6e12006-05-17 11:22:21 +02001786 case AZX_DRIVER_ATIHDMI:
1787 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1788 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
1789 chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
1790 chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
1791 break;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001792 default:
1793 chip->playback_streams = ICH6_NUM_PLAYBACK;
1794 chip->capture_streams = ICH6_NUM_CAPTURE;
1795 chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
1796 chip->capture_index_offset = ICH6_CAPTURE_INDEX;
1797 break;
1798 }
1799 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001800 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1801 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001802 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001803 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1804 goto errout;
1805 }
1806
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 /* allocate memory for the BDL for each stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001808 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1809 snd_dma_pci_data(chip->pci),
1810 BDL_SIZE, &chip->bdl);
1811 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1813 goto errout;
1814 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001815 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001816 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1817 snd_dma_pci_data(chip->pci),
1818 chip->num_streams * 8, &chip->posbuf);
1819 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001820 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1821 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001824 if (!chip->single_cmd) {
1825 err = azx_alloc_cmd_io(chip);
1826 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001827 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001828 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
1830 /* initialize streams */
1831 azx_init_stream(chip);
1832
1833 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001834 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 azx_init_chip(chip);
1836
1837 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001838 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 snd_printk(KERN_ERR SFX "no codecs found!\n");
1840 err = -ENODEV;
1841 goto errout;
1842 }
1843
Takashi Iwaid01ce992007-07-27 16:52:19 +02001844 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1845 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1847 goto errout;
1848 }
1849
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001850 strcpy(card->driver, "HDA-Intel");
1851 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001852 sprintf(card->longname, "%s at 0x%lx irq %i",
1853 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001854
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 *rchip = chip;
1856 return 0;
1857
1858 errout:
1859 azx_free(chip);
1860 return err;
1861}
1862
Takashi Iwaicb53c622007-08-10 17:21:45 +02001863static void power_down_all_codecs(struct azx *chip)
1864{
1865#ifdef CONFIG_SND_HDA_POWER_SAVE
1866 /* The codecs were powered up in snd_hda_codec_new().
1867 * Now all initialization done, so turn them down if possible
1868 */
1869 struct hda_codec *codec;
1870 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1871 snd_hda_power_down(codec);
1872 }
1873#endif
1874}
1875
Takashi Iwaid01ce992007-07-27 16:52:19 +02001876static int __devinit azx_probe(struct pci_dev *pci,
1877 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001879 struct snd_card *card;
1880 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02001881 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Clemens Ladischb7fe4622005-10-04 08:46:51 +02001883 card = snd_card_new(index, id, THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02001884 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885 snd_printk(KERN_ERR SFX "Error creating card!\n");
1886 return -ENOMEM;
1887 }
1888
Pavel Machek927fc862006-08-31 17:03:43 +02001889 err = azx_create(card, pci, pci_id->driver_data, &chip);
1890 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 snd_card_free(card);
1892 return err;
1893 }
Takashi Iwai421a1252005-11-17 16:11:09 +01001894 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 /* create codec instances */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001897 err = azx_codec_create(chip, model);
1898 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 snd_card_free(card);
1900 return err;
1901 }
1902
1903 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001904 err = azx_pcm_create(chip);
1905 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 snd_card_free(card);
1907 return err;
1908 }
1909
1910 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001911 err = azx_mixer_create(chip);
1912 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 snd_card_free(card);
1914 return err;
1915 }
1916
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 snd_card_set_dev(card, &pci->dev);
1918
Takashi Iwaid01ce992007-07-27 16:52:19 +02001919 err = snd_card_register(card);
1920 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 snd_card_free(card);
1922 return err;
1923 }
1924
1925 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001926 chip->running = 1;
1927 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928
1929 return err;
1930}
1931
1932static void __devexit azx_remove(struct pci_dev *pci)
1933{
1934 snd_card_free(pci_get_drvdata(pci));
1935 pci_set_drvdata(pci, NULL);
1936}
1937
1938/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02001939static struct pci_device_id azx_ids[] = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001940 { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
1941 { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
1942 { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
Jason Gastond2981392006-01-10 11:07:37 +01001943 { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
Jason Gastonf9cc8a82006-11-22 11:53:52 +01001944 { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
1945 { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001946 { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
Felix Kuehling89be83f2006-03-31 12:33:59 +02001947 { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
Felix Kuehling778b6e12006-05-17 11:22:21 +02001948 { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
Felix Kuehling5b15c952006-10-16 12:49:47 +02001949 { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001950 { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
Wolke Liue6db1112007-04-27 12:20:57 +02001951 { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +01001952 { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
1953 { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
Wolke Liu27da1832007-11-16 11:06:30 +01001954 { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
1955 { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
1956 { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
1957 { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001958 { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
1959 { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
1960 { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
Peer Chen5b005a02006-10-31 15:33:42 +01001961 { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
1962 { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
1963 { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1964 { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
1965 { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1966 { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
1967 { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
1968 { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
Peer Chen15cc4452007-06-08 13:55:10 +02001969 { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1970 { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
1971 { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1972 { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1973 { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
1974 { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
Peer Chenc1071062007-09-21 18:20:25 +02001975 { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1976 { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1977 { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
1978 { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 { 0, }
1980};
1981MODULE_DEVICE_TABLE(pci, azx_ids);
1982
1983/* pci_driver definition */
1984static struct pci_driver driver = {
1985 .name = "HDA Intel",
1986 .id_table = azx_ids,
1987 .probe = azx_probe,
1988 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01001989#ifdef CONFIG_PM
1990 .suspend = azx_suspend,
1991 .resume = azx_resume,
1992#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993};
1994
1995static int __init alsa_card_azx_init(void)
1996{
Takashi Iwai01d25d42005-04-11 16:58:24 +02001997 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998}
1999
2000static void __exit alsa_card_azx_exit(void)
2001{
2002 pci_unregister_driver(&driver);
2003}
2004
2005module_init(alsa_card_azx_init)
2006module_exit(alsa_card_azx_exit)