blob: 46f456adcb610e95059a43730ef2758618d4751d [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000035#include <linux/interrupt.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020036
37#include <plat/sram.h>
38#include <plat/clock.h>
39
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020041
42#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053043#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053044#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000047#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
50 DISPC_IRQ_OCP_ERR | \
51 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
52 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
53 DISPC_IRQ_SYNC_LOST | \
54 DISPC_IRQ_SYNC_LOST_DIGIT)
55
56#define DISPC_MAX_NR_ISRS 8
57
58struct omap_dispc_isr_data {
59 omap_dispc_isr_t isr;
60 void *arg;
61 u32 mask;
62};
63
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020064struct dispc_h_coef {
65 s8 hc4;
66 s8 hc3;
67 u8 hc2;
68 s8 hc1;
69 s8 hc0;
70};
71
72struct dispc_v_coef {
73 s8 vc22;
74 s8 vc2;
75 u8 vc1;
76 s8 vc0;
77 s8 vc00;
78};
79
Tomi Valkeinen80c39712009-11-12 11:41:42 +020080#define REG_GET(idx, start, end) \
81 FLD_GET(dispc_read_reg(idx), start, end)
82
83#define REG_FLD_MOD(idx, val, start, end) \
84 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
85
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020086struct dispc_irq_stats {
87 unsigned long last_reset;
88 unsigned irq_count;
89 unsigned irqs[32];
90};
91
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000093 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +000095 int irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020096
97 u32 fifo_size[3];
98
99 spinlock_t irq_lock;
100 u32 irq_error_mask;
101 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
102 u32 error_irqs;
103 struct work_struct error_work;
104
105 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200106
107#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
108 spinlock_t irq_stats_lock;
109 struct dispc_irq_stats irq_stats;
110#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111} dispc;
112
113static void _omap_dispc_set_irqs(void);
114
115static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
116{
117 __raw_writel(val, dispc.base + idx.idx);
118}
119
120static inline u32 dispc_read_reg(const struct dispc_reg idx)
121{
122 return __raw_readl(dispc.base + idx.idx);
123}
124
125#define SR(reg) \
126 dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
127#define RR(reg) \
128 dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
129
130void dispc_save_context(void)
131{
132 if (cpu_is_omap24xx())
133 return;
134
135 SR(SYSCONFIG);
136 SR(IRQENABLE);
137 SR(CONTROL);
138 SR(CONFIG);
Sumit Semwal8613b002010-12-02 11:27:09 +0000139 SR(DEFAULT_COLOR(0));
140 SR(DEFAULT_COLOR(1));
141 SR(TRANS_COLOR(0));
142 SR(TRANS_COLOR(1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200143 SR(LINE_NUMBER);
Sumit Semwal8613b002010-12-02 11:27:09 +0000144 SR(TIMING_H(0));
145 SR(TIMING_V(0));
146 SR(POL_FREQ(0));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -0600147 SR(DIVISORo(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148 SR(GLOBAL_ALPHA);
149 SR(SIZE_DIG);
Sumit Semwal8613b002010-12-02 11:27:09 +0000150 SR(SIZE_LCD(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000151 if (dss_has_feature(FEAT_MGR_LCD2)) {
152 SR(CONTROL2);
153 SR(DEFAULT_COLOR(2));
154 SR(TRANS_COLOR(2));
155 SR(SIZE_LCD(2));
156 SR(TIMING_H(2));
157 SR(TIMING_V(2));
158 SR(POL_FREQ(2));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -0600159 SR(DIVISORo(2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000160 SR(CONFIG2);
161 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200162
Archit Taneja9b372c22011-05-06 11:45:49 +0530163 SR(OVL_BA0(OMAP_DSS_GFX));
164 SR(OVL_BA1(OMAP_DSS_GFX));
165 SR(OVL_POSITION(OMAP_DSS_GFX));
166 SR(OVL_SIZE(OMAP_DSS_GFX));
167 SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
168 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
169 SR(OVL_ROW_INC(OMAP_DSS_GFX));
170 SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
171 SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
172 SR(OVL_TABLE_BA(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200173
Sumit Semwal8613b002010-12-02 11:27:09 +0000174 SR(DATA_CYCLE1(0));
175 SR(DATA_CYCLE2(0));
176 SR(DATA_CYCLE3(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200177
Sumit Semwal8613b002010-12-02 11:27:09 +0000178 SR(CPR_COEF_R(0));
179 SR(CPR_COEF_G(0));
180 SR(CPR_COEF_B(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000181 if (dss_has_feature(FEAT_MGR_LCD2)) {
182 SR(CPR_COEF_B(2));
183 SR(CPR_COEF_G(2));
184 SR(CPR_COEF_R(2));
185
186 SR(DATA_CYCLE1(2));
187 SR(DATA_CYCLE2(2));
188 SR(DATA_CYCLE3(2));
189 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200190
Archit Taneja9b372c22011-05-06 11:45:49 +0530191 SR(OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200192
193 /* VID1 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530194 SR(OVL_BA0(OMAP_DSS_VIDEO1));
195 SR(OVL_BA1(OMAP_DSS_VIDEO1));
196 SR(OVL_POSITION(OMAP_DSS_VIDEO1));
197 SR(OVL_SIZE(OMAP_DSS_VIDEO1));
198 SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
199 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
200 SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
201 SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
202 SR(OVL_FIR(OMAP_DSS_VIDEO1));
203 SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
204 SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
205 SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200206
Archit Taneja9b372c22011-05-06 11:45:49 +0530207 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
208 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
209 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
210 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
211 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
212 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
213 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
214 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200215
Archit Taneja9b372c22011-05-06 11:45:49 +0530216 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
217 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
218 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
219 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
220 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
221 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
222 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
223 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200224
Archit Taneja9b372c22011-05-06 11:45:49 +0530225 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
226 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
227 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
228 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
229 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200230
Archit Taneja9b372c22011-05-06 11:45:49 +0530231 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
232 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
233 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
234 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
235 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
236 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
237 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
238 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200239
Archit Taneja9b372c22011-05-06 11:45:49 +0530240 SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241
242 /* VID2 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530243 SR(OVL_BA0(OMAP_DSS_VIDEO2));
244 SR(OVL_BA1(OMAP_DSS_VIDEO2));
245 SR(OVL_POSITION(OMAP_DSS_VIDEO2));
246 SR(OVL_SIZE(OMAP_DSS_VIDEO2));
247 SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
248 SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
249 SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
250 SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
251 SR(OVL_FIR(OMAP_DSS_VIDEO2));
252 SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
253 SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
254 SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200255
Archit Taneja9b372c22011-05-06 11:45:49 +0530256 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
257 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
258 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
259 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
260 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
261 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
262 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
263 SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200264
Archit Taneja9b372c22011-05-06 11:45:49 +0530265 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
266 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
267 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
268 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
269 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
270 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
271 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
272 SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200273
Archit Taneja9b372c22011-05-06 11:45:49 +0530274 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
275 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
276 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
277 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
278 SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200279
Archit Taneja9b372c22011-05-06 11:45:49 +0530280 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
281 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
282 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
283 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
284 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
285 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
286 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
287 SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288
Archit Taneja9b372c22011-05-06 11:45:49 +0530289 SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600290
291 if (dss_has_feature(FEAT_CORE_CLK_DIV))
292 SR(DIVISOR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200293}
294
295void dispc_restore_context(void)
296{
297 RR(SYSCONFIG);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200298 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 /*RR(CONTROL);*/
300 RR(CONFIG);
Sumit Semwal8613b002010-12-02 11:27:09 +0000301 RR(DEFAULT_COLOR(0));
302 RR(DEFAULT_COLOR(1));
303 RR(TRANS_COLOR(0));
304 RR(TRANS_COLOR(1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200305 RR(LINE_NUMBER);
Sumit Semwal8613b002010-12-02 11:27:09 +0000306 RR(TIMING_H(0));
307 RR(TIMING_V(0));
308 RR(POL_FREQ(0));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -0600309 RR(DIVISORo(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200310 RR(GLOBAL_ALPHA);
311 RR(SIZE_DIG);
Sumit Semwal8613b002010-12-02 11:27:09 +0000312 RR(SIZE_LCD(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000313 if (dss_has_feature(FEAT_MGR_LCD2)) {
314 RR(DEFAULT_COLOR(2));
315 RR(TRANS_COLOR(2));
316 RR(SIZE_LCD(2));
317 RR(TIMING_H(2));
318 RR(TIMING_V(2));
319 RR(POL_FREQ(2));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -0600320 RR(DIVISORo(2));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000321 RR(CONFIG2);
322 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200323
Archit Taneja9b372c22011-05-06 11:45:49 +0530324 RR(OVL_BA0(OMAP_DSS_GFX));
325 RR(OVL_BA1(OMAP_DSS_GFX));
326 RR(OVL_POSITION(OMAP_DSS_GFX));
327 RR(OVL_SIZE(OMAP_DSS_GFX));
328 RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
329 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
330 RR(OVL_ROW_INC(OMAP_DSS_GFX));
331 RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
332 RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
333 RR(OVL_TABLE_BA(OMAP_DSS_GFX));
334
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200335
Sumit Semwal8613b002010-12-02 11:27:09 +0000336 RR(DATA_CYCLE1(0));
337 RR(DATA_CYCLE2(0));
338 RR(DATA_CYCLE3(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200339
Sumit Semwal8613b002010-12-02 11:27:09 +0000340 RR(CPR_COEF_R(0));
341 RR(CPR_COEF_G(0));
342 RR(CPR_COEF_B(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000343 if (dss_has_feature(FEAT_MGR_LCD2)) {
344 RR(DATA_CYCLE1(2));
345 RR(DATA_CYCLE2(2));
346 RR(DATA_CYCLE3(2));
347
348 RR(CPR_COEF_B(2));
349 RR(CPR_COEF_G(2));
350 RR(CPR_COEF_R(2));
351 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Archit Taneja9b372c22011-05-06 11:45:49 +0530353 RR(OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200354
355 /* VID1 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530356 RR(OVL_BA0(OMAP_DSS_VIDEO1));
357 RR(OVL_BA1(OMAP_DSS_VIDEO1));
358 RR(OVL_POSITION(OMAP_DSS_VIDEO1));
359 RR(OVL_SIZE(OMAP_DSS_VIDEO1));
360 RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
361 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
362 RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
363 RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
364 RR(OVL_FIR(OMAP_DSS_VIDEO1));
365 RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
366 RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
367 RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200368
Archit Taneja9b372c22011-05-06 11:45:49 +0530369 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
370 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
371 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
372 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
373 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
374 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
375 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
376 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200377
Archit Taneja9b372c22011-05-06 11:45:49 +0530378 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
379 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
380 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
381 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
382 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
383 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
384 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
385 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200386
Archit Taneja9b372c22011-05-06 11:45:49 +0530387 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
388 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
389 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
390 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
391 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200392
Archit Taneja9b372c22011-05-06 11:45:49 +0530393 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
394 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
395 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
396 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
397 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
398 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
399 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
400 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401
Archit Taneja9b372c22011-05-06 11:45:49 +0530402 RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200403
404 /* VID2 */
Archit Taneja9b372c22011-05-06 11:45:49 +0530405 RR(OVL_BA0(OMAP_DSS_VIDEO2));
406 RR(OVL_BA1(OMAP_DSS_VIDEO2));
407 RR(OVL_POSITION(OMAP_DSS_VIDEO2));
408 RR(OVL_SIZE(OMAP_DSS_VIDEO2));
409 RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
410 RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
411 RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
412 RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
413 RR(OVL_FIR(OMAP_DSS_VIDEO2));
414 RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
415 RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
416 RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200417
Archit Taneja9b372c22011-05-06 11:45:49 +0530418 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
419 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
420 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
421 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
422 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
423 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
424 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
425 RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200426
Archit Taneja9b372c22011-05-06 11:45:49 +0530427 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
428 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
429 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
430 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
431 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
432 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
433 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
434 RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200435
Archit Taneja9b372c22011-05-06 11:45:49 +0530436 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
437 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
438 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
439 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
440 RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200441
Archit Taneja9b372c22011-05-06 11:45:49 +0530442 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
443 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
444 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
445 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
446 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
447 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
448 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
449 RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200450
Archit Taneja9b372c22011-05-06 11:45:49 +0530451 RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200452
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600453 if (dss_has_feature(FEAT_CORE_CLK_DIV))
454 RR(DIVISOR);
455
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200456 /* enable last, because LCD & DIGIT enable are here */
457 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000458 if (dss_has_feature(FEAT_MGR_LCD2))
459 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200460 /* clear spurious SYNC_LOST_DIGIT interrupts */
461 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
462
463 /*
464 * enable last so IRQs won't trigger before
465 * the context is fully restored
466 */
467 RR(IRQENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200468}
469
470#undef SR
471#undef RR
472
473static inline void enable_clocks(bool enable)
474{
475 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +0000476 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477 else
Archit Taneja6af9cd12011-01-31 16:27:44 +0000478 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200479}
480
481bool dispc_go_busy(enum omap_channel channel)
482{
483 int bit;
484
Sumit Semwal2a205f32010-12-02 11:27:12 +0000485 if (channel == OMAP_DSS_CHANNEL_LCD ||
486 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200487 bit = 5; /* GOLCD */
488 else
489 bit = 6; /* GODIGIT */
490
Sumit Semwal2a205f32010-12-02 11:27:12 +0000491 if (channel == OMAP_DSS_CHANNEL_LCD2)
492 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
493 else
494 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200495}
496
497void dispc_go(enum omap_channel channel)
498{
499 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000500 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501
502 enable_clocks(1);
503
Sumit Semwal2a205f32010-12-02 11:27:12 +0000504 if (channel == OMAP_DSS_CHANNEL_LCD ||
505 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200506 bit = 0; /* LCDENABLE */
507 else
508 bit = 1; /* DIGITALENABLE */
509
510 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000511 if (channel == OMAP_DSS_CHANNEL_LCD2)
512 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
513 else
514 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
515
516 if (!enable_bit)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517 goto end;
518
Sumit Semwal2a205f32010-12-02 11:27:12 +0000519 if (channel == OMAP_DSS_CHANNEL_LCD ||
520 channel == OMAP_DSS_CHANNEL_LCD2)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200521 bit = 5; /* GOLCD */
522 else
523 bit = 6; /* GODIGIT */
524
Sumit Semwal2a205f32010-12-02 11:27:12 +0000525 if (channel == OMAP_DSS_CHANNEL_LCD2)
526 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
527 else
528 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
529
530 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200531 DSSERR("GO bit not down for channel %d\n", channel);
532 goto end;
533 }
534
Sumit Semwal2a205f32010-12-02 11:27:12 +0000535 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
536 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200537
Sumit Semwal2a205f32010-12-02 11:27:12 +0000538 if (channel == OMAP_DSS_CHANNEL_LCD2)
539 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
540 else
541 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200542end:
543 enable_clocks(0);
544}
545
546static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
547{
Archit Taneja9b372c22011-05-06 11:45:49 +0530548 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200549}
550
551static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
552{
Archit Taneja9b372c22011-05-06 11:45:49 +0530553 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554}
555
556static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
557{
Archit Taneja9b372c22011-05-06 11:45:49 +0530558 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200559}
560
561static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
562 int vscaleup, int five_taps)
563{
564 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200565 static const struct dispc_h_coef coef_hup[8] = {
566 { 0, 0, 128, 0, 0 },
567 { -1, 13, 124, -8, 0 },
568 { -2, 30, 112, -11, -1 },
569 { -5, 51, 95, -11, -2 },
570 { 0, -9, 73, 73, -9 },
571 { -2, -11, 95, 51, -5 },
572 { -1, -11, 112, 30, -2 },
573 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574 };
575
576 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200577 static const struct dispc_v_coef coef_vup_3tap[8] = {
578 { 0, 0, 128, 0, 0 },
579 { 0, 3, 123, 2, 0 },
580 { 0, 12, 111, 5, 0 },
581 { 0, 32, 89, 7, 0 },
582 { 0, 0, 64, 64, 0 },
583 { 0, 7, 89, 32, 0 },
584 { 0, 5, 111, 12, 0 },
585 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200586 };
587
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200588 static const struct dispc_v_coef coef_vup_5tap[8] = {
589 { 0, 0, 128, 0, 0 },
590 { -1, 13, 124, -8, 0 },
591 { -2, 30, 112, -11, -1 },
592 { -5, 51, 95, -11, -2 },
593 { 0, -9, 73, 73, -9 },
594 { -2, -11, 95, 51, -5 },
595 { -1, -11, 112, 30, -2 },
596 { 0, -8, 124, 13, -1 },
597 };
598
599 /* Coefficients for horizontal down-sampling */
600 static const struct dispc_h_coef coef_hdown[8] = {
601 { 0, 36, 56, 36, 0 },
602 { 4, 40, 55, 31, -2 },
603 { 8, 44, 54, 27, -5 },
604 { 12, 48, 53, 22, -7 },
605 { -9, 17, 52, 51, 17 },
606 { -7, 22, 53, 48, 12 },
607 { -5, 27, 54, 44, 8 },
608 { -2, 31, 55, 40, 4 },
609 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200610
611 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200612 static const struct dispc_v_coef coef_vdown_3tap[8] = {
613 { 0, 36, 56, 36, 0 },
614 { 0, 40, 57, 31, 0 },
615 { 0, 45, 56, 27, 0 },
616 { 0, 50, 55, 23, 0 },
617 { 0, 18, 55, 55, 0 },
618 { 0, 23, 55, 50, 0 },
619 { 0, 27, 56, 45, 0 },
620 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200621 };
622
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200623 static const struct dispc_v_coef coef_vdown_5tap[8] = {
624 { 0, 36, 56, 36, 0 },
625 { 4, 40, 55, 31, -2 },
626 { 8, 44, 54, 27, -5 },
627 { 12, 48, 53, 22, -7 },
628 { -9, 17, 52, 51, 17 },
629 { -7, 22, 53, 48, 12 },
630 { -5, 27, 54, 44, 8 },
631 { -2, 31, 55, 40, 4 },
632 };
633
634 const struct dispc_h_coef *h_coef;
635 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200636 int i;
637
638 if (hscaleup)
639 h_coef = coef_hup;
640 else
641 h_coef = coef_hdown;
642
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200643 if (vscaleup)
644 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
645 else
646 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200647
648 for (i = 0; i < 8; i++) {
649 u32 h, hv;
650
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200651 h = FLD_VAL(h_coef[i].hc0, 7, 0)
652 | FLD_VAL(h_coef[i].hc1, 15, 8)
653 | FLD_VAL(h_coef[i].hc2, 23, 16)
654 | FLD_VAL(h_coef[i].hc3, 31, 24);
655 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
656 | FLD_VAL(v_coef[i].vc0, 15, 8)
657 | FLD_VAL(v_coef[i].vc1, 23, 16)
658 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200659
660 _dispc_write_firh_reg(plane, i, h);
661 _dispc_write_firhv_reg(plane, i, hv);
662 }
663
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200664 if (five_taps) {
665 for (i = 0; i < 8; i++) {
666 u32 v;
667 v = FLD_VAL(v_coef[i].vc00, 7, 0)
668 | FLD_VAL(v_coef[i].vc22, 15, 8);
669 _dispc_write_firv_reg(plane, i, v);
670 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200671 }
672}
673
674static void _dispc_setup_color_conv_coef(void)
675{
676 const struct color_conv_coef {
677 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
678 int full_range;
679 } ctbl_bt601_5 = {
680 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
681 };
682
683 const struct color_conv_coef *ct;
684
685#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
686
687 ct = &ctbl_bt601_5;
688
Archit Taneja9b372c22011-05-06 11:45:49 +0530689 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
690 CVAL(ct->rcr, ct->ry));
691 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
692 CVAL(ct->gy, ct->rcb));
693 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
694 CVAL(ct->gcb, ct->gcr));
695 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
696 CVAL(ct->bcr, ct->by));
697 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
698 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200699
Archit Taneja9b372c22011-05-06 11:45:49 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
701 CVAL(ct->rcr, ct->ry));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
703 CVAL(ct->gy, ct->rcb));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
705 CVAL(ct->gcb, ct->gcr));
706 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
707 CVAL(ct->bcr, ct->by));
708 dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
709 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200710
711#undef CVAL
712
Archit Taneja9b372c22011-05-06 11:45:49 +0530713 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
714 ct->full_range, 11, 11);
715 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
716 ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717}
718
719
720static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
721{
Archit Taneja9b372c22011-05-06 11:45:49 +0530722 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723}
724
725static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
726{
Archit Taneja9b372c22011-05-06 11:45:49 +0530727 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200728}
729
730static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
731{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530733
734 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735}
736
737static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
738{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530740
741 if (plane == OMAP_DSS_GFX)
742 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
743 else
744 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200745}
746
747static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
748{
749 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200750
751 BUG_ON(plane == OMAP_DSS_GFX);
752
753 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530754
755 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200756}
757
Rajkumar Nfd28a392010-11-04 12:28:42 +0100758static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
759{
760 if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
761 return;
762
763 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
764 plane == OMAP_DSS_VIDEO1)
765 return;
766
Archit Taneja9b372c22011-05-06 11:45:49 +0530767 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100768}
769
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200770static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
771{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530772 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200773 return;
774
Rajkumar Nfd28a392010-11-04 12:28:42 +0100775 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
776 plane == OMAP_DSS_VIDEO1)
777 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530778
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779 if (plane == OMAP_DSS_GFX)
780 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
781 else if (plane == OMAP_DSS_VIDEO2)
782 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
783}
784
785static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
786{
Archit Taneja9b372c22011-05-06 11:45:49 +0530787 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788}
789
790static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
791{
Archit Taneja9b372c22011-05-06 11:45:49 +0530792 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793}
794
795static void _dispc_set_color_mode(enum omap_plane plane,
796 enum omap_color_mode color_mode)
797{
798 u32 m = 0;
799
800 switch (color_mode) {
801 case OMAP_DSS_COLOR_CLUT1:
802 m = 0x0; break;
803 case OMAP_DSS_COLOR_CLUT2:
804 m = 0x1; break;
805 case OMAP_DSS_COLOR_CLUT4:
806 m = 0x2; break;
807 case OMAP_DSS_COLOR_CLUT8:
808 m = 0x3; break;
809 case OMAP_DSS_COLOR_RGB12U:
810 m = 0x4; break;
811 case OMAP_DSS_COLOR_ARGB16:
812 m = 0x5; break;
813 case OMAP_DSS_COLOR_RGB16:
814 m = 0x6; break;
815 case OMAP_DSS_COLOR_RGB24U:
816 m = 0x8; break;
817 case OMAP_DSS_COLOR_RGB24P:
818 m = 0x9; break;
819 case OMAP_DSS_COLOR_YUV2:
820 m = 0xa; break;
821 case OMAP_DSS_COLOR_UYVY:
822 m = 0xb; break;
823 case OMAP_DSS_COLOR_ARGB32:
824 m = 0xc; break;
825 case OMAP_DSS_COLOR_RGBA32:
826 m = 0xd; break;
827 case OMAP_DSS_COLOR_RGBX32:
828 m = 0xe; break;
829 default:
830 BUG(); break;
831 }
832
Archit Taneja9b372c22011-05-06 11:45:49 +0530833 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834}
835
836static void _dispc_set_channel_out(enum omap_plane plane,
837 enum omap_channel channel)
838{
839 int shift;
840 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000841 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200842
843 switch (plane) {
844 case OMAP_DSS_GFX:
845 shift = 8;
846 break;
847 case OMAP_DSS_VIDEO1:
848 case OMAP_DSS_VIDEO2:
849 shift = 16;
850 break;
851 default:
852 BUG();
853 return;
854 }
855
Archit Taneja9b372c22011-05-06 11:45:49 +0530856 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000857 if (dss_has_feature(FEAT_MGR_LCD2)) {
858 switch (channel) {
859 case OMAP_DSS_CHANNEL_LCD:
860 chan = 0;
861 chan2 = 0;
862 break;
863 case OMAP_DSS_CHANNEL_DIGIT:
864 chan = 1;
865 chan2 = 0;
866 break;
867 case OMAP_DSS_CHANNEL_LCD2:
868 chan = 0;
869 chan2 = 1;
870 break;
871 default:
872 BUG();
873 }
874
875 val = FLD_MOD(val, chan, shift, shift);
876 val = FLD_MOD(val, chan2, 31, 30);
877 } else {
878 val = FLD_MOD(val, channel, shift, shift);
879 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530880 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200881}
882
883void dispc_set_burst_size(enum omap_plane plane,
884 enum omap_burst_size burst_size)
885{
886 int shift;
887 u32 val;
888
889 enable_clocks(1);
890
891 switch (plane) {
892 case OMAP_DSS_GFX:
893 shift = 6;
894 break;
895 case OMAP_DSS_VIDEO1:
896 case OMAP_DSS_VIDEO2:
897 shift = 14;
898 break;
899 default:
900 BUG();
901 return;
902 }
903
Archit Taneja9b372c22011-05-06 11:45:49 +0530904 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200905 val = FLD_MOD(val, burst_size, shift+1, shift);
Archit Taneja9b372c22011-05-06 11:45:49 +0530906 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200907
908 enable_clocks(0);
909}
910
Mythri P Kd3862612011-03-11 18:02:49 +0530911void dispc_enable_gamma_table(bool enable)
912{
913 /*
914 * This is partially implemented to support only disabling of
915 * the gamma table.
916 */
917 if (enable) {
918 DSSWARN("Gamma table enabling for TV not yet supported");
919 return;
920 }
921
922 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
923}
924
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200925static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
926{
927 u32 val;
928
929 BUG_ON(plane == OMAP_DSS_GFX);
930
Archit Taneja9b372c22011-05-06 11:45:49 +0530931 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200932 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530933 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200934}
935
936void dispc_enable_replication(enum omap_plane plane, bool enable)
937{
938 int bit;
939
940 if (plane == OMAP_DSS_GFX)
941 bit = 5;
942 else
943 bit = 10;
944
945 enable_clocks(1);
Archit Taneja9b372c22011-05-06 11:45:49 +0530946 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200947 enable_clocks(0);
948}
949
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000950void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200951{
952 u32 val;
953 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
954 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
955 enable_clocks(1);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000956 dispc_write_reg(DISPC_SIZE_LCD(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200957 enable_clocks(0);
958}
959
960void dispc_set_digit_size(u16 width, u16 height)
961{
962 u32 val;
963 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
964 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
965 enable_clocks(1);
966 dispc_write_reg(DISPC_SIZE_DIG, val);
967 enable_clocks(0);
968}
969
970static void dispc_read_plane_fifo_sizes(void)
971{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972 u32 size;
973 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530974 u8 start, end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200975
976 enable_clocks(1);
977
Archit Tanejaa0acb552010-09-15 19:20:00 +0530978 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200979
Archit Tanejaa0acb552010-09-15 19:20:00 +0530980 for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
Archit Taneja9b372c22011-05-06 11:45:49 +0530981 size = FLD_GET(dispc_read_reg(DISPC_OVL_FIFO_SIZE_STATUS(plane)),
982 start, end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200983 dispc.fifo_size[plane] = size;
984 }
985
986 enable_clocks(0);
987}
988
989u32 dispc_get_plane_fifo_size(enum omap_plane plane)
990{
991 return dispc.fifo_size[plane];
992}
993
994void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
995{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530996 u8 hi_start, hi_end, lo_start, lo_end;
997
Archit Taneja9b372c22011-05-06 11:45:49 +0530998 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
999 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1000
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001001 enable_clocks(1);
1002
1003 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1004 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301005 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1006 lo_start, lo_end),
1007 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1008 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001009 low, high);
1010
Archit Taneja9b372c22011-05-06 11:45:49 +05301011 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301012 FLD_VAL(high, hi_start, hi_end) |
1013 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014
1015 enable_clocks(0);
1016}
1017
1018void dispc_enable_fifomerge(bool enable)
1019{
1020 enable_clocks(1);
1021
1022 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1023 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
1024
1025 enable_clocks(0);
1026}
1027
1028static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
1029{
1030 u32 val;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301031 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001032
Archit Tanejaa0acb552010-09-15 19:20:00 +05301033 dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
1034 dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1035
1036 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1037 FLD_VAL(hinc, hinc_start, hinc_end);
1038
Archit Taneja9b372c22011-05-06 11:45:49 +05301039 dispc_write_reg(DISPC_OVL_FIR(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040}
1041
1042static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
1043{
1044 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301045 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001046
Archit Taneja87a74842011-03-02 11:19:50 +05301047 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1048 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1049
1050 val = FLD_VAL(vaccu, vert_start, vert_end) |
1051 FLD_VAL(haccu, hor_start, hor_end);
1052
Archit Taneja9b372c22011-05-06 11:45:49 +05301053 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001054}
1055
1056static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
1057{
1058 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301059 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001060
Archit Taneja87a74842011-03-02 11:19:50 +05301061 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1062 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1063
1064 val = FLD_VAL(vaccu, vert_start, vert_end) |
1065 FLD_VAL(haccu, hor_start, hor_end);
1066
Archit Taneja9b372c22011-05-06 11:45:49 +05301067 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001068}
1069
1070
1071static void _dispc_set_scaling(enum omap_plane plane,
1072 u16 orig_width, u16 orig_height,
1073 u16 out_width, u16 out_height,
1074 bool ilace, bool five_taps,
1075 bool fieldmode)
1076{
1077 int fir_hinc;
1078 int fir_vinc;
1079 int hscaleup, vscaleup;
1080 int accu0 = 0;
1081 int accu1 = 0;
1082 u32 l;
1083
1084 BUG_ON(plane == OMAP_DSS_GFX);
1085
1086 hscaleup = orig_width <= out_width;
1087 vscaleup = orig_height <= out_height;
1088
1089 _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
1090
1091 if (!orig_width || orig_width == out_width)
1092 fir_hinc = 0;
1093 else
1094 fir_hinc = 1024 * orig_width / out_width;
1095
1096 if (!orig_height || orig_height == out_height)
1097 fir_vinc = 0;
1098 else
1099 fir_vinc = 1024 * orig_height / out_height;
1100
1101 _dispc_set_fir(plane, fir_hinc, fir_vinc);
1102
Archit Taneja9b372c22011-05-06 11:45:49 +05301103 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001104
Archit Taneja87a74842011-03-02 11:19:50 +05301105 /* RESIZEENABLE and VERTICALTAPS */
1106 l &= ~((0x3 << 5) | (0x1 << 21));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001107 l |= fir_hinc ? (1 << 5) : 0;
1108 l |= fir_vinc ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001109 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301110
1111 /* VRESIZECONF and HRESIZECONF */
1112 if (dss_has_feature(FEAT_RESIZECONF)) {
1113 l &= ~(0x3 << 7);
1114 l |= hscaleup ? 0 : (1 << 7);
1115 l |= vscaleup ? 0 : (1 << 8);
1116 }
1117
1118 /* LINEBUFFERSPLIT */
1119 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1120 l &= ~(0x1 << 22);
1121 l |= five_taps ? (1 << 22) : 0;
1122 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123
Archit Taneja9b372c22011-05-06 11:45:49 +05301124 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125
1126 /*
1127 * field 0 = even field = bottom field
1128 * field 1 = odd field = top field
1129 */
1130 if (ilace && !fieldmode) {
1131 accu1 = 0;
1132 accu0 = (fir_vinc / 2) & 0x3ff;
1133 if (accu0 >= 1024/2) {
1134 accu1 = 1024/2;
1135 accu0 -= accu1;
1136 }
1137 }
1138
1139 _dispc_set_vid_accu0(plane, 0, accu0);
1140 _dispc_set_vid_accu1(plane, 0, accu1);
1141}
1142
1143static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1144 bool mirroring, enum omap_color_mode color_mode)
1145{
Archit Taneja87a74842011-03-02 11:19:50 +05301146 bool row_repeat = false;
1147 int vidrot = 0;
1148
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001149 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1150 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151
1152 if (mirroring) {
1153 switch (rotation) {
1154 case OMAP_DSS_ROT_0:
1155 vidrot = 2;
1156 break;
1157 case OMAP_DSS_ROT_90:
1158 vidrot = 1;
1159 break;
1160 case OMAP_DSS_ROT_180:
1161 vidrot = 0;
1162 break;
1163 case OMAP_DSS_ROT_270:
1164 vidrot = 3;
1165 break;
1166 }
1167 } else {
1168 switch (rotation) {
1169 case OMAP_DSS_ROT_0:
1170 vidrot = 0;
1171 break;
1172 case OMAP_DSS_ROT_90:
1173 vidrot = 1;
1174 break;
1175 case OMAP_DSS_ROT_180:
1176 vidrot = 2;
1177 break;
1178 case OMAP_DSS_ROT_270:
1179 vidrot = 3;
1180 break;
1181 }
1182 }
1183
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001184 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301185 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001186 else
Archit Taneja87a74842011-03-02 11:19:50 +05301187 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001188 }
Archit Taneja87a74842011-03-02 11:19:50 +05301189
Archit Taneja9b372c22011-05-06 11:45:49 +05301190 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301191 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301192 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1193 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001194}
1195
1196static int color_mode_to_bpp(enum omap_color_mode color_mode)
1197{
1198 switch (color_mode) {
1199 case OMAP_DSS_COLOR_CLUT1:
1200 return 1;
1201 case OMAP_DSS_COLOR_CLUT2:
1202 return 2;
1203 case OMAP_DSS_COLOR_CLUT4:
1204 return 4;
1205 case OMAP_DSS_COLOR_CLUT8:
1206 return 8;
1207 case OMAP_DSS_COLOR_RGB12U:
1208 case OMAP_DSS_COLOR_RGB16:
1209 case OMAP_DSS_COLOR_ARGB16:
1210 case OMAP_DSS_COLOR_YUV2:
1211 case OMAP_DSS_COLOR_UYVY:
1212 return 16;
1213 case OMAP_DSS_COLOR_RGB24P:
1214 return 24;
1215 case OMAP_DSS_COLOR_RGB24U:
1216 case OMAP_DSS_COLOR_ARGB32:
1217 case OMAP_DSS_COLOR_RGBA32:
1218 case OMAP_DSS_COLOR_RGBX32:
1219 return 32;
1220 default:
1221 BUG();
1222 }
1223}
1224
1225static s32 pixinc(int pixels, u8 ps)
1226{
1227 if (pixels == 1)
1228 return 1;
1229 else if (pixels > 1)
1230 return 1 + (pixels - 1) * ps;
1231 else if (pixels < 0)
1232 return 1 - (-pixels + 1) * ps;
1233 else
1234 BUG();
1235}
1236
1237static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1238 u16 screen_width,
1239 u16 width, u16 height,
1240 enum omap_color_mode color_mode, bool fieldmode,
1241 unsigned int field_offset,
1242 unsigned *offset0, unsigned *offset1,
1243 s32 *row_inc, s32 *pix_inc)
1244{
1245 u8 ps;
1246
1247 /* FIXME CLUT formats */
1248 switch (color_mode) {
1249 case OMAP_DSS_COLOR_CLUT1:
1250 case OMAP_DSS_COLOR_CLUT2:
1251 case OMAP_DSS_COLOR_CLUT4:
1252 case OMAP_DSS_COLOR_CLUT8:
1253 BUG();
1254 return;
1255 case OMAP_DSS_COLOR_YUV2:
1256 case OMAP_DSS_COLOR_UYVY:
1257 ps = 4;
1258 break;
1259 default:
1260 ps = color_mode_to_bpp(color_mode) / 8;
1261 break;
1262 }
1263
1264 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1265 width, height);
1266
1267 /*
1268 * field 0 = even field = bottom field
1269 * field 1 = odd field = top field
1270 */
1271 switch (rotation + mirror * 4) {
1272 case OMAP_DSS_ROT_0:
1273 case OMAP_DSS_ROT_180:
1274 /*
1275 * If the pixel format is YUV or UYVY divide the width
1276 * of the image by 2 for 0 and 180 degree rotation.
1277 */
1278 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1279 color_mode == OMAP_DSS_COLOR_UYVY)
1280 width = width >> 1;
1281 case OMAP_DSS_ROT_90:
1282 case OMAP_DSS_ROT_270:
1283 *offset1 = 0;
1284 if (field_offset)
1285 *offset0 = field_offset * screen_width * ps;
1286 else
1287 *offset0 = 0;
1288
1289 *row_inc = pixinc(1 + (screen_width - width) +
1290 (fieldmode ? screen_width : 0),
1291 ps);
1292 *pix_inc = pixinc(1, ps);
1293 break;
1294
1295 case OMAP_DSS_ROT_0 + 4:
1296 case OMAP_DSS_ROT_180 + 4:
1297 /* If the pixel format is YUV or UYVY divide the width
1298 * of the image by 2 for 0 degree and 180 degree
1299 */
1300 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1301 color_mode == OMAP_DSS_COLOR_UYVY)
1302 width = width >> 1;
1303 case OMAP_DSS_ROT_90 + 4:
1304 case OMAP_DSS_ROT_270 + 4:
1305 *offset1 = 0;
1306 if (field_offset)
1307 *offset0 = field_offset * screen_width * ps;
1308 else
1309 *offset0 = 0;
1310 *row_inc = pixinc(1 - (screen_width + width) -
1311 (fieldmode ? screen_width : 0),
1312 ps);
1313 *pix_inc = pixinc(1, ps);
1314 break;
1315
1316 default:
1317 BUG();
1318 }
1319}
1320
1321static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1322 u16 screen_width,
1323 u16 width, u16 height,
1324 enum omap_color_mode color_mode, bool fieldmode,
1325 unsigned int field_offset,
1326 unsigned *offset0, unsigned *offset1,
1327 s32 *row_inc, s32 *pix_inc)
1328{
1329 u8 ps;
1330 u16 fbw, fbh;
1331
1332 /* FIXME CLUT formats */
1333 switch (color_mode) {
1334 case OMAP_DSS_COLOR_CLUT1:
1335 case OMAP_DSS_COLOR_CLUT2:
1336 case OMAP_DSS_COLOR_CLUT4:
1337 case OMAP_DSS_COLOR_CLUT8:
1338 BUG();
1339 return;
1340 default:
1341 ps = color_mode_to_bpp(color_mode) / 8;
1342 break;
1343 }
1344
1345 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1346 width, height);
1347
1348 /* width & height are overlay sizes, convert to fb sizes */
1349
1350 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1351 fbw = width;
1352 fbh = height;
1353 } else {
1354 fbw = height;
1355 fbh = width;
1356 }
1357
1358 /*
1359 * field 0 = even field = bottom field
1360 * field 1 = odd field = top field
1361 */
1362 switch (rotation + mirror * 4) {
1363 case OMAP_DSS_ROT_0:
1364 *offset1 = 0;
1365 if (field_offset)
1366 *offset0 = *offset1 + field_offset * screen_width * ps;
1367 else
1368 *offset0 = *offset1;
1369 *row_inc = pixinc(1 + (screen_width - fbw) +
1370 (fieldmode ? screen_width : 0),
1371 ps);
1372 *pix_inc = pixinc(1, ps);
1373 break;
1374 case OMAP_DSS_ROT_90:
1375 *offset1 = screen_width * (fbh - 1) * ps;
1376 if (field_offset)
1377 *offset0 = *offset1 + field_offset * ps;
1378 else
1379 *offset0 = *offset1;
1380 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1381 (fieldmode ? 1 : 0), ps);
1382 *pix_inc = pixinc(-screen_width, ps);
1383 break;
1384 case OMAP_DSS_ROT_180:
1385 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1386 if (field_offset)
1387 *offset0 = *offset1 - field_offset * screen_width * ps;
1388 else
1389 *offset0 = *offset1;
1390 *row_inc = pixinc(-1 -
1391 (screen_width - fbw) -
1392 (fieldmode ? screen_width : 0),
1393 ps);
1394 *pix_inc = pixinc(-1, ps);
1395 break;
1396 case OMAP_DSS_ROT_270:
1397 *offset1 = (fbw - 1) * ps;
1398 if (field_offset)
1399 *offset0 = *offset1 - field_offset * ps;
1400 else
1401 *offset0 = *offset1;
1402 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1403 (fieldmode ? 1 : 0), ps);
1404 *pix_inc = pixinc(screen_width, ps);
1405 break;
1406
1407 /* mirroring */
1408 case OMAP_DSS_ROT_0 + 4:
1409 *offset1 = (fbw - 1) * ps;
1410 if (field_offset)
1411 *offset0 = *offset1 + field_offset * screen_width * ps;
1412 else
1413 *offset0 = *offset1;
1414 *row_inc = pixinc(screen_width * 2 - 1 +
1415 (fieldmode ? screen_width : 0),
1416 ps);
1417 *pix_inc = pixinc(-1, ps);
1418 break;
1419
1420 case OMAP_DSS_ROT_90 + 4:
1421 *offset1 = 0;
1422 if (field_offset)
1423 *offset0 = *offset1 + field_offset * ps;
1424 else
1425 *offset0 = *offset1;
1426 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1427 (fieldmode ? 1 : 0),
1428 ps);
1429 *pix_inc = pixinc(screen_width, ps);
1430 break;
1431
1432 case OMAP_DSS_ROT_180 + 4:
1433 *offset1 = screen_width * (fbh - 1) * ps;
1434 if (field_offset)
1435 *offset0 = *offset1 - field_offset * screen_width * ps;
1436 else
1437 *offset0 = *offset1;
1438 *row_inc = pixinc(1 - screen_width * 2 -
1439 (fieldmode ? screen_width : 0),
1440 ps);
1441 *pix_inc = pixinc(1, ps);
1442 break;
1443
1444 case OMAP_DSS_ROT_270 + 4:
1445 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1446 if (field_offset)
1447 *offset0 = *offset1 - field_offset * ps;
1448 else
1449 *offset0 = *offset1;
1450 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1451 (fieldmode ? 1 : 0),
1452 ps);
1453 *pix_inc = pixinc(-screen_width, ps);
1454 break;
1455
1456 default:
1457 BUG();
1458 }
1459}
1460
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001461static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1462 u16 height, u16 out_width, u16 out_height,
1463 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001464{
1465 u32 fclk = 0;
1466 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001467 u64 tmp, pclk = dispc_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001468
1469 if (height > out_height) {
1470 /* FIXME get real display PPL */
1471 unsigned int ppl = 800;
1472
1473 tmp = pclk * height * out_width;
1474 do_div(tmp, 2 * out_height * ppl);
1475 fclk = tmp;
1476
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001477 if (height > 2 * out_height) {
1478 if (ppl == out_width)
1479 return 0;
1480
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001481 tmp = pclk * (height - 2 * out_height) * out_width;
1482 do_div(tmp, 2 * out_height * (ppl - out_width));
1483 fclk = max(fclk, (u32) tmp);
1484 }
1485 }
1486
1487 if (width > out_width) {
1488 tmp = pclk * width;
1489 do_div(tmp, out_width);
1490 fclk = max(fclk, (u32) tmp);
1491
1492 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1493 fclk <<= 1;
1494 }
1495
1496 return fclk;
1497}
1498
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001499static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1500 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001501{
1502 unsigned int hf, vf;
1503
1504 /*
1505 * FIXME how to determine the 'A' factor
1506 * for the no downscaling case ?
1507 */
1508
1509 if (width > 3 * out_width)
1510 hf = 4;
1511 else if (width > 2 * out_width)
1512 hf = 3;
1513 else if (width > out_width)
1514 hf = 2;
1515 else
1516 hf = 1;
1517
1518 if (height > out_height)
1519 vf = 2;
1520 else
1521 vf = 1;
1522
1523 /* FIXME venc pclk? */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001524 return dispc_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001525}
1526
1527void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
1528{
1529 enable_clocks(1);
1530 _dispc_set_channel_out(plane, channel_out);
1531 enable_clocks(0);
1532}
1533
1534static int _dispc_setup_plane(enum omap_plane plane,
1535 u32 paddr, u16 screen_width,
1536 u16 pos_x, u16 pos_y,
1537 u16 width, u16 height,
1538 u16 out_width, u16 out_height,
1539 enum omap_color_mode color_mode,
1540 bool ilace,
1541 enum omap_dss_rotation_type rotation_type,
1542 u8 rotation, int mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001543 u8 global_alpha, u8 pre_mult_alpha,
1544 enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001545{
1546 const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
1547 bool five_taps = 0;
1548 bool fieldmode = 0;
1549 int cconv = 0;
1550 unsigned offset0, offset1;
1551 s32 row_inc;
1552 s32 pix_inc;
1553 u16 frame_height = height;
1554 unsigned int field_offset = 0;
1555
1556 if (paddr == 0)
1557 return -EINVAL;
1558
1559 if (ilace && height == out_height)
1560 fieldmode = 1;
1561
1562 if (ilace) {
1563 if (fieldmode)
1564 height /= 2;
1565 pos_y /= 2;
1566 out_height /= 2;
1567
1568 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1569 "out_height %d\n",
1570 height, pos_y, out_height);
1571 }
1572
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301573 if (!dss_feat_color_mode_supported(plane, color_mode))
1574 return -EINVAL;
1575
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001576 if (plane == OMAP_DSS_GFX) {
1577 if (width != out_width || height != out_height)
1578 return -EINVAL;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001579 } else {
1580 /* video plane */
1581
1582 unsigned long fclk = 0;
1583
1584 if (out_width < width / maxdownscale ||
1585 out_width > width * 8)
1586 return -EINVAL;
1587
1588 if (out_height < height / maxdownscale ||
1589 out_height > height * 8)
1590 return -EINVAL;
1591
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301592 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1593 color_mode == OMAP_DSS_COLOR_UYVY)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001594 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001595
1596 /* Must use 5-tap filter? */
1597 five_taps = height > out_height * 2;
1598
1599 if (!five_taps) {
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001600 fclk = calc_fclk(channel, width, height, out_width,
1601 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001602
1603 /* Try 5-tap filter if 3-tap fclk is too high */
1604 if (cpu_is_omap34xx() && height > out_height &&
1605 fclk > dispc_fclk_rate())
1606 five_taps = true;
1607 }
1608
1609 if (width > (2048 >> five_taps)) {
1610 DSSERR("failed to set up scaling, fclk too low\n");
1611 return -EINVAL;
1612 }
1613
1614 if (five_taps)
Sumit Semwal18faa1b2010-12-02 11:27:14 +00001615 fclk = calc_fclk_five_taps(channel, width, height,
1616 out_width, out_height, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001617
1618 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1619 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1620
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001621 if (!fclk || fclk > dispc_fclk_rate()) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001622 DSSERR("failed to set up scaling, "
1623 "required fclk rate = %lu Hz, "
1624 "current fclk rate = %lu Hz\n",
1625 fclk, dispc_fclk_rate());
1626 return -EINVAL;
1627 }
1628 }
1629
1630 if (ilace && !fieldmode) {
1631 /*
1632 * when downscaling the bottom field may have to start several
1633 * source lines below the top field. Unfortunately ACCUI
1634 * registers will only hold the fractional part of the offset
1635 * so the integer part must be added to the base address of the
1636 * bottom field.
1637 */
1638 if (!height || height == out_height)
1639 field_offset = 0;
1640 else
1641 field_offset = height / out_height / 2;
1642 }
1643
1644 /* Fields are independent but interleaved in memory. */
1645 if (fieldmode)
1646 field_offset = 1;
1647
1648 if (rotation_type == OMAP_DSS_ROT_DMA)
1649 calc_dma_rotation_offset(rotation, mirror,
1650 screen_width, width, frame_height, color_mode,
1651 fieldmode, field_offset,
1652 &offset0, &offset1, &row_inc, &pix_inc);
1653 else
1654 calc_vrfb_rotation_offset(rotation, mirror,
1655 screen_width, width, frame_height, color_mode,
1656 fieldmode, field_offset,
1657 &offset0, &offset1, &row_inc, &pix_inc);
1658
1659 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1660 offset0, offset1, row_inc, pix_inc);
1661
1662 _dispc_set_color_mode(plane, color_mode);
1663
1664 _dispc_set_plane_ba0(plane, paddr + offset0);
1665 _dispc_set_plane_ba1(plane, paddr + offset1);
1666
1667 _dispc_set_row_inc(plane, row_inc);
1668 _dispc_set_pix_inc(plane, pix_inc);
1669
1670 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
1671 out_width, out_height);
1672
1673 _dispc_set_plane_pos(plane, pos_x, pos_y);
1674
1675 _dispc_set_pic_size(plane, width, height);
1676
1677 if (plane != OMAP_DSS_GFX) {
1678 _dispc_set_scaling(plane, width, height,
1679 out_width, out_height,
1680 ilace, five_taps, fieldmode);
1681 _dispc_set_vid_size(plane, out_width, out_height);
1682 _dispc_set_vid_color_conv(plane, cconv);
1683 }
1684
1685 _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
1686
Rajkumar Nfd28a392010-11-04 12:28:42 +01001687 _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
1688 _dispc_setup_global_alpha(plane, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001689
1690 return 0;
1691}
1692
1693static void _dispc_enable_plane(enum omap_plane plane, bool enable)
1694{
Archit Taneja9b372c22011-05-06 11:45:49 +05301695 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001696}
1697
1698static void dispc_disable_isr(void *data, u32 mask)
1699{
1700 struct completion *compl = data;
1701 complete(compl);
1702}
1703
Sumit Semwal2a205f32010-12-02 11:27:12 +00001704static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001705{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001706 if (channel == OMAP_DSS_CHANNEL_LCD2)
1707 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
1708 else
1709 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001710}
1711
Sumit Semwal2a205f32010-12-02 11:27:12 +00001712static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001713{
1714 struct completion frame_done_completion;
1715 bool is_on;
1716 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001717 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001718
1719 enable_clocks(1);
1720
1721 /* When we disable LCD output, we need to wait until frame is done.
1722 * Otherwise the DSS is still working, and turning off the clocks
1723 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001724 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1725 REG_GET(DISPC_CONTROL2, 0, 0) :
1726 REG_GET(DISPC_CONTROL, 0, 0);
1727
1728 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1729 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001730
1731 if (!enable && is_on) {
1732 init_completion(&frame_done_completion);
1733
1734 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001735 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001736
1737 if (r)
1738 DSSERR("failed to register FRAMEDONE isr\n");
1739 }
1740
Sumit Semwal2a205f32010-12-02 11:27:12 +00001741 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001742
1743 if (!enable && is_on) {
1744 if (!wait_for_completion_timeout(&frame_done_completion,
1745 msecs_to_jiffies(100)))
1746 DSSERR("timeout waiting for FRAME DONE\n");
1747
1748 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001749 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001750
1751 if (r)
1752 DSSERR("failed to unregister FRAMEDONE isr\n");
1753 }
1754
1755 enable_clocks(0);
1756}
1757
1758static void _enable_digit_out(bool enable)
1759{
1760 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1761}
1762
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001763static void dispc_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001764{
1765 struct completion frame_done_completion;
1766 int r;
1767
1768 enable_clocks(1);
1769
1770 if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
1771 enable_clocks(0);
1772 return;
1773 }
1774
1775 if (enable) {
1776 unsigned long flags;
1777 /* When we enable digit output, we'll get an extra digit
1778 * sync lost interrupt, that we need to ignore */
1779 spin_lock_irqsave(&dispc.irq_lock, flags);
1780 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1781 _omap_dispc_set_irqs();
1782 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1783 }
1784
1785 /* When we disable digit output, we need to wait until fields are done.
1786 * Otherwise the DSS is still working, and turning off the clocks
1787 * prevents DSS from going to OFF mode. And when enabling, we need to
1788 * wait for the extra sync losts */
1789 init_completion(&frame_done_completion);
1790
1791 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
1792 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1793 if (r)
1794 DSSERR("failed to register EVSYNC isr\n");
1795
1796 _enable_digit_out(enable);
1797
1798 /* XXX I understand from TRM that we should only wait for the
1799 * current field to complete. But it seems we have to wait
1800 * for both fields */
1801 if (!wait_for_completion_timeout(&frame_done_completion,
1802 msecs_to_jiffies(100)))
1803 DSSERR("timeout waiting for EVSYNC\n");
1804
1805 if (!wait_for_completion_timeout(&frame_done_completion,
1806 msecs_to_jiffies(100)))
1807 DSSERR("timeout waiting for EVSYNC\n");
1808
1809 r = omap_dispc_unregister_isr(dispc_disable_isr,
1810 &frame_done_completion,
1811 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1812 if (r)
1813 DSSERR("failed to unregister EVSYNC isr\n");
1814
1815 if (enable) {
1816 unsigned long flags;
1817 spin_lock_irqsave(&dispc.irq_lock, flags);
1818 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001819 if (dss_has_feature(FEAT_MGR_LCD2))
1820 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001821 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
1822 _omap_dispc_set_irqs();
1823 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1824 }
1825
1826 enable_clocks(0);
1827}
1828
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001829bool dispc_is_channel_enabled(enum omap_channel channel)
1830{
1831 if (channel == OMAP_DSS_CHANNEL_LCD)
1832 return !!REG_GET(DISPC_CONTROL, 0, 0);
1833 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
1834 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001835 else if (channel == OMAP_DSS_CHANNEL_LCD2)
1836 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001837 else
1838 BUG();
1839}
1840
1841void dispc_enable_channel(enum omap_channel channel, bool enable)
1842{
Sumit Semwal2a205f32010-12-02 11:27:12 +00001843 if (channel == OMAP_DSS_CHANNEL_LCD ||
1844 channel == OMAP_DSS_CHANNEL_LCD2)
1845 dispc_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001846 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
1847 dispc_enable_digit_out(enable);
1848 else
1849 BUG();
1850}
1851
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001852void dispc_lcd_enable_signal_polarity(bool act_high)
1853{
Archit Taneja6ced40b2010-12-02 11:27:13 +00001854 if (!dss_has_feature(FEAT_LCDENABLEPOL))
1855 return;
1856
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001857 enable_clocks(1);
1858 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
1859 enable_clocks(0);
1860}
1861
1862void dispc_lcd_enable_signal(bool enable)
1863{
Archit Taneja6ced40b2010-12-02 11:27:13 +00001864 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
1865 return;
1866
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001867 enable_clocks(1);
1868 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
1869 enable_clocks(0);
1870}
1871
1872void dispc_pck_free_enable(bool enable)
1873{
Archit Taneja6ced40b2010-12-02 11:27:13 +00001874 if (!dss_has_feature(FEAT_PCKFREEENABLE))
1875 return;
1876
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001877 enable_clocks(1);
1878 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
1879 enable_clocks(0);
1880}
1881
Sumit Semwal64ba4f72010-12-02 11:27:10 +00001882void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001883{
1884 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001885 if (channel == OMAP_DSS_CHANNEL_LCD2)
1886 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
1887 else
1888 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001889 enable_clocks(0);
1890}
1891
1892
Sumit Semwal64ba4f72010-12-02 11:27:10 +00001893void dispc_set_lcd_display_type(enum omap_channel channel,
1894 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895{
1896 int mode;
1897
1898 switch (type) {
1899 case OMAP_DSS_LCD_DISPLAY_STN:
1900 mode = 0;
1901 break;
1902
1903 case OMAP_DSS_LCD_DISPLAY_TFT:
1904 mode = 1;
1905 break;
1906
1907 default:
1908 BUG();
1909 return;
1910 }
1911
1912 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001913 if (channel == OMAP_DSS_CHANNEL_LCD2)
1914 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
1915 else
1916 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917 enable_clocks(0);
1918}
1919
1920void dispc_set_loadmode(enum omap_dss_load_mode mode)
1921{
1922 enable_clocks(1);
1923 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
1924 enable_clocks(0);
1925}
1926
1927
1928void dispc_set_default_color(enum omap_channel channel, u32 color)
1929{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001930 enable_clocks(1);
Sumit Semwal8613b002010-12-02 11:27:09 +00001931 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001932 enable_clocks(0);
1933}
1934
1935u32 dispc_get_default_color(enum omap_channel channel)
1936{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001937 u32 l;
1938
1939 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00001940 channel != OMAP_DSS_CHANNEL_LCD &&
1941 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001942
1943 enable_clocks(1);
Sumit Semwal8613b002010-12-02 11:27:09 +00001944 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001945 enable_clocks(0);
1946
1947 return l;
1948}
1949
1950void dispc_set_trans_key(enum omap_channel ch,
1951 enum omap_dss_trans_key_type type,
1952 u32 trans_key)
1953{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001954 enable_clocks(1);
1955 if (ch == OMAP_DSS_CHANNEL_LCD)
1956 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001957 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001958 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001959 else /* OMAP_DSS_CHANNEL_LCD2 */
1960 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001961
Sumit Semwal8613b002010-12-02 11:27:09 +00001962 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001963 enable_clocks(0);
1964}
1965
1966void dispc_get_trans_key(enum omap_channel ch,
1967 enum omap_dss_trans_key_type *type,
1968 u32 *trans_key)
1969{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001970 enable_clocks(1);
1971 if (type) {
1972 if (ch == OMAP_DSS_CHANNEL_LCD)
1973 *type = REG_GET(DISPC_CONFIG, 11, 11);
1974 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
1975 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001976 else if (ch == OMAP_DSS_CHANNEL_LCD2)
1977 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001978 else
1979 BUG();
1980 }
1981
1982 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00001983 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001984 enable_clocks(0);
1985}
1986
1987void dispc_enable_trans_key(enum omap_channel ch, bool enable)
1988{
1989 enable_clocks(1);
1990 if (ch == OMAP_DSS_CHANNEL_LCD)
1991 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001992 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001993 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00001994 else /* OMAP_DSS_CHANNEL_LCD2 */
1995 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001996 enable_clocks(0);
1997}
1998void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
1999{
Archit Tanejaa0acb552010-09-15 19:20:00 +05302000 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002001 return;
2002
2003 enable_clocks(1);
2004 if (ch == OMAP_DSS_CHANNEL_LCD)
2005 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002006 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002007 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002008 else /* OMAP_DSS_CHANNEL_LCD2 */
2009 REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002010 enable_clocks(0);
2011}
2012bool dispc_alpha_blending_enabled(enum omap_channel ch)
2013{
2014 bool enabled;
2015
Archit Tanejaa0acb552010-09-15 19:20:00 +05302016 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002017 return false;
2018
2019 enable_clocks(1);
2020 if (ch == OMAP_DSS_CHANNEL_LCD)
2021 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2022 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002023 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002024 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2025 enabled = REG_GET(DISPC_CONFIG2, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026 else
2027 BUG();
2028 enable_clocks(0);
2029
2030 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002031}
2032
2033
2034bool dispc_trans_key_enabled(enum omap_channel ch)
2035{
2036 bool enabled;
2037
2038 enable_clocks(1);
2039 if (ch == OMAP_DSS_CHANNEL_LCD)
2040 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2041 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2042 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002043 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2044 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 else
2046 BUG();
2047 enable_clocks(0);
2048
2049 return enabled;
2050}
2051
2052
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002053void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054{
2055 int code;
2056
2057 switch (data_lines) {
2058 case 12:
2059 code = 0;
2060 break;
2061 case 16:
2062 code = 1;
2063 break;
2064 case 18:
2065 code = 2;
2066 break;
2067 case 24:
2068 code = 3;
2069 break;
2070 default:
2071 BUG();
2072 return;
2073 }
2074
2075 enable_clocks(1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002076 if (channel == OMAP_DSS_CHANNEL_LCD2)
2077 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2078 else
2079 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002080 enable_clocks(0);
2081}
2082
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002083void dispc_set_parallel_interface_mode(enum omap_channel channel,
2084 enum omap_parallel_interface_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002085{
2086 u32 l;
2087 int stallmode;
2088 int gpout0 = 1;
2089 int gpout1;
2090
2091 switch (mode) {
2092 case OMAP_DSS_PARALLELMODE_BYPASS:
2093 stallmode = 0;
2094 gpout1 = 1;
2095 break;
2096
2097 case OMAP_DSS_PARALLELMODE_RFBI:
2098 stallmode = 1;
2099 gpout1 = 0;
2100 break;
2101
2102 case OMAP_DSS_PARALLELMODE_DSI:
2103 stallmode = 1;
2104 gpout1 = 1;
2105 break;
2106
2107 default:
2108 BUG();
2109 return;
2110 }
2111
2112 enable_clocks(1);
2113
Sumit Semwal2a205f32010-12-02 11:27:12 +00002114 if (channel == OMAP_DSS_CHANNEL_LCD2) {
2115 l = dispc_read_reg(DISPC_CONTROL2);
2116 l = FLD_MOD(l, stallmode, 11, 11);
2117 dispc_write_reg(DISPC_CONTROL2, l);
2118 } else {
2119 l = dispc_read_reg(DISPC_CONTROL);
2120 l = FLD_MOD(l, stallmode, 11, 11);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002121 l = FLD_MOD(l, gpout0, 15, 15);
2122 l = FLD_MOD(l, gpout1, 16, 16);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002123 dispc_write_reg(DISPC_CONTROL, l);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002124 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002125
2126 enable_clocks(0);
2127}
2128
2129static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2130 int vsw, int vfp, int vbp)
2131{
2132 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2133 if (hsw < 1 || hsw > 64 ||
2134 hfp < 1 || hfp > 256 ||
2135 hbp < 1 || hbp > 256 ||
2136 vsw < 1 || vsw > 64 ||
2137 vfp < 0 || vfp > 255 ||
2138 vbp < 0 || vbp > 255)
2139 return false;
2140 } else {
2141 if (hsw < 1 || hsw > 256 ||
2142 hfp < 1 || hfp > 4096 ||
2143 hbp < 1 || hbp > 4096 ||
2144 vsw < 1 || vsw > 256 ||
2145 vfp < 0 || vfp > 4095 ||
2146 vbp < 0 || vbp > 4095)
2147 return false;
2148 }
2149
2150 return true;
2151}
2152
2153bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2154{
2155 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2156 timings->hbp, timings->vsw,
2157 timings->vfp, timings->vbp);
2158}
2159
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002160static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
2161 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002162{
2163 u32 timing_h, timing_v;
2164
2165 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2166 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2167 FLD_VAL(hbp-1, 27, 20);
2168
2169 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2170 FLD_VAL(vbp, 27, 20);
2171 } else {
2172 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2173 FLD_VAL(hbp-1, 31, 20);
2174
2175 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2176 FLD_VAL(vbp, 31, 20);
2177 }
2178
2179 enable_clocks(1);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002180 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2181 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002182 enable_clocks(0);
2183}
2184
2185/* change name to mode? */
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002186void dispc_set_lcd_timings(enum omap_channel channel,
2187 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002188{
2189 unsigned xtot, ytot;
2190 unsigned long ht, vt;
2191
2192 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2193 timings->hbp, timings->vsw,
2194 timings->vfp, timings->vbp))
2195 BUG();
2196
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002197 _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
2198 timings->hbp, timings->vsw, timings->vfp,
2199 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002200
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002201 dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002202
2203 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2204 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2205
2206 ht = (timings->pixel_clock * 1000) / xtot;
2207 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2208
Sumit Semwal2a205f32010-12-02 11:27:12 +00002209 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2210 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002211 DSSDBG("pck %u\n", timings->pixel_clock);
2212 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2213 timings->hsw, timings->hfp, timings->hbp,
2214 timings->vsw, timings->vfp, timings->vbp);
2215
2216 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2217}
2218
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002219static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2220 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002221{
2222 BUG_ON(lck_div < 1);
2223 BUG_ON(pck_div < 2);
2224
2225 enable_clocks(1);
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002226 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
2228 enable_clocks(0);
2229}
2230
Sumit Semwal2a205f32010-12-02 11:27:12 +00002231static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2232 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002233{
2234 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002235 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002236 *lck_div = FLD_GET(l, 23, 16);
2237 *pck_div = FLD_GET(l, 7, 0);
2238}
2239
2240unsigned long dispc_fclk_rate(void)
2241{
2242 unsigned long r = 0;
2243
Taneja, Archit66534e82011-03-08 05:50:34 -06002244 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302245 case OMAP_DSS_CLK_SRC_FCK:
Archit Taneja6af9cd12011-01-31 16:27:44 +00002246 r = dss_clk_get_rate(DSS_CLK_FCK);
Taneja, Archit66534e82011-03-08 05:50:34 -06002247 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302248 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Taneja1bb47832011-02-24 14:17:30 +05302249 r = dsi_get_pll_hsdiv_dispc_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06002250 break;
2251 default:
2252 BUG();
2253 }
2254
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255 return r;
2256}
2257
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002258unsigned long dispc_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259{
2260 int lcd;
2261 unsigned long r;
2262 u32 l;
2263
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002264 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002265
2266 lcd = FLD_GET(l, 23, 16);
2267
Taneja, Architea751592011-03-08 05:50:35 -06002268 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302269 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -06002270 r = dss_clk_get_rate(DSS_CLK_FCK);
2271 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302272 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -06002273 r = dsi_get_pll_hsdiv_dispc_rate();
2274 break;
2275 default:
2276 BUG();
2277 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002278
2279 return r / lcd;
2280}
2281
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002282unsigned long dispc_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002283{
Taneja, Architea751592011-03-08 05:50:35 -06002284 int pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002285 unsigned long r;
2286 u32 l;
2287
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002288 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002289
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002290 pcd = FLD_GET(l, 7, 0);
2291
Taneja, Architea751592011-03-08 05:50:35 -06002292 r = dispc_lclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002293
Taneja, Architea751592011-03-08 05:50:35 -06002294 return r / pcd;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002295}
2296
2297void dispc_dump_clocks(struct seq_file *s)
2298{
2299 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002300 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302301 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2302 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002303
2304 enable_clocks(1);
2305
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002306 seq_printf(s, "- DISPC -\n");
2307
Archit Taneja067a57e2011-03-02 11:57:25 +05302308 seq_printf(s, "dispc fclk source = %s (%s)\n",
2309 dss_get_generic_clk_source_name(dispc_clk_src),
2310 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002311
2312 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002313
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002314 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2315 seq_printf(s, "- DISPC-CORE-CLK -\n");
2316 l = dispc_read_reg(DISPC_DIVISOR);
2317 lcd = FLD_GET(l, 23, 16);
2318
2319 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2320 (dispc_fclk_rate()/lcd), lcd);
2321 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002322 seq_printf(s, "- LCD1 -\n");
2323
Taneja, Architea751592011-03-08 05:50:35 -06002324 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2325
2326 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2327 dss_get_generic_clk_source_name(lcd_clk_src),
2328 dss_feat_get_clk_source_name(lcd_clk_src));
2329
Sumit Semwal2a205f32010-12-02 11:27:12 +00002330 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2331
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002332 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2333 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2334 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2335 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002336 if (dss_has_feature(FEAT_MGR_LCD2)) {
2337 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002338
Taneja, Architea751592011-03-08 05:50:35 -06002339 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2340
2341 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2342 dss_get_generic_clk_source_name(lcd_clk_src),
2343 dss_feat_get_clk_source_name(lcd_clk_src));
2344
Sumit Semwal2a205f32010-12-02 11:27:12 +00002345 dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
2346
2347 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2348 dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2349 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2350 dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2351 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002352 enable_clocks(0);
2353}
2354
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002355#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2356void dispc_dump_irqs(struct seq_file *s)
2357{
2358 unsigned long flags;
2359 struct dispc_irq_stats stats;
2360
2361 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2362
2363 stats = dispc.irq_stats;
2364 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2365 dispc.irq_stats.last_reset = jiffies;
2366
2367 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2368
2369 seq_printf(s, "period %u ms\n",
2370 jiffies_to_msecs(jiffies - stats.last_reset));
2371
2372 seq_printf(s, "irqs %d\n", stats.irq_count);
2373#define PIS(x) \
2374 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2375
2376 PIS(FRAMEDONE);
2377 PIS(VSYNC);
2378 PIS(EVSYNC_EVEN);
2379 PIS(EVSYNC_ODD);
2380 PIS(ACBIAS_COUNT_STAT);
2381 PIS(PROG_LINE_NUM);
2382 PIS(GFX_FIFO_UNDERFLOW);
2383 PIS(GFX_END_WIN);
2384 PIS(PAL_GAMMA_MASK);
2385 PIS(OCP_ERR);
2386 PIS(VID1_FIFO_UNDERFLOW);
2387 PIS(VID1_END_WIN);
2388 PIS(VID2_FIFO_UNDERFLOW);
2389 PIS(VID2_END_WIN);
2390 PIS(SYNC_LOST);
2391 PIS(SYNC_LOST_DIGIT);
2392 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002393 if (dss_has_feature(FEAT_MGR_LCD2)) {
2394 PIS(FRAMEDONE2);
2395 PIS(VSYNC2);
2396 PIS(ACBIAS_COUNT_STAT2);
2397 PIS(SYNC_LOST2);
2398 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002399#undef PIS
2400}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002401#endif
2402
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002403void dispc_dump_regs(struct seq_file *s)
2404{
Archit Taneja9b372c22011-05-06 11:45:49 +05302405#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002406
Archit Taneja6af9cd12011-01-31 16:27:44 +00002407 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002408
2409 DUMPREG(DISPC_REVISION);
2410 DUMPREG(DISPC_SYSCONFIG);
2411 DUMPREG(DISPC_SYSSTATUS);
2412 DUMPREG(DISPC_IRQSTATUS);
2413 DUMPREG(DISPC_IRQENABLE);
2414 DUMPREG(DISPC_CONTROL);
2415 DUMPREG(DISPC_CONFIG);
2416 DUMPREG(DISPC_CAPABLE);
Sumit Semwal8613b002010-12-02 11:27:09 +00002417 DUMPREG(DISPC_DEFAULT_COLOR(0));
2418 DUMPREG(DISPC_DEFAULT_COLOR(1));
2419 DUMPREG(DISPC_TRANS_COLOR(0));
2420 DUMPREG(DISPC_TRANS_COLOR(1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421 DUMPREG(DISPC_LINE_STATUS);
2422 DUMPREG(DISPC_LINE_NUMBER);
Sumit Semwal8613b002010-12-02 11:27:09 +00002423 DUMPREG(DISPC_TIMING_H(0));
2424 DUMPREG(DISPC_TIMING_V(0));
2425 DUMPREG(DISPC_POL_FREQ(0));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002426 DUMPREG(DISPC_DIVISORo(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427 DUMPREG(DISPC_GLOBAL_ALPHA);
2428 DUMPREG(DISPC_SIZE_DIG);
Sumit Semwal8613b002010-12-02 11:27:09 +00002429 DUMPREG(DISPC_SIZE_LCD(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002430 if (dss_has_feature(FEAT_MGR_LCD2)) {
2431 DUMPREG(DISPC_CONTROL2);
2432 DUMPREG(DISPC_CONFIG2);
2433 DUMPREG(DISPC_DEFAULT_COLOR(2));
2434 DUMPREG(DISPC_TRANS_COLOR(2));
2435 DUMPREG(DISPC_TIMING_H(2));
2436 DUMPREG(DISPC_TIMING_V(2));
2437 DUMPREG(DISPC_POL_FREQ(2));
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002438 DUMPREG(DISPC_DIVISORo(2));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002439 DUMPREG(DISPC_SIZE_LCD(2));
2440 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002441
Archit Taneja9b372c22011-05-06 11:45:49 +05302442 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
2443 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
2444 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
2445 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
2446 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
2447 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
2448 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
2449 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
2450 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
2451 DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
2452 DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453
Sumit Semwal8613b002010-12-02 11:27:09 +00002454 DUMPREG(DISPC_DATA_CYCLE1(0));
2455 DUMPREG(DISPC_DATA_CYCLE2(0));
2456 DUMPREG(DISPC_DATA_CYCLE3(0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002457
Sumit Semwal8613b002010-12-02 11:27:09 +00002458 DUMPREG(DISPC_CPR_COEF_R(0));
2459 DUMPREG(DISPC_CPR_COEF_G(0));
2460 DUMPREG(DISPC_CPR_COEF_B(0));
Sumit Semwal2a205f32010-12-02 11:27:12 +00002461 if (dss_has_feature(FEAT_MGR_LCD2)) {
2462 DUMPREG(DISPC_DATA_CYCLE1(2));
2463 DUMPREG(DISPC_DATA_CYCLE2(2));
2464 DUMPREG(DISPC_DATA_CYCLE3(2));
2465
2466 DUMPREG(DISPC_CPR_COEF_R(2));
2467 DUMPREG(DISPC_CPR_COEF_G(2));
2468 DUMPREG(DISPC_CPR_COEF_B(2));
2469 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002470
Archit Taneja9b372c22011-05-06 11:45:49 +05302471 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002472
Archit Taneja9b372c22011-05-06 11:45:49 +05302473 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
2474 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
2475 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
2476 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
2477 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
2478 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
2479 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
2480 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
2481 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
2482 DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
2483 DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
2484 DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
2485 DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002486
Archit Taneja9b372c22011-05-06 11:45:49 +05302487 DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
2488 DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
2489 DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
2490 DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
2491 DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
2492 DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
2493 DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
2494 DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
2495 DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
2496 DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
2497 DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
2498 DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
2499 DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002500
Archit Taneja9b372c22011-05-06 11:45:49 +05302501 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
2502 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
2503 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
2504 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
2505 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
2506 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
2507 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
2508 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
2509 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
2510 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
2511 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
2512 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
2513 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
2514 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
2515 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
2516 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
2517 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
2518 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
2519 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
2520 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
2521 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
2522 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
2523 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
2524 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
2525 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
2526 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
2527 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
2528 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
2529 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002530
Archit Taneja9b372c22011-05-06 11:45:49 +05302531 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
2532 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
2533 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
2534 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
2535 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
2536 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
2537 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
2538 DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
2539 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
2540 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
2541 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
2542 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
2543 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
2544 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
2545 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
2546 DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
2547 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
2548 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
2549 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
2550 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
2551 DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
2552 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
2553 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
2554 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
2555 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
2556 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
2557 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
2558 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
2559 DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002560
Archit Taneja9b372c22011-05-06 11:45:49 +05302561 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
2562 DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002563
Archit Taneja6af9cd12011-01-31 16:27:44 +00002564 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002565#undef DUMPREG
2566}
2567
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002568static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
2569 bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002570{
2571 u32 l = 0;
2572
2573 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2574 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2575
2576 l |= FLD_VAL(onoff, 17, 17);
2577 l |= FLD_VAL(rf, 16, 16);
2578 l |= FLD_VAL(ieo, 15, 15);
2579 l |= FLD_VAL(ipc, 14, 14);
2580 l |= FLD_VAL(ihs, 13, 13);
2581 l |= FLD_VAL(ivs, 12, 12);
2582 l |= FLD_VAL(acbi, 11, 8);
2583 l |= FLD_VAL(acb, 7, 0);
2584
2585 enable_clocks(1);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002586 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002587 enable_clocks(0);
2588}
2589
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002590void dispc_set_pol_freq(enum omap_channel channel,
2591 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002592{
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002593 _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002594 (config & OMAP_DSS_LCD_RF) != 0,
2595 (config & OMAP_DSS_LCD_IEO) != 0,
2596 (config & OMAP_DSS_LCD_IPC) != 0,
2597 (config & OMAP_DSS_LCD_IHS) != 0,
2598 (config & OMAP_DSS_LCD_IVS) != 0,
2599 acbi, acb);
2600}
2601
2602/* with fck as input clock rate, find dispc dividers that produce req_pck */
2603void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2604 struct dispc_clock_info *cinfo)
2605{
2606 u16 pcd_min = is_tft ? 2 : 3;
2607 unsigned long best_pck;
2608 u16 best_ld, cur_ld;
2609 u16 best_pd, cur_pd;
2610
2611 best_pck = 0;
2612 best_ld = 0;
2613 best_pd = 0;
2614
2615 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2616 unsigned long lck = fck / cur_ld;
2617
2618 for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
2619 unsigned long pck = lck / cur_pd;
2620 long old_delta = abs(best_pck - req_pck);
2621 long new_delta = abs(pck - req_pck);
2622
2623 if (best_pck == 0 || new_delta < old_delta) {
2624 best_pck = pck;
2625 best_ld = cur_ld;
2626 best_pd = cur_pd;
2627
2628 if (pck == req_pck)
2629 goto found;
2630 }
2631
2632 if (pck < req_pck)
2633 break;
2634 }
2635
2636 if (lck / pcd_min < req_pck)
2637 break;
2638 }
2639
2640found:
2641 cinfo->lck_div = best_ld;
2642 cinfo->pck_div = best_pd;
2643 cinfo->lck = fck / cinfo->lck_div;
2644 cinfo->pck = cinfo->lck / cinfo->pck_div;
2645}
2646
2647/* calculate clock rates using dividers in cinfo */
2648int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2649 struct dispc_clock_info *cinfo)
2650{
2651 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2652 return -EINVAL;
2653 if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
2654 return -EINVAL;
2655
2656 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2657 cinfo->pck = cinfo->lck / cinfo->pck_div;
2658
2659 return 0;
2660}
2661
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002662int dispc_set_clock_div(enum omap_channel channel,
2663 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002664{
2665 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2666 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2667
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002668 dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002669
2670 return 0;
2671}
2672
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002673int dispc_get_clock_div(enum omap_channel channel,
2674 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002675{
2676 unsigned long fck;
2677
2678 fck = dispc_fclk_rate();
2679
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002680 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2681 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002682
2683 cinfo->lck = fck / cinfo->lck_div;
2684 cinfo->pck = cinfo->lck / cinfo->pck_div;
2685
2686 return 0;
2687}
2688
2689/* dispc.irq_lock has to be locked by the caller */
2690static void _omap_dispc_set_irqs(void)
2691{
2692 u32 mask;
2693 u32 old_mask;
2694 int i;
2695 struct omap_dispc_isr_data *isr_data;
2696
2697 mask = dispc.irq_error_mask;
2698
2699 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2700 isr_data = &dispc.registered_isr[i];
2701
2702 if (isr_data->isr == NULL)
2703 continue;
2704
2705 mask |= isr_data->mask;
2706 }
2707
2708 enable_clocks(1);
2709
2710 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2711 /* clear the irqstatus for newly enabled irqs */
2712 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2713
2714 dispc_write_reg(DISPC_IRQENABLE, mask);
2715
2716 enable_clocks(0);
2717}
2718
2719int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2720{
2721 int i;
2722 int ret;
2723 unsigned long flags;
2724 struct omap_dispc_isr_data *isr_data;
2725
2726 if (isr == NULL)
2727 return -EINVAL;
2728
2729 spin_lock_irqsave(&dispc.irq_lock, flags);
2730
2731 /* check for duplicate entry */
2732 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2733 isr_data = &dispc.registered_isr[i];
2734 if (isr_data->isr == isr && isr_data->arg == arg &&
2735 isr_data->mask == mask) {
2736 ret = -EINVAL;
2737 goto err;
2738 }
2739 }
2740
2741 isr_data = NULL;
2742 ret = -EBUSY;
2743
2744 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2745 isr_data = &dispc.registered_isr[i];
2746
2747 if (isr_data->isr != NULL)
2748 continue;
2749
2750 isr_data->isr = isr;
2751 isr_data->arg = arg;
2752 isr_data->mask = mask;
2753 ret = 0;
2754
2755 break;
2756 }
2757
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02002758 if (ret)
2759 goto err;
2760
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002761 _omap_dispc_set_irqs();
2762
2763 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2764
2765 return 0;
2766err:
2767 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2768
2769 return ret;
2770}
2771EXPORT_SYMBOL(omap_dispc_register_isr);
2772
2773int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2774{
2775 int i;
2776 unsigned long flags;
2777 int ret = -EINVAL;
2778 struct omap_dispc_isr_data *isr_data;
2779
2780 spin_lock_irqsave(&dispc.irq_lock, flags);
2781
2782 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2783 isr_data = &dispc.registered_isr[i];
2784 if (isr_data->isr != isr || isr_data->arg != arg ||
2785 isr_data->mask != mask)
2786 continue;
2787
2788 /* found the correct isr */
2789
2790 isr_data->isr = NULL;
2791 isr_data->arg = NULL;
2792 isr_data->mask = 0;
2793
2794 ret = 0;
2795 break;
2796 }
2797
2798 if (ret == 0)
2799 _omap_dispc_set_irqs();
2800
2801 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2802
2803 return ret;
2804}
2805EXPORT_SYMBOL(omap_dispc_unregister_isr);
2806
2807#ifdef DEBUG
2808static void print_irq_status(u32 status)
2809{
2810 if ((status & dispc.irq_error_mask) == 0)
2811 return;
2812
2813 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2814
2815#define PIS(x) \
2816 if (status & DISPC_IRQ_##x) \
2817 printk(#x " ");
2818 PIS(GFX_FIFO_UNDERFLOW);
2819 PIS(OCP_ERR);
2820 PIS(VID1_FIFO_UNDERFLOW);
2821 PIS(VID2_FIFO_UNDERFLOW);
2822 PIS(SYNC_LOST);
2823 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002824 if (dss_has_feature(FEAT_MGR_LCD2))
2825 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002826#undef PIS
2827
2828 printk("\n");
2829}
2830#endif
2831
2832/* Called from dss.c. Note that we don't touch clocks here,
2833 * but we presume they are on because we got an IRQ. However,
2834 * an irq handler may turn the clocks off, so we may not have
2835 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00002836static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002837{
2838 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00002839 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840 u32 handledirqs = 0;
2841 u32 unhandled_errors;
2842 struct omap_dispc_isr_data *isr_data;
2843 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
2844
2845 spin_lock(&dispc.irq_lock);
2846
2847 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00002848 irqenable = dispc_read_reg(DISPC_IRQENABLE);
2849
2850 /* IRQ is not for us */
2851 if (!(irqstatus & irqenable)) {
2852 spin_unlock(&dispc.irq_lock);
2853 return IRQ_NONE;
2854 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002855
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002856#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2857 spin_lock(&dispc.irq_stats_lock);
2858 dispc.irq_stats.irq_count++;
2859 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
2860 spin_unlock(&dispc.irq_stats_lock);
2861#endif
2862
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863#ifdef DEBUG
2864 if (dss_debug)
2865 print_irq_status(irqstatus);
2866#endif
2867 /* Ack the interrupt. Do it here before clocks are possibly turned
2868 * off */
2869 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
2870 /* flush posted write */
2871 dispc_read_reg(DISPC_IRQSTATUS);
2872
2873 /* make a copy and unlock, so that isrs can unregister
2874 * themselves */
2875 memcpy(registered_isr, dispc.registered_isr,
2876 sizeof(registered_isr));
2877
2878 spin_unlock(&dispc.irq_lock);
2879
2880 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2881 isr_data = &registered_isr[i];
2882
2883 if (!isr_data->isr)
2884 continue;
2885
2886 if (isr_data->mask & irqstatus) {
2887 isr_data->isr(isr_data->arg, irqstatus);
2888 handledirqs |= isr_data->mask;
2889 }
2890 }
2891
2892 spin_lock(&dispc.irq_lock);
2893
2894 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
2895
2896 if (unhandled_errors) {
2897 dispc.error_irqs |= unhandled_errors;
2898
2899 dispc.irq_error_mask &= ~unhandled_errors;
2900 _omap_dispc_set_irqs();
2901
2902 schedule_work(&dispc.error_work);
2903 }
2904
2905 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00002906
2907 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908}
2909
2910static void dispc_error_worker(struct work_struct *work)
2911{
2912 int i;
2913 u32 errors;
2914 unsigned long flags;
2915
2916 spin_lock_irqsave(&dispc.irq_lock, flags);
2917 errors = dispc.error_irqs;
2918 dispc.error_irqs = 0;
2919 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2920
2921 if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
2922 DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
2923 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2924 struct omap_overlay *ovl;
2925 ovl = omap_dss_get_overlay(i);
2926
2927 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2928 continue;
2929
2930 if (ovl->id == 0) {
2931 dispc_enable_plane(ovl->id, 0);
2932 dispc_go(ovl->manager->id);
2933 mdelay(50);
2934 break;
2935 }
2936 }
2937 }
2938
2939 if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
2940 DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
2941 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2942 struct omap_overlay *ovl;
2943 ovl = omap_dss_get_overlay(i);
2944
2945 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2946 continue;
2947
2948 if (ovl->id == 1) {
2949 dispc_enable_plane(ovl->id, 0);
2950 dispc_go(ovl->manager->id);
2951 mdelay(50);
2952 break;
2953 }
2954 }
2955 }
2956
2957 if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
2958 DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
2959 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2960 struct omap_overlay *ovl;
2961 ovl = omap_dss_get_overlay(i);
2962
2963 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2964 continue;
2965
2966 if (ovl->id == 2) {
2967 dispc_enable_plane(ovl->id, 0);
2968 dispc_go(ovl->manager->id);
2969 mdelay(50);
2970 break;
2971 }
2972 }
2973 }
2974
2975 if (errors & DISPC_IRQ_SYNC_LOST) {
2976 struct omap_overlay_manager *manager = NULL;
2977 bool enable = false;
2978
2979 DSSERR("SYNC_LOST, disabling LCD\n");
2980
2981 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
2982 struct omap_overlay_manager *mgr;
2983 mgr = omap_dss_get_overlay_manager(i);
2984
2985 if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
2986 manager = mgr;
2987 enable = mgr->device->state ==
2988 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002989 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002990 break;
2991 }
2992 }
2993
2994 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002995 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002996 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2997 struct omap_overlay *ovl;
2998 ovl = omap_dss_get_overlay(i);
2999
3000 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3001 continue;
3002
3003 if (ovl->id != 0 && ovl->manager == manager)
3004 dispc_enable_plane(ovl->id, 0);
3005 }
3006
3007 dispc_go(manager->id);
3008 mdelay(50);
3009 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003010 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011 }
3012 }
3013
3014 if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
3015 struct omap_overlay_manager *manager = NULL;
3016 bool enable = false;
3017
3018 DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
3019
3020 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3021 struct omap_overlay_manager *mgr;
3022 mgr = omap_dss_get_overlay_manager(i);
3023
3024 if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
3025 manager = mgr;
3026 enable = mgr->device->state ==
3027 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003028 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003029 break;
3030 }
3031 }
3032
3033 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003034 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003035 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3036 struct omap_overlay *ovl;
3037 ovl = omap_dss_get_overlay(i);
3038
3039 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3040 continue;
3041
3042 if (ovl->id != 0 && ovl->manager == manager)
3043 dispc_enable_plane(ovl->id, 0);
3044 }
3045
3046 dispc_go(manager->id);
3047 mdelay(50);
3048 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003049 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003050 }
3051 }
3052
Sumit Semwal2a205f32010-12-02 11:27:12 +00003053 if (errors & DISPC_IRQ_SYNC_LOST2) {
3054 struct omap_overlay_manager *manager = NULL;
3055 bool enable = false;
3056
3057 DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
3058
3059 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3060 struct omap_overlay_manager *mgr;
3061 mgr = omap_dss_get_overlay_manager(i);
3062
3063 if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
3064 manager = mgr;
3065 enable = mgr->device->state ==
3066 OMAP_DSS_DISPLAY_ACTIVE;
3067 mgr->device->driver->disable(mgr->device);
3068 break;
3069 }
3070 }
3071
3072 if (manager) {
3073 struct omap_dss_device *dssdev = manager->device;
3074 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3075 struct omap_overlay *ovl;
3076 ovl = omap_dss_get_overlay(i);
3077
3078 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
3079 continue;
3080
3081 if (ovl->id != 0 && ovl->manager == manager)
3082 dispc_enable_plane(ovl->id, 0);
3083 }
3084
3085 dispc_go(manager->id);
3086 mdelay(50);
3087 if (enable)
3088 dssdev->driver->enable(dssdev);
3089 }
3090 }
3091
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003092 if (errors & DISPC_IRQ_OCP_ERR) {
3093 DSSERR("OCP_ERR\n");
3094 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3095 struct omap_overlay_manager *mgr;
3096 mgr = omap_dss_get_overlay_manager(i);
3097
3098 if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02003099 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003100 }
3101 }
3102
3103 spin_lock_irqsave(&dispc.irq_lock, flags);
3104 dispc.irq_error_mask |= errors;
3105 _omap_dispc_set_irqs();
3106 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3107}
3108
3109int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3110{
3111 void dispc_irq_wait_handler(void *data, u32 mask)
3112 {
3113 complete((struct completion *)data);
3114 }
3115
3116 int r;
3117 DECLARE_COMPLETION_ONSTACK(completion);
3118
3119 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3120 irqmask);
3121
3122 if (r)
3123 return r;
3124
3125 timeout = wait_for_completion_timeout(&completion, timeout);
3126
3127 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3128
3129 if (timeout == 0)
3130 return -ETIMEDOUT;
3131
3132 if (timeout == -ERESTARTSYS)
3133 return -ERESTARTSYS;
3134
3135 return 0;
3136}
3137
3138int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3139 unsigned long timeout)
3140{
3141 void dispc_irq_wait_handler(void *data, u32 mask)
3142 {
3143 complete((struct completion *)data);
3144 }
3145
3146 int r;
3147 DECLARE_COMPLETION_ONSTACK(completion);
3148
3149 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3150 irqmask);
3151
3152 if (r)
3153 return r;
3154
3155 timeout = wait_for_completion_interruptible_timeout(&completion,
3156 timeout);
3157
3158 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3159
3160 if (timeout == 0)
3161 return -ETIMEDOUT;
3162
3163 if (timeout == -ERESTARTSYS)
3164 return -ERESTARTSYS;
3165
3166 return 0;
3167}
3168
3169#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3170void dispc_fake_vsync_irq(void)
3171{
3172 u32 irqstatus = DISPC_IRQ_VSYNC;
3173 int i;
3174
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003175 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003176
3177 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3178 struct omap_dispc_isr_data *isr_data;
3179 isr_data = &dispc.registered_isr[i];
3180
3181 if (!isr_data->isr)
3182 continue;
3183
3184 if (isr_data->mask & irqstatus)
3185 isr_data->isr(isr_data->arg, irqstatus);
3186 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003187}
3188#endif
3189
3190static void _omap_dispc_initialize_irq(void)
3191{
3192 unsigned long flags;
3193
3194 spin_lock_irqsave(&dispc.irq_lock, flags);
3195
3196 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3197
3198 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003199 if (dss_has_feature(FEAT_MGR_LCD2))
3200 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003201
3202 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3203 * so clear it */
3204 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3205
3206 _omap_dispc_set_irqs();
3207
3208 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3209}
3210
3211void dispc_enable_sidle(void)
3212{
3213 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3214}
3215
3216void dispc_disable_sidle(void)
3217{
3218 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3219}
3220
3221static void _omap_dispc_initial_config(void)
3222{
3223 u32 l;
3224
3225 l = dispc_read_reg(DISPC_SYSCONFIG);
3226 l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
3227 l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
3228 l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
3229 l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
3230 dispc_write_reg(DISPC_SYSCONFIG, l);
3231
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003232 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3233 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3234 l = dispc_read_reg(DISPC_DIVISOR);
3235 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3236 l = FLD_MOD(l, 1, 0, 0);
3237 l = FLD_MOD(l, 1, 23, 16);
3238 dispc_write_reg(DISPC_DIVISOR, l);
3239 }
3240
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003241 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003242 if (dss_has_feature(FEAT_FUNCGATED))
3243 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003244
3245 /* L3 firewall setting: enable access to OCM RAM */
3246 /* XXX this should be somewhere in plat-omap */
3247 if (cpu_is_omap24xx())
3248 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3249
3250 _dispc_setup_color_conv_coef();
3251
3252 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3253
3254 dispc_read_plane_fifo_sizes();
3255}
3256
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003257int dispc_enable_plane(enum omap_plane plane, bool enable)
3258{
3259 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
3260
3261 enable_clocks(1);
3262 _dispc_enable_plane(plane, enable);
3263 enable_clocks(0);
3264
3265 return 0;
3266}
3267
3268int dispc_setup_plane(enum omap_plane plane,
3269 u32 paddr, u16 screen_width,
3270 u16 pos_x, u16 pos_y,
3271 u16 width, u16 height,
3272 u16 out_width, u16 out_height,
3273 enum omap_color_mode color_mode,
3274 bool ilace,
3275 enum omap_dss_rotation_type rotation_type,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003276 u8 rotation, bool mirror, u8 global_alpha,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003277 u8 pre_mult_alpha, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003278{
3279 int r = 0;
3280
3281 DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003282 "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283 plane, paddr, screen_width, pos_x, pos_y,
3284 width, height,
3285 out_width, out_height,
3286 ilace, color_mode,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003287 rotation, mirror, channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003288
3289 enable_clocks(1);
3290
3291 r = _dispc_setup_plane(plane,
3292 paddr, screen_width,
3293 pos_x, pos_y,
3294 width, height,
3295 out_width, out_height,
3296 color_mode, ilace,
3297 rotation_type,
3298 rotation, mirror,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003299 global_alpha,
Sumit Semwal18faa1b2010-12-02 11:27:14 +00003300 pre_mult_alpha, channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003301
3302 enable_clocks(0);
3303
3304 return r;
3305}
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003306
3307/* DISPC HW IP initialisation */
3308static int omap_dispchw_probe(struct platform_device *pdev)
3309{
3310 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003311 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003312 struct resource *dispc_mem;
3313
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003314 dispc.pdev = pdev;
3315
3316 spin_lock_init(&dispc.irq_lock);
3317
3318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3319 spin_lock_init(&dispc.irq_stats_lock);
3320 dispc.irq_stats.last_reset = jiffies;
3321#endif
3322
3323 INIT_WORK(&dispc.error_work, dispc_error_worker);
3324
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003325 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3326 if (!dispc_mem) {
3327 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003328 r = -EINVAL;
3329 goto fail0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003330 }
3331 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003332 if (!dispc.base) {
3333 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003334 r = -ENOMEM;
3335 goto fail0;
3336 }
3337 dispc.irq = platform_get_irq(dispc.pdev, 0);
3338 if (dispc.irq < 0) {
3339 DSSERR("platform_get_irq failed\n");
3340 r = -ENODEV;
3341 goto fail1;
3342 }
3343
3344 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3345 "OMAP DISPC", dispc.pdev);
3346 if (r < 0) {
3347 DSSERR("request_irq failed\n");
3348 goto fail1;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003349 }
3350
3351 enable_clocks(1);
3352
3353 _omap_dispc_initial_config();
3354
3355 _omap_dispc_initialize_irq();
3356
3357 dispc_save_context();
3358
3359 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003360 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003361 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3362
3363 enable_clocks(0);
3364
3365 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00003366fail1:
3367 iounmap(dispc.base);
3368fail0:
3369 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003370}
3371
3372static int omap_dispchw_remove(struct platform_device *pdev)
3373{
archit tanejaaffe3602011-02-23 08:41:03 +00003374 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003375 iounmap(dispc.base);
3376 return 0;
3377}
3378
3379static struct platform_driver omap_dispchw_driver = {
3380 .probe = omap_dispchw_probe,
3381 .remove = omap_dispchw_remove,
3382 .driver = {
3383 .name = "omapdss_dispc",
3384 .owner = THIS_MODULE,
3385 },
3386};
3387
3388int dispc_init_platform_driver(void)
3389{
3390 return platform_driver_register(&omap_dispchw_driver);
3391}
3392
3393void dispc_uninit_platform_driver(void)
3394{
3395 return platform_driver_unregister(&omap_dispchw_driver);
3396}