| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 1 | /* | 
|  | 2 | * SPU core / file system interface and HW structures | 
|  | 3 | * | 
|  | 4 | * (C) Copyright IBM Deutschland Entwicklung GmbH 2005 | 
|  | 5 | * | 
|  | 6 | * Author: Arnd Bergmann <arndb@de.ibm.com> | 
|  | 7 | * | 
|  | 8 | * This program is free software; you can redistribute it and/or modify | 
|  | 9 | * it under the terms of the GNU General Public License as published by | 
|  | 10 | * the Free Software Foundation; either version 2, or (at your option) | 
|  | 11 | * any later version. | 
|  | 12 | * | 
|  | 13 | * This program is distributed in the hope that it will be useful, | 
|  | 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	See the | 
|  | 16 | * GNU General Public License for more details. | 
|  | 17 | * | 
|  | 18 | * You should have received a copy of the GNU General Public License | 
|  | 19 | * along with this program; if not, write to the Free Software | 
|  | 20 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 21 | */ | 
|  | 22 |  | 
|  | 23 | #ifndef _SPU_H | 
|  | 24 | #define _SPU_H | 
| Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 25 | #ifdef __KERNEL__ | 
|  | 26 |  | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 27 | #include <linux/workqueue.h> | 
| Jeremy Kerr | 1d64093 | 2006-06-19 20:33:19 +0200 | [diff] [blame] | 28 | #include <linux/sysdev.h> | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 29 |  | 
| Arnd Bergmann | aeb0137 | 2006-01-04 20:31:32 +0100 | [diff] [blame] | 30 | #define LS_SIZE (256 * 1024) | 
| Mark Nutter | 5473af0 | 2005-11-15 15:53:49 -0500 | [diff] [blame] | 31 | #define LS_ADDR_MASK (LS_SIZE - 1) | 
|  | 32 |  | 
|  | 33 | #define MFC_PUT_CMD             0x20 | 
|  | 34 | #define MFC_PUTS_CMD            0x28 | 
|  | 35 | #define MFC_PUTR_CMD            0x30 | 
|  | 36 | #define MFC_PUTF_CMD            0x22 | 
|  | 37 | #define MFC_PUTB_CMD            0x21 | 
|  | 38 | #define MFC_PUTFS_CMD           0x2A | 
|  | 39 | #define MFC_PUTBS_CMD           0x29 | 
|  | 40 | #define MFC_PUTRF_CMD           0x32 | 
|  | 41 | #define MFC_PUTRB_CMD           0x31 | 
|  | 42 | #define MFC_PUTL_CMD            0x24 | 
|  | 43 | #define MFC_PUTRL_CMD           0x34 | 
|  | 44 | #define MFC_PUTLF_CMD           0x26 | 
|  | 45 | #define MFC_PUTLB_CMD           0x25 | 
|  | 46 | #define MFC_PUTRLF_CMD          0x36 | 
|  | 47 | #define MFC_PUTRLB_CMD          0x35 | 
|  | 48 |  | 
|  | 49 | #define MFC_GET_CMD             0x40 | 
|  | 50 | #define MFC_GETS_CMD            0x48 | 
|  | 51 | #define MFC_GETF_CMD            0x42 | 
|  | 52 | #define MFC_GETB_CMD            0x41 | 
|  | 53 | #define MFC_GETFS_CMD           0x4A | 
|  | 54 | #define MFC_GETBS_CMD           0x49 | 
|  | 55 | #define MFC_GETL_CMD            0x44 | 
|  | 56 | #define MFC_GETLF_CMD           0x46 | 
|  | 57 | #define MFC_GETLB_CMD           0x45 | 
|  | 58 |  | 
|  | 59 | #define MFC_SDCRT_CMD           0x80 | 
|  | 60 | #define MFC_SDCRTST_CMD         0x81 | 
|  | 61 | #define MFC_SDCRZ_CMD           0x89 | 
|  | 62 | #define MFC_SDCRS_CMD           0x8D | 
|  | 63 | #define MFC_SDCRF_CMD           0x8F | 
|  | 64 |  | 
|  | 65 | #define MFC_GETLLAR_CMD         0xD0 | 
|  | 66 | #define MFC_PUTLLC_CMD          0xB4 | 
|  | 67 | #define MFC_PUTLLUC_CMD         0xB0 | 
|  | 68 | #define MFC_PUTQLLUC_CMD        0xB8 | 
|  | 69 | #define MFC_SNDSIG_CMD          0xA0 | 
|  | 70 | #define MFC_SNDSIGB_CMD         0xA1 | 
|  | 71 | #define MFC_SNDSIGF_CMD         0xA2 | 
|  | 72 | #define MFC_BARRIER_CMD         0xC0 | 
|  | 73 | #define MFC_EIEIO_CMD           0xC8 | 
|  | 74 | #define MFC_SYNC_CMD            0xCC | 
|  | 75 |  | 
|  | 76 | #define MFC_MIN_DMA_SIZE_SHIFT  4       /* 16 bytes */ | 
|  | 77 | #define MFC_MAX_DMA_SIZE_SHIFT  14      /* 16384 bytes */ | 
|  | 78 | #define MFC_MIN_DMA_SIZE        (1 << MFC_MIN_DMA_SIZE_SHIFT) | 
|  | 79 | #define MFC_MAX_DMA_SIZE        (1 << MFC_MAX_DMA_SIZE_SHIFT) | 
|  | 80 | #define MFC_MIN_DMA_SIZE_MASK   (MFC_MIN_DMA_SIZE - 1) | 
|  | 81 | #define MFC_MAX_DMA_SIZE_MASK   (MFC_MAX_DMA_SIZE - 1) | 
|  | 82 | #define MFC_MIN_DMA_LIST_SIZE   0x0008  /*   8 bytes */ | 
|  | 83 | #define MFC_MAX_DMA_LIST_SIZE   0x4000  /* 16K bytes */ | 
|  | 84 |  | 
|  | 85 | #define MFC_TAGID_TO_TAGMASK(tag_id)  (1 << (tag_id & 0x1F)) | 
|  | 86 |  | 
|  | 87 | /* Events for Channels 0-2 */ | 
|  | 88 | #define MFC_DMA_TAG_STATUS_UPDATE_EVENT     0x00000001 | 
|  | 89 | #define MFC_DMA_TAG_CMD_STALL_NOTIFY_EVENT  0x00000002 | 
|  | 90 | #define MFC_DMA_QUEUE_AVAILABLE_EVENT       0x00000008 | 
|  | 91 | #define MFC_SPU_MAILBOX_WRITTEN_EVENT       0x00000010 | 
|  | 92 | #define MFC_DECREMENTER_EVENT               0x00000020 | 
|  | 93 | #define MFC_PU_INT_MAILBOX_AVAILABLE_EVENT  0x00000040 | 
|  | 94 | #define MFC_PU_MAILBOX_AVAILABLE_EVENT      0x00000080 | 
|  | 95 | #define MFC_SIGNAL_2_EVENT                  0x00000100 | 
|  | 96 | #define MFC_SIGNAL_1_EVENT                  0x00000200 | 
|  | 97 | #define MFC_LLR_LOST_EVENT                  0x00000400 | 
|  | 98 | #define MFC_PRIV_ATTN_EVENT                 0x00000800 | 
|  | 99 | #define MFC_MULTI_SRC_EVENT                 0x00001000 | 
|  | 100 |  | 
|  | 101 | /* Flags indicating progress during context switch. */ | 
| Arnd Bergmann | 8837d92 | 2006-01-04 20:31:28 +0100 | [diff] [blame] | 102 | #define SPU_CONTEXT_SWITCH_PENDING	0UL | 
|  | 103 | #define SPU_CONTEXT_SWITCH_ACTIVE	1UL | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 104 |  | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 105 | struct spu_context; | 
|  | 106 | struct spu_runqueue; | 
|  | 107 |  | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 108 | struct spu { | 
| Jeremy Kerr | c61c27d | 2006-07-12 15:39:54 +1000 | [diff] [blame] | 109 | const char *name; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 110 | unsigned long local_store_phys; | 
|  | 111 | u8 *local_store; | 
| Mark Nutter | 6df10a8 | 2006-03-23 00:00:12 +0100 | [diff] [blame] | 112 | unsigned long problem_phys; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 113 | struct spu_problem __iomem *problem; | 
|  | 114 | struct spu_priv1 __iomem *priv1; | 
|  | 115 | struct spu_priv2 __iomem *priv2; | 
|  | 116 | struct list_head list; | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 117 | struct list_head sched_list; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 118 | int number; | 
| Jeremy Kerr | 8261aa6 | 2006-05-01 12:16:13 -0700 | [diff] [blame] | 119 | int nid; | 
| Benjamin Herrenschmidt | 0ebfff1 | 2006-07-03 21:36:01 +1000 | [diff] [blame] | 120 | unsigned int irqs[3]; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 121 | u32 isrc; | 
|  | 122 | u32 node; | 
| Mark Nutter | 5473af0 | 2005-11-15 15:53:49 -0500 | [diff] [blame] | 123 | u64 flags; | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 124 | u64 dar; | 
|  | 125 | u64 dsisr; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 126 | size_t ls_size; | 
|  | 127 | unsigned int slb_replace; | 
|  | 128 | struct mm_struct *mm; | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 129 | struct spu_context *ctx; | 
|  | 130 | struct spu_runqueue *rq; | 
| Arnd Bergmann | 2a911f0 | 2005-12-05 22:52:26 -0500 | [diff] [blame] | 131 | unsigned long long timestamp; | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 132 | pid_t pid; | 
|  | 133 | int prio; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 134 | int class_0_pending; | 
|  | 135 | spinlock_t register_lock; | 
|  | 136 |  | 
| Arnd Bergmann | 8b3d666 | 2005-11-15 15:53:52 -0500 | [diff] [blame] | 137 | void (* wbox_callback)(struct spu *spu); | 
|  | 138 | void (* ibox_callback)(struct spu *spu); | 
| Arnd Bergmann | 5110459 | 2005-12-05 22:52:25 -0500 | [diff] [blame] | 139 | void (* stop_callback)(struct spu *spu); | 
| Arnd Bergmann | a33a7d7 | 2006-03-23 00:00:11 +0100 | [diff] [blame] | 140 | void (* mfc_callback)(struct spu *spu); | 
| Arnd Bergmann | 9add11d | 2006-10-04 17:26:14 +0200 | [diff] [blame] | 141 | void (* dma_callback)(struct spu *spu, int type); | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 142 |  | 
|  | 143 | char irq_c0[8]; | 
|  | 144 | char irq_c1[8]; | 
|  | 145 | char irq_c2[8]; | 
| Jeremy Kerr | 1d64093 | 2006-06-19 20:33:19 +0200 | [diff] [blame] | 146 |  | 
|  | 147 | struct sys_device sysdev; | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 148 | }; | 
|  | 149 |  | 
|  | 150 | struct spu *spu_alloc(void); | 
| Mark Nutter | a68cf98 | 2006-10-04 17:26:12 +0200 | [diff] [blame] | 151 | struct spu *spu_alloc_node(int node); | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 152 | void spu_free(struct spu *spu); | 
| Arnd Bergmann | 5110459 | 2005-12-05 22:52:25 -0500 | [diff] [blame] | 153 | int spu_irq_class_0_bottom(struct spu *spu); | 
|  | 154 | int spu_irq_class_1_bottom(struct spu *spu); | 
| Arnd Bergmann | 2fb9d20 | 2006-01-05 14:05:29 +0000 | [diff] [blame] | 155 | void spu_irq_setaffinity(struct spu *spu, int cpu); | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 156 |  | 
| Arnd Bergmann | 2dd1493 | 2006-03-23 00:00:09 +0100 | [diff] [blame] | 157 | /* system callbacks from the SPU */ | 
|  | 158 | struct spu_syscall_block { | 
|  | 159 | u64 nr_ret; | 
|  | 160 | u64 parm[6]; | 
|  | 161 | }; | 
|  | 162 | extern long spu_sys_callback(struct spu_syscall_block *s); | 
|  | 163 |  | 
|  | 164 | /* syscalls implemented in spufs */ | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 165 | extern struct spufs_calls { | 
|  | 166 | asmlinkage long (*create_thread)(const char __user *name, | 
|  | 167 | unsigned int flags, mode_t mode); | 
|  | 168 | asmlinkage long (*spu_run)(struct file *filp, __u32 __user *unpc, | 
|  | 169 | __u32 __user *ustatus); | 
|  | 170 | struct module *owner; | 
|  | 171 | } spufs_calls; | 
|  | 172 |  | 
| Arnd Bergmann | 9add11d | 2006-10-04 17:26:14 +0200 | [diff] [blame] | 173 | /* return status from spu_run, same as in libspe */ | 
|  | 174 | #define SPE_EVENT_DMA_ALIGNMENT		0x0008	/*A DMA alignment error */ | 
|  | 175 | #define SPE_EVENT_SPE_ERROR		0x0010	/*An illegal instruction error*/ | 
|  | 176 | #define SPE_EVENT_SPE_DATA_SEGMENT	0x0020	/*A DMA segmentation error    */ | 
|  | 177 | #define SPE_EVENT_SPE_DATA_STORAGE	0x0040	/*A DMA storage error */ | 
|  | 178 | #define SPE_EVENT_INVALID_DMA		0x0800	/* Invalid MFC DMA */ | 
|  | 179 |  | 
|  | 180 | /* | 
|  | 181 | * Flags for sys_spu_create. | 
|  | 182 | */ | 
|  | 183 | #define SPU_CREATE_EVENTS_ENABLED	0x0001 | 
| Arnd Bergmann | 6263203 | 2006-10-04 17:26:15 +0200 | [diff] [blame] | 184 | #define SPU_CREATE_GANG			0x0002 | 
|  | 185 |  | 
|  | 186 | #define SPU_CREATE_FLAG_ALL		0x0003 /* mask of all valid flags */ | 
|  | 187 |  | 
| Arnd Bergmann | 9add11d | 2006-10-04 17:26:14 +0200 | [diff] [blame] | 188 |  | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 189 | #ifdef CONFIG_SPU_FS_MODULE | 
|  | 190 | int register_spu_syscalls(struct spufs_calls *calls); | 
|  | 191 | void unregister_spu_syscalls(struct spufs_calls *calls); | 
|  | 192 | #else | 
|  | 193 | static inline int register_spu_syscalls(struct spufs_calls *calls) | 
|  | 194 | { | 
|  | 195 | return 0; | 
|  | 196 | } | 
|  | 197 | static inline void unregister_spu_syscalls(struct spufs_calls *calls) | 
|  | 198 | { | 
|  | 199 | } | 
|  | 200 | #endif /* MODULE */ | 
|  | 201 |  | 
|  | 202 |  | 
|  | 203 | /* | 
| Arnd Bergmann | 8676727 | 2006-10-04 17:26:21 +0200 | [diff] [blame] | 204 | * Notifier blocks: | 
|  | 205 | * | 
|  | 206 | * oprofile can get notified when a context switch is performed | 
|  | 207 | * on an spe. The notifer function that gets called is passed | 
|  | 208 | * a pointer to the SPU structure as well as the object-id that | 
|  | 209 | * identifies the binary running on that SPU now. | 
|  | 210 | * | 
|  | 211 | * For a context save, the object-id that is passed is zero, | 
|  | 212 | * identifying that the kernel will run from that moment on. | 
|  | 213 | * | 
|  | 214 | * For a context restore, the object-id is the value written | 
|  | 215 | * to object-id spufs file from user space and the notifer | 
|  | 216 | * function can assume that spu->ctx is valid. | 
|  | 217 | */ | 
|  | 218 | int spu_switch_event_register(struct notifier_block * n); | 
|  | 219 | int spu_switch_event_unregister(struct notifier_block * n); | 
|  | 220 |  | 
|  | 221 | /* | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 222 | * This defines the Local Store, Problem Area and Privlege Area of an SPU. | 
|  | 223 | */ | 
|  | 224 |  | 
|  | 225 | union mfc_tag_size_class_cmd { | 
|  | 226 | struct { | 
|  | 227 | u16 mfc_size; | 
|  | 228 | u16 mfc_tag; | 
|  | 229 | u8  pad; | 
|  | 230 | u8  mfc_rclassid; | 
|  | 231 | u16 mfc_cmd; | 
|  | 232 | } u; | 
|  | 233 | struct { | 
|  | 234 | u32 mfc_size_tag32; | 
|  | 235 | u32 mfc_class_cmd32; | 
|  | 236 | } by32; | 
|  | 237 | u64 all64; | 
|  | 238 | }; | 
|  | 239 |  | 
|  | 240 | struct mfc_cq_sr { | 
|  | 241 | u64 mfc_cq_data0_RW; | 
|  | 242 | u64 mfc_cq_data1_RW; | 
|  | 243 | u64 mfc_cq_data2_RW; | 
|  | 244 | u64 mfc_cq_data3_RW; | 
|  | 245 | }; | 
|  | 246 |  | 
|  | 247 | struct spu_problem { | 
|  | 248 | #define MS_SYNC_PENDING         1L | 
|  | 249 | u64 spc_mssync_RW;					/* 0x0000 */ | 
|  | 250 | u8  pad_0x0008_0x3000[0x3000 - 0x0008]; | 
|  | 251 |  | 
|  | 252 | /* DMA Area */ | 
|  | 253 | u8  pad_0x3000_0x3004[0x4];				/* 0x3000 */ | 
|  | 254 | u32 mfc_lsa_W;						/* 0x3004 */ | 
|  | 255 | u64 mfc_ea_W;						/* 0x3008 */ | 
|  | 256 | union mfc_tag_size_class_cmd mfc_union_W;			/* 0x3010 */ | 
|  | 257 | u8  pad_0x3018_0x3104[0xec];				/* 0x3018 */ | 
|  | 258 | u32 dma_qstatus_R;					/* 0x3104 */ | 
|  | 259 | u8  pad_0x3108_0x3204[0xfc];				/* 0x3108 */ | 
|  | 260 | u32 dma_querytype_RW;					/* 0x3204 */ | 
|  | 261 | u8  pad_0x3208_0x321c[0x14];				/* 0x3208 */ | 
|  | 262 | u32 dma_querymask_RW;					/* 0x321c */ | 
|  | 263 | u8  pad_0x3220_0x322c[0xc];				/* 0x3220 */ | 
|  | 264 | u32 dma_tagstatus_R;					/* 0x322c */ | 
|  | 265 | #define DMA_TAGSTATUS_INTR_ANY	1u | 
|  | 266 | #define DMA_TAGSTATUS_INTR_ALL	2u | 
|  | 267 | u8  pad_0x3230_0x4000[0x4000 - 0x3230]; 		/* 0x3230 */ | 
|  | 268 |  | 
|  | 269 | /* SPU Control Area */ | 
|  | 270 | u8  pad_0x4000_0x4004[0x4];				/* 0x4000 */ | 
|  | 271 | u32 pu_mb_R;						/* 0x4004 */ | 
|  | 272 | u8  pad_0x4008_0x400c[0x4];				/* 0x4008 */ | 
|  | 273 | u32 spu_mb_W;						/* 0x400c */ | 
|  | 274 | u8  pad_0x4010_0x4014[0x4];				/* 0x4010 */ | 
|  | 275 | u32 mb_stat_R;						/* 0x4014 */ | 
|  | 276 | u8  pad_0x4018_0x401c[0x4];				/* 0x4018 */ | 
|  | 277 | u32 spu_runcntl_RW;					/* 0x401c */ | 
|  | 278 | #define SPU_RUNCNTL_STOP	0L | 
|  | 279 | #define SPU_RUNCNTL_RUNNABLE	1L | 
|  | 280 | u8  pad_0x4020_0x4024[0x4];				/* 0x4020 */ | 
|  | 281 | u32 spu_status_R;					/* 0x4024 */ | 
|  | 282 | #define SPU_STOP_STATUS_SHIFT           16 | 
|  | 283 | #define SPU_STATUS_STOPPED		0x0 | 
|  | 284 | #define SPU_STATUS_RUNNING		0x1 | 
|  | 285 | #define SPU_STATUS_STOPPED_BY_STOP	0x2 | 
|  | 286 | #define SPU_STATUS_STOPPED_BY_HALT	0x4 | 
|  | 287 | #define SPU_STATUS_WAITING_FOR_CHANNEL	0x8 | 
|  | 288 | #define SPU_STATUS_SINGLE_STEP		0x10 | 
|  | 289 | #define SPU_STATUS_INVALID_INSTR        0x20 | 
|  | 290 | #define SPU_STATUS_INVALID_CH           0x40 | 
|  | 291 | #define SPU_STATUS_ISOLATED_STATE       0x80 | 
|  | 292 | #define SPU_STATUS_ISOLATED_LOAD_STAUTUS 0x200 | 
|  | 293 | #define SPU_STATUS_ISOLATED_EXIT_STAUTUS 0x400 | 
|  | 294 | u8  pad_0x4028_0x402c[0x4];				/* 0x4028 */ | 
|  | 295 | u32 spu_spe_R;						/* 0x402c */ | 
|  | 296 | u8  pad_0x4030_0x4034[0x4];				/* 0x4030 */ | 
|  | 297 | u32 spu_npc_RW;						/* 0x4034 */ | 
|  | 298 | u8  pad_0x4038_0x14000[0x14000 - 0x4038];		/* 0x4038 */ | 
|  | 299 |  | 
|  | 300 | /* Signal Notification Area */ | 
|  | 301 | u8  pad_0x14000_0x1400c[0xc];				/* 0x14000 */ | 
|  | 302 | u32 signal_notify1;					/* 0x1400c */ | 
|  | 303 | u8  pad_0x14010_0x1c00c[0x7ffc];			/* 0x14010 */ | 
|  | 304 | u32 signal_notify2;					/* 0x1c00c */ | 
|  | 305 | } __attribute__ ((aligned(0x20000))); | 
|  | 306 |  | 
|  | 307 | /* SPU Privilege 2 State Area */ | 
|  | 308 | struct spu_priv2 { | 
|  | 309 | /* MFC Registers */ | 
|  | 310 | u8  pad_0x0000_0x1100[0x1100 - 0x0000]; 		/* 0x0000 */ | 
|  | 311 |  | 
|  | 312 | /* SLB Management Registers */ | 
|  | 313 | u8  pad_0x1100_0x1108[0x8];				/* 0x1100 */ | 
|  | 314 | u64 slb_index_W;					/* 0x1108 */ | 
|  | 315 | #define SLB_INDEX_MASK				0x7L | 
|  | 316 | u64 slb_esid_RW;					/* 0x1110 */ | 
|  | 317 | u64 slb_vsid_RW;					/* 0x1118 */ | 
|  | 318 | #define SLB_VSID_SUPERVISOR_STATE	(0x1ull << 11) | 
|  | 319 | #define SLB_VSID_SUPERVISOR_STATE_MASK	(0x1ull << 11) | 
|  | 320 | #define SLB_VSID_PROBLEM_STATE		(0x1ull << 10) | 
|  | 321 | #define SLB_VSID_PROBLEM_STATE_MASK	(0x1ull << 10) | 
|  | 322 | #define SLB_VSID_EXECUTE_SEGMENT	(0x1ull << 9) | 
|  | 323 | #define SLB_VSID_NO_EXECUTE_SEGMENT	(0x1ull << 9) | 
|  | 324 | #define SLB_VSID_EXECUTE_SEGMENT_MASK	(0x1ull << 9) | 
|  | 325 | #define SLB_VSID_4K_PAGE		(0x0 << 8) | 
|  | 326 | #define SLB_VSID_LARGE_PAGE		(0x1ull << 8) | 
|  | 327 | #define SLB_VSID_PAGE_SIZE_MASK		(0x1ull << 8) | 
|  | 328 | #define SLB_VSID_CLASS_MASK		(0x1ull << 7) | 
|  | 329 | #define SLB_VSID_VIRTUAL_PAGE_SIZE_MASK	(0x1ull << 6) | 
|  | 330 | u64 slb_invalidate_entry_W;				/* 0x1120 */ | 
|  | 331 | u64 slb_invalidate_all_W;				/* 0x1128 */ | 
|  | 332 | u8  pad_0x1130_0x2000[0x2000 - 0x1130]; 		/* 0x1130 */ | 
|  | 333 |  | 
|  | 334 | /* Context Save / Restore Area */ | 
|  | 335 | struct mfc_cq_sr spuq[16];				/* 0x2000 */ | 
|  | 336 | struct mfc_cq_sr puq[8];				/* 0x2200 */ | 
|  | 337 | u8  pad_0x2300_0x3000[0x3000 - 0x2300]; 		/* 0x2300 */ | 
|  | 338 |  | 
|  | 339 | /* MFC Control */ | 
|  | 340 | u64 mfc_control_RW;					/* 0x3000 */ | 
|  | 341 | #define MFC_CNTL_RESUME_DMA_QUEUE		(0ull << 0) | 
|  | 342 | #define MFC_CNTL_SUSPEND_DMA_QUEUE		(1ull << 0) | 
|  | 343 | #define MFC_CNTL_SUSPEND_DMA_QUEUE_MASK		(1ull << 0) | 
|  | 344 | #define MFC_CNTL_NORMAL_DMA_QUEUE_OPERATION	(0ull << 8) | 
|  | 345 | #define MFC_CNTL_SUSPEND_IN_PROGRESS		(1ull << 8) | 
|  | 346 | #define MFC_CNTL_SUSPEND_COMPLETE		(3ull << 8) | 
|  | 347 | #define MFC_CNTL_SUSPEND_DMA_STATUS_MASK	(3ull << 8) | 
|  | 348 | #define MFC_CNTL_DMA_QUEUES_EMPTY		(1ull << 14) | 
|  | 349 | #define MFC_CNTL_DMA_QUEUES_EMPTY_MASK		(1ull << 14) | 
|  | 350 | #define MFC_CNTL_PURGE_DMA_REQUEST		(1ull << 15) | 
|  | 351 | #define MFC_CNTL_PURGE_DMA_IN_PROGRESS		(1ull << 24) | 
|  | 352 | #define MFC_CNTL_PURGE_DMA_COMPLETE		(3ull << 24) | 
|  | 353 | #define MFC_CNTL_PURGE_DMA_STATUS_MASK		(3ull << 24) | 
|  | 354 | #define MFC_CNTL_RESTART_DMA_COMMAND		(1ull << 32) | 
|  | 355 | #define MFC_CNTL_DMA_COMMAND_REISSUE_PENDING	(1ull << 32) | 
|  | 356 | #define MFC_CNTL_DMA_COMMAND_REISSUE_STATUS_MASK (1ull << 32) | 
|  | 357 | #define MFC_CNTL_MFC_PRIVILEGE_STATE		(2ull << 33) | 
|  | 358 | #define MFC_CNTL_MFC_PROBLEM_STATE		(3ull << 33) | 
|  | 359 | #define MFC_CNTL_MFC_KEY_PROTECTION_STATE_MASK	(3ull << 33) | 
|  | 360 | #define MFC_CNTL_DECREMENTER_HALTED		(1ull << 35) | 
|  | 361 | #define MFC_CNTL_DECREMENTER_RUNNING		(1ull << 40) | 
|  | 362 | #define MFC_CNTL_DECREMENTER_STATUS_MASK	(1ull << 40) | 
|  | 363 | u8  pad_0x3008_0x4000[0x4000 - 0x3008]; 		/* 0x3008 */ | 
|  | 364 |  | 
|  | 365 | /* Interrupt Mailbox */ | 
|  | 366 | u64 puint_mb_R;						/* 0x4000 */ | 
|  | 367 | u8  pad_0x4008_0x4040[0x4040 - 0x4008]; 		/* 0x4008 */ | 
|  | 368 |  | 
|  | 369 | /* SPU Control */ | 
|  | 370 | u64 spu_privcntl_RW;					/* 0x4040 */ | 
|  | 371 | #define SPU_PRIVCNTL_MODE_NORMAL		(0x0ull << 0) | 
|  | 372 | #define SPU_PRIVCNTL_MODE_SINGLE_STEP		(0x1ull << 0) | 
|  | 373 | #define SPU_PRIVCNTL_MODE_MASK			(0x1ull << 0) | 
|  | 374 | #define SPU_PRIVCNTL_NO_ATTENTION_EVENT		(0x0ull << 1) | 
|  | 375 | #define SPU_PRIVCNTL_ATTENTION_EVENT		(0x1ull << 1) | 
|  | 376 | #define SPU_PRIVCNTL_ATTENTION_EVENT_MASK	(0x1ull << 1) | 
|  | 377 | #define SPU_PRIVCNT_LOAD_REQUEST_NORMAL		(0x0ull << 2) | 
|  | 378 | #define SPU_PRIVCNT_LOAD_REQUEST_ENABLE_MASK	(0x1ull << 2) | 
|  | 379 | u8  pad_0x4048_0x4058[0x10];				/* 0x4048 */ | 
|  | 380 | u64 spu_lslr_RW;					/* 0x4058 */ | 
|  | 381 | u64 spu_chnlcntptr_RW;					/* 0x4060 */ | 
|  | 382 | u64 spu_chnlcnt_RW;					/* 0x4068 */ | 
|  | 383 | u64 spu_chnldata_RW;					/* 0x4070 */ | 
|  | 384 | u64 spu_cfg_RW;						/* 0x4078 */ | 
|  | 385 | u8  pad_0x4080_0x5000[0x5000 - 0x4080]; 		/* 0x4080 */ | 
|  | 386 |  | 
|  | 387 | /* PV2_ImplRegs: Implementation-specific privileged-state 2 regs */ | 
|  | 388 | u64 spu_pm_trace_tag_status_RW;				/* 0x5000 */ | 
|  | 389 | u64 spu_tag_status_query_RW;				/* 0x5008 */ | 
|  | 390 | #define TAG_STATUS_QUERY_CONDITION_BITS (0x3ull << 32) | 
|  | 391 | #define TAG_STATUS_QUERY_MASK_BITS (0xffffffffull) | 
|  | 392 | u64 spu_cmd_buf1_RW;					/* 0x5010 */ | 
|  | 393 | #define SPU_COMMAND_BUFFER_1_LSA_BITS (0x7ffffull << 32) | 
|  | 394 | #define SPU_COMMAND_BUFFER_1_EAH_BITS (0xffffffffull) | 
|  | 395 | u64 spu_cmd_buf2_RW;					/* 0x5018 */ | 
|  | 396 | #define SPU_COMMAND_BUFFER_2_EAL_BITS ((0xffffffffull) << 32) | 
|  | 397 | #define SPU_COMMAND_BUFFER_2_TS_BITS (0xffffull << 16) | 
|  | 398 | #define SPU_COMMAND_BUFFER_2_TAG_BITS (0x3full) | 
|  | 399 | u64 spu_atomic_status_RW;				/* 0x5020 */ | 
|  | 400 | } __attribute__ ((aligned(0x20000))); | 
|  | 401 |  | 
|  | 402 | /* SPU Privilege 1 State Area */ | 
|  | 403 | struct spu_priv1 { | 
|  | 404 | /* Control and Configuration Area */ | 
|  | 405 | u64 mfc_sr1_RW;						/* 0x000 */ | 
|  | 406 | #define MFC_STATE1_LOCAL_STORAGE_DECODE_MASK	0x01ull | 
|  | 407 | #define MFC_STATE1_BUS_TLBIE_MASK		0x02ull | 
|  | 408 | #define MFC_STATE1_REAL_MODE_OFFSET_ENABLE_MASK	0x04ull | 
|  | 409 | #define MFC_STATE1_PROBLEM_STATE_MASK		0x08ull | 
|  | 410 | #define MFC_STATE1_RELOCATE_MASK		0x10ull | 
|  | 411 | #define MFC_STATE1_MASTER_RUN_CONTROL_MASK	0x20ull | 
|  | 412 | u64 mfc_lpid_RW;					/* 0x008 */ | 
|  | 413 | u64 spu_idr_RW;						/* 0x010 */ | 
|  | 414 | u64 mfc_vr_RO;						/* 0x018 */ | 
|  | 415 | #define MFC_VERSION_BITS		(0xffff << 16) | 
|  | 416 | #define MFC_REVISION_BITS		(0xffff) | 
|  | 417 | #define MFC_GET_VERSION_BITS(vr)	(((vr) & MFC_VERSION_BITS) >> 16) | 
|  | 418 | #define MFC_GET_REVISION_BITS(vr)	((vr) & MFC_REVISION_BITS) | 
|  | 419 | u64 spu_vr_RO;						/* 0x020 */ | 
|  | 420 | #define SPU_VERSION_BITS		(0xffff << 16) | 
|  | 421 | #define SPU_REVISION_BITS		(0xffff) | 
|  | 422 | #define SPU_GET_VERSION_BITS(vr)	(vr & SPU_VERSION_BITS) >> 16 | 
|  | 423 | #define SPU_GET_REVISION_BITS(vr)	(vr & SPU_REVISION_BITS) | 
|  | 424 | u8  pad_0x28_0x100[0x100 - 0x28];			/* 0x28 */ | 
|  | 425 |  | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 426 | /* Interrupt Area */ | 
| Arnd Bergmann | f0831ac | 2006-01-04 20:31:30 +0100 | [diff] [blame] | 427 | u64 int_mask_RW[3];					/* 0x100 */ | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 428 | #define CLASS0_ENABLE_DMA_ALIGNMENT_INTR		0x1L | 
|  | 429 | #define CLASS0_ENABLE_INVALID_DMA_COMMAND_INTR		0x2L | 
|  | 430 | #define CLASS0_ENABLE_SPU_ERROR_INTR			0x4L | 
|  | 431 | #define CLASS0_ENABLE_MFC_FIR_INTR			0x8L | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 432 | #define CLASS1_ENABLE_SEGMENT_FAULT_INTR		0x1L | 
|  | 433 | #define CLASS1_ENABLE_STORAGE_FAULT_INTR		0x2L | 
|  | 434 | #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_GET_INTR	0x4L | 
|  | 435 | #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_PUT_INTR	0x8L | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 436 | #define CLASS2_ENABLE_MAILBOX_INTR			0x1L | 
|  | 437 | #define CLASS2_ENABLE_SPU_STOP_INTR			0x2L | 
|  | 438 | #define CLASS2_ENABLE_SPU_HALT_INTR			0x4L | 
|  | 439 | #define CLASS2_ENABLE_SPU_DMA_TAG_GROUP_COMPLETE_INTR	0x8L | 
|  | 440 | u8  pad_0x118_0x140[0x28];				/* 0x118 */ | 
| Arnd Bergmann | f0831ac | 2006-01-04 20:31:30 +0100 | [diff] [blame] | 441 | u64 int_stat_RW[3];					/* 0x140 */ | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 442 | u8  pad_0x158_0x180[0x28];				/* 0x158 */ | 
|  | 443 | u64 int_route_RW;					/* 0x180 */ | 
|  | 444 |  | 
|  | 445 | /* Interrupt Routing */ | 
|  | 446 | u8  pad_0x188_0x200[0x200 - 0x188];			/* 0x188 */ | 
|  | 447 |  | 
|  | 448 | /* Atomic Unit Control Area */ | 
|  | 449 | u64 mfc_atomic_flush_RW;				/* 0x200 */ | 
|  | 450 | #define mfc_atomic_flush_enable			0x1L | 
|  | 451 | u8  pad_0x208_0x280[0x78];				/* 0x208 */ | 
|  | 452 | u64 resource_allocation_groupID_RW;			/* 0x280 */ | 
|  | 453 | u64 resource_allocation_enable_RW; 			/* 0x288 */ | 
|  | 454 | u8  pad_0x290_0x3c8[0x3c8 - 0x290];			/* 0x290 */ | 
|  | 455 |  | 
|  | 456 | /* SPU_Cache_ImplRegs: Implementation-dependent cache registers */ | 
|  | 457 |  | 
|  | 458 | u64 smf_sbi_signal_sel;					/* 0x3c8 */ | 
|  | 459 | #define smf_sbi_mask_lsb	56 | 
|  | 460 | #define smf_sbi_shift		(63 - smf_sbi_mask_lsb) | 
|  | 461 | #define smf_sbi_mask		(0x301LL << smf_sbi_shift) | 
|  | 462 | #define smf_sbi_bus0_bits	(0x001LL << smf_sbi_shift) | 
|  | 463 | #define smf_sbi_bus2_bits	(0x100LL << smf_sbi_shift) | 
|  | 464 | #define smf_sbi2_bus0_bits	(0x201LL << smf_sbi_shift) | 
|  | 465 | #define smf_sbi2_bus2_bits	(0x300LL << smf_sbi_shift) | 
|  | 466 | u64 smf_ato_signal_sel;					/* 0x3d0 */ | 
|  | 467 | #define smf_ato_mask_lsb	35 | 
|  | 468 | #define smf_ato_shift		(63 - smf_ato_mask_lsb) | 
|  | 469 | #define smf_ato_mask		(0x3LL << smf_ato_shift) | 
|  | 470 | #define smf_ato_bus0_bits	(0x2LL << smf_ato_shift) | 
|  | 471 | #define smf_ato_bus2_bits	(0x1LL << smf_ato_shift) | 
|  | 472 | u8  pad_0x3d8_0x400[0x400 - 0x3d8];			/* 0x3d8 */ | 
|  | 473 |  | 
|  | 474 | /* TLB Management Registers */ | 
|  | 475 | u64 mfc_sdr_RW;						/* 0x400 */ | 
|  | 476 | u8  pad_0x408_0x500[0xf8];				/* 0x408 */ | 
|  | 477 | u64 tlb_index_hint_RO;					/* 0x500 */ | 
|  | 478 | u64 tlb_index_W;					/* 0x508 */ | 
|  | 479 | u64 tlb_vpn_RW;						/* 0x510 */ | 
|  | 480 | u64 tlb_rpn_RW;						/* 0x518 */ | 
|  | 481 | u8  pad_0x520_0x540[0x20];				/* 0x520 */ | 
|  | 482 | u64 tlb_invalidate_entry_W;				/* 0x540 */ | 
|  | 483 | u64 tlb_invalidate_all_W;				/* 0x548 */ | 
|  | 484 | u8  pad_0x550_0x580[0x580 - 0x550];			/* 0x550 */ | 
|  | 485 |  | 
|  | 486 | /* SPU_MMU_ImplRegs: Implementation-dependent MMU registers */ | 
|  | 487 | u64 smm_hid;						/* 0x580 */ | 
|  | 488 | #define PAGE_SIZE_MASK		0xf000000000000000ull | 
|  | 489 | #define PAGE_SIZE_16MB_64KB	0x2000000000000000ull | 
|  | 490 | u8  pad_0x588_0x600[0x600 - 0x588];			/* 0x588 */ | 
|  | 491 |  | 
|  | 492 | /* MFC Status/Control Area */ | 
|  | 493 | u64 mfc_accr_RW;					/* 0x600 */ | 
|  | 494 | #define MFC_ACCR_EA_ACCESS_GET		(1 << 0) | 
|  | 495 | #define MFC_ACCR_EA_ACCESS_PUT		(1 << 1) | 
|  | 496 | #define MFC_ACCR_LS_ACCESS_GET		(1 << 3) | 
|  | 497 | #define MFC_ACCR_LS_ACCESS_PUT		(1 << 4) | 
|  | 498 | u8  pad_0x608_0x610[0x8];				/* 0x608 */ | 
|  | 499 | u64 mfc_dsisr_RW;					/* 0x610 */ | 
|  | 500 | #define MFC_DSISR_PTE_NOT_FOUND		(1 << 30) | 
|  | 501 | #define MFC_DSISR_ACCESS_DENIED		(1 << 27) | 
|  | 502 | #define MFC_DSISR_ATOMIC		(1 << 26) | 
|  | 503 | #define MFC_DSISR_ACCESS_PUT		(1 << 25) | 
|  | 504 | #define MFC_DSISR_ADDR_MATCH		(1 << 22) | 
|  | 505 | #define MFC_DSISR_LS			(1 << 17) | 
|  | 506 | #define MFC_DSISR_L			(1 << 16) | 
|  | 507 | #define MFC_DSISR_ADDRESS_OVERFLOW	(1 << 0) | 
|  | 508 | u8  pad_0x618_0x620[0x8];				/* 0x618 */ | 
|  | 509 | u64 mfc_dar_RW;						/* 0x620 */ | 
|  | 510 | u8  pad_0x628_0x700[0x700 - 0x628];			/* 0x628 */ | 
|  | 511 |  | 
|  | 512 | /* Replacement Management Table (RMT) Area */ | 
|  | 513 | u64 rmt_index_RW;					/* 0x700 */ | 
|  | 514 | u8  pad_0x708_0x710[0x8];				/* 0x708 */ | 
|  | 515 | u64 rmt_data1_RW;					/* 0x710 */ | 
|  | 516 | u8  pad_0x718_0x800[0x800 - 0x718];			/* 0x718 */ | 
|  | 517 |  | 
|  | 518 | /* Control/Configuration Registers */ | 
|  | 519 | u64 mfc_dsir_R;						/* 0x800 */ | 
|  | 520 | #define MFC_DSIR_Q			(1 << 31) | 
|  | 521 | #define MFC_DSIR_SPU_QUEUE		MFC_DSIR_Q | 
|  | 522 | u64 mfc_lsacr_RW;					/* 0x808 */ | 
|  | 523 | #define MFC_LSACR_COMPARE_MASK		((~0ull) << 32) | 
|  | 524 | #define MFC_LSACR_COMPARE_ADDR		((~0ull) >> 32) | 
|  | 525 | u64 mfc_lscrr_R;					/* 0x810 */ | 
|  | 526 | #define MFC_LSCRR_Q			(1 << 31) | 
|  | 527 | #define MFC_LSCRR_SPU_QUEUE		MFC_LSCRR_Q | 
|  | 528 | #define MFC_LSCRR_QI_SHIFT		32 | 
|  | 529 | #define MFC_LSCRR_QI_MASK		((~0ull) << MFC_LSCRR_QI_SHIFT) | 
|  | 530 | u8  pad_0x818_0x820[0x8];				/* 0x818 */ | 
|  | 531 | u64 mfc_tclass_id_RW;					/* 0x820 */ | 
|  | 532 | #define MFC_TCLASS_ID_ENABLE		(1L << 0L) | 
|  | 533 | #define MFC_TCLASS_SLOT2_ENABLE		(1L << 5L) | 
|  | 534 | #define MFC_TCLASS_SLOT1_ENABLE		(1L << 6L) | 
|  | 535 | #define MFC_TCLASS_SLOT0_ENABLE		(1L << 7L) | 
|  | 536 | #define MFC_TCLASS_QUOTA_2_SHIFT	8L | 
|  | 537 | #define MFC_TCLASS_QUOTA_1_SHIFT	16L | 
|  | 538 | #define MFC_TCLASS_QUOTA_0_SHIFT	24L | 
|  | 539 | #define MFC_TCLASS_QUOTA_2_MASK		(0x1FL << MFC_TCLASS_QUOTA_2_SHIFT) | 
|  | 540 | #define MFC_TCLASS_QUOTA_1_MASK		(0x1FL << MFC_TCLASS_QUOTA_1_SHIFT) | 
|  | 541 | #define MFC_TCLASS_QUOTA_0_MASK		(0x1FL << MFC_TCLASS_QUOTA_0_SHIFT) | 
|  | 542 | u8  pad_0x828_0x900[0x900 - 0x828];			/* 0x828 */ | 
|  | 543 |  | 
|  | 544 | /* Real Mode Support Registers */ | 
|  | 545 | u64 mfc_rm_boundary;					/* 0x900 */ | 
|  | 546 | u8  pad_0x908_0x938[0x30];				/* 0x908 */ | 
|  | 547 | u64 smf_dma_signal_sel;					/* 0x938 */ | 
|  | 548 | #define mfc_dma1_mask_lsb	41 | 
|  | 549 | #define mfc_dma1_shift		(63 - mfc_dma1_mask_lsb) | 
|  | 550 | #define mfc_dma1_mask		(0x3LL << mfc_dma1_shift) | 
|  | 551 | #define mfc_dma1_bits		(0x1LL << mfc_dma1_shift) | 
|  | 552 | #define mfc_dma2_mask_lsb	43 | 
|  | 553 | #define mfc_dma2_shift		(63 - mfc_dma2_mask_lsb) | 
|  | 554 | #define mfc_dma2_mask		(0x3LL << mfc_dma2_shift) | 
|  | 555 | #define mfc_dma2_bits		(0x1LL << mfc_dma2_shift) | 
|  | 556 | u8  pad_0x940_0xa38[0xf8];				/* 0x940 */ | 
|  | 557 | u64 smm_signal_sel;					/* 0xa38 */ | 
|  | 558 | #define smm_sig_mask_lsb	12 | 
|  | 559 | #define smm_sig_shift		(63 - smm_sig_mask_lsb) | 
|  | 560 | #define smm_sig_mask		(0x3LL << smm_sig_shift) | 
|  | 561 | #define smm_sig_bus0_bits	(0x2LL << smm_sig_shift) | 
|  | 562 | #define smm_sig_bus2_bits	(0x1LL << smm_sig_shift) | 
|  | 563 | u8  pad_0xa40_0xc00[0xc00 - 0xa40];			/* 0xa40 */ | 
|  | 564 |  | 
|  | 565 | /* DMA Command Error Area */ | 
|  | 566 | u64 mfc_cer_R;						/* 0xc00 */ | 
|  | 567 | #define MFC_CER_Q		(1 << 31) | 
|  | 568 | #define MFC_CER_SPU_QUEUE	MFC_CER_Q | 
|  | 569 | u8  pad_0xc08_0x1000[0x1000 - 0xc08];			/* 0xc08 */ | 
|  | 570 |  | 
|  | 571 | /* PV1_ImplRegs: Implementation-dependent privileged-state 1 regs */ | 
|  | 572 | /* DMA Command Error Area */ | 
|  | 573 | u64 spu_ecc_cntl_RW;					/* 0x1000 */ | 
|  | 574 | #define SPU_ECC_CNTL_E			(1ull << 0ull) | 
|  | 575 | #define SPU_ECC_CNTL_ENABLE		SPU_ECC_CNTL_E | 
|  | 576 | #define SPU_ECC_CNTL_DISABLE		(~SPU_ECC_CNTL_E & 1L) | 
|  | 577 | #define SPU_ECC_CNTL_S			(1ull << 1ull) | 
|  | 578 | #define SPU_ECC_STOP_AFTER_ERROR	SPU_ECC_CNTL_S | 
|  | 579 | #define SPU_ECC_CONTINUE_AFTER_ERROR	(~SPU_ECC_CNTL_S & 2L) | 
|  | 580 | #define SPU_ECC_CNTL_B			(1ull << 2ull) | 
|  | 581 | #define SPU_ECC_BACKGROUND_ENABLE	SPU_ECC_CNTL_B | 
|  | 582 | #define SPU_ECC_BACKGROUND_DISABLE	(~SPU_ECC_CNTL_B & 4L) | 
|  | 583 | #define SPU_ECC_CNTL_I_SHIFT		3ull | 
|  | 584 | #define SPU_ECC_CNTL_I_MASK		(3ull << SPU_ECC_CNTL_I_SHIFT) | 
|  | 585 | #define SPU_ECC_WRITE_ALWAYS		(~SPU_ECC_CNTL_I & 12L) | 
|  | 586 | #define SPU_ECC_WRITE_CORRECTABLE	(1ull << SPU_ECC_CNTL_I_SHIFT) | 
|  | 587 | #define SPU_ECC_WRITE_UNCORRECTABLE	(3ull << SPU_ECC_CNTL_I_SHIFT) | 
|  | 588 | #define SPU_ECC_CNTL_D			(1ull << 5ull) | 
|  | 589 | #define SPU_ECC_DETECTION_ENABLE	SPU_ECC_CNTL_D | 
|  | 590 | #define SPU_ECC_DETECTION_DISABLE	(~SPU_ECC_CNTL_D & 32L) | 
|  | 591 | u64 spu_ecc_stat_RW;					/* 0x1008 */ | 
|  | 592 | #define SPU_ECC_CORRECTED_ERROR		(1ull << 0ul) | 
|  | 593 | #define SPU_ECC_UNCORRECTED_ERROR	(1ull << 1ul) | 
|  | 594 | #define SPU_ECC_SCRUB_COMPLETE		(1ull << 2ul) | 
|  | 595 | #define SPU_ECC_SCRUB_IN_PROGRESS	(1ull << 3ul) | 
|  | 596 | #define SPU_ECC_INSTRUCTION_ERROR	(1ull << 4ul) | 
|  | 597 | #define SPU_ECC_DATA_ERROR		(1ull << 5ul) | 
|  | 598 | #define SPU_ECC_DMA_ERROR		(1ull << 6ul) | 
|  | 599 | #define SPU_ECC_STATUS_CNT_MASK		(256ull << 8) | 
|  | 600 | u64 spu_ecc_addr_RW;					/* 0x1010 */ | 
|  | 601 | u64 spu_err_mask_RW;					/* 0x1018 */ | 
|  | 602 | #define SPU_ERR_ILLEGAL_INSTR		(1ull << 0ul) | 
|  | 603 | #define SPU_ERR_ILLEGAL_CHANNEL		(1ull << 1ul) | 
|  | 604 | u8  pad_0x1020_0x1028[0x1028 - 0x1020];			/* 0x1020 */ | 
|  | 605 |  | 
|  | 606 | /* SPU Debug-Trace Bus (DTB) Selection Registers */ | 
|  | 607 | u64 spu_trig0_sel;					/* 0x1028 */ | 
|  | 608 | u64 spu_trig1_sel;					/* 0x1030 */ | 
|  | 609 | u64 spu_trig2_sel;					/* 0x1038 */ | 
|  | 610 | u64 spu_trig3_sel;					/* 0x1040 */ | 
|  | 611 | u64 spu_trace_sel;					/* 0x1048 */ | 
|  | 612 | #define spu_trace_sel_mask		0x1f1fLL | 
|  | 613 | #define spu_trace_sel_bus0_bits		0x1000LL | 
|  | 614 | #define spu_trace_sel_bus2_bits		0x0010LL | 
|  | 615 | u64 spu_event0_sel;					/* 0x1050 */ | 
|  | 616 | u64 spu_event1_sel;					/* 0x1058 */ | 
|  | 617 | u64 spu_event2_sel;					/* 0x1060 */ | 
|  | 618 | u64 spu_event3_sel;					/* 0x1068 */ | 
|  | 619 | u64 spu_trace_cntl;					/* 0x1070 */ | 
|  | 620 | } __attribute__ ((aligned(0x2000))); | 
|  | 621 |  | 
| Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 622 | #endif /* __KERNEL__ */ | 
| Arnd Bergmann | 67207b9 | 2005-11-15 15:53:48 -0500 | [diff] [blame] | 623 | #endif |