| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * For documentation on the i460 AGP interface, see Chapter 7 (AGP Subsystem) of | 
 | 3 |  * the "Intel 460GTX Chipset Software Developer's Manual": | 
 | 4 |  * http://developer.intel.com/design/itanium/downloads/24870401s.htm | 
 | 5 |  */ | 
 | 6 | /* | 
 | 7 |  * 460GX support by Chris Ahna <christopher.j.ahna@intel.com> | 
 | 8 |  * Clean up & simplification by David Mosberger-Tang <davidm@hpl.hp.com> | 
 | 9 |  */ | 
 | 10 | #include <linux/module.h> | 
 | 11 | #include <linux/pci.h> | 
 | 12 | #include <linux/init.h> | 
| Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 13 | #include <linux/string.h> | 
 | 14 | #include <linux/slab.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/agp_backend.h> | 
 | 16 |  | 
 | 17 | #include "agp.h" | 
 | 18 |  | 
 | 19 | #define INTEL_I460_BAPBASE		0x98 | 
 | 20 | #define INTEL_I460_GXBCTL		0xa0 | 
 | 21 | #define INTEL_I460_AGPSIZ		0xa2 | 
 | 22 | #define INTEL_I460_ATTBASE		0xfe200000 | 
 | 23 | #define INTEL_I460_GATT_VALID		(1UL << 24) | 
 | 24 | #define INTEL_I460_GATT_COHERENT	(1UL << 25) | 
 | 25 |  | 
 | 26 | /* | 
 | 27 |  * The i460 can operate with large (4MB) pages, but there is no sane way to support this | 
 | 28 |  * within the current kernel/DRM environment, so we disable the relevant code for now. | 
 | 29 |  * See also comments in ia64_alloc_page()... | 
 | 30 |  */ | 
 | 31 | #define I460_LARGE_IO_PAGES		0 | 
 | 32 |  | 
 | 33 | #if I460_LARGE_IO_PAGES | 
 | 34 | # define I460_IO_PAGE_SHIFT		i460.io_page_shift | 
 | 35 | #else | 
 | 36 | # define I460_IO_PAGE_SHIFT		12 | 
 | 37 | #endif | 
 | 38 |  | 
 | 39 | #define I460_IOPAGES_PER_KPAGE		(PAGE_SIZE >> I460_IO_PAGE_SHIFT) | 
 | 40 | #define I460_KPAGES_PER_IOPAGE		(1 << (I460_IO_PAGE_SHIFT - PAGE_SHIFT)) | 
 | 41 | #define I460_SRAM_IO_DISABLE		(1 << 4) | 
 | 42 | #define I460_BAPBASE_ENABLE		(1 << 3) | 
 | 43 | #define I460_AGPSIZ_MASK		0x7 | 
 | 44 | #define I460_4M_PS			(1 << 1) | 
 | 45 |  | 
 | 46 | /* Control bits for Out-Of-GART coherency and Burst Write Combining */ | 
 | 47 | #define I460_GXBCTL_OOG		(1UL << 0) | 
 | 48 | #define I460_GXBCTL_BWC		(1UL << 2) | 
 | 49 |  | 
 | 50 | /* | 
 | 51 |  * gatt_table entries are 32-bits wide on the i460; the generic code ought to declare the | 
 | 52 |  * gatt_table and gatt_table_real pointers a "void *"... | 
 | 53 |  */ | 
 | 54 | #define RD_GATT(index)		readl((u32 *) i460.gatt + (index)) | 
 | 55 | #define WR_GATT(index, val)	writel((val), (u32 *) i460.gatt + (index)) | 
 | 56 | /* | 
 | 57 |  * The 460 spec says we have to read the last location written to make sure that all | 
 | 58 |  * writes have taken effect | 
 | 59 |  */ | 
 | 60 | #define WR_FLUSH_GATT(index)	RD_GATT(index) | 
 | 61 |  | 
 | 62 | #define log2(x)			ffz(~(x)) | 
 | 63 |  | 
 | 64 | static struct { | 
 | 65 | 	void *gatt;				/* ioremap'd GATT area */ | 
 | 66 |  | 
 | 67 | 	/* i460 supports multiple GART page sizes, so GART pageshift is dynamic: */ | 
 | 68 | 	u8 io_page_shift; | 
 | 69 |  | 
 | 70 | 	/* BIOS configures chipset to one of 2 possible apbase values: */ | 
 | 71 | 	u8 dynamic_apbase; | 
 | 72 |  | 
 | 73 | 	/* structure for tracking partial use of 4MB GART pages: */ | 
 | 74 | 	struct lp_desc { | 
 | 75 | 		unsigned long *alloced_map;	/* bitmap of kernel-pages in use */ | 
 | 76 | 		int refcount;			/* number of kernel pages using the large page */ | 
 | 77 | 		u64 paddr;			/* physical address of large page */ | 
 | 78 | 	} *lp_desc; | 
 | 79 | } i460; | 
 | 80 |  | 
 | 81 | static struct aper_size_info_8 i460_sizes[3] = | 
 | 82 | { | 
 | 83 | 	/* | 
 | 84 | 	 * The 32GB aperture is only available with a 4M GART page size.  Due to the | 
 | 85 | 	 * dynamic GART page size, we can't figure out page_order or num_entries until | 
 | 86 | 	 * runtime. | 
 | 87 | 	 */ | 
 | 88 | 	{32768, 0, 0, 4}, | 
 | 89 | 	{1024, 0, 0, 2}, | 
 | 90 | 	{256, 0, 0, 1} | 
 | 91 | }; | 
 | 92 |  | 
 | 93 | static struct gatt_mask i460_masks[] = | 
 | 94 | { | 
 | 95 | 	{ | 
 | 96 | 	  .mask = INTEL_I460_GATT_VALID | INTEL_I460_GATT_COHERENT, | 
 | 97 | 	  .type = 0 | 
 | 98 | 	} | 
 | 99 | }; | 
 | 100 |  | 
 | 101 | static int i460_fetch_size (void) | 
 | 102 | { | 
 | 103 | 	int i; | 
 | 104 | 	u8 temp; | 
 | 105 | 	struct aper_size_info_8 *values; | 
 | 106 |  | 
 | 107 | 	/* Determine the GART page size */ | 
 | 108 | 	pci_read_config_byte(agp_bridge->dev, INTEL_I460_GXBCTL, &temp); | 
 | 109 | 	i460.io_page_shift = (temp & I460_4M_PS) ? 22 : 12; | 
 | 110 | 	pr_debug("i460_fetch_size: io_page_shift=%d\n", i460.io_page_shift); | 
 | 111 |  | 
 | 112 | 	if (i460.io_page_shift != I460_IO_PAGE_SHIFT) { | 
 | 113 | 		printk(KERN_ERR PFX | 
| Andrew Morton | 49ebd7c | 2005-11-06 23:35:35 -0800 | [diff] [blame] | 114 | 			"I/O (GART) page-size %luKB doesn't match expected " | 
 | 115 | 				"size %luKB\n", | 
 | 116 | 			1UL << (i460.io_page_shift - 10), | 
 | 117 | 			1UL << (I460_IO_PAGE_SHIFT)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | 		return 0; | 
 | 119 | 	} | 
 | 120 |  | 
 | 121 | 	values = A_SIZE_8(agp_bridge->driver->aperture_sizes); | 
 | 122 |  | 
 | 123 | 	pci_read_config_byte(agp_bridge->dev, INTEL_I460_AGPSIZ, &temp); | 
 | 124 |  | 
 | 125 | 	/* Exit now if the IO drivers for the GART SRAMS are turned off */ | 
 | 126 | 	if (temp & I460_SRAM_IO_DISABLE) { | 
 | 127 | 		printk(KERN_ERR PFX "GART SRAMS disabled on 460GX chipset\n"); | 
 | 128 | 		printk(KERN_ERR PFX "AGPGART operation not possible\n"); | 
 | 129 | 		return 0; | 
 | 130 | 	} | 
 | 131 |  | 
 | 132 | 	/* Make sure we don't try to create an 2 ^ 23 entry GATT */ | 
 | 133 | 	if ((i460.io_page_shift == 0) && ((temp & I460_AGPSIZ_MASK) == 4)) { | 
 | 134 | 		printk(KERN_ERR PFX "We can't have a 32GB aperture with 4KB GART pages\n"); | 
 | 135 | 		return 0; | 
 | 136 | 	} | 
 | 137 |  | 
 | 138 | 	/* Determine the proper APBASE register */ | 
 | 139 | 	if (temp & I460_BAPBASE_ENABLE) | 
 | 140 | 		i460.dynamic_apbase = INTEL_I460_BAPBASE; | 
 | 141 | 	else | 
 | 142 | 		i460.dynamic_apbase = AGP_APBASE; | 
 | 143 |  | 
 | 144 | 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { | 
 | 145 | 		/* | 
 | 146 | 		 * Dynamically calculate the proper num_entries and page_order values for | 
 | 147 | 		 * the define aperture sizes. Take care not to shift off the end of | 
 | 148 | 		 * values[i].size. | 
 | 149 | 		 */ | 
 | 150 | 		values[i].num_entries = (values[i].size << 8) >> (I460_IO_PAGE_SHIFT - 12); | 
 | 151 | 		values[i].page_order = log2((sizeof(u32)*values[i].num_entries) >> PAGE_SHIFT); | 
 | 152 | 	} | 
 | 153 |  | 
 | 154 | 	for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { | 
 | 155 | 		/* Neglect control bits when matching up size_value */ | 
 | 156 | 		if ((temp & I460_AGPSIZ_MASK) == values[i].size_value) { | 
 | 157 | 			agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i); | 
 | 158 | 			agp_bridge->aperture_size_idx = i; | 
 | 159 | 			return values[i].size; | 
 | 160 | 		} | 
 | 161 | 	} | 
 | 162 |  | 
 | 163 | 	return 0; | 
 | 164 | } | 
 | 165 |  | 
 | 166 | /* There isn't anything to do here since 460 has no GART TLB. */ | 
 | 167 | static void i460_tlb_flush (struct agp_memory *mem) | 
 | 168 | { | 
 | 169 | 	return; | 
 | 170 | } | 
 | 171 |  | 
 | 172 | /* | 
 | 173 |  * This utility function is needed to prevent corruption of the control bits | 
 | 174 |  * which are stored along with the aperture size in 460's AGPSIZ register | 
 | 175 |  */ | 
 | 176 | static void i460_write_agpsiz (u8 size_value) | 
 | 177 | { | 
 | 178 | 	u8 temp; | 
 | 179 |  | 
 | 180 | 	pci_read_config_byte(agp_bridge->dev, INTEL_I460_AGPSIZ, &temp); | 
 | 181 | 	pci_write_config_byte(agp_bridge->dev, INTEL_I460_AGPSIZ, | 
 | 182 | 			      ((temp & ~I460_AGPSIZ_MASK) | size_value)); | 
 | 183 | } | 
 | 184 |  | 
 | 185 | static void i460_cleanup (void) | 
 | 186 | { | 
 | 187 | 	struct aper_size_info_8 *previous_size; | 
 | 188 |  | 
 | 189 | 	previous_size = A_SIZE_8(agp_bridge->previous_size); | 
 | 190 | 	i460_write_agpsiz(previous_size->size_value); | 
 | 191 |  | 
 | 192 | 	if (I460_IO_PAGE_SHIFT > PAGE_SHIFT) | 
 | 193 | 		kfree(i460.lp_desc); | 
 | 194 | } | 
 | 195 |  | 
 | 196 | static int i460_configure (void) | 
 | 197 | { | 
 | 198 | 	union { | 
 | 199 | 		u32 small[2]; | 
 | 200 | 		u64 large; | 
 | 201 | 	} temp; | 
 | 202 | 	size_t size; | 
 | 203 | 	u8 scratch; | 
 | 204 | 	struct aper_size_info_8 *current_size; | 
 | 205 |  | 
 | 206 | 	temp.large = 0; | 
 | 207 |  | 
 | 208 | 	current_size = A_SIZE_8(agp_bridge->current_size); | 
 | 209 | 	i460_write_agpsiz(current_size->size_value); | 
 | 210 |  | 
 | 211 | 	/* | 
 | 212 | 	 * Do the necessary rigmarole to read all eight bytes of APBASE. | 
 | 213 | 	 * This has to be done since the AGP aperture can be above 4GB on | 
 | 214 | 	 * 460 based systems. | 
 | 215 | 	 */ | 
 | 216 | 	pci_read_config_dword(agp_bridge->dev, i460.dynamic_apbase, &(temp.small[0])); | 
 | 217 | 	pci_read_config_dword(agp_bridge->dev, i460.dynamic_apbase + 4, &(temp.small[1])); | 
 | 218 |  | 
 | 219 | 	/* Clear BAR control bits */ | 
 | 220 | 	agp_bridge->gart_bus_addr = temp.large & ~((1UL << 3) - 1); | 
 | 221 |  | 
 | 222 | 	pci_read_config_byte(agp_bridge->dev, INTEL_I460_GXBCTL, &scratch); | 
 | 223 | 	pci_write_config_byte(agp_bridge->dev, INTEL_I460_GXBCTL, | 
 | 224 | 			      (scratch & 0x02) | I460_GXBCTL_OOG | I460_GXBCTL_BWC); | 
 | 225 |  | 
 | 226 | 	/* | 
 | 227 | 	 * Initialize partial allocation trackers if a GART page is bigger than a kernel | 
 | 228 | 	 * page. | 
 | 229 | 	 */ | 
 | 230 | 	if (I460_IO_PAGE_SHIFT > PAGE_SHIFT) { | 
 | 231 | 		size = current_size->num_entries * sizeof(i460.lp_desc[0]); | 
| Dave Jones | 0ea27d9 | 2005-10-20 15:12:16 -0700 | [diff] [blame] | 232 | 		i460.lp_desc = kzalloc(size, GFP_KERNEL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | 		if (!i460.lp_desc) | 
 | 234 | 			return -ENOMEM; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | 	} | 
 | 236 | 	return 0; | 
 | 237 | } | 
 | 238 |  | 
 | 239 | static int i460_create_gatt_table (struct agp_bridge_data *bridge) | 
 | 240 | { | 
 | 241 | 	int page_order, num_entries, i; | 
 | 242 | 	void *temp; | 
 | 243 |  | 
 | 244 | 	/* | 
 | 245 | 	 * Load up the fixed address of the GART SRAMS which hold our GATT table. | 
 | 246 | 	 */ | 
 | 247 | 	temp = agp_bridge->current_size; | 
 | 248 | 	page_order = A_SIZE_8(temp)->page_order; | 
 | 249 | 	num_entries = A_SIZE_8(temp)->num_entries; | 
 | 250 |  | 
 | 251 | 	i460.gatt = ioremap(INTEL_I460_ATTBASE, PAGE_SIZE << page_order); | 
 | 252 |  | 
 | 253 | 	/* These are no good, the should be removed from the agp_bridge strucure... */ | 
 | 254 | 	agp_bridge->gatt_table_real = NULL; | 
 | 255 | 	agp_bridge->gatt_table = NULL; | 
 | 256 | 	agp_bridge->gatt_bus_addr = 0; | 
 | 257 |  | 
 | 258 | 	for (i = 0; i < num_entries; ++i) | 
 | 259 | 		WR_GATT(i, 0); | 
 | 260 | 	WR_FLUSH_GATT(i - 1); | 
 | 261 | 	return 0; | 
 | 262 | } | 
 | 263 |  | 
 | 264 | static int i460_free_gatt_table (struct agp_bridge_data *bridge) | 
 | 265 | { | 
 | 266 | 	int num_entries, i; | 
 | 267 | 	void *temp; | 
 | 268 |  | 
 | 269 | 	temp = agp_bridge->current_size; | 
 | 270 |  | 
 | 271 | 	num_entries = A_SIZE_8(temp)->num_entries; | 
 | 272 |  | 
 | 273 | 	for (i = 0; i < num_entries; ++i) | 
 | 274 | 		WR_GATT(i, 0); | 
 | 275 | 	WR_FLUSH_GATT(num_entries - 1); | 
 | 276 |  | 
 | 277 | 	iounmap(i460.gatt); | 
 | 278 | 	return 0; | 
 | 279 | } | 
 | 280 |  | 
 | 281 | /* | 
 | 282 |  * The following functions are called when the I/O (GART) page size is smaller than | 
 | 283 |  * PAGE_SIZE. | 
 | 284 |  */ | 
 | 285 |  | 
 | 286 | static int i460_insert_memory_small_io_page (struct agp_memory *mem, | 
 | 287 | 				off_t pg_start, int type) | 
 | 288 | { | 
 | 289 | 	unsigned long paddr, io_pg_start, io_page_size; | 
 | 290 | 	int i, j, k, num_entries; | 
 | 291 | 	void *temp; | 
 | 292 |  | 
 | 293 | 	pr_debug("i460_insert_memory_small_io_page(mem=%p, pg_start=%ld, type=%d, paddr0=0x%lx)\n", | 
 | 294 | 		 mem, pg_start, type, mem->memory[0]); | 
 | 295 |  | 
 | 296 | 	io_pg_start = I460_IOPAGES_PER_KPAGE * pg_start; | 
 | 297 |  | 
 | 298 | 	temp = agp_bridge->current_size; | 
 | 299 | 	num_entries = A_SIZE_8(temp)->num_entries; | 
 | 300 |  | 
 | 301 | 	if ((io_pg_start + I460_IOPAGES_PER_KPAGE * mem->page_count) > num_entries) { | 
 | 302 | 		printk(KERN_ERR PFX "Looks like we're out of AGP memory\n"); | 
 | 303 | 		return -EINVAL; | 
 | 304 | 	} | 
 | 305 |  | 
 | 306 | 	j = io_pg_start; | 
 | 307 | 	while (j < (io_pg_start + I460_IOPAGES_PER_KPAGE * mem->page_count)) { | 
 | 308 | 		if (!PGE_EMPTY(agp_bridge, RD_GATT(j))) { | 
 | 309 | 			pr_debug("i460_insert_memory_small_io_page: GATT[%d]=0x%x is busy\n", | 
 | 310 | 				 j, RD_GATT(j)); | 
 | 311 | 			return -EBUSY; | 
 | 312 | 		} | 
 | 313 | 		j++; | 
 | 314 | 	} | 
 | 315 |  | 
 | 316 | 	io_page_size = 1UL << I460_IO_PAGE_SHIFT; | 
 | 317 | 	for (i = 0, j = io_pg_start; i < mem->page_count; i++) { | 
 | 318 | 		paddr = mem->memory[i]; | 
 | 319 | 		for (k = 0; k < I460_IOPAGES_PER_KPAGE; k++, j++, paddr += io_page_size) | 
 | 320 | 			WR_GATT(j, agp_bridge->driver->mask_memory(agp_bridge, | 
 | 321 | 				paddr, mem->type)); | 
 | 322 | 	} | 
 | 323 | 	WR_FLUSH_GATT(j - 1); | 
 | 324 | 	return 0; | 
 | 325 | } | 
 | 326 |  | 
 | 327 | static int i460_remove_memory_small_io_page(struct agp_memory *mem, | 
 | 328 | 				off_t pg_start, int type) | 
 | 329 | { | 
 | 330 | 	int i; | 
 | 331 |  | 
 | 332 | 	pr_debug("i460_remove_memory_small_io_page(mem=%p, pg_start=%ld, type=%d)\n", | 
 | 333 | 		 mem, pg_start, type); | 
 | 334 |  | 
 | 335 | 	pg_start = I460_IOPAGES_PER_KPAGE * pg_start; | 
 | 336 |  | 
 | 337 | 	for (i = pg_start; i < (pg_start + I460_IOPAGES_PER_KPAGE * mem->page_count); i++) | 
 | 338 | 		WR_GATT(i, 0); | 
 | 339 | 	WR_FLUSH_GATT(i - 1); | 
 | 340 | 	return 0; | 
 | 341 | } | 
 | 342 |  | 
 | 343 | #if I460_LARGE_IO_PAGES | 
 | 344 |  | 
 | 345 | /* | 
 | 346 |  * These functions are called when the I/O (GART) page size exceeds PAGE_SIZE. | 
 | 347 |  * | 
 | 348 |  * This situation is interesting since AGP memory allocations that are smaller than a | 
 | 349 |  * single GART page are possible.  The i460.lp_desc array tracks partial allocation of the | 
 | 350 |  * large GART pages to work around this issue. | 
 | 351 |  * | 
 | 352 |  * i460.lp_desc[pg_num].refcount tracks the number of kernel pages in use within GART page | 
 | 353 |  * pg_num.  i460.lp_desc[pg_num].paddr is the physical address of the large page and | 
 | 354 |  * i460.lp_desc[pg_num].alloced_map is a bitmap of kernel pages that are in use (allocated). | 
 | 355 |  */ | 
 | 356 |  | 
 | 357 | static int i460_alloc_large_page (struct lp_desc *lp) | 
 | 358 | { | 
 | 359 | 	unsigned long order = I460_IO_PAGE_SHIFT - PAGE_SHIFT; | 
 | 360 | 	size_t map_size; | 
 | 361 | 	void *lpage; | 
 | 362 |  | 
 | 363 | 	lpage = (void *) __get_free_pages(GFP_KERNEL, order); | 
 | 364 | 	if (!lpage) { | 
 | 365 | 		printk(KERN_ERR PFX "Couldn't alloc 4M GART page...\n"); | 
 | 366 | 		return -ENOMEM; | 
 | 367 | 	} | 
 | 368 |  | 
 | 369 | 	map_size = ((I460_KPAGES_PER_IOPAGE + BITS_PER_LONG - 1) & -BITS_PER_LONG)/8; | 
| Dave Jones | 0ea27d9 | 2005-10-20 15:12:16 -0700 | [diff] [blame] | 370 | 	lp->alloced_map = kzalloc(map_size, GFP_KERNEL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | 	if (!lp->alloced_map) { | 
 | 372 | 		free_pages((unsigned long) lpage, order); | 
 | 373 | 		printk(KERN_ERR PFX "Out of memory, we're in trouble...\n"); | 
 | 374 | 		return -ENOMEM; | 
 | 375 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 |  | 
| Keir Fraser | 07eee78 | 2005-03-30 13:17:04 -0800 | [diff] [blame] | 377 | 	lp->paddr = virt_to_gart(lpage); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | 	lp->refcount = 0; | 
 | 379 | 	atomic_add(I460_KPAGES_PER_IOPAGE, &agp_bridge->current_memory_agp); | 
 | 380 | 	return 0; | 
 | 381 | } | 
 | 382 |  | 
 | 383 | static void i460_free_large_page (struct lp_desc *lp) | 
 | 384 | { | 
 | 385 | 	kfree(lp->alloced_map); | 
 | 386 | 	lp->alloced_map = NULL; | 
 | 387 |  | 
| Keir Fraser | 07eee78 | 2005-03-30 13:17:04 -0800 | [diff] [blame] | 388 | 	free_pages((unsigned long) gart_to_virt(lp->paddr), I460_IO_PAGE_SHIFT - PAGE_SHIFT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | 	atomic_sub(I460_KPAGES_PER_IOPAGE, &agp_bridge->current_memory_agp); | 
 | 390 | } | 
 | 391 |  | 
 | 392 | static int i460_insert_memory_large_io_page (struct agp_memory *mem, | 
 | 393 | 				off_t pg_start, int type) | 
 | 394 | { | 
 | 395 | 	int i, start_offset, end_offset, idx, pg, num_entries; | 
 | 396 | 	struct lp_desc *start, *end, *lp; | 
 | 397 | 	void *temp; | 
 | 398 |  | 
 | 399 | 	temp = agp_bridge->current_size; | 
 | 400 | 	num_entries = A_SIZE_8(temp)->num_entries; | 
 | 401 |  | 
 | 402 | 	/* Figure out what pg_start means in terms of our large GART pages */ | 
 | 403 | 	start	 	= &i460.lp_desc[pg_start / I460_KPAGES_PER_IOPAGE]; | 
 | 404 | 	end 		= &i460.lp_desc[(pg_start + mem->page_count - 1) / I460_KPAGES_PER_IOPAGE]; | 
 | 405 | 	start_offset 	= pg_start % I460_KPAGES_PER_IOPAGE; | 
 | 406 | 	end_offset 	= (pg_start + mem->page_count - 1) % I460_KPAGES_PER_IOPAGE; | 
 | 407 |  | 
 | 408 | 	if (end > i460.lp_desc + num_entries) { | 
 | 409 | 		printk(KERN_ERR PFX "Looks like we're out of AGP memory\n"); | 
 | 410 | 		return -EINVAL; | 
 | 411 | 	} | 
 | 412 |  | 
 | 413 | 	/* Check if the requested region of the aperture is free */ | 
 | 414 | 	for (lp = start; lp <= end; ++lp) { | 
 | 415 | 		if (!lp->alloced_map) | 
 | 416 | 			continue;	/* OK, the entire large page is available... */ | 
 | 417 |  | 
 | 418 | 		for (idx = ((lp == start) ? start_offset : 0); | 
 | 419 | 		     idx < ((lp == end) ? (end_offset + 1) : I460_KPAGES_PER_IOPAGE); | 
 | 420 | 		     idx++) | 
 | 421 | 		{ | 
 | 422 | 			if (test_bit(idx, lp->alloced_map)) | 
 | 423 | 				return -EBUSY; | 
 | 424 | 		} | 
 | 425 | 	} | 
 | 426 |  | 
 | 427 | 	for (lp = start, i = 0; lp <= end; ++lp) { | 
 | 428 | 		if (!lp->alloced_map) { | 
 | 429 | 			/* Allocate new GART pages... */ | 
 | 430 | 			if (i460_alloc_large_page(lp) < 0) | 
 | 431 | 				return -ENOMEM; | 
 | 432 | 			pg = lp - i460.lp_desc; | 
 | 433 | 			WR_GATT(pg, agp_bridge->driver->mask_memory(agp_bridge, | 
 | 434 | 				lp->paddr, 0)); | 
 | 435 | 			WR_FLUSH_GATT(pg); | 
 | 436 | 		} | 
 | 437 |  | 
 | 438 | 		for (idx = ((lp == start) ? start_offset : 0); | 
 | 439 | 		     idx < ((lp == end) ? (end_offset + 1) : I460_KPAGES_PER_IOPAGE); | 
 | 440 | 		     idx++, i++) | 
 | 441 | 		{ | 
 | 442 | 			mem->memory[i] = lp->paddr + idx*PAGE_SIZE; | 
 | 443 | 			__set_bit(idx, lp->alloced_map); | 
 | 444 | 			++lp->refcount; | 
 | 445 | 		} | 
 | 446 | 	} | 
 | 447 | 	return 0; | 
 | 448 | } | 
 | 449 |  | 
 | 450 | static int i460_remove_memory_large_io_page (struct agp_memory *mem, | 
 | 451 | 				off_t pg_start, int type) | 
 | 452 | { | 
 | 453 | 	int i, pg, start_offset, end_offset, idx, num_entries; | 
 | 454 | 	struct lp_desc *start, *end, *lp; | 
 | 455 | 	void *temp; | 
 | 456 |  | 
 | 457 | 	temp = agp_bridge->driver->current_size; | 
 | 458 | 	num_entries = A_SIZE_8(temp)->num_entries; | 
 | 459 |  | 
 | 460 | 	/* Figure out what pg_start means in terms of our large GART pages */ | 
 | 461 | 	start	 	= &i460.lp_desc[pg_start / I460_KPAGES_PER_IOPAGE]; | 
 | 462 | 	end 		= &i460.lp_desc[(pg_start + mem->page_count - 1) / I460_KPAGES_PER_IOPAGE]; | 
 | 463 | 	start_offset 	= pg_start % I460_KPAGES_PER_IOPAGE; | 
 | 464 | 	end_offset 	= (pg_start + mem->page_count - 1) % I460_KPAGES_PER_IOPAGE; | 
 | 465 |  | 
 | 466 | 	for (i = 0, lp = start; lp <= end; ++lp) { | 
 | 467 | 		for (idx = ((lp == start) ? start_offset : 0); | 
 | 468 | 		     idx < ((lp == end) ? (end_offset + 1) : I460_KPAGES_PER_IOPAGE); | 
 | 469 | 		     idx++, i++) | 
 | 470 | 		{ | 
 | 471 | 			mem->memory[i] = 0; | 
 | 472 | 			__clear_bit(idx, lp->alloced_map); | 
 | 473 | 			--lp->refcount; | 
 | 474 | 		} | 
 | 475 |  | 
 | 476 | 		/* Free GART pages if they are unused */ | 
 | 477 | 		if (lp->refcount == 0) { | 
 | 478 | 			pg = lp - i460.lp_desc; | 
 | 479 | 			WR_GATT(pg, 0); | 
 | 480 | 			WR_FLUSH_GATT(pg); | 
 | 481 | 			i460_free_large_page(lp); | 
 | 482 | 		} | 
 | 483 | 	} | 
 | 484 | 	return 0; | 
 | 485 | } | 
 | 486 |  | 
 | 487 | /* Wrapper routines to call the approriate {small_io_page,large_io_page} function */ | 
 | 488 |  | 
 | 489 | static int i460_insert_memory (struct agp_memory *mem, | 
 | 490 | 				off_t pg_start, int type) | 
 | 491 | { | 
 | 492 | 	if (I460_IO_PAGE_SHIFT <= PAGE_SHIFT) | 
 | 493 | 		return i460_insert_memory_small_io_page(mem, pg_start, type); | 
 | 494 | 	else | 
 | 495 | 		return i460_insert_memory_large_io_page(mem, pg_start, type); | 
 | 496 | } | 
 | 497 |  | 
 | 498 | static int i460_remove_memory (struct agp_memory *mem, | 
 | 499 | 				off_t pg_start, int type) | 
 | 500 | { | 
 | 501 | 	if (I460_IO_PAGE_SHIFT <= PAGE_SHIFT) | 
 | 502 | 		return i460_remove_memory_small_io_page(mem, pg_start, type); | 
 | 503 | 	else | 
 | 504 | 		return i460_remove_memory_large_io_page(mem, pg_start, type); | 
 | 505 | } | 
 | 506 |  | 
 | 507 | /* | 
 | 508 |  * If the I/O (GART) page size is bigger than the kernel page size, we don't want to | 
 | 509 |  * allocate memory until we know where it is to be bound in the aperture (a | 
 | 510 |  * multi-kernel-page alloc might fit inside of an already allocated GART page). | 
 | 511 |  * | 
 | 512 |  * Let's just hope nobody counts on the allocated AGP memory being there before bind time | 
 | 513 |  * (I don't think current drivers do)... | 
 | 514 |  */ | 
 | 515 | static void *i460_alloc_page (struct agp_bridge_data *bridge) | 
 | 516 | { | 
 | 517 | 	void *page; | 
 | 518 |  | 
| Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 519 | 	if (I460_IO_PAGE_SHIFT <= PAGE_SHIFT) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | 		page = agp_generic_alloc_page(agp_bridge); | 
| Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 521 | 		global_flush_tlb(); | 
 | 522 | 	} else | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | 		/* Returning NULL would cause problems */ | 
 | 524 | 		/* AK: really dubious code. */ | 
 | 525 | 		page = (void *)~0UL; | 
 | 526 | 	return page; | 
 | 527 | } | 
 | 528 |  | 
 | 529 | static void i460_destroy_page (void *page) | 
 | 530 | { | 
| Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 531 | 	if (I460_IO_PAGE_SHIFT <= PAGE_SHIFT) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | 		agp_generic_destroy_page(page); | 
| Alan Hourihane | 88d5196 | 2005-11-06 23:35:34 -0800 | [diff] [blame] | 533 | 		global_flush_tlb(); | 
 | 534 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | } | 
 | 536 |  | 
 | 537 | #endif /* I460_LARGE_IO_PAGES */ | 
 | 538 |  | 
 | 539 | static unsigned long i460_mask_memory (struct agp_bridge_data *bridge, | 
 | 540 | 	unsigned long addr, int type) | 
 | 541 | { | 
 | 542 | 	/* Make sure the returned address is a valid GATT entry */ | 
 | 543 | 	return bridge->driver->masks[0].mask | 
| Andrew Morton | 49ebd7c | 2005-11-06 23:35:35 -0800 | [diff] [blame] | 544 | 		| (((addr & ~((1 << I460_IO_PAGE_SHIFT) - 1)) & 0xfffff000) >> 12); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 545 | } | 
 | 546 |  | 
 | 547 | struct agp_bridge_driver intel_i460_driver = { | 
 | 548 | 	.owner			= THIS_MODULE, | 
 | 549 | 	.aperture_sizes		= i460_sizes, | 
 | 550 | 	.size_type		= U8_APER_SIZE, | 
 | 551 | 	.num_aperture_sizes	= 3, | 
 | 552 | 	.configure		= i460_configure, | 
 | 553 | 	.fetch_size		= i460_fetch_size, | 
 | 554 | 	.cleanup		= i460_cleanup, | 
 | 555 | 	.tlb_flush		= i460_tlb_flush, | 
 | 556 | 	.mask_memory		= i460_mask_memory, | 
 | 557 | 	.masks			= i460_masks, | 
 | 558 | 	.agp_enable		= agp_generic_enable, | 
 | 559 | 	.cache_flush		= global_cache_flush, | 
 | 560 | 	.create_gatt_table	= i460_create_gatt_table, | 
 | 561 | 	.free_gatt_table	= i460_free_gatt_table, | 
 | 562 | #if I460_LARGE_IO_PAGES | 
 | 563 | 	.insert_memory		= i460_insert_memory, | 
 | 564 | 	.remove_memory		= i460_remove_memory, | 
 | 565 | 	.agp_alloc_page		= i460_alloc_page, | 
 | 566 | 	.agp_destroy_page	= i460_destroy_page, | 
 | 567 | #else | 
 | 568 | 	.insert_memory		= i460_insert_memory_small_io_page, | 
 | 569 | 	.remove_memory		= i460_remove_memory_small_io_page, | 
 | 570 | 	.agp_alloc_page		= agp_generic_alloc_page, | 
 | 571 | 	.agp_destroy_page	= agp_generic_destroy_page, | 
 | 572 | #endif | 
 | 573 | 	.alloc_by_type		= agp_generic_alloc_by_type, | 
 | 574 | 	.free_by_type		= agp_generic_free_by_type, | 
 | 575 | 	.cant_use_aperture	= 1, | 
 | 576 | }; | 
 | 577 |  | 
 | 578 | static int __devinit agp_intel_i460_probe(struct pci_dev *pdev, | 
 | 579 | 					  const struct pci_device_id *ent) | 
 | 580 | { | 
 | 581 | 	struct agp_bridge_data *bridge; | 
 | 582 | 	u8 cap_ptr; | 
 | 583 |  | 
 | 584 | 	cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP); | 
 | 585 | 	if (!cap_ptr) | 
 | 586 | 		return -ENODEV; | 
 | 587 |  | 
 | 588 | 	bridge = agp_alloc_bridge(); | 
 | 589 | 	if (!bridge) | 
 | 590 | 		return -ENOMEM; | 
 | 591 |  | 
 | 592 | 	bridge->driver = &intel_i460_driver; | 
 | 593 | 	bridge->dev = pdev; | 
 | 594 | 	bridge->capndx = cap_ptr; | 
 | 595 |  | 
 | 596 | 	printk(KERN_INFO PFX "Detected Intel 460GX chipset\n"); | 
 | 597 |  | 
 | 598 | 	pci_set_drvdata(pdev, bridge); | 
 | 599 | 	return agp_add_bridge(bridge); | 
 | 600 | } | 
 | 601 |  | 
 | 602 | static void __devexit agp_intel_i460_remove(struct pci_dev *pdev) | 
 | 603 | { | 
 | 604 | 	struct agp_bridge_data *bridge = pci_get_drvdata(pdev); | 
 | 605 |  | 
 | 606 | 	agp_remove_bridge(bridge); | 
 | 607 | 	agp_put_bridge(bridge); | 
 | 608 | } | 
 | 609 |  | 
 | 610 | static struct pci_device_id agp_intel_i460_pci_table[] = { | 
 | 611 | 	{ | 
 | 612 | 	.class		= (PCI_CLASS_BRIDGE_HOST << 8), | 
 | 613 | 	.class_mask	= ~0, | 
 | 614 | 	.vendor		= PCI_VENDOR_ID_INTEL, | 
 | 615 | 	.device		= PCI_DEVICE_ID_INTEL_84460GX, | 
 | 616 | 	.subvendor	= PCI_ANY_ID, | 
 | 617 | 	.subdevice	= PCI_ANY_ID, | 
 | 618 | 	}, | 
 | 619 | 	{ } | 
 | 620 | }; | 
 | 621 |  | 
 | 622 | MODULE_DEVICE_TABLE(pci, agp_intel_i460_pci_table); | 
 | 623 |  | 
 | 624 | static struct pci_driver agp_intel_i460_pci_driver = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 625 | 	.name		= "agpgart-intel-i460", | 
 | 626 | 	.id_table	= agp_intel_i460_pci_table, | 
 | 627 | 	.probe		= agp_intel_i460_probe, | 
 | 628 | 	.remove		= __devexit_p(agp_intel_i460_remove), | 
 | 629 | }; | 
 | 630 |  | 
 | 631 | static int __init agp_intel_i460_init(void) | 
 | 632 | { | 
 | 633 | 	if (agp_off) | 
 | 634 | 		return -EINVAL; | 
 | 635 | 	return pci_register_driver(&agp_intel_i460_pci_driver); | 
 | 636 | } | 
 | 637 |  | 
 | 638 | static void __exit agp_intel_i460_cleanup(void) | 
 | 639 | { | 
 | 640 | 	pci_unregister_driver(&agp_intel_i460_pci_driver); | 
 | 641 | } | 
 | 642 |  | 
 | 643 | module_init(agp_intel_i460_init); | 
 | 644 | module_exit(agp_intel_i460_cleanup); | 
 | 645 |  | 
 | 646 | MODULE_AUTHOR("Chris Ahna <Christopher.J.Ahna@intel.com>"); | 
 | 647 | MODULE_LICENSE("GPL and additional rights"); |