blob: 188ee9cf06057718fcd7264129e26125b14712d2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Matt Domsch05843962009-11-02 11:51:24 -060013#include <acpi/acpi_hest.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080023
24static int find_anything(struct device *dev, void *data)
25{
26 return 1;
27}
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070029/*
30 * Some device drivers need know if pci is initiated.
31 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080032 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070033 */
34int no_pci_devices(void)
35{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080036 struct device *dev;
37 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070038
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080039 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
40 no_devices = (dev == NULL);
41 put_device(dev);
42 return no_devices;
43}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070044EXPORT_SYMBOL(no_pci_devices);
45
Linus Torvalds1da177e2005-04-16 15:20:36 -070046/*
47 * PCI Bus Class Devices
48 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040049static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070050 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040051 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070052 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080055 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Mike Travis588235b2009-01-04 05:18:02 -080057 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070058 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080059 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
60 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070061 buf[ret++] = '\n';
62 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 return ret;
64}
Mike Travis39106dc2008-04-08 11:43:03 -070065
66static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
67 struct device_attribute *attr,
68 char *buf)
69{
70 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
71}
72
73static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
74 struct device_attribute *attr,
75 char *buf)
76{
77 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
78}
79
80DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
81DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/*
84 * PCI Bus Class
85 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040086static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040088 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
92 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -070098};
99
100static int __init pcibus_class_init(void)
101{
102 return class_register(&pcibus_class);
103}
104postcore_initcall(pcibus_class_init);
105
106/*
107 * Translate the low bits of the PCI base
108 * to the resource type
109 */
110static inline unsigned int pci_calc_resource_flags(unsigned int flags)
111{
112 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
113 return IORESOURCE_IO;
114
115 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
116 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
117
118 return IORESOURCE_MEM;
119}
120
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400121static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800122{
123 u64 size = mask & maxbase; /* Find the significant bits */
124 if (!size)
125 return 0;
126
127 /* Get the lowest of them to find the decode size, and
128 from that the extent. */
129 size = (size & ~(size-1)) - 1;
130
131 /* base == maxbase can be valid only if the BAR has
132 already been programmed with all 1s. */
133 if (base == maxbase && ((base | size) & mask) != mask)
134 return 0;
135
136 return size;
137}
138
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800140{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
142 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
143 return pci_bar_io;
144 }
145
146 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
147
Peter Chubbe3545972008-10-13 11:49:04 +1100148 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400149 return pci_bar_mem64;
150 return pci_bar_mem32;
151}
152
Yu Zhao0b400c72008-11-22 02:40:40 +0800153/**
154 * pci_read_base - read a PCI BAR
155 * @dev: the PCI device
156 * @type: type of the BAR
157 * @res: resource buffer to be filled in
158 * @pos: BAR position in the config space
159 *
160 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400161 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800162int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 struct resource *res, unsigned int pos)
164{
165 u32 l, sz, mask;
166
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200167 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168
169 res->name = pci_name(dev);
170
171 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200172 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173 pci_read_config_dword(dev, pos, &sz);
174 pci_write_config_dword(dev, pos, l);
175
176 /*
177 * All bits set in sz means the device isn't working properly.
178 * If the BAR isn't implemented, all bits must be 0. If it's a
179 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
180 * 1 must be clear.
181 */
182 if (!sz || sz == 0xffffffff)
183 goto fail;
184
185 /*
186 * I don't know how l can have all bits set. Copied from old code.
187 * Maybe it fixes a bug on some ancient platform.
188 */
189 if (l == 0xffffffff)
190 l = 0;
191
192 if (type == pci_bar_unknown) {
193 type = decode_bar(res, l);
194 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
195 if (type == pci_bar_io) {
196 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700197 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400198 } else {
199 l &= PCI_BASE_ADDRESS_MEM_MASK;
200 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
201 }
202 } else {
203 res->flags |= (l & IORESOURCE_ROM_ENABLE);
204 l &= PCI_ROM_ADDRESS_MASK;
205 mask = (u32)PCI_ROM_ADDRESS_MASK;
206 }
207
208 if (type == pci_bar_mem64) {
209 u64 l64 = l;
210 u64 sz64 = sz;
211 u64 mask64 = mask | (u64)~0 << 32;
212
213 pci_read_config_dword(dev, pos + 4, &l);
214 pci_write_config_dword(dev, pos + 4, ~0);
215 pci_read_config_dword(dev, pos + 4, &sz);
216 pci_write_config_dword(dev, pos + 4, l);
217
218 l64 |= ((u64)l << 32);
219 sz64 |= ((u64)sz << 32);
220
221 sz64 = pci_size(l64, sz64, mask64);
222
223 if (!sz64)
224 goto fail;
225
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400226 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700227 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
228 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600230 }
231
232 res->flags |= IORESOURCE_MEM_64;
233 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400234 /* Address above 32-bit boundary; disable the BAR */
235 pci_write_config_dword(dev, pos, 0);
236 pci_write_config_dword(dev, pos + 4, 0);
237 res->start = 0;
238 res->end = sz64;
239 } else {
240 res->start = l64;
241 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600242 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600243 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 }
245 } else {
246 sz = pci_size(l, sz, mask);
247
248 if (!sz)
249 goto fail;
250
251 res->start = l;
252 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200253
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600254 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 }
256
257 out:
258 return (type == pci_bar_mem64) ? 1 : 0;
259 fail:
260 res->flags = 0;
261 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800262}
263
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
265{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400268 for (pos = 0; pos < howmany; pos++) {
269 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400271 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400273
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
278 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
279 IORESOURCE_SIZEALIGN;
280 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282}
283
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100284void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
286 struct pci_dev *dev = child->self;
287 u8 io_base_lo, io_limit_lo;
288 u16 mem_base_lo, mem_limit_lo;
289 unsigned long base, limit;
290 struct resource *res;
291 int i;
292
Kenji Kaneshige9fc39252009-05-26 16:06:48 +0900293 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return;
295
Bjorn Helgaas865df572009-11-04 10:32:57 -0700296 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
297 child->secondary, child->subordinate,
298 dev->transparent ? " (subtractive decode)": "");
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 if (dev->transparent) {
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400301 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
302 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 }
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 res = child->resource[0];
306 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
307 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
308 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
309 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
310
311 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
312 u16 io_base_hi, io_limit_hi;
313 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
314 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
315 base |= (io_base_hi << 16);
316 limit |= (io_limit_hi << 16);
317 }
318
319 if (base <= limit) {
320 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500321 if (!res->start)
322 res->start = base;
323 if (!res->end)
324 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600325 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
327
328 res = child->resource[1];
329 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
330 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
331 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
332 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
333 if (base <= limit) {
334 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
335 res->start = base;
336 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600337 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 }
339
340 res = child->resource[2];
341 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
342 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
343 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
344 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
345
346 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
347 u32 mem_base_hi, mem_limit_hi;
348 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
349 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
350
351 /*
352 * Some bridges set the base > limit by default, and some
353 * (broken) BIOSes do not initialize them. If we find
354 * this, just assume they are not being used.
355 */
356 if (mem_base_hi <= mem_limit_hi) {
357#if BITS_PER_LONG == 64
358 base |= ((long) mem_base_hi) << 32;
359 limit |= ((long) mem_limit_hi) << 32;
360#else
361 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600362 dev_err(&dev->dev, "can't handle 64-bit "
363 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 return;
365 }
366#endif
367 }
368 }
369 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700370 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
371 IORESOURCE_MEM | IORESOURCE_PREFETCH;
372 if (res->flags & PCI_PREF_RANGE_TYPE_64)
373 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 res->start = base;
375 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600376 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 }
378}
379
Sam Ravnborg96bde062007-03-26 21:53:30 -0800380static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381{
382 struct pci_bus *b;
383
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100384 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 INIT_LIST_HEAD(&b->node);
387 INIT_LIST_HEAD(&b->children);
388 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600389 INIT_LIST_HEAD(&b->slots);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500390 b->max_bus_speed = PCI_SPEED_UNKNOWN;
391 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
393 return b;
394}
395
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500396static unsigned char pcix_bus_speed[] = {
397 PCI_SPEED_UNKNOWN, /* 0 */
398 PCI_SPEED_66MHz_PCIX, /* 1 */
399 PCI_SPEED_100MHz_PCIX, /* 2 */
400 PCI_SPEED_133MHz_PCIX, /* 3 */
401 PCI_SPEED_UNKNOWN, /* 4 */
402 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
403 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
404 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
405 PCI_SPEED_UNKNOWN, /* 8 */
406 PCI_SPEED_66MHz_PCIX_266, /* 9 */
407 PCI_SPEED_100MHz_PCIX_266, /* A */
408 PCI_SPEED_133MHz_PCIX_266, /* B */
409 PCI_SPEED_UNKNOWN, /* C */
410 PCI_SPEED_66MHz_PCIX_533, /* D */
411 PCI_SPEED_100MHz_PCIX_533, /* E */
412 PCI_SPEED_133MHz_PCIX_533 /* F */
413};
414
Matthew Wilcox3749c512009-12-13 08:11:32 -0500415static unsigned char pcie_link_speed[] = {
416 PCI_SPEED_UNKNOWN, /* 0 */
417 PCIE_SPEED_2_5GT, /* 1 */
418 PCIE_SPEED_5_0GT, /* 2 */
419 PCI_SPEED_UNKNOWN, /* 3 */
420 PCI_SPEED_UNKNOWN, /* 4 */
421 PCI_SPEED_UNKNOWN, /* 5 */
422 PCI_SPEED_UNKNOWN, /* 6 */
423 PCI_SPEED_UNKNOWN, /* 7 */
424 PCI_SPEED_UNKNOWN, /* 8 */
425 PCI_SPEED_UNKNOWN, /* 9 */
426 PCI_SPEED_UNKNOWN, /* A */
427 PCI_SPEED_UNKNOWN, /* B */
428 PCI_SPEED_UNKNOWN, /* C */
429 PCI_SPEED_UNKNOWN, /* D */
430 PCI_SPEED_UNKNOWN, /* E */
431 PCI_SPEED_UNKNOWN /* F */
432};
433
434void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
435{
436 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
437}
438EXPORT_SYMBOL_GPL(pcie_update_link_speed);
439
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500440static void pci_set_bus_speed(struct pci_bus *bus)
441{
442 struct pci_dev *bridge = bus->self;
443 int pos;
444
445 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
446 if (pos) {
447 u16 status;
448 enum pci_bus_speed max;
449 pci_read_config_word(bridge, pos + 2, &status);
450
451 if (status & 0x8000) {
452 max = PCI_SPEED_133MHz_PCIX_533;
453 } else if (status & 0x4000) {
454 max = PCI_SPEED_133MHz_PCIX_266;
455 } else if (status & 0x0002) {
456 if (((status >> 12) & 0x3) == 2) {
457 max = PCI_SPEED_133MHz_PCIX_ECC;
458 } else {
459 max = PCI_SPEED_133MHz_PCIX;
460 }
461 } else {
462 max = PCI_SPEED_66MHz_PCIX;
463 }
464
465 bus->max_bus_speed = max;
466 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
467
468 return;
469 }
470
471 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
472 if (pos) {
473 u32 linkcap;
474 u16 linksta;
475
476 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
477 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
478
479 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
480 pcie_update_link_speed(bus, linksta);
481 }
482}
483
484
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700485static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
486 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 struct pci_bus *child;
489 int i;
490
491 /*
492 * Allocate a new bus, and inherit stuff from the parent..
493 */
494 child = pci_alloc_bus();
495 if (!child)
496 return NULL;
497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 child->parent = parent;
499 child->ops = parent->ops;
500 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200501 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400503 /* initialize some portions of the bus device, but don't register it
504 * now as the parent is not properly set up yet. This device will get
505 * registered later in pci_bus_add_devices()
506 */
507 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100508 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
510 /*
511 * Set up the primary, secondary and subordinate
512 * bus numbers.
513 */
514 child->number = child->secondary = busnr;
515 child->primary = parent->secondary;
516 child->subordinate = 0xff;
517
Yu Zhao3789fa82008-11-22 02:41:07 +0800518 if (!bridge)
519 return child;
520
521 child->self = bridge;
522 child->bridge = get_device(&bridge->dev);
523
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500524 pci_set_bus_speed(child);
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800527 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
529 child->resource[i]->name = child->name;
530 }
531 bridge->subordinate = child;
532
533 return child;
534}
535
Sam Ravnborg451124a2008-02-02 22:33:43 +0100536struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537{
538 struct pci_bus *child;
539
540 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700541 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800542 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800544 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700545 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 return child;
547}
548
Sam Ravnborg96bde062007-03-26 21:53:30 -0800549static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700550{
551 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700552
553 /* Attempts to fix that up are really dangerous unless
554 we're going to re-assign all bus numbers. */
555 if (!pcibios_assign_all_busses())
556 return;
557
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700558 while (parent->parent && parent->subordinate < max) {
559 parent->subordinate = max;
560 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
561 parent = parent->parent;
562 }
563}
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565/*
566 * If it's a bridge, configure it and scan the bus behind it.
567 * For CardBus bridges, we don't scan behind as the devices will
568 * be handled by the bridge driver itself.
569 *
570 * We need to process bridges in two passes -- first we scan those
571 * already configured by the BIOS and after we are done with all of
572 * them, we proceed to assigning numbers to the remaining buses in
573 * order to avoid overlaps between old and new bus numbers.
574 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100575int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
577 struct pci_bus *child;
578 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100579 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 u16 bctl;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100581 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
583 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
584
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600585 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
586 buses & 0xffffff, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100588 /* Check if setup is sensible at all */
589 if (!pass &&
590 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
591 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
592 broken = 1;
593 }
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 /* Disable MasterAbortMode during probing to avoid reporting
596 of bus errors (in some architectures) */
597 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
598 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
599 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
600
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100601 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 unsigned int cmax, busnr;
603 /*
604 * Bus already configured by firmware, process it in the first
605 * pass and just note the configuration.
606 */
607 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000608 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 busnr = (buses >> 8) & 0xFF;
610
611 /*
612 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600613 * don't re-add it. This can happen with the i450NX chipset.
614 *
615 * However, we continue to descend down the hierarchy and
616 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 */
Alex Chiang74710de2009-03-20 14:56:10 -0600618 child = pci_find_bus(pci_domain_nr(bus), busnr);
619 if (!child) {
620 child = pci_add_new_bus(bus, dev, busnr);
621 if (!child)
622 goto out;
623 child->primary = buses & 0xFF;
624 child->subordinate = (buses >> 16) & 0xFF;
625 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 }
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 cmax = pci_scan_child_bus(child);
629 if (cmax > max)
630 max = cmax;
631 if (child->subordinate > max)
632 max = child->subordinate;
633 } else {
634 /*
635 * We need to assign a number to this bus which we always
636 * do in the second pass.
637 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700638 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100639 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700640 /* Temporarily disable forwarding of the
641 configuration cycles on all bridges in
642 this bus segment to avoid possible
643 conflicts in the second pass between two
644 bridges programmed with overlapping
645 bus ranges. */
646 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
647 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000648 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700649 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 /* Clear errors */
652 pci_write_config_word(dev, PCI_STATUS, 0xffff);
653
Rajesh Shahcc574502005-04-28 00:25:47 -0700654 /* Prevent assigning a bus number that already exists.
655 * This can happen when a bridge is hot-plugged */
656 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000657 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700658 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 buses = (buses & 0xff000000)
660 | ((unsigned int)(child->primary) << 0)
661 | ((unsigned int)(child->secondary) << 8)
662 | ((unsigned int)(child->subordinate) << 16);
663
664 /*
665 * yenta.c forces a secondary latency timer of 176.
666 * Copy that behaviour here.
667 */
668 if (is_cardbus) {
669 buses &= ~0xff000000;
670 buses |= CARDBUS_LATENCY_TIMER << 24;
671 }
672
673 /*
674 * We need to blast all three values with a single write.
675 */
676 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
677
678 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700679 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700680 /*
681 * Adjust subordinate busnr in parent buses.
682 * We do this before scanning for children because
683 * some devices may not be detected if the bios
684 * was lazy.
685 */
686 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 /* Now we can scan all subordinate buses... */
688 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800689 /*
690 * now fix it up again since we have found
691 * the real value of max.
692 */
693 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 } else {
695 /*
696 * For CardBus bridges, we leave 4 bus numbers
697 * as cards with a PCI-to-PCI bridge can be
698 * inserted later.
699 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100700 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
701 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700702 if (pci_find_bus(pci_domain_nr(bus),
703 max+i+1))
704 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100705 while (parent->parent) {
706 if ((!pcibios_assign_all_busses()) &&
707 (parent->subordinate > max) &&
708 (parent->subordinate <= max+i)) {
709 j = 1;
710 }
711 parent = parent->parent;
712 }
713 if (j) {
714 /*
715 * Often, there are two cardbus bridges
716 * -- try to leave one valid bus number
717 * for each one.
718 */
719 i /= 2;
720 break;
721 }
722 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700723 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700724 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 }
726 /*
727 * Set the subordinate bus number to its real value.
728 */
729 child->subordinate = max;
730 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
731 }
732
Gary Hadecb3576f2008-02-08 14:00:52 -0800733 sprintf(child->name,
734 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
735 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200737 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100738 while (bus->parent) {
739 if ((child->subordinate > bus->subordinate) ||
740 (child->number > bus->subordinate) ||
741 (child->number < bus->number) ||
742 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700743 dev_info(&child->dev, "[bus %02x-%02x] %s "
744 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200745 child->number, child->subordinate,
746 (bus->number > child->subordinate &&
747 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800748 "wholly" : "partially",
749 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700750 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200751 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100752 }
753 bus = bus->parent;
754 }
755
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000756out:
757 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 return max;
760}
761
762/*
763 * Read interrupt line and base address registers.
764 * The architecture-dependent code can tweak these, of course.
765 */
766static void pci_read_irq(struct pci_dev *dev)
767{
768 unsigned char irq;
769
770 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800771 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (irq)
773 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
774 dev->irq = irq;
775}
776
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000777void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800778{
779 int pos;
780 u16 reg16;
781
782 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
783 if (!pos)
784 return;
785 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900786 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800787 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
788 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
789}
790
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000791void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700792{
793 int pos;
794 u16 reg16;
795 u32 reg32;
796
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900797 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700798 if (!pos)
799 return;
800 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
801 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
802 return;
803 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
804 if (reg32 & PCI_EXP_SLTCAP_HPC)
805 pdev->is_hotplug_bridge = 1;
806}
807
Matt Domsch05843962009-11-02 11:51:24 -0600808static void set_pci_aer_firmware_first(struct pci_dev *pdev)
809{
810 if (acpi_hest_firmware_first_pci(pdev))
811 pdev->aer_firmware_first = 1;
812}
813
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200814#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816/**
817 * pci_setup_device - fill in class and map information of a device
818 * @dev: the device structure to fill
819 *
820 * Initialize the device structure with information about the device's
821 * vendor,class,memory and IO-space addresses,IRQ lines etc.
822 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800823 * Returns 0 on success and negative if unknown type of device (not normal,
824 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800826int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827{
828 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800829 u8 hdr_type;
830 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500831 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800832
833 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
834 return -EIO;
835
836 dev->sysdata = dev->bus->sysdata;
837 dev->dev.parent = dev->bus->bridge;
838 dev->dev.bus = &pci_bus_type;
839 dev->hdr_type = hdr_type & 0x7f;
840 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800841 dev->error_state = pci_channel_io_normal;
842 set_pcie_port_type(dev);
Matt Domsch05843962009-11-02 11:51:24 -0600843 set_pci_aer_firmware_first(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +0800844
845 list_for_each_entry(slot, &dev->bus->slots, list)
846 if (PCI_SLOT(dev->devfn) == slot->number)
847 dev->slot = slot;
848
849 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
850 set this higher, assuming the system even supports it. */
851 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700853 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
854 dev->bus->number, PCI_SLOT(dev->devfn),
855 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700858 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 class >>= 8; /* upper 3 bytes */
860 dev->class = class;
861 class >>= 8;
862
Bjorn Helgaas34a2e152008-08-25 15:45:20 -0600863 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 dev->vendor, dev->device, class, dev->hdr_type);
865
Yu Zhao853346e2009-03-21 22:05:11 +0800866 /* need to have dev->class ready */
867 dev->cfg_size = pci_cfg_space_size(dev);
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700870 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
872 /* Early fixups, before probing the BARs */
873 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800874 /* device class may be changed after fixup */
875 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
877 switch (dev->hdr_type) { /* header type */
878 case PCI_HEADER_TYPE_NORMAL: /* standard header */
879 if (class == PCI_CLASS_BRIDGE_PCI)
880 goto bad;
881 pci_read_irq(dev);
882 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
883 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
884 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100885
886 /*
887 * Do the ugly legacy mode stuff here rather than broken chip
888 * quirk code. Legacy mode ATA controllers have fixed
889 * addresses. These are not always echoed in BAR0-3, and
890 * BAR0-3 in a few cases contain junk!
891 */
892 if (class == PCI_CLASS_STORAGE_IDE) {
893 u8 progif;
894 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
895 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800896 dev->resource[0].start = 0x1F0;
897 dev->resource[0].end = 0x1F7;
898 dev->resource[0].flags = LEGACY_IO_RESOURCE;
899 dev->resource[1].start = 0x3F6;
900 dev->resource[1].end = 0x3F6;
901 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100902 }
903 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800904 dev->resource[2].start = 0x170;
905 dev->resource[2].end = 0x177;
906 dev->resource[2].flags = LEGACY_IO_RESOURCE;
907 dev->resource[3].start = 0x376;
908 dev->resource[3].end = 0x376;
909 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100910 }
911 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 break;
913
914 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
915 if (class != PCI_CLASS_BRIDGE_PCI)
916 goto bad;
917 /* The PCI-to-PCI bridge spec requires that subtractive
918 decoding (i.e. transparent) bridge must have programming
919 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800920 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 dev->transparent = ((dev->class & 0xff) == 1);
922 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -0700923 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -0500924 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
925 if (pos) {
926 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
927 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
928 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 break;
930
931 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
932 if (class != PCI_CLASS_BRIDGE_CARDBUS)
933 goto bad;
934 pci_read_irq(dev);
935 pci_read_bases(dev, 1, 0);
936 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
937 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
938 break;
939
940 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600941 dev_err(&dev->dev, "unknown header type %02x, "
942 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +0800943 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600946 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
947 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 dev->class = PCI_CLASS_NOT_DEFINED;
949 }
950
951 /* We found a fine healthy device, go go go... */
952 return 0;
953}
954
Zhao, Yu201de562008-10-13 19:49:55 +0800955static void pci_release_capabilities(struct pci_dev *dev)
956{
957 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +0800958 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800959}
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961/**
962 * pci_release_dev - free a pci device structure when all users of it are finished.
963 * @dev: device that's been disconnected
964 *
965 * Will be called only by the device core when all users of this pci device are
966 * done.
967 */
968static void pci_release_dev(struct device *dev)
969{
970 struct pci_dev *pci_dev;
971
972 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +0800973 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 kfree(pci_dev);
975}
976
977/**
978 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700979 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 *
981 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
982 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
983 * access it. Maybe we don't have a way to generate extended config space
984 * accesses, or the device is behind a reverse Express bridge. So we try
985 * reading the dword at 0x100 which must either be 0 or a valid extended
986 * capability header.
987 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -0700988int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +0800991 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Zhao, Yu557848c2008-10-13 19:18:07 +0800993 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 goto fail;
995 if (status == 0xffffffff)
996 goto fail;
997
998 return PCI_CFG_SPACE_EXP_SIZE;
999
1000 fail:
1001 return PCI_CFG_SPACE_SIZE;
1002}
1003
Yinghai Lu57741a72008-02-15 01:32:50 -08001004int pci_cfg_space_size(struct pci_dev *dev)
1005{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001006 int pos;
1007 u32 status;
Yinghai Ludfadd9e2009-03-08 21:35:37 -07001008 u16 class;
1009
1010 class = dev->class >> 8;
1011 if (class == PCI_CLASS_BRIDGE_HOST)
1012 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001013
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001014 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001015 if (!pos) {
1016 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1017 if (!pos)
1018 goto fail;
1019
1020 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1021 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1022 goto fail;
1023 }
1024
1025 return pci_cfg_space_size_ext(dev);
1026
1027 fail:
1028 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001029}
1030
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031static void pci_release_bus_bridge_dev(struct device *dev)
1032{
1033 kfree(dev);
1034}
1035
Michael Ellerman65891212007-04-05 17:19:08 +10001036struct pci_dev *alloc_pci_dev(void)
1037{
1038 struct pci_dev *dev;
1039
1040 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1041 if (!dev)
1042 return NULL;
1043
Michael Ellerman65891212007-04-05 17:19:08 +10001044 INIT_LIST_HEAD(&dev->bus_list);
1045
1046 return dev;
1047}
1048EXPORT_SYMBOL(alloc_pci_dev);
1049
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050/*
1051 * Read the config data for a PCI device, sanity-check it
1052 * and fill in the dev structure...
1053 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001054static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055{
1056 struct pci_dev *dev;
1057 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 int delay = 1;
1059
1060 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1061 return NULL;
1062
1063 /* some broken boards return 0 or ~0 if a slot is empty: */
1064 if (l == 0xffffffff || l == 0x00000000 ||
1065 l == 0x0000ffff || l == 0xffff0000)
1066 return NULL;
1067
1068 /* Configuration request Retry Status */
1069 while (l == 0xffff0001) {
1070 msleep(delay);
1071 delay *= 2;
1072 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1073 return NULL;
1074 /* Card hasn't responded in 60 seconds? Must be stuck. */
1075 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001076 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 "responding\n", pci_domain_nr(bus),
1078 bus->number, PCI_SLOT(devfn),
1079 PCI_FUNC(devfn));
1080 return NULL;
1081 }
1082 }
1083
Michael Ellermanbab41e92007-04-05 17:19:09 +10001084 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 if (!dev)
1086 return NULL;
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 dev->vendor = l & 0xffff;
1091 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
Yu Zhao480b93b2009-03-20 11:25:14 +08001093 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 kfree(dev);
1095 return NULL;
1096 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001097
1098 return dev;
1099}
1100
Zhao, Yu201de562008-10-13 19:49:55 +08001101static void pci_init_capabilities(struct pci_dev *dev)
1102{
1103 /* MSI/MSI-X list */
1104 pci_msi_init_pci_dev(dev);
1105
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001106 /* Buffers for saving PCIe and PCI-X capabilities */
1107 pci_allocate_cap_save_buffers(dev);
1108
Zhao, Yu201de562008-10-13 19:49:55 +08001109 /* Power Management */
1110 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001111 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001112
1113 /* Vital Product Data */
1114 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001115
1116 /* Alternative Routing-ID Forwarding */
1117 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001118
1119 /* Single Root I/O Virtualization */
1120 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001121
1122 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001123 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001124}
1125
Sam Ravnborg96bde062007-03-26 21:53:30 -08001126void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001127{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 device_initialize(&dev->dev);
1129 dev->dev.release = pci_release_dev;
1130 pci_dev_get(dev);
1131
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001133 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 dev->dev.coherent_dma_mask = 0xffffffffull;
1135
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001136 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001137 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001138
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 /* Fix up broken headers */
1140 pci_fixup_device(pci_fixup_header, dev);
1141
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001142 /* Clear the state_saved flag. */
1143 dev->state_saved = false;
1144
Zhao, Yu201de562008-10-13 19:49:55 +08001145 /* Initialize various capabilities */
1146 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001147
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 /*
1149 * Add the device to our list of discovered devices
1150 * and the bus list for fixup functions, etc.
1151 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001152 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001154 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001155}
1156
Sam Ravnborg451124a2008-02-02 22:33:43 +01001157struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001158{
1159 struct pci_dev *dev;
1160
Trent Piepho90bdb312009-03-20 14:56:00 -06001161 dev = pci_get_slot(bus, devfn);
1162 if (dev) {
1163 pci_dev_put(dev);
1164 return dev;
1165 }
1166
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001167 dev = pci_scan_device(bus, devfn);
1168 if (!dev)
1169 return NULL;
1170
1171 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
1173 return dev;
1174}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001175EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001177static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1178{
1179 u16 cap;
1180 unsigned pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1181 if (!pos)
1182 return 0;
1183 pci_read_config_word(dev, pos + 4, &cap);
1184 return cap >> 8;
1185}
1186
1187static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1188{
1189 return (fn + 1) % 8;
1190}
1191
1192static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1193{
1194 return 0;
1195}
1196
1197static int only_one_child(struct pci_bus *bus)
1198{
1199 struct pci_dev *parent = bus->self;
1200 if (!parent || !pci_is_pcie(parent))
1201 return 0;
1202 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1203 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1204 return 1;
1205 return 0;
1206}
1207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208/**
1209 * pci_scan_slot - scan a PCI slot on a bus for devices.
1210 * @bus: PCI bus to scan
1211 * @devfn: slot number to scan (must have zero function.)
1212 *
1213 * Scan a PCI slot on the specified PCI bus for devices, adding
1214 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001215 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001216 *
1217 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001219int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001221 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001222 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001223 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1224
1225 if (only_one_child(bus) && (devfn > 0))
1226 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001228 dev = pci_scan_single_device(bus, devfn);
1229 if (dev && !dev->is_added) /* new device? */
1230 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001232 if (pci_ari_enabled(bus))
1233 next_fn = next_ari_fn;
1234 else if (dev && dev->multifunction)
1235 next_fn = next_trad_fn;
1236
1237 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1238 dev = pci_scan_single_device(bus, devfn + fn);
1239 if (dev) {
1240 if (!dev->is_added)
1241 nr++;
1242 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 }
1244 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001245
Shaohua Li149e1632008-07-23 10:32:31 +08001246 /* only one slot has pcie device */
1247 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001248 pcie_aspm_init_link_state(bus->self);
1249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 return nr;
1251}
1252
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001253unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254{
1255 unsigned int devfn, pass, max = bus->secondary;
1256 struct pci_dev *dev;
1257
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001258 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 /* Go find them, Rover! */
1261 for (devfn = 0; devfn < 0x100; devfn += 8)
1262 pci_scan_slot(bus, devfn);
1263
Yu Zhaoa28724b2009-03-20 11:25:13 +08001264 /* Reserve buses for SR-IOV capability. */
1265 max += pci_iov_bus_range(bus);
1266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 /*
1268 * After performing arch-dependent fixup of the bus, look behind
1269 * all PCI-to-PCI bridges on this bus.
1270 */
Alex Chiang74710de2009-03-20 14:56:10 -06001271 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001272 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001273 pcibios_fixup_bus(bus);
1274 if (pci_is_root_bus(bus))
1275 bus->is_added = 1;
1276 }
1277
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 for (pass=0; pass < 2; pass++)
1279 list_for_each_entry(dev, &bus->devices, bus_list) {
1280 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1281 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1282 max = pci_scan_bridge(bus, dev, max, pass);
1283 }
1284
1285 /*
1286 * We've scanned the bus and so we know all about what's on
1287 * the other side of any bridges that may be on this bus plus
1288 * any devices.
1289 *
1290 * Return how far we've got finding sub-buses.
1291 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001292 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 return max;
1294}
1295
Sam Ravnborg96bde062007-03-26 21:53:30 -08001296struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001297 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298{
1299 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001300 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 struct device *dev;
1302
1303 b = pci_alloc_bus();
1304 if (!b)
1305 return NULL;
1306
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001307 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 if (!dev){
1309 kfree(b);
1310 return NULL;
1311 }
1312
1313 b->sysdata = sysdata;
1314 b->ops = ops;
1315
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001316 b2 = pci_find_bus(pci_domain_nr(b), bus);
1317 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001319 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 goto err_out;
1321 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001322
1323 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001325 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 dev->parent = parent;
1328 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001329 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 error = device_register(dev);
1331 if (error)
1332 goto dev_reg_err;
1333 b->bridge = get_device(dev);
1334
Yinghai Lu0d358f22008-02-19 03:20:41 -08001335 if (!parent)
1336 set_dev_node(b->bridge, pcibus_to_node(b));
1337
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001338 b->dev.class = &pcibus_class;
1339 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001340 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001341 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 if (error)
1343 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001344 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001346 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347
1348 /* Create legacy_io and legacy_mem files for this bus */
1349 pci_create_legacy_files(b);
1350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 b->number = b->secondary = bus;
1352 b->resource[0] = &ioport_resource;
1353 b->resource[1] = &iomem_resource;
1354
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 return b;
1356
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001357dev_create_file_err:
1358 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359class_dev_reg_err:
1360 device_unregister(dev);
1361dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001362 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001364 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365err_out:
1366 kfree(dev);
1367 kfree(b);
1368 return NULL;
1369}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001370
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001371struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001372 int bus, struct pci_ops *ops, void *sysdata)
1373{
1374 struct pci_bus *b;
1375
1376 b = pci_create_bus(parent, bus, ops, sysdata);
1377 if (b)
1378 b->subordinate = pci_scan_child_bus(b);
1379 return b;
1380}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381EXPORT_SYMBOL(pci_scan_bus_parented);
1382
1383#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001384/**
1385 * pci_rescan_bus - scan a PCI bus for devices.
1386 * @bus: PCI bus to scan
1387 *
1388 * Scan a PCI bus and child buses for new devices, adds them,
1389 * and enables them.
1390 *
1391 * Returns the max number of subordinate bus discovered.
1392 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001393unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001394{
1395 unsigned int max;
1396 struct pci_dev *dev;
1397
1398 max = pci_scan_child_bus(bus);
1399
Alex Chiang705b1aa2009-03-20 14:56:31 -06001400 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001401 list_for_each_entry(dev, &bus->devices, bus_list)
1402 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1403 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1404 if (dev->subordinate)
1405 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001406 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001407
1408 pci_bus_assign_resources(bus);
1409 pci_enable_bridges(bus);
1410 pci_bus_add_devices(bus);
1411
1412 return max;
1413}
1414EXPORT_SYMBOL_GPL(pci_rescan_bus);
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417EXPORT_SYMBOL(pci_scan_slot);
1418EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1420#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001421
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001422static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001423{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001424 const struct pci_dev *a = to_pci_dev(d_a);
1425 const struct pci_dev *b = to_pci_dev(d_b);
1426
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001427 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1428 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1429
1430 if (a->bus->number < b->bus->number) return -1;
1431 else if (a->bus->number > b->bus->number) return 1;
1432
1433 if (a->devfn < b->devfn) return -1;
1434 else if (a->devfn > b->devfn) return 1;
1435
1436 return 0;
1437}
1438
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001439void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001440{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001441 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001442}