blob: e6b9eedc66548a3f1aae06f9b1af2d84bf76b691 [file] [log] [blame]
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
25
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070026#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070027#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030
Jordan Crousef50bfdc2012-11-01 13:48:35 -060031/*
32 * CP DEBUG settings for all cores:
33 * DYNAMIC_CLK_DISABLE [27] - turn off the dynamic clock control
34 * PROG_END_PTR_ENABLE [25] - Allow 128 bit writes to the VBIF
35 */
36
37#define CP_DEBUG_DEFAULT ((1 << 27) | (1 << 25))
38
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070039void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040{
41 BUG_ON(rb->wptr == 0);
42
Lucille Sylvester958dc942011-09-06 18:19:49 -060043 /* Let the pwrscale policy know that new commands have
44 been submitted. */
45 kgsl_pwrscale_busy(rb->device);
46
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070047 /*synchronize memory before informing the hardware of the
48 *new commands.
49 */
50 mb();
51
52 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
53}
54
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -070055static int
56adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb,
57 struct adreno_context *context,
58 unsigned int numcmds, int wptr_ahead)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059{
60 int nopcount;
61 unsigned int freecmds;
62 unsigned int *cmds;
63 uint cmds_gpu;
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060064 unsigned long wait_time;
Jordan Crouse21f75a02012-08-09 15:08:59 -060065 unsigned long wait_timeout = msecs_to_jiffies(ADRENO_IDLE_TIMEOUT);
Tarun Karra3335f142012-06-19 14:11:48 -070066 unsigned long wait_time_part;
Tarun Karra3335f142012-06-19 14:11:48 -070067 unsigned int prev_reg_val[hang_detect_regs_count];
68
69 memset(prev_reg_val, 0, sizeof(prev_reg_val));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070
71 /* if wptr ahead, fill the remaining with NOPs */
72 if (wptr_ahead) {
73 /* -1 for header */
74 nopcount = rb->sizedwords - rb->wptr - 1;
75
76 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
77 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
78
Jordan Crouse084427d2011-07-28 08:37:58 -060079 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070080
81 /* Make sure that rptr is not 0 before submitting
82 * commands at the end of ringbuffer. We do not
83 * want the rptr and wptr to become equal when
84 * the ringbuffer is not empty */
85 do {
86 GSL_RB_GET_READPTR(rb, &rb->rptr);
87 } while (!rb->rptr);
88
89 rb->wptr++;
90
91 adreno_ringbuffer_submit(rb);
92
93 rb->wptr = 0;
94 }
95
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060096 wait_time = jiffies + wait_timeout;
Jordan Crouse21f75a02012-08-09 15:08:59 -060097 wait_time_part = jiffies + msecs_to_jiffies(KGSL_TIMEOUT_PART);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070098 /* wait for space in ringbuffer */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -060099 while (1) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700100 GSL_RB_GET_READPTR(rb, &rb->rptr);
101
102 freecmds = rb->rptr - rb->wptr;
103
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600104 if (freecmds == 0 || freecmds > numcmds)
105 break;
106
Tarun Karra3335f142012-06-19 14:11:48 -0700107 /* Dont wait for timeout, detect hang faster.
108 */
109 if (time_after(jiffies, wait_time_part)) {
110 wait_time_part = jiffies +
Jordan Crouse21f75a02012-08-09 15:08:59 -0600111 msecs_to_jiffies(KGSL_TIMEOUT_PART);
Tarun Karra3335f142012-06-19 14:11:48 -0700112 if ((adreno_hang_detect(rb->device,
113 prev_reg_val))){
114 KGSL_DRV_ERR(rb->device,
115 "Hang detected while waiting for freespace in"
116 "ringbuffer rptr: 0x%x, wptr: 0x%x\n",
117 rb->rptr, rb->wptr);
118 goto err;
119 }
120 }
121
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600122 if (time_after(jiffies, wait_time)) {
123 KGSL_DRV_ERR(rb->device,
124 "Timed out while waiting for freespace in ringbuffer "
125 "rptr: 0x%x, wptr: 0x%x\n", rb->rptr, rb->wptr);
Tarun Karra3335f142012-06-19 14:11:48 -0700126 goto err;
127 }
128
Wei Zou50ec3372012-07-17 15:46:52 -0700129 continue;
130
Tarun Karra3335f142012-06-19 14:11:48 -0700131err:
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700132 if (!adreno_dump_and_recover(rb->device)) {
133 if (context && context->flags & CTXT_FLAGS_GPU_HANG) {
134 KGSL_CTXT_WARN(rb->device,
135 "Context %p caused a gpu hang. Will not accept commands for context %d\n",
136 context, context->id);
137 return -EDEADLK;
138 }
139 wait_time = jiffies + wait_timeout;
140 } else {
141 /* GPU is hung and we cannot recover */
142 BUG();
143 }
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600144 }
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700145 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700146}
147
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700148unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700149 struct adreno_context *context,
150 unsigned int numcmds)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700151{
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700152 unsigned int *ptr = NULL;
153 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 BUG_ON(numcmds >= rb->sizedwords);
155
156 GSL_RB_GET_READPTR(rb, &rb->rptr);
157 /* check for available space */
158 if (rb->wptr >= rb->rptr) {
159 /* wptr ahead or equal to rptr */
160 /* reserve dwords for nop packet */
161 if ((rb->wptr + numcmds) > (rb->sizedwords -
162 GSL_RB_NOP_SIZEDWORDS))
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700163 ret = adreno_ringbuffer_waitspace(rb, context,
164 numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700165 } else {
166 /* wptr behind rptr */
167 if ((rb->wptr + numcmds) >= rb->rptr)
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700168 ret = adreno_ringbuffer_waitspace(rb, context,
169 numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 /* check for remaining space */
171 /* reserve dwords for nop packet */
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700172 if (!ret && (rb->wptr + numcmds) > (rb->sizedwords -
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700173 GSL_RB_NOP_SIZEDWORDS))
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700174 ret = adreno_ringbuffer_waitspace(rb, context,
175 numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700176 }
177
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700178 if (!ret) {
179 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
180 rb->wptr += numcmds;
181 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182
183 return ptr;
184}
185
186static int _load_firmware(struct kgsl_device *device, const char *fwfile,
187 void **data, int *len)
188{
189 const struct firmware *fw = NULL;
190 int ret;
191
192 ret = request_firmware(&fw, fwfile, device->dev);
193
194 if (ret) {
195 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
196 fwfile, ret);
197 return ret;
198 }
199
200 *data = kmalloc(fw->size, GFP_KERNEL);
201
202 if (*data) {
203 memcpy(*data, fw->data, fw->size);
204 *len = fw->size;
205 } else
206 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
207
208 release_firmware(fw);
209 return (*data != NULL) ? 0 : -ENOMEM;
210}
211
Tarun Karra9c070822012-11-27 16:43:51 -0700212int adreno_ringbuffer_read_pm4_ucode(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700213{
214 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Tarun Karra9c070822012-11-27 16:43:51 -0700215 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700216
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700217 if (adreno_dev->pm4_fw == NULL) {
218 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600219 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700220
Jordan Crouse505df9c2011-07-28 08:37:59 -0600221 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
222 &ptr, &len);
223
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700224 if (ret)
225 goto err;
226
227 /* PM4 size is 3 dword aligned plus 1 dword of version */
228 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
229 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
230 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600231 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 goto err;
233 }
234
235 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
236 adreno_dev->pm4_fw = ptr;
Tarun Karra9c070822012-11-27 16:43:51 -0700237 adreno_dev->pm4_fw_version = adreno_dev->pm4_fw[1];
238 }
239
240err:
241 return ret;
242}
243
244
245int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
246{
247 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
248 int i;
249
250 if (adreno_dev->pm4_fw == NULL) {
251 int ret = adreno_ringbuffer_read_pm4_ucode(device);
252 if (ret)
253 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700254 }
255
256 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
Tarun Karra9c070822012-11-27 16:43:51 -0700257 adreno_dev->pm4_fw_version);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700258
Jordan Crousef50bfdc2012-11-01 13:48:35 -0600259 adreno_regwrite(device, REG_CP_DEBUG, CP_DEBUG_DEFAULT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700260 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
261 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
262 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
Tarun Karra9c070822012-11-27 16:43:51 -0700263 adreno_dev->pm4_fw[i]);
264
265 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700266}
267
Tarun Karra9c070822012-11-27 16:43:51 -0700268int adreno_ringbuffer_read_pfp_ucode(struct kgsl_device *device)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269{
270 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Tarun Karra9c070822012-11-27 16:43:51 -0700271 int ret = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700272
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700273 if (adreno_dev->pfp_fw == NULL) {
274 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600275 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700276
Jordan Crouse505df9c2011-07-28 08:37:59 -0600277 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
278 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279 if (ret)
280 goto err;
281
282 /* PFP size shold be dword aligned */
283 if (len % sizeof(uint32_t) != 0) {
284 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
285 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600286 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700287 goto err;
288 }
289
290 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
291 adreno_dev->pfp_fw = ptr;
Tarun Karra9c070822012-11-27 16:43:51 -0700292 adreno_dev->pfp_fw_version = adreno_dev->pfp_fw[5];
293 }
294
295err:
296 return ret;
297}
298
299int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
300{
301 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
302 int i;
303
304 if (adreno_dev->pfp_fw == NULL) {
305 int ret = adreno_ringbuffer_read_pfp_ucode(device);
306 if (ret)
307 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700308 }
309
310 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
Tarun Karra9c070822012-11-27 16:43:51 -0700311 adreno_dev->pfp_fw_version);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700312
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700313 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700314 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700315 adreno_regwrite(device,
Tarun Karra9c070822012-11-27 16:43:51 -0700316 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
317 adreno_dev->pfp_fw[i]);
318
319 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320}
321
322int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
323{
324 int status;
325 /*cp_rb_cntl_u cp_rb_cntl; */
326 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700327 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700329 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700330
331 if (rb->flags & KGSL_FLAGS_STARTED)
332 return 0;
333
Carter Coopercb3e8eb2012-04-11 09:39:40 -0600334 if (init_ram)
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700335 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700336
337 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
338 sizeof(struct kgsl_rbmemptrs));
339
340 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
341 (rb->sizedwords << 2));
342
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700343 if (adreno_is_a2xx(adreno_dev)) {
344 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
345 (rb->memptrs_desc.gpuaddr
346 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700347
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700348 /* setup WPTR delay */
349 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
350 0 /*0x70000010 */);
351 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700352
353 /*setup REG_CP_RB_CNTL */
354 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
355 cp_rb_cntl.val = rb_cntl;
356
357 /*
358 * The size of the ringbuffer in the hardware is the log2
359 * representation of the size in quadwords (sizedwords / 2)
360 */
361 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
362
363 /*
364 * Specify the quadwords to read before updating mem RPTR.
365 * Like above, pass the log2 representation of the blocksize
366 * in quadwords.
367 */
368 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
369
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700370 if (adreno_is_a2xx(adreno_dev)) {
371 /* WPTR polling */
372 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
373 }
374
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700375 /* mem RPTR writebacks */
376 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
377
378 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
379
380 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
381
382 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
383 rb->memptrs_desc.gpuaddr +
384 GSL_RB_MEMPTRS_RPTR_OFFSET);
385
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700386 if (adreno_is_a3xx(adreno_dev)) {
387 /* enable access protection to privileged registers */
388 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
389
390 /* RBBM registers */
391 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
392 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
393 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
394 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
395 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
396 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
397
398 /* CP registers */
399 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
400 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
401 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
402 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
403 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
404
405 /* RB registers */
406 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
407
408 /* VBIF registers */
409 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
410 }
411
412 if (adreno_is_a2xx(adreno_dev)) {
413 /* explicitly clear all cp interrupts */
414 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
415 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700416
417 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700418 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
419 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
420 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700421
422 adreno_regwrite(device, REG_SCRATCH_UMSK,
423 GSL_RB_MEMPTRS_SCRATCH_MASK);
424
425 /* load the CP ucode */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700426 status = adreno_ringbuffer_load_pm4_ucode(device);
427 if (status != 0)
428 return status;
429
430 /* load the prefetch parser ucode */
431 status = adreno_ringbuffer_load_pfp_ucode(device);
432 if (status != 0)
433 return status;
434
Kevin Matlageff806df2012-05-07 18:13:21 -0600435 /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
Kevin Matlagee8d35862012-04-26 12:58:15 -0600436 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
Kevin Matlageff806df2012-05-07 18:13:21 -0600437 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000E0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700438
439 rb->rptr = 0;
440 rb->wptr = 0;
441
442 /* clear ME_HALT to start micro engine */
443 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
444
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700445 /* ME init is GPU specific, so jump into the sub-function */
446 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700447
448 /* idle device to validate ME INIT */
Jordan Crousea29a2e02012-08-14 09:09:23 -0600449 status = adreno_idle(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700450
451 if (status == 0)
452 rb->flags |= KGSL_FLAGS_STARTED;
453
454 return status;
455}
456
Carter Cooper6dd94c82011-10-13 14:43:53 -0600457void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700458{
Rajeev Kulkarnibf7a3822012-08-14 21:21:14 +0530459 struct kgsl_device *device = rb->device;
460 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
461
462 if (rb->flags & KGSL_FLAGS_STARTED) {
463 if (adreno_is_a200(adreno_dev))
464 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
465
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700466 rb->flags &= ~KGSL_FLAGS_STARTED;
Rajeev Kulkarnibf7a3822012-08-14 21:21:14 +0530467 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468}
469
470int adreno_ringbuffer_init(struct kgsl_device *device)
471{
472 int status;
473 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
474 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
475
476 rb->device = device;
477 /*
478 * It is silly to convert this to words and then back to bytes
479 * immediately below, but most of the rest of the code deals
480 * in words, so we might as well only do the math once
481 */
482 rb->sizedwords = KGSL_RB_SIZE >> 2;
483
484 /* allocate memory for ringbuffer */
485 status = kgsl_allocate_contiguous(&rb->buffer_desc,
486 (rb->sizedwords << 2));
487
488 if (status != 0) {
489 adreno_ringbuffer_close(rb);
490 return status;
491 }
492
493 /* allocate memory for polling and timestamps */
494 /* This really can be at 4 byte alignment boundry but for using MMU
495 * we need to make it at page boundary */
496 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
497 sizeof(struct kgsl_rbmemptrs));
498
499 if (status != 0) {
500 adreno_ringbuffer_close(rb);
501 return status;
502 }
503
504 /* overlay structure on memptrs memory */
505 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
506
507 return 0;
508}
509
Carter Cooper6dd94c82011-10-13 14:43:53 -0600510void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511{
512 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
513
514 kgsl_sharedmem_free(&rb->buffer_desc);
515 kgsl_sharedmem_free(&rb->memptrs_desc);
516
517 kfree(adreno_dev->pfp_fw);
518 kfree(adreno_dev->pm4_fw);
519
520 adreno_dev->pfp_fw = NULL;
521 adreno_dev->pm4_fw = NULL;
522
523 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700524}
525
526static uint32_t
527adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700528 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700529 unsigned int flags, unsigned int *cmds,
530 int sizedwords)
531{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700532 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 unsigned int *ringcmds;
534 unsigned int timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700535 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536 unsigned int i;
537 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700538 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
539 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
540
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600541 /*
542 * if the context was not created with per context timestamp
543 * support, we must use the global timestamp since issueibcmds
544 * will be returning that one.
545 */
546 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
547 context_id = context->id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548
549 /* reserve space to temporarily turn off protected mode
550 * error checking if needed
551 */
552 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600553 /* 2 dwords to store the start of command sequence */
554 total_sizedwords += 2;
Carter Cooperbd5c9fc2012-11-02 11:17:55 -0600555
556 /* Add CP_COND_EXEC commands to generate CP_INTERRUPT */
Carter Cooper7ffaba62012-05-24 13:59:53 -0600557 total_sizedwords += context ? 7 : 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700558
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700559 if (adreno_is_a3xx(adreno_dev))
560 total_sizedwords += 7;
561
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700562 total_sizedwords += 2; /* scratchpad ts for recovery */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600563 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700564 total_sizedwords += 3; /* sop timestamp */
565 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530566 total_sizedwords += 3; /* global timestamp without cache
567 * flush for non-zero context */
568 } else {
569 total_sizedwords += 4; /* global timestamp for recovery*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700570 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700571
Shubhraprakash Dasd316ff82012-08-02 12:43:48 -0700572 ringcmds = adreno_ringbuffer_allocspace(rb, context, total_sizedwords);
573 if (!ringcmds) {
574 /*
575 * We could not allocate space in ringbuffer, just return the
576 * last timestamp
577 */
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600578 return rb->timestamp[context_id];
579 }
580
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700581 rcmd_gpu = rb->buffer_desc.gpuaddr
582 + sizeof(uint)*(rb->wptr-total_sizedwords);
583
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -0600584 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
585 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
586
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700587 if (flags & KGSL_CMD_FLAGS_PMODE) {
588 /* disable protected mode error checking */
589 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600590 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
592 }
593
594 for (i = 0; i < sizedwords; i++) {
595 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
596 cmds++;
597 }
598
599 if (flags & KGSL_CMD_FLAGS_PMODE) {
600 /* re-enable protected mode error checking */
601 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600602 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700603 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
604 }
605
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700606 /* always increment the global timestamp. once. */
607 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
Carter Cooper7ffaba62012-05-24 13:59:53 -0600608
609 if (context && !(flags & KGSL_CMD_FLAGS_DUMMY_INTR_CMD)) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700610 if (context_id == KGSL_MEMSTORE_GLOBAL)
Carter Cooper7ffaba62012-05-24 13:59:53 -0600611 rb->timestamp[context->id] =
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700612 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
613 else
614 rb->timestamp[context_id]++;
615 }
616 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700617
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700618 /* scratchpad ts for recovery */
Jordan Crouse084427d2011-07-28 08:37:58 -0600619 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700620 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700621
622 if (adreno_is_a3xx(adreno_dev)) {
623 /*
624 * FLush HLSQ lazy updates to make sure there are no
625 * rsources pending for indirect loads after the timestamp
626 */
627
628 GSL_RB_WRITE(ringcmds, rcmd_gpu,
629 cp_type3_packet(CP_EVENT_WRITE, 1));
630 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
631 GSL_RB_WRITE(ringcmds, rcmd_gpu,
632 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
633 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
634 }
635
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600636 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS) {
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700637 /* start-of-pipeline timestamp */
638 GSL_RB_WRITE(ringcmds, rcmd_gpu,
639 cp_type3_packet(CP_MEM_WRITE, 2));
640 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600641 KGSL_MEMSTORE_OFFSET(context_id, soptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700642 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
643
644 /* end-of-pipeline timestamp */
645 GSL_RB_WRITE(ringcmds, rcmd_gpu,
646 cp_type3_packet(CP_EVENT_WRITE, 3));
647 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
648 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600649 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp)));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700650 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700651
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530652 GSL_RB_WRITE(ringcmds, rcmd_gpu,
653 cp_type3_packet(CP_MEM_WRITE, 2));
654 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600655 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
656 eoptimestamp)));
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530657 GSL_RB_WRITE(ringcmds, rcmd_gpu,
658 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
659 } else {
660 GSL_RB_WRITE(ringcmds, rcmd_gpu,
661 cp_type3_packet(CP_EVENT_WRITE, 3));
662 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
663 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
Carter Cooper7ffaba62012-05-24 13:59:53 -0600664 KGSL_MEMSTORE_OFFSET(context_id, eoptimestamp)));
665 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[context_id]);
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530666 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700667
Carter Cooper7ffaba62012-05-24 13:59:53 -0600668 if (context) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669 /* Conditional execution based on memory values */
670 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600671 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700672 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
673 KGSL_MEMSTORE_OFFSET(
674 context_id, ts_cmp_enable)) >> 2);
675 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
676 KGSL_MEMSTORE_OFFSET(
677 context_id, ref_wait_ts)) >> 2);
678 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 /* # of conditional command DWORDs */
680 GSL_RB_WRITE(ringcmds, rcmd_gpu, 2);
681 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600682 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700683 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
684 }
685
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700686 if (adreno_is_a3xx(adreno_dev)) {
687 /* Dummy set-constant to trigger context rollover */
688 GSL_RB_WRITE(ringcmds, rcmd_gpu,
689 cp_type3_packet(CP_SET_CONSTANT, 2));
690 GSL_RB_WRITE(ringcmds, rcmd_gpu,
691 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
692 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
693 }
694
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700695 adreno_ringbuffer_submit(rb);
696
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700697 return timestamp;
698}
699
Carter Cooper7ffaba62012-05-24 13:59:53 -0600700void
701adreno_ringbuffer_issuecmds_intr(struct kgsl_device *device,
702 struct kgsl_context *k_ctxt,
703 unsigned int *cmds,
704 int sizedwords)
705{
706 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
707 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
708 struct adreno_context *a_ctxt = NULL;
709
710 if (!k_ctxt)
711 return;
712
713 a_ctxt = k_ctxt->devctxt;
714
715 if (k_ctxt->id == KGSL_CONTEXT_INVALID ||
716 a_ctxt == NULL ||
717 device->state & KGSL_STATE_HUNG)
718 return;
719
720 adreno_ringbuffer_addcmds(rb, a_ctxt, KGSL_CMD_FLAGS_DUMMY_INTR_CMD,
721 cmds, sizedwords);
722}
723
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600724unsigned int
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700725adreno_ringbuffer_issuecmds(struct kgsl_device *device,
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600726 struct adreno_context *drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700727 unsigned int flags,
728 unsigned int *cmds,
729 int sizedwords)
730{
731 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
732 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
733
734 if (device->state & KGSL_STATE_HUNG)
Shubhraprakash Dascb068072012-06-07 17:52:41 -0600735 return kgsl_readtimestamp(device, KGSL_MEMSTORE_GLOBAL,
736 KGSL_TIMESTAMP_RETIRED);
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -0600737 return adreno_ringbuffer_addcmds(rb, drawctxt, flags, cmds, sizedwords);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700738}
739
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600740static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
741 int sizedwords);
742
743static bool
744_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
745{
746 unsigned int opcode = cp_type3_opcode(*hostaddr);
747 switch (opcode) {
748 case CP_INDIRECT_BUFFER_PFD:
749 case CP_INDIRECT_BUFFER_PFE:
750 case CP_COND_INDIRECT_BUFFER_PFE:
751 case CP_COND_INDIRECT_BUFFER_PFD:
752 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
753 case CP_NOP:
754 case CP_WAIT_FOR_IDLE:
755 case CP_WAIT_REG_MEM:
756 case CP_WAIT_REG_EQ:
757 case CP_WAT_REG_GTE:
758 case CP_WAIT_UNTIL_READ:
759 case CP_WAIT_IB_PFD_COMPLETE:
760 case CP_REG_RMW:
761 case CP_REG_TO_MEM:
762 case CP_MEM_WRITE:
763 case CP_MEM_WRITE_CNTR:
764 case CP_COND_EXEC:
765 case CP_COND_WRITE:
766 case CP_EVENT_WRITE:
767 case CP_EVENT_WRITE_SHD:
768 case CP_EVENT_WRITE_CFL:
769 case CP_EVENT_WRITE_ZPD:
770 case CP_DRAW_INDX:
771 case CP_DRAW_INDX_2:
772 case CP_DRAW_INDX_BIN:
773 case CP_DRAW_INDX_2_BIN:
774 case CP_VIZ_QUERY:
775 case CP_SET_STATE:
776 case CP_SET_CONSTANT:
777 case CP_IM_LOAD:
778 case CP_IM_LOAD_IMMEDIATE:
779 case CP_LOAD_CONSTANT_CONTEXT:
780 case CP_INVALIDATE_STATE:
781 case CP_SET_SHADER_BASES:
782 case CP_SET_BIN_MASK:
783 case CP_SET_BIN_SELECT:
784 case CP_SET_BIN_BASE_OFFSET:
785 case CP_SET_BIN_DATA:
786 case CP_CONTEXT_UPDATE:
787 case CP_INTERRUPT:
788 case CP_IM_STORE:
789 case CP_LOAD_STATE:
790 break;
791 /* these shouldn't come from userspace */
792 case CP_ME_INIT:
793 case CP_SET_PROTECTED_MODE:
794 default:
795 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
796 return false;
797 break;
798 }
799
800 return true;
801}
802
803static bool
804_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
805{
806 unsigned int reg = type0_pkt_offset(*hostaddr);
807 unsigned int cnt = type0_pkt_size(*hostaddr);
808 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
809 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
810 reg, cnt);
811 return false;
812 }
813 return true;
814}
815
816/*
817 * Traverse IBs and dump them to test vector. Detect swap by inspecting
818 * register writes, keeping note of the current state, and dump
819 * framebuffer config to test vector
820 */
821static bool _parse_ibs(struct kgsl_device_private *dev_priv,
822 uint gpuaddr, int sizedwords)
823{
824 static uint level; /* recursion level */
825 bool ret = false;
826 uint *hostaddr, *hoststart;
827 int dwords_left = sizedwords; /* dwords left in the current command
828 buffer */
829 struct kgsl_mem_entry *entry;
830
831 spin_lock(&dev_priv->process_priv->mem_lock);
832 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
833 gpuaddr, sizedwords * sizeof(uint));
834 spin_unlock(&dev_priv->process_priv->mem_lock);
835 if (entry == NULL) {
836 KGSL_CMD_ERR(dev_priv->device,
837 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
838 return false;
839 }
840
841 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
842 if (hostaddr == NULL) {
843 KGSL_CMD_ERR(dev_priv->device,
844 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
845 return false;
846 }
847
848 hoststart = hostaddr;
849
850 level++;
851
852 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
853 gpuaddr, sizedwords, hostaddr);
854
855 mb();
856 while (dwords_left > 0) {
857 bool cur_ret = true;
858 int count = 0; /* dword count including packet header */
859
860 switch (*hostaddr >> 30) {
861 case 0x0: /* type-0 */
862 count = (*hostaddr >> 16)+2;
863 cur_ret = _handle_type0(dev_priv, hostaddr);
864 break;
865 case 0x1: /* type-1 */
866 count = 2;
867 break;
868 case 0x3: /* type-3 */
869 count = ((*hostaddr >> 16) & 0x3fff) + 2;
870 cur_ret = _handle_type3(dev_priv, hostaddr);
871 break;
872 default:
873 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
874 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
875 *hostaddr >> 30, *hostaddr, hostaddr,
876 gpuaddr+4*(sizedwords-dwords_left));
877 cur_ret = false;
878 count = dwords_left;
879 break;
880 }
881
882 if (!cur_ret) {
883 KGSL_CMD_ERR(dev_priv->device,
884 "bad sub-type: #:%d/%d, v:0x%08x"
885 " @ 0x%p[gb:0x%08x], level:%d\n",
886 sizedwords-dwords_left, sizedwords, *hostaddr,
887 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
888 level);
889
890 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
891 >= 2)
892 print_hex_dump(KERN_ERR,
893 level == 1 ? "IB1:" : "IB2:",
894 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
895 sizedwords*4, 0);
896 goto done;
897 }
898
899 /* jump to next packet */
900 dwords_left -= count;
901 hostaddr += count;
902 if (dwords_left < 0) {
903 KGSL_CMD_ERR(dev_priv->device,
904 "bad count: c:%d, #:%d/%d, "
905 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
906 count, sizedwords-(dwords_left+count),
907 sizedwords, *(hostaddr-count), hostaddr-count,
908 gpuaddr+4*(sizedwords-(dwords_left+count)),
909 level);
910 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
911 >= 2)
912 print_hex_dump(KERN_ERR,
913 level == 1 ? "IB1:" : "IB2:",
914 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
915 sizedwords*4, 0);
916 goto done;
917 }
918 }
919
920 ret = true;
921done:
922 if (!ret)
923 KGSL_DRV_ERR(dev_priv->device,
924 "parsing failed: gpuaddr:0x%08x, "
925 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
926
927 level--;
928
929 return ret;
930}
931
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932int
933adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
934 struct kgsl_context *context,
935 struct kgsl_ibdesc *ibdesc,
936 unsigned int numibs,
937 uint32_t *timestamp,
938 unsigned int flags)
939{
940 struct kgsl_device *device = dev_priv->device;
941 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
942 unsigned int *link;
943 unsigned int *cmds;
944 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600945 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700946 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700947
948 if (device->state & KGSL_STATE_HUNG)
949 return -EBUSY;
950 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600951 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700952 return -EINVAL;
953
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600954 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700955
956 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
957 KGSL_CTXT_WARN(device, "Context %p caused a gpu hang.."
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700958 " will not accept commands for context %d\n",
959 drawctxt, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700960 return -EDEADLK;
961 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600962
963 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
964 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700965 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600966 KGSL_CORE_ERR("kzalloc(%d) failed\n",
967 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 return -ENOMEM;
969 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700970
971 /*When preamble is enabled, the preamble buffer with state restoration
972 commands are stored in the first node of the IB chain. We can skip that
973 if a context switch hasn't occured */
974
975 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
976 adreno_dev->drawctxt_active == drawctxt)
977 start_index = 1;
978
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600979 if (!start_index) {
980 *cmds++ = cp_nop_packet(1);
981 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
982 } else {
983 *cmds++ = cp_nop_packet(4);
984 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
985 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
986 *cmds++ = ibdesc[0].gpuaddr;
987 *cmds++ = ibdesc[0].sizedwords;
988 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700989 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600990 if (unlikely(adreno_dev->ib_check_level >= 1 &&
991 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
992 ibdesc[i].sizedwords))) {
993 kfree(link);
994 return -EINVAL;
995 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600996 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700997 *cmds++ = ibdesc[i].gpuaddr;
998 *cmds++ = ibdesc[i].sizedwords;
999 }
1000
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -06001001 *cmds++ = cp_nop_packet(1);
1002 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
1003
Shubhraprakash Dasb2abc452012-06-08 16:33:03 -06001004 kgsl_setstate(&device->mmu, context->id,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -06001005 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001006 device->id));
1007
1008 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
1009
1010 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Shubhraprakash Dasc3ad5802012-05-30 18:10:06 -06001011 drawctxt, 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001012 &link[0], (cmds - link));
1013
1014 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
1015 context->id, (unsigned int)ibdesc, numibs, *timestamp);
1016
1017 kfree(link);
1018
1019#ifdef CONFIG_MSM_KGSL_CFF_DUMP
1020 /*
1021 * insert wait for idle after every IB1
1022 * this is conservative but works reliably and is ok
1023 * even for performance simulations
1024 */
Jordan Crousea29a2e02012-08-14 09:09:23 -06001025 adreno_idle(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001026#endif
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001027 /* If context hung and recovered then return error so that the
1028 * application may handle it */
1029 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG_RECOVERED)
1030 return -EDEADLK;
1031 else
1032 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001033
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001034}
1035
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001036static int _find_start_of_cmd_seq(struct adreno_ringbuffer *rb,
1037 unsigned int *ptr,
1038 bool inc)
1039{
1040 int status = -EINVAL;
1041 unsigned int val1;
1042 unsigned int size = rb->buffer_desc.size;
1043 unsigned int start_ptr = *ptr;
1044
1045 while ((start_ptr / sizeof(unsigned int)) != rb->wptr) {
1046 if (inc)
1047 start_ptr = adreno_ringbuffer_inc_wrapped(start_ptr,
1048 size);
1049 else
1050 start_ptr = adreno_ringbuffer_dec_wrapped(start_ptr,
1051 size);
1052 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, start_ptr);
1053 if (KGSL_CMD_IDENTIFIER == val1) {
1054 if ((start_ptr / sizeof(unsigned int)) != rb->wptr)
1055 start_ptr = adreno_ringbuffer_dec_wrapped(
1056 start_ptr, size);
1057 *ptr = start_ptr;
1058 status = 0;
1059 break;
1060 }
1061 }
1062 return status;
1063}
1064
1065static int _find_cmd_seq_after_eop_ts(struct adreno_ringbuffer *rb,
1066 unsigned int *rb_rptr,
1067 unsigned int global_eop,
1068 bool inc)
1069{
1070 int status = -EINVAL;
1071 unsigned int temp_rb_rptr = *rb_rptr;
1072 unsigned int size = rb->buffer_desc.size;
1073 unsigned int val[3];
1074 int i = 0;
1075 bool check = false;
1076
1077 if (inc && temp_rb_rptr / sizeof(unsigned int) != rb->wptr)
1078 return status;
1079
1080 do {
1081 /* when decrementing we need to decrement first and
1082 * then read make sure we cover all the data */
1083 if (!inc)
1084 temp_rb_rptr = adreno_ringbuffer_dec_wrapped(
1085 temp_rb_rptr, size);
1086 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i],
1087 temp_rb_rptr);
1088
1089 if (check && ((inc && val[i] == global_eop) ||
1090 (!inc && (val[i] ==
1091 cp_type3_packet(CP_MEM_WRITE, 2) ||
1092 val[i] == CACHE_FLUSH_TS)))) {
1093 /* decrement i, i.e i = (i - 1 + 3) % 3 if
1094 * we are going forward, else increment i */
1095 i = (i + 2) % 3;
1096 if (val[i] == rb->device->memstore.gpuaddr +
1097 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
1098 eoptimestamp)) {
1099 int j = ((i + 2) % 3);
1100 if ((inc && (val[j] == CACHE_FLUSH_TS ||
1101 val[j] == cp_type3_packet(
1102 CP_MEM_WRITE, 2))) ||
1103 (!inc && val[j] == global_eop)) {
1104 /* Found the global eop */
1105 status = 0;
1106 break;
1107 }
1108 }
1109 /* if no match found then increment i again
1110 * since we decremented before matching */
1111 i = (i + 1) % 3;
1112 }
1113 if (inc)
1114 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(
1115 temp_rb_rptr, size);
1116
1117 i = (i + 1) % 3;
1118 if (2 == i)
1119 check = true;
1120 } while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr);
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001121 /* temp_rb_rptr points to the command stream after global eop,
1122 * move backward till the start of command sequence */
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001123 if (!status) {
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001124 status = _find_start_of_cmd_seq(rb, &temp_rb_rptr, false);
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001125 if (!status) {
1126 *rb_rptr = temp_rb_rptr;
1127 KGSL_DRV_ERR(rb->device,
1128 "Offset of cmd sequence after eop timestamp: 0x%x\n",
1129 temp_rb_rptr / sizeof(unsigned int));
1130 }
1131 }
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001132 if (status)
1133 KGSL_DRV_ERR(rb->device,
1134 "Failed to find the command sequence after eop timestamp\n");
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001135 return status;
1136}
1137
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001138static int _find_hanging_ib_sequence(struct adreno_ringbuffer *rb,
1139 unsigned int *rb_rptr,
1140 unsigned int ib1)
1141{
1142 int status = -EINVAL;
1143 unsigned int temp_rb_rptr = *rb_rptr;
1144 unsigned int size = rb->buffer_desc.size;
1145 unsigned int val[2];
1146 int i = 0;
1147 bool check = false;
1148 bool ctx_switch = false;
1149
1150 while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr) {
1151 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i], temp_rb_rptr);
1152
1153 if (check && val[i] == ib1) {
1154 /* decrement i, i.e i = (i - 1 + 2) % 2 */
1155 i = (i + 1) % 2;
1156 if (adreno_cmd_is_ib(val[i])) {
1157 /* go till start of command sequence */
1158 status = _find_start_of_cmd_seq(rb,
1159 &temp_rb_rptr, false);
1160 KGSL_DRV_ERR(rb->device,
1161 "Found the hanging IB at offset 0x%x\n",
1162 temp_rb_rptr / sizeof(unsigned int));
1163 break;
1164 }
1165 /* if no match the increment i since we decremented
1166 * before checking */
1167 i = (i + 1) % 2;
1168 }
1169 /* Make sure you do not encounter a context switch twice, we can
1170 * encounter it once for the bad context as the start of search
1171 * can point to the context switch */
1172 if (val[i] == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1173 if (ctx_switch) {
1174 KGSL_DRV_ERR(rb->device,
1175 "Context switch encountered before bad "
1176 "IB found\n");
1177 break;
1178 }
1179 ctx_switch = true;
1180 }
1181 i = (i + 1) % 2;
1182 if (1 == i)
1183 check = true;
1184 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(temp_rb_rptr,
1185 size);
1186 }
1187 if (!status)
1188 *rb_rptr = temp_rb_rptr;
1189 return status;
1190}
1191
1192static void _turn_preamble_on_for_ib_seq(struct adreno_ringbuffer *rb,
1193 unsigned int rb_rptr)
1194{
1195 unsigned int temp_rb_rptr = rb_rptr;
1196 unsigned int size = rb->buffer_desc.size;
1197 unsigned int val[2];
1198 int i = 0;
1199 bool check = false;
1200 bool cmd_start = false;
1201
1202 /* Go till the start of the ib sequence and turn on preamble */
1203 while (temp_rb_rptr / sizeof(unsigned int) != rb->wptr) {
1204 kgsl_sharedmem_readl(&rb->buffer_desc, &val[i], temp_rb_rptr);
1205 if (check && KGSL_START_OF_IB_IDENTIFIER == val[i]) {
1206 /* decrement i */
1207 i = (i + 1) % 2;
1208 if (val[i] == cp_nop_packet(4)) {
1209 temp_rb_rptr = adreno_ringbuffer_dec_wrapped(
1210 temp_rb_rptr, size);
1211 kgsl_sharedmem_writel(&rb->buffer_desc,
1212 temp_rb_rptr, cp_nop_packet(1));
1213 }
1214 KGSL_DRV_ERR(rb->device,
1215 "Turned preamble on at offset 0x%x\n",
1216 temp_rb_rptr / 4);
1217 break;
1218 }
1219 /* If you reach beginning of next command sequence then exit
1220 * First command encountered is the current one so don't break
1221 * on that. */
1222 if (KGSL_CMD_IDENTIFIER == val[i]) {
1223 if (cmd_start)
1224 break;
1225 cmd_start = true;
1226 }
1227
1228 i = (i + 1) % 2;
1229 if (1 == i)
1230 check = true;
1231 temp_rb_rptr = adreno_ringbuffer_inc_wrapped(temp_rb_rptr,
1232 size);
1233 }
1234}
1235
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001236static void _copy_valid_rb_content(struct adreno_ringbuffer *rb,
1237 unsigned int rb_rptr, unsigned int *temp_rb_buffer,
1238 int *rb_size, unsigned int *bad_rb_buffer,
1239 int *bad_rb_size,
1240 int *last_valid_ctx_id)
1241{
1242 unsigned int good_rb_idx = 0, cmd_start_idx = 0;
1243 unsigned int val1 = 0;
1244 struct kgsl_context *k_ctxt;
1245 struct adreno_context *a_ctxt;
1246 unsigned int bad_rb_idx = 0;
1247 int copy_rb_contents = 0;
1248 unsigned int temp_rb_rptr;
1249 unsigned int size = rb->buffer_desc.size;
1250 unsigned int good_cmd_start_idx = 0;
1251
1252 /* Walk the rb from the context switch. Omit any commands
1253 * for an invalid context. */
1254 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1255 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1256
1257 if (KGSL_CMD_IDENTIFIER == val1) {
1258 /* Start is the NOP dword that comes before
1259 * KGSL_CMD_IDENTIFIER */
1260 cmd_start_idx = bad_rb_idx - 1;
1261 if (copy_rb_contents)
1262 good_cmd_start_idx = good_rb_idx - 1;
1263 }
1264
1265 /* check for context switch indicator */
1266 if (val1 == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1267 unsigned int temp_idx, val2;
1268 /* increment by 3 to get to the context_id */
1269 temp_rb_rptr = rb_rptr + (3 * sizeof(unsigned int)) %
1270 size;
1271 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1272 temp_rb_rptr);
1273
1274 /* if context switches to a context that did not cause
1275 * hang then start saving the rb contents as those
1276 * commands can be executed */
1277 k_ctxt = idr_find(&rb->device->context_idr, val2);
1278 if (k_ctxt) {
1279 a_ctxt = k_ctxt->devctxt;
1280
1281 /* If we are changing to a good context and were not
1282 * copying commands then copy over commands to the good
1283 * context */
1284 if (!copy_rb_contents && ((k_ctxt &&
1285 !(a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) ||
1286 !k_ctxt)) {
1287 for (temp_idx = cmd_start_idx;
1288 temp_idx < bad_rb_idx;
1289 temp_idx++)
1290 temp_rb_buffer[good_rb_idx++] =
1291 bad_rb_buffer[temp_idx];
1292 *last_valid_ctx_id = val2;
1293 copy_rb_contents = 1;
1294 } else if (copy_rb_contents && k_ctxt &&
1295 (a_ctxt->flags & CTXT_FLAGS_GPU_HANG)) {
1296 /* If we are changing to bad context then remove
1297 * the dwords we copied for this sequence from
1298 * the good buffer */
1299 good_rb_idx = good_cmd_start_idx;
1300 copy_rb_contents = 0;
1301 }
1302 }
1303 }
1304
1305 if (copy_rb_contents)
1306 temp_rb_buffer[good_rb_idx++] = val1;
1307 /* Copy both good and bad commands for replay to the bad
1308 * buffer */
1309 bad_rb_buffer[bad_rb_idx++] = val1;
1310
1311 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr, size);
1312 }
1313 *rb_size = good_rb_idx;
1314 *bad_rb_size = bad_rb_idx;
1315}
1316
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001317int adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
Shubhraprakash Dasba6c70b2012-05-31 02:53:06 -06001318 struct adreno_recovery_data *rec_data)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001319{
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001320 int status;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001321 struct kgsl_device *device = rb->device;
Shubhraprakash Dasadb16022012-05-31 16:19:37 -06001322 unsigned int rb_rptr = rb->wptr * sizeof(unsigned int);
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001323 struct kgsl_context *context;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001324 struct adreno_context *adreno_context;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001325
Shubhraprakash Dasadb16022012-05-31 16:19:37 -06001326 context = idr_find(&device->context_idr, rec_data->context_id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001327
Shubhraprakash Das6f6ecb32012-06-13 12:17:11 -06001328 /* Look for the command stream that is right after the global eop */
1329 status = _find_cmd_seq_after_eop_ts(rb, &rb_rptr,
1330 rec_data->global_eop + 1, false);
Shubhraprakash Dasbb7b32a2012-06-04 15:36:39 -06001331 if (status)
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001332 goto done;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001333
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001334 if (context) {
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001335 adreno_context = context->devctxt;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001336
1337 if (adreno_context->flags & CTXT_FLAGS_PREAMBLE) {
1338 if (rec_data->ib1) {
1339 status = _find_hanging_ib_sequence(rb, &rb_rptr,
1340 rec_data->ib1);
1341 if (status)
1342 goto copy_rb_contents;
1343 }
1344 _turn_preamble_on_for_ib_seq(rb, rb_rptr);
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001345 } else {
1346 status = -EINVAL;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001347 }
1348 }
1349
1350copy_rb_contents:
Shubhraprakash Das1d577fe2012-05-31 18:28:22 -06001351 _copy_valid_rb_content(rb, rb_rptr, rec_data->rb_buffer,
1352 &rec_data->rb_size,
1353 rec_data->bad_rb_buffer,
1354 &rec_data->bad_rb_size,
1355 &rec_data->last_valid_ctx_id);
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001356 /* If we failed to get the hanging IB sequence then we cannot execute
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001357 * commands from the bad context or preambles not supported */
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001358 if (status) {
1359 rec_data->bad_rb_size = 0;
1360 status = 0;
1361 }
Shubhraprakash Das32240ef2012-06-06 20:27:46 -06001362 /* If there is no context then that means there are no commands for
1363 * good case */
1364 if (!context)
1365 rec_data->rb_size = 0;
Shubhraprakash Das2a85f1f2012-06-04 17:01:39 -06001366done:
1367 return status;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001368}
1369
1370void
1371adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1372 int num_rb_contents)
1373{
1374 int i;
1375 unsigned int *ringcmds;
1376 unsigned int rcmd_gpu;
1377
1378 if (!num_rb_contents)
1379 return;
1380
1381 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1382 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1383 rb->rptr = 0;
1384 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1385 }
1386 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1387 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1388 for (i = 0; i < num_rb_contents; i++)
1389 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1390 rb->wptr += num_rb_contents;
1391 adreno_ringbuffer_submit(rb);
1392}