blob: 0349be77af39c69710443b3cb83ce1bf398d69be [file] [log] [blame]
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800pci
23 Abstract: Data structures and registers for the rt2800pci module.
24 Supported chipsets: RT2800E & RT2800ED.
25 */
26
27#ifndef RT2800PCI_H
28#define RT2800PCI_H
29
Bartlomiej Zolnierkiewicz9ca21eb2009-11-04 18:33:13 +010030static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
31 const unsigned int offset,
32 u32 *value)
33{
34 rt2x00pci_register_read(rt2x00dev, offset, value);
35}
36
37static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
38 const unsigned int offset,
39 u32 value)
40{
41 rt2x00pci_register_write(rt2x00dev, offset, value);
42}
43
44static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
45 const unsigned int offset,
46 u32 value)
47{
48 rt2x00pci_register_write(rt2x00dev, offset, value);
49}
50
Ivo van Doorna9b3a9f2009-10-15 22:04:14 +020051/*
52 * RF chip defines.
53 *
54 * RF2820 2.4G 2T3R
55 * RF2850 2.4G/5G 2T3R
56 * RF2720 2.4G 1T2R
57 * RF2750 2.4G/5G 1T2R
58 * RF3020 2.4G 1T1R
59 * RF2020 2.4G B/G
60 * RF3021 2.4G 1T2R
61 * RF3022 2.4G 2T2R
62 * RF3052 2.4G 2T2R
63 */
64#define RF2820 0x0001
65#define RF2850 0x0002
66#define RF2720 0x0003
67#define RF2750 0x0004
68#define RF3020 0x0005
69#define RF2020 0x0006
70#define RF3021 0x0007
71#define RF3022 0x0008
72#define RF3052 0x0009
73
74/*
75 * RT2860 version
76 */
77#define RT2860C_VERSION 0x28600100
78#define RT2860D_VERSION 0x28600101
79#define RT2880E_VERSION 0x28720200
80#define RT2883_VERSION 0x28830300
81#define RT3070_VERSION 0x30700200
82
83/*
84 * Signal information.
85 * Default offset is required for RSSI <-> dBm conversion.
86 */
87#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
88
89/*
90 * Register layout information.
91 */
92#define CSR_REG_BASE 0x1000
93#define CSR_REG_SIZE 0x0800
94#define EEPROM_BASE 0x0000
95#define EEPROM_SIZE 0x0110
96#define BBP_BASE 0x0000
97#define BBP_SIZE 0x0080
98#define RF_BASE 0x0004
99#define RF_SIZE 0x0010
100
101/*
102 * Number of TX queues.
103 */
104#define NUM_TX_QUEUES 4
105
106/*
107 * PCI registers.
108 */
109
110/*
111 * E2PROM_CSR: EEPROM control register.
112 * RELOAD: Write 1 to reload eeprom content.
113 * TYPE: 0: 93c46, 1:93c66.
114 * LOAD_STATUS: 1:loading, 0:done.
115 */
116#define E2PROM_CSR 0x0004
117#define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
118#define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
119#define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
120#define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
121#define E2PROM_CSR_TYPE FIELD32(0x00000030)
122#define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
123#define E2PROM_CSR_RELOAD FIELD32(0x00000080)
124
125/*
126 * INT_SOURCE_CSR: Interrupt source register.
127 * Write one to clear corresponding bit.
128 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
129 */
130#define INT_SOURCE_CSR 0x0200
131#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
132#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
133#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
134#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
135#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
136#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
137#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
138#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
139#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
140#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
141#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
142#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
143#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
144#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
145#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
146#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
147#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
148#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
149
150/*
151 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
152 */
153#define INT_MASK_CSR 0x0204
154#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
155#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
156#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
157#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
158#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
159#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
160#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
161#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
162#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
163#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
164#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
165#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
166#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
167#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
168#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
169#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
170#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
171#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
172
173/*
174 * WPDMA_GLO_CFG
175 */
176#define WPDMA_GLO_CFG 0x0208
177#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
178#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
179#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
180#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
181#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
182#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
183#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
184#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
185#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
186
187/*
188 * WPDMA_RST_IDX
189 */
190#define WPDMA_RST_IDX 0x020c
191#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
192#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
193#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
194#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
195#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
196#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
197#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
198
199/*
200 * DELAY_INT_CFG
201 */
202#define DELAY_INT_CFG 0x0210
203#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
204#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
205#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
206#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
207#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
208#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
209
210/*
211 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
212 * AIFSN0: AC_BE
213 * AIFSN1: AC_BK
214 * AIFSN1: AC_VI
215 * AIFSN1: AC_VO
216 */
217#define WMM_AIFSN_CFG 0x0214
218#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
219#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
220#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
221#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
222
223/*
224 * WMM_CWMIN_CSR: CWmin for each EDCA AC
225 * CWMIN0: AC_BE
226 * CWMIN1: AC_BK
227 * CWMIN1: AC_VI
228 * CWMIN1: AC_VO
229 */
230#define WMM_CWMIN_CFG 0x0218
231#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
232#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
233#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
234#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
235
236/*
237 * WMM_CWMAX_CSR: CWmax for each EDCA AC
238 * CWMAX0: AC_BE
239 * CWMAX1: AC_BK
240 * CWMAX1: AC_VI
241 * CWMAX1: AC_VO
242 */
243#define WMM_CWMAX_CFG 0x021c
244#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
245#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
246#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
247#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
248
249/*
250 * AC_TXOP0: AC_BK/AC_BE TXOP register
251 * AC0TXOP: AC_BK in unit of 32us
252 * AC1TXOP: AC_BE in unit of 32us
253 */
254#define WMM_TXOP0_CFG 0x0220
255#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
256#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
257
258/*
259 * AC_TXOP1: AC_VO/AC_VI TXOP register
260 * AC2TXOP: AC_VI in unit of 32us
261 * AC3TXOP: AC_VO in unit of 32us
262 */
263#define WMM_TXOP1_CFG 0x0224
264#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
265#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
266
267/*
268 * GPIO_CTRL_CFG:
269 */
270#define GPIO_CTRL_CFG 0x0228
271#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
272#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
273#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
274#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
275#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
276#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
277#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
278#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
279#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
280
281/*
282 * MCU_CMD_CFG
283 */
284#define MCU_CMD_CFG 0x022c
285
286/*
287 * AC_BK register offsets
288 */
289#define TX_BASE_PTR0 0x0230
290#define TX_MAX_CNT0 0x0234
291#define TX_CTX_IDX0 0x0238
292#define TX_DTX_IDX0 0x023c
293
294/*
295 * AC_BE register offsets
296 */
297#define TX_BASE_PTR1 0x0240
298#define TX_MAX_CNT1 0x0244
299#define TX_CTX_IDX1 0x0248
300#define TX_DTX_IDX1 0x024c
301
302/*
303 * AC_VI register offsets
304 */
305#define TX_BASE_PTR2 0x0250
306#define TX_MAX_CNT2 0x0254
307#define TX_CTX_IDX2 0x0258
308#define TX_DTX_IDX2 0x025c
309
310/*
311 * AC_VO register offsets
312 */
313#define TX_BASE_PTR3 0x0260
314#define TX_MAX_CNT3 0x0264
315#define TX_CTX_IDX3 0x0268
316#define TX_DTX_IDX3 0x026c
317
318/*
319 * HCCA register offsets
320 */
321#define TX_BASE_PTR4 0x0270
322#define TX_MAX_CNT4 0x0274
323#define TX_CTX_IDX4 0x0278
324#define TX_DTX_IDX4 0x027c
325
326/*
327 * MGMT register offsets
328 */
329#define TX_BASE_PTR5 0x0280
330#define TX_MAX_CNT5 0x0284
331#define TX_CTX_IDX5 0x0288
332#define TX_DTX_IDX5 0x028c
333
334/*
335 * Queue register offset macros
336 */
337#define TX_QUEUE_REG_OFFSET 0x10
338#define TX_BASE_PTR(__x) TX_BASE_PTR0 + ((__x) * TX_QUEUE_REG_OFFSET)
339#define TX_MAX_CNT(__x) TX_MAX_CNT0 + ((__x) * TX_QUEUE_REG_OFFSET)
340#define TX_CTX_IDX(__x) TX_CTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
341#define TX_DTX_IDX(__x) TX_DTX_IDX0 + ((__x) * TX_QUEUE_REG_OFFSET)
342
343/*
344 * RX register offsets
345 */
346#define RX_BASE_PTR 0x0290
347#define RX_MAX_CNT 0x0294
348#define RX_CRX_IDX 0x0298
349#define RX_DRX_IDX 0x029c
350
351/*
352 * PBF_SYS_CTRL
353 * HOST_RAM_WRITE: enable Host program ram write selection
354 */
355#define PBF_SYS_CTRL 0x0400
356#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
357#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
358
359/*
360 * HOST-MCU shared memory
361 */
362#define HOST_CMD_CSR 0x0404
363#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
364
365/*
366 * PBF registers
367 * Most are for debug. Driver doesn't touch PBF register.
368 */
369#define PBF_CFG 0x0408
370#define PBF_MAX_PCNT 0x040c
371#define PBF_CTRL 0x0410
372#define PBF_INT_STA 0x0414
373#define PBF_INT_ENA 0x0418
374
375/*
376 * BCN_OFFSET0:
377 */
378#define BCN_OFFSET0 0x042c
379#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
380#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
381#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
382#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
383
384/*
385 * BCN_OFFSET1:
386 */
387#define BCN_OFFSET1 0x0430
388#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
389#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
390#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
391#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
392
393/*
394 * PBF registers
395 * Most are for debug. Driver doesn't touch PBF register.
396 */
397#define TXRXQ_PCNT 0x0438
398#define PBF_DBG 0x043c
399
400/*
401 * RF registers
402 */
403#define RF_CSR_CFG 0x0500
404#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
405#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
406#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
407#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
408
409/*
410 * EFUSE_CSR: RT3090 EEPROM
411 */
412#define EFUSE_CTRL 0x0580
413#define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
414#define EFUSE_CTRL_MODE FIELD32(0x000000c0)
415#define EFUSE_CTRL_KICK FIELD32(0x40000000)
416
417/*
418 * EFUSE_DATA0
419 */
420#define EFUSE_DATA0 0x0590
421
422/*
423 * EFUSE_DATA1
424 */
425#define EFUSE_DATA1 0x0594
426
427/*
428 * EFUSE_DATA2
429 */
430#define EFUSE_DATA2 0x0598
431
432/*
433 * EFUSE_DATA3
434 */
435#define EFUSE_DATA3 0x059c
436
437/*
438 * MAC Control/Status Registers(CSR).
439 * Some values are set in TU, whereas 1 TU == 1024 us.
440 */
441
442/*
443 * MAC_CSR0: ASIC revision number.
444 * ASIC_REV: 0
445 * ASIC_VER: 2860
446 */
447#define MAC_CSR0 0x1000
448#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
449#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
450
451/*
452 * MAC_SYS_CTRL:
453 */
454#define MAC_SYS_CTRL 0x1004
455#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
456#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
457#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
458#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
459#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
460#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
461#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
462#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
463
464/*
465 * MAC_ADDR_DW0: STA MAC register 0
466 */
467#define MAC_ADDR_DW0 0x1008
468#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
469#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
470#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
471#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
472
473/*
474 * MAC_ADDR_DW1: STA MAC register 1
475 * UNICAST_TO_ME_MASK:
476 * Used to mask off bits from byte 5 of the MAC address
477 * to determine the UNICAST_TO_ME bit for RX frames.
478 * The full mask is complemented by BSS_ID_MASK:
479 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
480 */
481#define MAC_ADDR_DW1 0x100c
482#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
483#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
484#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
485
486/*
487 * MAC_BSSID_DW0: BSSID register 0
488 */
489#define MAC_BSSID_DW0 0x1010
490#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
491#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
492#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
493#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
494
495/*
496 * MAC_BSSID_DW1: BSSID register 1
497 * BSS_ID_MASK:
498 * 0: 1-BSSID mode (BSS index = 0)
499 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
500 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
501 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
502 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
503 * BSSID. This will make sure that those bits will be ignored
504 * when determining the MY_BSS of RX frames.
505 */
506#define MAC_BSSID_DW1 0x1014
507#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
508#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
509#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
510#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
511
512/*
513 * MAX_LEN_CFG: Maximum frame length register.
514 * MAX_MPDU: rt2860b max 16k bytes
515 * MAX_PSDU: Maximum PSDU length
516 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
517 */
518#define MAX_LEN_CFG 0x1018
519#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
520#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
521#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
522#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
523
524/*
525 * BBP_CSR_CFG: BBP serial control register
526 * VALUE: Register value to program into BBP
527 * REG_NUM: Selected BBP register
528 * READ_CONTROL: 0 write BBP, 1 read BBP
529 * BUSY: ASIC is busy executing BBP commands
530 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
531 * BBP_RW_MODE: 0 serial, 1 paralell
532 */
533#define BBP_CSR_CFG 0x101c
534#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
535#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
536#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
537#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
538#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
539#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
540
541/*
542 * RF_CSR_CFG0: RF control register
543 * REGID_AND_VALUE: Register value to program into RF
544 * BITWIDTH: Selected RF register
545 * STANDBYMODE: 0 high when standby, 1 low when standby
546 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
547 * BUSY: ASIC is busy executing RF commands
548 */
549#define RF_CSR_CFG0 0x1020
550#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
551#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
552#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
553#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
554#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
555#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
556
557/*
558 * RF_CSR_CFG1: RF control register
559 * REGID_AND_VALUE: Register value to program into RF
560 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
561 * 0: 3 system clock cycle (37.5usec)
562 * 1: 5 system clock cycle (62.5usec)
563 */
564#define RF_CSR_CFG1 0x1024
565#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
566#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
567
568/*
569 * RF_CSR_CFG2: RF control register
570 * VALUE: Register value to program into RF
571 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
572 * 0: 3 system clock cycle (37.5usec)
573 * 1: 5 system clock cycle (62.5usec)
574 */
575#define RF_CSR_CFG2 0x1028
576#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
577
578/*
579 * LED_CFG: LED control
580 * color LED's:
581 * 0: off
582 * 1: blinking upon TX2
583 * 2: periodic slow blinking
584 * 3: always on
585 * LED polarity:
586 * 0: active low
587 * 1: active high
588 */
589#define LED_CFG 0x102c
590#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
591#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
592#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
593#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
594#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
595#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
596#define LED_CFG_LED_POLAR FIELD32(0x40000000)
597
598/*
599 * XIFS_TIME_CFG: MAC timing
600 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
601 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
602 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
603 * when MAC doesn't reference BBP signal BBRXEND
604 * EIFS: unit 1us
605 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
606 *
607 */
608#define XIFS_TIME_CFG 0x1100
609#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
610#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
611#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
612#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
613#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
614
615/*
616 * BKOFF_SLOT_CFG:
617 */
618#define BKOFF_SLOT_CFG 0x1104
619#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
620#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
621
622/*
623 * NAV_TIME_CFG:
624 */
625#define NAV_TIME_CFG 0x1108
626#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
627#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
628#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
629#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
630
631/*
632 * CH_TIME_CFG: count as channel busy
633 */
634#define CH_TIME_CFG 0x110c
635
636/*
637 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
638 */
639#define PBF_LIFE_TIMER 0x1110
640
641/*
642 * BCN_TIME_CFG:
643 * BEACON_INTERVAL: in unit of 1/16 TU
644 * TSF_TICKING: Enable TSF auto counting
645 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
646 * BEACON_GEN: Enable beacon generator
647 */
648#define BCN_TIME_CFG 0x1114
649#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
650#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
651#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
652#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
653#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
654#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
655
656/*
657 * TBTT_SYNC_CFG:
658 */
659#define TBTT_SYNC_CFG 0x1118
660
661/*
662 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
663 */
664#define TSF_TIMER_DW0 0x111c
665#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
666
667/*
668 * TSF_TIMER_DW1: Local msb TSF timer, read-only
669 */
670#define TSF_TIMER_DW1 0x1120
671#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
672
673/*
674 * TBTT_TIMER: TImer remains till next TBTT, read-only
675 */
676#define TBTT_TIMER 0x1124
677
678/*
679 * INT_TIMER_CFG:
680 */
681#define INT_TIMER_CFG 0x1128
682
683/*
684 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
685 */
686#define INT_TIMER_EN 0x112c
687
688/*
689 * CH_IDLE_STA: channel idle time
690 */
691#define CH_IDLE_STA 0x1130
692
693/*
694 * CH_BUSY_STA: channel busy time
695 */
696#define CH_BUSY_STA 0x1134
697
698/*
699 * MAC_STATUS_CFG:
700 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
701 * if 1 or higher one of the 2 registers is busy.
702 */
703#define MAC_STATUS_CFG 0x1200
704#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
705
706/*
707 * PWR_PIN_CFG:
708 */
709#define PWR_PIN_CFG 0x1204
710
711/*
712 * AUTOWAKEUP_CFG: Manual power control / status register
713 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
714 * AUTOWAKE: 0:sleep, 1:awake
715 */
716#define AUTOWAKEUP_CFG 0x1208
717#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
718#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
719#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
720
721/*
722 * EDCA_AC0_CFG:
723 */
724#define EDCA_AC0_CFG 0x1300
725#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
726#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
727#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
728#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
729
730/*
731 * EDCA_AC1_CFG:
732 */
733#define EDCA_AC1_CFG 0x1304
734#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
735#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
736#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
737#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
738
739/*
740 * EDCA_AC2_CFG:
741 */
742#define EDCA_AC2_CFG 0x1308
743#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
744#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
745#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
746#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
747
748/*
749 * EDCA_AC3_CFG:
750 */
751#define EDCA_AC3_CFG 0x130c
752#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
753#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
754#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
755#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
756
757/*
758 * EDCA_TID_AC_MAP:
759 */
760#define EDCA_TID_AC_MAP 0x1310
761
762/*
763 * TX_PWR_CFG_0:
764 */
765#define TX_PWR_CFG_0 0x1314
766#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
767#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
768#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
769#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
770#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
771#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
772#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
773#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
774
775/*
776 * TX_PWR_CFG_1:
777 */
778#define TX_PWR_CFG_1 0x1318
779#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
780#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
781#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
782#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
783#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
784#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
785#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
786#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
787
788/*
789 * TX_PWR_CFG_2:
790 */
791#define TX_PWR_CFG_2 0x131c
792#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
793#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
794#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
795#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
796#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
797#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
798#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
799#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
800
801/*
802 * TX_PWR_CFG_3:
803 */
804#define TX_PWR_CFG_3 0x1320
805#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
806#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
807#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
808#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
809#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
810#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
811#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
812#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
813
814/*
815 * TX_PWR_CFG_4:
816 */
817#define TX_PWR_CFG_4 0x1324
818#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
819#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
820#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
821#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
822
823/*
824 * TX_PIN_CFG:
825 */
826#define TX_PIN_CFG 0x1328
827#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
828#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
829#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
830#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
831#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
832#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
833#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
834#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
835#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
836#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
837#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
838#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
839#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
840#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
841#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
842#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
843#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
844#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
845#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
846#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
847
848/*
849 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
850 */
851#define TX_BAND_CFG 0x132c
852#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
853#define TX_BAND_CFG_A FIELD32(0x00000002)
854#define TX_BAND_CFG_BG FIELD32(0x00000004)
855
856/*
857 * TX_SW_CFG0:
858 */
859#define TX_SW_CFG0 0x1330
860
861/*
862 * TX_SW_CFG1:
863 */
864#define TX_SW_CFG1 0x1334
865
866/*
867 * TX_SW_CFG2:
868 */
869#define TX_SW_CFG2 0x1338
870
871/*
872 * TXOP_THRES_CFG:
873 */
874#define TXOP_THRES_CFG 0x133c
875
876/*
877 * TXOP_CTRL_CFG:
878 */
879#define TXOP_CTRL_CFG 0x1340
880
881/*
882 * TX_RTS_CFG:
883 * RTS_THRES: unit:byte
884 * RTS_FBK_EN: enable rts rate fallback
885 */
886#define TX_RTS_CFG 0x1344
887#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
888#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
889#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
890
891/*
892 * TX_TIMEOUT_CFG:
893 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
894 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
895 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
896 * it is recommended that:
897 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
898 */
899#define TX_TIMEOUT_CFG 0x1348
900#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
901#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
902#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
903
904/*
905 * TX_RTY_CFG:
906 * SHORT_RTY_LIMIT: short retry limit
907 * LONG_RTY_LIMIT: long retry limit
908 * LONG_RTY_THRE: Long retry threshoold
909 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
910 * 0:expired by retry limit, 1: expired by mpdu life timer
911 * AGG_RTY_MODE: Aggregate MPDU retry mode
912 * 0:expired by retry limit, 1: expired by mpdu life timer
913 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
914 */
915#define TX_RTY_CFG 0x134c
916#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
917#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
918#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
919#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
920#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
921#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
922
923/*
924 * TX_LINK_CFG:
925 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
926 * MFB_ENABLE: TX apply remote MFB 1:enable
927 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
928 * 0: not apply remote remote unsolicit (MFS=7)
929 * TX_MRQ_EN: MCS request TX enable
930 * TX_RDG_EN: RDG TX enable
931 * TX_CF_ACK_EN: Piggyback CF-ACK enable
932 * REMOTE_MFB: remote MCS feedback
933 * REMOTE_MFS: remote MCS feedback sequence number
934 */
935#define TX_LINK_CFG 0x1350
936#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
937#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
938#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
939#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
940#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
941#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
942#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
943#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
944
945/*
946 * HT_FBK_CFG0:
947 */
948#define HT_FBK_CFG0 0x1354
949#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
950#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
951#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
952#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
953#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
954#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
955#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
956#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
957
958/*
959 * HT_FBK_CFG1:
960 */
961#define HT_FBK_CFG1 0x1358
962#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
963#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
964#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
965#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
966#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
967#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
968#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
969#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
970
971/*
972 * LG_FBK_CFG0:
973 */
974#define LG_FBK_CFG0 0x135c
975#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
976#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
977#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
978#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
979#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
980#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
981#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
982#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
983
984/*
985 * LG_FBK_CFG1:
986 */
987#define LG_FBK_CFG1 0x1360
988#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
989#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
990#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
991#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
992
993/*
994 * CCK_PROT_CFG: CCK Protection
995 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
996 * PROTECT_CTRL: Protection control frame type for CCK TX
997 * 0:none, 1:RTS/CTS, 2:CTS-to-self
998 * PROTECT_NAV: TXOP protection type for CCK TX
999 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1000 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1001 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1002 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1003 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1004 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1005 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1006 * RTS_TH_EN: RTS threshold enable on CCK TX
1007 */
1008#define CCK_PROT_CFG 0x1364
1009#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1010#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1011#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1012#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1013#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1014#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1015#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1016#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1017#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1018#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1019
1020/*
1021 * OFDM_PROT_CFG: OFDM Protection
1022 */
1023#define OFDM_PROT_CFG 0x1368
1024#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1025#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1026#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1027#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1028#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1029#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1030#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1031#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1032#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1033#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1034
1035/*
1036 * MM20_PROT_CFG: MM20 Protection
1037 */
1038#define MM20_PROT_CFG 0x136c
1039#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1040#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1041#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1042#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1043#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1044#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1045#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1046#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1047#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1048#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1049
1050/*
1051 * MM40_PROT_CFG: MM40 Protection
1052 */
1053#define MM40_PROT_CFG 0x1370
1054#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1055#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1056#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1057#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1058#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1059#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1060#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1061#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1062#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1063#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1064
1065/*
1066 * GF20_PROT_CFG: GF20 Protection
1067 */
1068#define GF20_PROT_CFG 0x1374
1069#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1070#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1071#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1072#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1073#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1074#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1075#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1076#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1077#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1078#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1079
1080/*
1081 * GF40_PROT_CFG: GF40 Protection
1082 */
1083#define GF40_PROT_CFG 0x1378
1084#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1085#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1086#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1087#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1088#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1089#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1090#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1091#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1092#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1093#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1094
1095/*
1096 * EXP_CTS_TIME:
1097 */
1098#define EXP_CTS_TIME 0x137c
1099
1100/*
1101 * EXP_ACK_TIME:
1102 */
1103#define EXP_ACK_TIME 0x1380
1104
1105/*
1106 * RX_FILTER_CFG: RX configuration register.
1107 */
1108#define RX_FILTER_CFG 0x1400
1109#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1110#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1111#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1112#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1113#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1114#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1115#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1116#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1117#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1118#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1119#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1120#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1121#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1122#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1123#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1124#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1125#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1126
1127/*
1128 * AUTO_RSP_CFG:
1129 * AUTORESPONDER: 0: disable, 1: enable
1130 * BAC_ACK_POLICY: 0:long, 1:short preamble
1131 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1132 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1133 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1134 * DUAL_CTS_EN: Power bit value in control frame
1135 * ACK_CTS_PSM_BIT:Power bit value in control frame
1136 */
1137#define AUTO_RSP_CFG 0x1404
1138#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1139#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1140#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1141#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1142#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1143#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1144#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1145
1146/*
1147 * LEGACY_BASIC_RATE:
1148 */
1149#define LEGACY_BASIC_RATE 0x1408
1150
1151/*
1152 * HT_BASIC_RATE:
1153 */
1154#define HT_BASIC_RATE 0x140c
1155
1156/*
1157 * HT_CTRL_CFG:
1158 */
1159#define HT_CTRL_CFG 0x1410
1160
1161/*
1162 * SIFS_COST_CFG:
1163 */
1164#define SIFS_COST_CFG 0x1414
1165
1166/*
1167 * RX_PARSER_CFG:
1168 * Set NAV for all received frames
1169 */
1170#define RX_PARSER_CFG 0x1418
1171
1172/*
1173 * TX_SEC_CNT0:
1174 */
1175#define TX_SEC_CNT0 0x1500
1176
1177/*
1178 * RX_SEC_CNT0:
1179 */
1180#define RX_SEC_CNT0 0x1504
1181
1182/*
1183 * CCMP_FC_MUTE:
1184 */
1185#define CCMP_FC_MUTE 0x1508
1186
1187/*
1188 * TXOP_HLDR_ADDR0:
1189 */
1190#define TXOP_HLDR_ADDR0 0x1600
1191
1192/*
1193 * TXOP_HLDR_ADDR1:
1194 */
1195#define TXOP_HLDR_ADDR1 0x1604
1196
1197/*
1198 * TXOP_HLDR_ET:
1199 */
1200#define TXOP_HLDR_ET 0x1608
1201
1202/*
1203 * QOS_CFPOLL_RA_DW0:
1204 */
1205#define QOS_CFPOLL_RA_DW0 0x160c
1206
1207/*
1208 * QOS_CFPOLL_RA_DW1:
1209 */
1210#define QOS_CFPOLL_RA_DW1 0x1610
1211
1212/*
1213 * QOS_CFPOLL_QC:
1214 */
1215#define QOS_CFPOLL_QC 0x1614
1216
1217/*
1218 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1219 */
1220#define RX_STA_CNT0 0x1700
1221#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1222#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1223
1224/*
1225 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1226 */
1227#define RX_STA_CNT1 0x1704
1228#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1229#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1230
1231/*
1232 * RX_STA_CNT2:
1233 */
1234#define RX_STA_CNT2 0x1708
1235#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1236#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1237
1238/*
1239 * TX_STA_CNT0: TX Beacon count
1240 */
1241#define TX_STA_CNT0 0x170c
1242#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1243#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1244
1245/*
1246 * TX_STA_CNT1: TX tx count
1247 */
1248#define TX_STA_CNT1 0x1710
1249#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1250#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1251
1252/*
1253 * TX_STA_CNT2: TX tx count
1254 */
1255#define TX_STA_CNT2 0x1714
1256#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1257#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1258
1259/*
1260 * TX_STA_FIFO: TX Result for specific PID status fifo register
1261 */
1262#define TX_STA_FIFO 0x1718
1263#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1264#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1265#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1266#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1267#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1268#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1269#define TX_STA_FIFO_MCS FIELD32(0x007f0000)
1270#define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
1271
1272/*
1273 * TX_AGG_CNT: Debug counter
1274 */
1275#define TX_AGG_CNT 0x171c
1276#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1277#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1278
1279/*
1280 * TX_AGG_CNT0:
1281 */
1282#define TX_AGG_CNT0 0x1720
1283#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1284#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1285
1286/*
1287 * TX_AGG_CNT1:
1288 */
1289#define TX_AGG_CNT1 0x1724
1290#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1291#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1292
1293/*
1294 * TX_AGG_CNT2:
1295 */
1296#define TX_AGG_CNT2 0x1728
1297#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1298#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1299
1300/*
1301 * TX_AGG_CNT3:
1302 */
1303#define TX_AGG_CNT3 0x172c
1304#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1305#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1306
1307/*
1308 * TX_AGG_CNT4:
1309 */
1310#define TX_AGG_CNT4 0x1730
1311#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1312#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1313
1314/*
1315 * TX_AGG_CNT5:
1316 */
1317#define TX_AGG_CNT5 0x1734
1318#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1319#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1320
1321/*
1322 * TX_AGG_CNT6:
1323 */
1324#define TX_AGG_CNT6 0x1738
1325#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1326#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1327
1328/*
1329 * TX_AGG_CNT7:
1330 */
1331#define TX_AGG_CNT7 0x173c
1332#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1333#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1334
1335/*
1336 * MPDU_DENSITY_CNT:
1337 * TX_ZERO_DEL: TX zero length delimiter count
1338 * RX_ZERO_DEL: RX zero length delimiter count
1339 */
1340#define MPDU_DENSITY_CNT 0x1740
1341#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1342#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1343
1344/*
1345 * Security key table memory.
1346 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1347 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1348 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1349 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
1350 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1351 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
1352 */
1353#define MAC_WCID_BASE 0x1800
1354#define PAIRWISE_KEY_TABLE_BASE 0x4000
1355#define MAC_IVEIV_TABLE_BASE 0x6000
1356#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1357#define SHARED_KEY_TABLE_BASE 0x6c00
1358#define SHARED_KEY_MODE_BASE 0x7000
1359
1360#define MAC_WCID_ENTRY(__idx) \
1361 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1362#define PAIRWISE_KEY_ENTRY(__idx) \
1363 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1364#define MAC_IVEIV_ENTRY(__idx) \
1365 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1366#define MAC_WCID_ATTR_ENTRY(__idx) \
1367 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1368#define SHARED_KEY_ENTRY(__idx) \
1369 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1370#define SHARED_KEY_MODE_ENTRY(__idx) \
1371 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1372
1373struct mac_wcid_entry {
1374 u8 mac[6];
1375 u8 reserved[2];
1376} __attribute__ ((packed));
1377
1378struct hw_key_entry {
1379 u8 key[16];
1380 u8 tx_mic[8];
1381 u8 rx_mic[8];
1382} __attribute__ ((packed));
1383
1384struct mac_iveiv_entry {
1385 u8 iv[8];
1386} __attribute__ ((packed));
1387
1388/*
1389 * MAC_WCID_ATTRIBUTE:
1390 */
1391#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1392#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1393#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1394#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1395
1396/*
1397 * SHARED_KEY_MODE:
1398 */
1399#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1400#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1401#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1402#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1403#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1404#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1405#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1406#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1407
1408/*
1409 * HOST-MCU communication
1410 */
1411
1412/*
1413 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1414 */
1415#define H2M_MAILBOX_CSR 0x7010
1416#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1417#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1418#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1419#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1420
1421/*
1422 * H2M_MAILBOX_CID:
1423 */
1424#define H2M_MAILBOX_CID 0x7014
1425#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1426#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1427#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1428#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
1429
1430/*
1431 * H2M_MAILBOX_STATUS:
1432 */
1433#define H2M_MAILBOX_STATUS 0x701c
1434
1435/*
1436 * H2M_INT_SRC:
1437 */
1438#define H2M_INT_SRC 0x7024
1439
1440/*
1441 * H2M_BBP_AGENT:
1442 */
1443#define H2M_BBP_AGENT 0x7028
1444
1445/*
1446 * MCU_LEDCS: LED control for MCU Mailbox.
1447 */
1448#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1449#define MCU_LEDCS_POLARITY FIELD8(0x01)
1450
1451/*
1452 * HW_CS_CTS_BASE:
1453 * Carrier-sense CTS frame base address.
1454 * It's where mac stores carrier-sense frame for carrier-sense function.
1455 */
1456#define HW_CS_CTS_BASE 0x7700
1457
1458/*
1459 * HW_DFS_CTS_BASE:
1460 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1461 */
1462#define HW_DFS_CTS_BASE 0x7780
1463
1464/*
1465 * TXRX control registers - base address 0x3000
1466 */
1467
1468/*
1469 * TXRX_CSR1:
1470 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1471 */
1472#define TXRX_CSR1 0x77d0
1473
1474/*
1475 * HW_DEBUG_SETTING_BASE:
1476 * since NULL frame won't be that long (256 byte)
1477 * We steal 16 tail bytes to save debugging settings
1478 */
1479#define HW_DEBUG_SETTING_BASE 0x77f0
1480#define HW_DEBUG_SETTING_BASE2 0x7770
1481
1482/*
1483 * HW_BEACON_BASE
1484 * In order to support maximum 8 MBSS and its maximum length
1485 * is 512 bytes for each beacon
1486 * Three section discontinue memory segments will be used.
1487 * 1. The original region for BCN 0~3
1488 * 2. Extract memory from FCE table for BCN 4~5
1489 * 3. Extract memory from Pair-wise key table for BCN 6~7
1490 * It occupied those memory of wcid 238~253 for BCN 6
1491 * and wcid 222~237 for BCN 7
1492 *
1493 * IMPORTANT NOTE: Not sure why legacy driver does this,
1494 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1495 */
1496#define HW_BEACON_BASE0 0x7800
1497#define HW_BEACON_BASE1 0x7a00
1498#define HW_BEACON_BASE2 0x7c00
1499#define HW_BEACON_BASE3 0x7e00
1500#define HW_BEACON_BASE4 0x7200
1501#define HW_BEACON_BASE5 0x7400
1502#define HW_BEACON_BASE6 0x5dc0
1503#define HW_BEACON_BASE7 0x5bc0
1504
1505#define HW_BEACON_OFFSET(__index) \
1506 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1507 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1508 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1509
1510/*
1511 * 8051 firmware image.
1512 */
1513#define FIRMWARE_RT2860 "rt2860.bin"
1514#define FIRMWARE_IMAGE_BASE 0x2000
1515
1516/*
1517 * BBP registers.
1518 * The wordsize of the BBP is 8 bits.
1519 */
1520
1521/*
1522 * BBP 1: TX Antenna
1523 */
1524#define BBP1_TX_POWER FIELD8(0x07)
1525#define BBP1_TX_ANTENNA FIELD8(0x18)
1526
1527/*
1528 * BBP 3: RX Antenna
1529 */
1530#define BBP3_RX_ANTENNA FIELD8(0x18)
1531#define BBP3_HT40_PLUS FIELD8(0x20)
1532
1533/*
1534 * BBP 4: Bandwidth
1535 */
1536#define BBP4_TX_BF FIELD8(0x01)
1537#define BBP4_BANDWIDTH FIELD8(0x18)
1538
1539/*
1540 * RFCSR registers
1541 * The wordsize of the RFCSR is 8 bits.
1542 */
1543
1544/*
1545 * RFCSR 6:
1546 */
1547#define RFCSR6_R FIELD8(0x03)
1548
1549/*
1550 * RFCSR 7:
1551 */
1552#define RFCSR7_RF_TUNING FIELD8(0x01)
1553
1554/*
1555 * RFCSR 12:
1556 */
1557#define RFCSR12_TX_POWER FIELD8(0x1f)
1558
1559/*
1560 * RFCSR 22:
1561 */
1562#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1563
1564/*
1565 * RFCSR 23:
1566 */
1567#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1568
1569/*
1570 * RFCSR 30:
1571 */
1572#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1573
1574/*
1575 * RF registers
1576 */
1577
1578/*
1579 * RF 2
1580 */
1581#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1582#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1583#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1584
1585/*
1586 * RF 3
1587 */
1588#define RF3_TXPOWER_G FIELD32(0x00003e00)
1589#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1590#define RF3_TXPOWER_A FIELD32(0x00003c00)
1591
1592/*
1593 * RF 4
1594 */
1595#define RF4_TXPOWER_G FIELD32(0x000007c0)
1596#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1597#define RF4_TXPOWER_A FIELD32(0x00000780)
1598#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1599#define RF4_HT40 FIELD32(0x00200000)
1600
1601/*
1602 * EEPROM content.
1603 * The wordsize of the EEPROM is 16 bits.
1604 */
1605
1606/*
1607 * EEPROM Version
1608 */
1609#define EEPROM_VERSION 0x0001
1610#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1611#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1612
1613/*
1614 * HW MAC address.
1615 */
1616#define EEPROM_MAC_ADDR_0 0x0002
1617#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1618#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1619#define EEPROM_MAC_ADDR_1 0x0003
1620#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1621#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1622#define EEPROM_MAC_ADDR_2 0x0004
1623#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1624#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1625
1626/*
1627 * EEPROM ANTENNA config
1628 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1629 * TXPATH: 1: 1T, 2: 2T
1630 */
1631#define EEPROM_ANTENNA 0x001a
1632#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1633#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1634#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1635
1636/*
1637 * EEPROM NIC config
1638 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1639 */
1640#define EEPROM_NIC 0x001b
1641#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1642#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1643#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1644#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1645#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1646#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1647#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1648#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1649#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1650#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1651
1652/*
1653 * EEPROM frequency
1654 */
1655#define EEPROM_FREQ 0x001d
1656#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1657#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1658#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1659
1660/*
1661 * EEPROM LED
1662 * POLARITY_RDY_G: Polarity RDY_G setting.
1663 * POLARITY_RDY_A: Polarity RDY_A setting.
1664 * POLARITY_ACT: Polarity ACT setting.
1665 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1666 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1667 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1668 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1669 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1670 * LED_MODE: Led mode.
1671 */
1672#define EEPROM_LED1 0x001e
1673#define EEPROM_LED2 0x001f
1674#define EEPROM_LED3 0x0020
1675#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1676#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1677#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1678#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1679#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1680#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1681#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1682#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1683#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1684
1685/*
1686 * EEPROM LNA
1687 */
1688#define EEPROM_LNA 0x0022
1689#define EEPROM_LNA_BG FIELD16(0x00ff)
1690#define EEPROM_LNA_A0 FIELD16(0xff00)
1691
1692/*
1693 * EEPROM RSSI BG offset
1694 */
1695#define EEPROM_RSSI_BG 0x0023
1696#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1697#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1698
1699/*
1700 * EEPROM RSSI BG2 offset
1701 */
1702#define EEPROM_RSSI_BG2 0x0024
1703#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1704#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1705
1706/*
1707 * EEPROM RSSI A offset
1708 */
1709#define EEPROM_RSSI_A 0x0025
1710#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1711#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1712
1713/*
1714 * EEPROM RSSI A2 offset
1715 */
1716#define EEPROM_RSSI_A2 0x0026
1717#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1718#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1719
1720/*
1721 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1722 * This is delta in 40MHZ.
1723 * VALUE: Tx Power dalta value (MAX=4)
1724 * TYPE: 1: Plus the delta value, 0: minus the delta value
1725 * TXPOWER: Enable:
1726 */
1727#define EEPROM_TXPOWER_DELTA 0x0028
1728#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1729#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1730#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1731
1732/*
1733 * EEPROM TXPOWER 802.11BG
1734 */
1735#define EEPROM_TXPOWER_BG1 0x0029
1736#define EEPROM_TXPOWER_BG2 0x0030
1737#define EEPROM_TXPOWER_BG_SIZE 7
1738#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1739#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1740
1741/*
1742 * EEPROM TXPOWER 802.11A
1743 */
1744#define EEPROM_TXPOWER_A1 0x003c
1745#define EEPROM_TXPOWER_A2 0x0053
1746#define EEPROM_TXPOWER_A_SIZE 6
1747#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1748#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1749
1750/*
1751 * EEPROM TXpower byrate: 20MHZ power
1752 */
1753#define EEPROM_TXPOWER_BYRATE 0x006f
1754
1755/*
1756 * EEPROM BBP.
1757 */
1758#define EEPROM_BBP_START 0x0078
1759#define EEPROM_BBP_SIZE 16
1760#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1761#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1762
1763/*
1764 * MCU mailbox commands.
1765 */
1766#define MCU_SLEEP 0x30
1767#define MCU_WAKEUP 0x31
1768#define MCU_RADIO_OFF 0x35
1769#define MCU_CURRENT 0x36
1770#define MCU_LED 0x50
1771#define MCU_LED_STRENGTH 0x51
1772#define MCU_LED_1 0x52
1773#define MCU_LED_2 0x53
1774#define MCU_LED_3 0x54
1775#define MCU_RADAR 0x60
1776#define MCU_BOOT_SIGNAL 0x72
1777#define MCU_BBP_SIGNAL 0x80
1778#define MCU_POWER_SAVE 0x83
1779
1780/*
1781 * MCU mailbox tokens
1782 */
1783#define TOKEN_WAKUP 3
1784
1785/*
1786 * DMA descriptor defines.
1787 */
1788#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1789#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1790#define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
1791#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1792
1793/*
1794 * TX descriptor format for TX, PRIO and Beacon Ring.
1795 */
1796
1797/*
1798 * Word0
1799 */
1800#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1801
1802/*
1803 * Word1
1804 */
1805#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1806#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1807#define TXD_W1_BURST FIELD32(0x00008000)
1808#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1809#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1810#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1811
1812/*
1813 * Word2
1814 */
1815#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1816
1817/*
1818 * Word3
1819 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1820 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1821 * 0:MGMT, 1:HCCA 2:EDCA
1822 */
1823#define TXD_W3_WIV FIELD32(0x01000000)
1824#define TXD_W3_QSEL FIELD32(0x06000000)
1825#define TXD_W3_TCO FIELD32(0x20000000)
1826#define TXD_W3_UCO FIELD32(0x40000000)
1827#define TXD_W3_ICO FIELD32(0x80000000)
1828
1829/*
1830 * TX WI structure
1831 */
1832
1833/*
1834 * Word0
1835 * FRAG: 1 To inform TKIP engine this is a fragment.
1836 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1837 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1838 * BW: Channel bandwidth 20MHz or 40 MHz
1839 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1840 */
1841#define TXWI_W0_FRAG FIELD32(0x00000001)
1842#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1843#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1844#define TXWI_W0_TS FIELD32(0x00000008)
1845#define TXWI_W0_AMPDU FIELD32(0x00000010)
1846#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1847#define TXWI_W0_TX_OP FIELD32(0x00000300)
1848#define TXWI_W0_MCS FIELD32(0x007f0000)
1849#define TXWI_W0_BW FIELD32(0x00800000)
1850#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1851#define TXWI_W0_STBC FIELD32(0x06000000)
1852#define TXWI_W0_IFS FIELD32(0x08000000)
1853#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1854
1855/*
1856 * Word1
1857 */
1858#define TXWI_W1_ACK FIELD32(0x00000001)
1859#define TXWI_W1_NSEQ FIELD32(0x00000002)
1860#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1861#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1862#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1863#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1864
1865/*
1866 * Word2
1867 */
1868#define TXWI_W2_IV FIELD32(0xffffffff)
1869
1870/*
1871 * Word3
1872 */
1873#define TXWI_W3_EIV FIELD32(0xffffffff)
1874
1875/*
1876 * RX descriptor format for RX Ring.
1877 */
1878
1879/*
1880 * Word0
1881 */
1882#define RXD_W0_SDP0 FIELD32(0xffffffff)
1883
1884/*
1885 * Word1
1886 */
1887#define RXD_W1_SDL1 FIELD32(0x00003fff)
1888#define RXD_W1_SDL0 FIELD32(0x3fff0000)
1889#define RXD_W1_LS0 FIELD32(0x40000000)
1890#define RXD_W1_DMA_DONE FIELD32(0x80000000)
1891
1892/*
1893 * Word2
1894 */
1895#define RXD_W2_SDP1 FIELD32(0xffffffff)
1896
1897/*
1898 * Word3
1899 * AMSDU: RX with 802.3 header, not 802.11 header.
1900 * DECRYPTED: This frame is being decrypted.
1901 */
1902#define RXD_W3_BA FIELD32(0x00000001)
1903#define RXD_W3_DATA FIELD32(0x00000002)
1904#define RXD_W3_NULLDATA FIELD32(0x00000004)
1905#define RXD_W3_FRAG FIELD32(0x00000008)
1906#define RXD_W3_UNICAST_TO_ME FIELD32(0x00000010)
1907#define RXD_W3_MULTICAST FIELD32(0x00000020)
1908#define RXD_W3_BROADCAST FIELD32(0x00000040)
1909#define RXD_W3_MY_BSS FIELD32(0x00000080)
1910#define RXD_W3_CRC_ERROR FIELD32(0x00000100)
1911#define RXD_W3_CIPHER_ERROR FIELD32(0x00000600)
1912#define RXD_W3_AMSDU FIELD32(0x00000800)
1913#define RXD_W3_HTC FIELD32(0x00001000)
1914#define RXD_W3_RSSI FIELD32(0x00002000)
1915#define RXD_W3_L2PAD FIELD32(0x00004000)
1916#define RXD_W3_AMPDU FIELD32(0x00008000)
1917#define RXD_W3_DECRYPTED FIELD32(0x00010000)
1918#define RXD_W3_PLCP_SIGNAL FIELD32(0x00020000)
1919#define RXD_W3_PLCP_RSSI FIELD32(0x00040000)
1920
1921/*
1922 * RX WI structure
1923 */
1924
1925/*
1926 * Word0
1927 */
1928#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1929#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1930#define RXWI_W0_BSSID FIELD32(0x00001c00)
1931#define RXWI_W0_UDF FIELD32(0x0000e000)
1932#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1933#define RXWI_W0_TID FIELD32(0xf0000000)
1934
1935/*
1936 * Word1
1937 */
1938#define RXWI_W1_FRAG FIELD32(0x0000000f)
1939#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1940#define RXWI_W1_MCS FIELD32(0x007f0000)
1941#define RXWI_W1_BW FIELD32(0x00800000)
1942#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1943#define RXWI_W1_STBC FIELD32(0x06000000)
1944#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1945
1946/*
1947 * Word2
1948 */
1949#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1950#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1951#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1952
1953/*
1954 * Word3
1955 */
1956#define RXWI_W3_SNR0 FIELD32(0x000000ff)
1957#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
1958
1959/*
1960 * Macros for converting txpower from EEPROM to mac80211 value
1961 * and from mac80211 value to register value.
1962 */
1963#define MIN_G_TXPOWER 0
1964#define MIN_A_TXPOWER -7
1965#define MAX_G_TXPOWER 31
1966#define MAX_A_TXPOWER 15
1967#define DEFAULT_TXPOWER 5
1968
1969#define TXPOWER_G_FROM_DEV(__txpower) \
1970 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1971
1972#define TXPOWER_G_TO_DEV(__txpower) \
1973 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
1974
1975#define TXPOWER_A_FROM_DEV(__txpower) \
1976 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1977
1978#define TXPOWER_A_TO_DEV(__txpower) \
1979 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
1980
1981#endif /* RT2800PCI_H */