blob: 8eec155ed0cc7dfcab68427c37aa14ef43050746 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
53
54#include <net/ieee80211_radiotap.h>
55
56#include <asm/unaligned.h>
57
58#include "base.h"
59#include "reg.h"
60#include "debug.h"
61
Jiri Slabyfa1c1142007-08-12 17:33:16 +020062static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
Bob Copeland9ad9a262008-10-29 08:30:54 -040063static int modparam_nohwcrypt;
64module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
65MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020066
67
68/******************\
69* Internal defines *
70\******************/
71
72/* Module info */
73MODULE_AUTHOR("Jiri Slaby");
74MODULE_AUTHOR("Nick Kossifidis");
75MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
76MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
77MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030078MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020079
80
81/* Known PCI ids */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010082static const struct pci_device_id ath5k_pci_id_table[] = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +020083 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
84 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
85 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
86 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
87 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
88 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
89 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
90 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
91 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
95 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
96 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
98 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030099 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
100 { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200101 { 0 }
102};
103MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
104
105/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100106static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300107 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
108 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
109 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
110 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
111 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
112 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
113 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
114 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
115 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
116 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
117 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
118 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
119 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
120 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
121 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
122 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
123 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
124 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
125 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200126 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
127 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200129 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
130 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
131 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300132 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200133 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
134 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300135 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
136 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
137 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
138 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
139 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
140 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200141 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
142 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
143};
144
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100145static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200146 { .bitrate = 10,
147 .hw_value = ATH5K_RATE_CODE_1M, },
148 { .bitrate = 20,
149 .hw_value = ATH5K_RATE_CODE_2M,
150 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
151 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
152 { .bitrate = 55,
153 .hw_value = ATH5K_RATE_CODE_5_5M,
154 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
155 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
156 { .bitrate = 110,
157 .hw_value = ATH5K_RATE_CODE_11M,
158 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
159 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
160 { .bitrate = 60,
161 .hw_value = ATH5K_RATE_CODE_6M,
162 .flags = 0 },
163 { .bitrate = 90,
164 .hw_value = ATH5K_RATE_CODE_9M,
165 .flags = 0 },
166 { .bitrate = 120,
167 .hw_value = ATH5K_RATE_CODE_12M,
168 .flags = 0 },
169 { .bitrate = 180,
170 .hw_value = ATH5K_RATE_CODE_18M,
171 .flags = 0 },
172 { .bitrate = 240,
173 .hw_value = ATH5K_RATE_CODE_24M,
174 .flags = 0 },
175 { .bitrate = 360,
176 .hw_value = ATH5K_RATE_CODE_36M,
177 .flags = 0 },
178 { .bitrate = 480,
179 .hw_value = ATH5K_RATE_CODE_48M,
180 .flags = 0 },
181 { .bitrate = 540,
182 .hw_value = ATH5K_RATE_CODE_54M,
183 .flags = 0 },
184 /* XR missing */
185};
186
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200187/*
188 * Prototypes - PCI stack related functions
189 */
190static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
191 const struct pci_device_id *id);
192static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
193#ifdef CONFIG_PM
194static int ath5k_pci_suspend(struct pci_dev *pdev,
195 pm_message_t state);
196static int ath5k_pci_resume(struct pci_dev *pdev);
197#else
198#define ath5k_pci_suspend NULL
199#define ath5k_pci_resume NULL
200#endif /* CONFIG_PM */
201
John W. Linville04a9e452008-02-01 16:03:45 -0500202static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100203 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204 .id_table = ath5k_pci_id_table,
205 .probe = ath5k_pci_probe,
206 .remove = __devexit_p(ath5k_pci_remove),
207 .suspend = ath5k_pci_suspend,
208 .resume = ath5k_pci_resume,
209};
210
211
212
213/*
214 * Prototypes - MAC 802.11 stack related functions
215 */
Johannes Berge039fa42008-05-15 12:55:29 +0200216static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyd7dc1002008-07-23 13:17:35 +0200217static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
218static int ath5k_reset_wake(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200219static int ath5k_start(struct ieee80211_hw *hw);
220static void ath5k_stop(struct ieee80211_hw *hw);
221static int ath5k_add_interface(struct ieee80211_hw *hw,
222 struct ieee80211_if_init_conf *conf);
223static void ath5k_remove_interface(struct ieee80211_hw *hw,
224 struct ieee80211_if_init_conf *conf);
Johannes Berge8975582008-10-09 12:18:51 +0200225static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg32bfd352007-12-19 01:31:26 +0100226static int ath5k_config_interface(struct ieee80211_hw *hw,
227 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200228 struct ieee80211_if_conf *conf);
229static void ath5k_configure_filter(struct ieee80211_hw *hw,
230 unsigned int changed_flags,
231 unsigned int *new_flags,
232 int mc_count, struct dev_mc_list *mclist);
233static int ath5k_set_key(struct ieee80211_hw *hw,
234 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100235 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200236 struct ieee80211_key_conf *key);
237static int ath5k_get_stats(struct ieee80211_hw *hw,
238 struct ieee80211_low_level_stats *stats);
239static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
240 struct ieee80211_tx_queue_stats *stats);
241static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100242static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243static void ath5k_reset_tsf(struct ieee80211_hw *hw);
David S. Miller5b9ab2e2008-11-26 23:48:40 -0800244static int ath5k_beacon_update(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200245 struct sk_buff *skb);
Martin Xu02969b32008-11-24 10:49:27 +0800246static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
247 struct ieee80211_vif *vif,
248 struct ieee80211_bss_conf *bss_conf,
249 u32 changes);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200250
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100251static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200252 .tx = ath5k_tx,
253 .start = ath5k_start,
254 .stop = ath5k_stop,
255 .add_interface = ath5k_add_interface,
256 .remove_interface = ath5k_remove_interface,
257 .config = ath5k_config,
258 .config_interface = ath5k_config_interface,
259 .configure_filter = ath5k_configure_filter,
260 .set_key = ath5k_set_key,
261 .get_stats = ath5k_get_stats,
262 .conf_tx = NULL,
263 .get_tx_stats = ath5k_get_tx_stats,
264 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100265 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200266 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800267 .bss_info_changed = ath5k_bss_info_changed,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268};
269
270/*
271 * Prototypes - Internal functions
272 */
273/* Attach detach */
274static int ath5k_attach(struct pci_dev *pdev,
275 struct ieee80211_hw *hw);
276static void ath5k_detach(struct pci_dev *pdev,
277 struct ieee80211_hw *hw);
278/* Channel/mode setup */
279static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
281 struct ieee80211_channel *channels,
282 unsigned int mode,
283 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200284static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200285static int ath5k_chan_set(struct ath5k_softc *sc,
286 struct ieee80211_channel *chan);
287static void ath5k_setcurmode(struct ath5k_softc *sc,
288 unsigned int mode);
289static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500290
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200291/* Descriptor setup */
292static int ath5k_desc_alloc(struct ath5k_softc *sc,
293 struct pci_dev *pdev);
294static void ath5k_desc_free(struct ath5k_softc *sc,
295 struct pci_dev *pdev);
296/* Buffers setup */
297static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
298 struct ath5k_buf *bf);
299static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200300 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
302 struct ath5k_buf *bf)
303{
304 BUG_ON(!bf);
305 if (!bf->skb)
306 return;
307 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
308 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200309 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200310 bf->skb = NULL;
311}
312
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100313static inline void ath5k_rxbuf_free(struct ath5k_softc *sc,
314 struct ath5k_buf *bf)
315{
316 BUG_ON(!bf);
317 if (!bf->skb)
318 return;
319 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
320 PCI_DMA_FROMDEVICE);
321 dev_kfree_skb_any(bf->skb);
322 bf->skb = NULL;
323}
324
325
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200326/* Queues setup */
327static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
328 int qtype, int subtype);
329static int ath5k_beaconq_setup(struct ath5k_hw *ah);
330static int ath5k_beaconq_config(struct ath5k_softc *sc);
331static void ath5k_txq_drainq(struct ath5k_softc *sc,
332 struct ath5k_txq *txq);
333static void ath5k_txq_cleanup(struct ath5k_softc *sc);
334static void ath5k_txq_release(struct ath5k_softc *sc);
335/* Rx handling */
336static int ath5k_rx_start(struct ath5k_softc *sc);
337static void ath5k_rx_stop(struct ath5k_softc *sc);
338static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
339 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900340 struct sk_buff *skb,
341 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342static void ath5k_tasklet_rx(unsigned long data);
343/* Tx handling */
344static void ath5k_tx_processq(struct ath5k_softc *sc,
345 struct ath5k_txq *txq);
346static void ath5k_tasklet_tx(unsigned long data);
347/* Beacon handling */
348static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200349 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350static void ath5k_beacon_send(struct ath5k_softc *sc);
351static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900352static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500353static void ath5k_tasklet_beacon(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200354
355static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
356{
357 u64 tsf = ath5k_hw_get_tsf64(ah);
358
359 if ((tsf & 0x7fff) < rstamp)
360 tsf -= 0x8000;
361
362 return (tsf & ~0x7fff) | rstamp;
363}
364
365/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500366static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200367static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500368static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200369static irqreturn_t ath5k_intr(int irq, void *dev_id);
370static void ath5k_tasklet_reset(unsigned long data);
371
372static void ath5k_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200373
374/*
375 * Module init/exit functions
376 */
377static int __init
378init_ath5k_pci(void)
379{
380 int ret;
381
382 ath5k_debug_init();
383
John W. Linville04a9e452008-02-01 16:03:45 -0500384 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200385 if (ret) {
386 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
387 return ret;
388 }
389
390 return 0;
391}
392
393static void __exit
394exit_ath5k_pci(void)
395{
John W. Linville04a9e452008-02-01 16:03:45 -0500396 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200397
398 ath5k_debug_finish();
399}
400
401module_init(init_ath5k_pci);
402module_exit(exit_ath5k_pci);
403
404
405/********************\
406* PCI Initialization *
407\********************/
408
409static const char *
410ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
411{
412 const char *name = "xxxxx";
413 unsigned int i;
414
415 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
416 if (srev_names[i].sr_type != type)
417 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300418
419 if ((val & 0xf0) == srev_names[i].sr_val)
420 name = srev_names[i].sr_name;
421
422 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200423 name = srev_names[i].sr_name;
424 break;
425 }
426 }
427
428 return name;
429}
430
431static int __devinit
432ath5k_pci_probe(struct pci_dev *pdev,
433 const struct pci_device_id *id)
434{
435 void __iomem *mem;
436 struct ath5k_softc *sc;
437 struct ieee80211_hw *hw;
438 int ret;
439 u8 csz;
440
441 ret = pci_enable_device(pdev);
442 if (ret) {
443 dev_err(&pdev->dev, "can't enable device\n");
444 goto err;
445 }
446
447 /* XXX 32-bit addressing only */
448 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
449 if (ret) {
450 dev_err(&pdev->dev, "32-bit DMA not available\n");
451 goto err_dis;
452 }
453
454 /*
455 * Cache line size is used to size and align various
456 * structures used to communicate with the hardware.
457 */
458 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
459 if (csz == 0) {
460 /*
461 * Linux 2.4.18 (at least) writes the cache line size
462 * register as a 16-bit wide register which is wrong.
463 * We must have this setup properly for rx buffer
464 * DMA to work so force a reasonable value here if it
465 * comes up zero.
466 */
467 csz = L1_CACHE_BYTES / sizeof(u32);
468 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
469 }
470 /*
471 * The default setting of latency timer yields poor results,
472 * set it to the value used by other systems. It may be worth
473 * tweaking this setting more.
474 */
475 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
476
477 /* Enable bus mastering */
478 pci_set_master(pdev);
479
480 /*
481 * Disable the RETRY_TIMEOUT register (0x41) to keep
482 * PCI Tx retries from interfering with C3 CPU state.
483 */
484 pci_write_config_byte(pdev, 0x41, 0);
485
486 ret = pci_request_region(pdev, 0, "ath5k");
487 if (ret) {
488 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
489 goto err_dis;
490 }
491
492 mem = pci_iomap(pdev, 0, 0);
493 if (!mem) {
494 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
495 ret = -EIO;
496 goto err_reg;
497 }
498
499 /*
500 * Allocate hw (mac80211 main struct)
501 * and hw->priv (driver private data)
502 */
503 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
504 if (hw == NULL) {
505 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
506 ret = -ENOMEM;
507 goto err_map;
508 }
509
510 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
511
512 /* Initialize driver private data */
513 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200514 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
515 IEEE80211_HW_SIGNAL_DBM |
516 IEEE80211_HW_NOISE_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700517
518 hw->wiphy->interface_modes =
519 BIT(NL80211_IFTYPE_STATION) |
520 BIT(NL80211_IFTYPE_ADHOC) |
521 BIT(NL80211_IFTYPE_MESH_POINT);
522
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200523 hw->extra_tx_headroom = 2;
524 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200525 sc = hw->priv;
526 sc->hw = hw;
527 sc->pdev = pdev;
528
529 ath5k_debug_init_device(sc);
530
531 /*
532 * Mark the device as detached to avoid processing
533 * interrupts until setup is complete.
534 */
535 __set_bit(ATH_STAT_INVALID, sc->status);
536
537 sc->iobase = mem; /* So we can unmap it on detach */
538 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
Johannes Berg05c914f2008-09-11 00:01:58 +0200539 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200540 mutex_init(&sc->lock);
541 spin_lock_init(&sc->rxbuflock);
542 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200543 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200544
545 /* Set private data */
546 pci_set_drvdata(pdev, hw);
547
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200548 /* Setup interrupt handler */
549 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
550 if (ret) {
551 ATH5K_ERR(sc, "request_irq failed\n");
552 goto err_free;
553 }
554
555 /* Initialize device */
556 sc->ah = ath5k_hw_attach(sc, id->driver_data);
557 if (IS_ERR(sc->ah)) {
558 ret = PTR_ERR(sc->ah);
559 goto err_irq;
560 }
561
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200562 /* set up multi-rate retry capabilities */
563 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200564 hw->max_rates = 4;
565 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200566 }
567
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200568 /* Finish private driver data initialization */
569 ret = ath5k_attach(pdev, hw);
570 if (ret)
571 goto err_ah;
572
573 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300574 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200575 sc->ah->ah_mac_srev,
576 sc->ah->ah_phy_revision);
577
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500578 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500580 if (sc->ah->ah_radio_5ghz_revision &&
581 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200582 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500583 if (!test_bit(AR5K_MODE_11A,
584 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200585 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500586 ath5k_chip_name(AR5K_VERSION_RAD,
587 sc->ah->ah_radio_5ghz_revision),
588 sc->ah->ah_radio_5ghz_revision);
589 /* No 2GHz support (5110 and some
590 * 5Ghz only cards) -> report 5Ghz radio */
591 } else if (!test_bit(AR5K_MODE_11B,
592 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200593 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500594 ath5k_chip_name(AR5K_VERSION_RAD,
595 sc->ah->ah_radio_5ghz_revision),
596 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200597 /* Multiband radio */
598 } else {
599 ATH5K_INFO(sc, "RF%s multiband radio found"
600 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500601 ath5k_chip_name(AR5K_VERSION_RAD,
602 sc->ah->ah_radio_5ghz_revision),
603 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604 }
605 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500606 /* Multi chip radio (RF5111 - RF2111) ->
607 * report both 2GHz/5GHz radios */
608 else if (sc->ah->ah_radio_5ghz_revision &&
609 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200610 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500611 ath5k_chip_name(AR5K_VERSION_RAD,
612 sc->ah->ah_radio_5ghz_revision),
613 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200614 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500615 ath5k_chip_name(AR5K_VERSION_RAD,
616 sc->ah->ah_radio_2ghz_revision),
617 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200618 }
619 }
620
621
622 /* ready to process interrupts */
623 __clear_bit(ATH_STAT_INVALID, sc->status);
624
625 return 0;
626err_ah:
627 ath5k_hw_detach(sc->ah);
628err_irq:
629 free_irq(pdev->irq, sc);
630err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200631 ieee80211_free_hw(hw);
632err_map:
633 pci_iounmap(pdev, mem);
634err_reg:
635 pci_release_region(pdev, 0);
636err_dis:
637 pci_disable_device(pdev);
638err:
639 return ret;
640}
641
642static void __devexit
643ath5k_pci_remove(struct pci_dev *pdev)
644{
645 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
646 struct ath5k_softc *sc = hw->priv;
647
648 ath5k_debug_finish_device(sc);
649 ath5k_detach(pdev, hw);
650 ath5k_hw_detach(sc->ah);
651 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200652 pci_iounmap(pdev, sc->iobase);
653 pci_release_region(pdev, 0);
654 pci_disable_device(pdev);
655 ieee80211_free_hw(hw);
656}
657
658#ifdef CONFIG_PM
659static int
660ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
661{
662 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
663 struct ath5k_softc *sc = hw->priv;
664
Bob Copeland3a078872008-06-25 22:35:28 -0400665 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200666
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200667 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 pci_save_state(pdev);
669 pci_disable_device(pdev);
670 pci_set_power_state(pdev, PCI_D3hot);
671
672 return 0;
673}
674
675static int
676ath5k_pci_resume(struct pci_dev *pdev)
677{
678 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
679 struct ath5k_softc *sc = hw->priv;
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +0200680 int err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200682 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683
684 err = pci_enable_device(pdev);
685 if (err)
686 return err;
687
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200688 /*
689 * Suspend/Resume resets the PCI configuration space, so we have to
690 * re-disable the RETRY_TIMEOUT register (0x41) to keep
691 * PCI Tx retries from interfering with C3 CPU state
692 */
693 pci_write_config_byte(pdev, 0x41, 0);
694
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200695 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
696 if (err) {
697 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200698 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200699 }
700
Bob Copeland3a078872008-06-25 22:35:28 -0400701 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702 return 0;
Bob Copelandbb2beca2009-01-19 11:20:54 -0500703
Michael Karcher37465c82008-08-07 19:34:01 +0200704err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200705 pci_disable_device(pdev);
706 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200707}
708#endif /* CONFIG_PM */
709
710
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200711/***********************\
712* Driver Initialization *
713\***********************/
714
715static int
716ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
717{
718 struct ath5k_softc *sc = hw->priv;
719 struct ath5k_hw *ah = sc->ah;
Bob Copeland0e149cf2008-11-17 23:40:38 -0500720 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721 int ret;
722
723 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
724
725 /*
726 * Check if the MAC has multi-rate retry support.
727 * We do this by trying to setup a fake extended
728 * descriptor. MAC's that don't have support will
729 * return false w/o doing anything. MAC's that do
730 * support it will return true w/o doing anything.
731 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300732 ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
Jiri Slabyb9887632008-02-15 21:58:52 +0100733 if (ret < 0)
734 goto err;
735 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 __set_bit(ATH_STAT_MRRETRY, sc->status);
737
738 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739 * Collect the channel list. The 802.11 layer
740 * is resposible for filtering this list based
741 * on settings like the phy mode and regulatory
742 * domain restrictions.
743 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200744 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200745 if (ret) {
746 ATH5K_ERR(sc, "can't get channels\n");
747 goto err;
748 }
749
750 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500751 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
752 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500754 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200755
756 /*
757 * Allocate tx+rx descriptors and populate the lists.
758 */
759 ret = ath5k_desc_alloc(sc, pdev);
760 if (ret) {
761 ATH5K_ERR(sc, "can't allocate descriptors\n");
762 goto err;
763 }
764
765 /*
766 * Allocate hardware transmit queues: one queue for
767 * beacon frames and one data queue for each QoS
768 * priority. Note that hw functions handle reseting
769 * these queues at the needed time.
770 */
771 ret = ath5k_beaconq_setup(ah);
772 if (ret < 0) {
773 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
774 goto err_desc;
775 }
776 sc->bhalq = ret;
777
778 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
779 if (IS_ERR(sc->txq)) {
780 ATH5K_ERR(sc, "can't setup xmit queue\n");
781 ret = PTR_ERR(sc->txq);
782 goto err_bhal;
783 }
784
785 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
786 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
787 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500788 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200789 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200790
Bob Copeland0e149cf2008-11-17 23:40:38 -0500791 ret = ath5k_eeprom_read_mac(ah, mac);
792 if (ret) {
793 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
794 sc->pdev->device);
795 goto err_queues;
796 }
797
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200798 SET_IEEE80211_PERM_ADDR(hw, mac);
799 /* All MAC address bits matter for ACKs */
800 memset(sc->bssidmask, 0xff, ETH_ALEN);
801 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
802
803 ret = ieee80211_register_hw(hw);
804 if (ret) {
805 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
806 goto err_queues;
807 }
808
Bob Copeland3a078872008-06-25 22:35:28 -0400809 ath5k_init_leds(sc);
810
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200811 return 0;
812err_queues:
813 ath5k_txq_release(sc);
814err_bhal:
815 ath5k_hw_release_tx_queue(ah, sc->bhalq);
816err_desc:
817 ath5k_desc_free(sc, pdev);
818err:
819 return ret;
820}
821
822static void
823ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
824{
825 struct ath5k_softc *sc = hw->priv;
826
827 /*
828 * NB: the order of these is important:
829 * o call the 802.11 layer before detaching ath5k_hw to
830 * insure callbacks into the driver to delete global
831 * key cache entries can be handled
832 * o reclaim the tx queue data structures after calling
833 * the 802.11 layer as we'll get called back to reclaim
834 * node state and potentially want to use them
835 * o to cleanup the tx queues the hal is called, so detach
836 * it last
837 * XXX: ??? detach ath5k_hw ???
838 * Other than that, it's straightforward...
839 */
840 ieee80211_unregister_hw(hw);
841 ath5k_desc_free(sc, pdev);
842 ath5k_txq_release(sc);
843 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400844 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200845
846 /*
847 * NB: can't reclaim these until after ieee80211_ifdetach
848 * returns because we'll get called back to reclaim node
849 * state and potentially want to use them.
850 */
851}
852
853
854
855
856/********************\
857* Channel/mode setup *
858\********************/
859
860/*
861 * Convert IEEE channel number to MHz frequency.
862 */
863static inline short
864ath5k_ieee2mhz(short chan)
865{
866 if (chan <= 14 || chan >= 27)
867 return ieee80211chan2mhz(chan);
868 else
869 return 2212 + chan * 20;
870}
871
872static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873ath5k_copy_channels(struct ath5k_hw *ah,
874 struct ieee80211_channel *channels,
875 unsigned int mode,
876 unsigned int max)
877{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500878 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879
880 if (!test_bit(mode, ah->ah_modes))
881 return 0;
882
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200883 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500884 case AR5K_MODE_11A:
885 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500887 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200888 chfreq = CHANNEL_5GHZ;
889 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500890 case AR5K_MODE_11B:
891 case AR5K_MODE_11G:
892 case AR5K_MODE_11G_TURBO:
893 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200894 chfreq = CHANNEL_2GHZ;
895 break;
896 default:
897 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
898 return 0;
899 }
900
901 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500902 ch = i + 1 ;
903 freq = ath5k_ieee2mhz(ch);
904
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200905 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500906 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907 continue;
908
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500909 /* Write channel info and increment counter */
910 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500911 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
912 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500913 switch (mode) {
914 case AR5K_MODE_11A:
915 case AR5K_MODE_11G:
916 channels[count].hw_value = chfreq | CHANNEL_OFDM;
917 break;
918 case AR5K_MODE_11A_TURBO:
919 case AR5K_MODE_11G_TURBO:
920 channels[count].hw_value = chfreq |
921 CHANNEL_OFDM | CHANNEL_TURBO;
922 break;
923 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500924 channels[count].hw_value = CHANNEL_B;
925 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200926
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200927 count++;
928 max--;
929 }
930
931 return count;
932}
933
Bruno Randolf63266a62008-07-30 17:12:58 +0200934static void
935ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
936{
937 u8 i;
938
939 for (i = 0; i < AR5K_MAX_RATES; i++)
940 sc->rate_idx[b->band][i] = -1;
941
942 for (i = 0; i < b->n_bitrates; i++) {
943 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
944 if (b->bitrates[i].hw_value_short)
945 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
946 }
947}
948
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200950ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200951{
952 struct ath5k_softc *sc = hw->priv;
953 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200954 struct ieee80211_supported_band *sband;
955 int max_c, count_c = 0;
956 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200957
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500958 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959 max_c = ARRAY_SIZE(sc->channels);
960
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500961 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200962 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
963 sband->band = IEEE80211_BAND_2GHZ;
964 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200965
Bruno Randolf63266a62008-07-30 17:12:58 +0200966 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
967 /* G mode */
968 memcpy(sband->bitrates, &ath5k_rates[0],
969 sizeof(struct ieee80211_rate) * 12);
970 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200971
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500972 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500973 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200974 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500975
976 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200977 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500978 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200979 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
980 /* B mode */
981 memcpy(sband->bitrates, &ath5k_rates[0],
982 sizeof(struct ieee80211_rate) * 4);
983 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984
Bruno Randolf63266a62008-07-30 17:12:58 +0200985 /* 5211 only supports B rates and uses 4bit rate codes
986 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
987 * fix them up here:
988 */
989 if (ah->ah_version == AR5K_AR5211) {
990 for (i = 0; i < 4; i++) {
991 sband->bitrates[i].hw_value =
992 sband->bitrates[i].hw_value & 0xF;
993 sband->bitrates[i].hw_value_short =
994 sband->bitrates[i].hw_value_short & 0xF;
995 }
996 }
997
998 sband->channels = sc->channels;
999 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1000 AR5K_MODE_11B, max_c);
1001
1002 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1003 count_c = sband->n_channels;
1004 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001005 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001006 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001007
Bruno Randolf63266a62008-07-30 17:12:58 +02001008 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001009 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001010 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001011 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001012 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1013
1014 memcpy(sband->bitrates, &ath5k_rates[4],
1015 sizeof(struct ieee80211_rate) * 8);
1016 sband->n_bitrates = 8;
1017
1018 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001019 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1020 AR5K_MODE_11A, max_c);
1021
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001022 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1023 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001024 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001025
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001026 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001027
1028 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029}
1030
1031/*
1032 * Set/change channels. If the channel is really being changed,
1033 * it's done by reseting the chip. To accomplish this we must
1034 * first cleanup any pending DMA, then restart stuff after a la
1035 * ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001036 *
1037 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001038 */
1039static int
1040ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1041{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001042 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1043 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001045 if (chan->center_freq != sc->curchan->center_freq ||
1046 chan->hw_value != sc->curchan->hw_value) {
1047
1048 sc->curchan = chan;
1049 sc->curband = &sc->sbands[chan->band];
1050
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001051 /*
1052 * To switch channels clear any pending DMA operations;
1053 * wait long enough for the RX fifo to drain, reset the
1054 * hardware at the new frequency, and then re-enable
1055 * the relevant bits of the h/w.
1056 */
Jiri Slabyd7dc1002008-07-23 13:17:35 +02001057 return ath5k_reset(sc, true, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001058 }
1059
1060 return 0;
1061}
1062
1063static void
1064ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1065{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001066 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001067
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001068 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001069 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1070 } else {
1071 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1072 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001073}
1074
1075static void
1076ath5k_mode_setup(struct ath5k_softc *sc)
1077{
1078 struct ath5k_hw *ah = sc->ah;
1079 u32 rfilt;
1080
1081 /* configure rx filter */
1082 rfilt = sc->filter_flags;
1083 ath5k_hw_set_rx_filter(ah, rfilt);
1084
1085 if (ath5k_hw_hasbssidmask(ah))
1086 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1087
1088 /* configure operational mode */
1089 ath5k_hw_set_opmode(ah);
1090
1091 ath5k_hw_set_mcast_filter(ah, 0, 0);
1092 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1093}
1094
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001095static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001096ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1097{
Jiri Slabydb5b4f72009-02-26 23:44:31 +01001098 WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1099 "hw_rix out of bounds: %x\n", hw_rix);
Bruno Randolf63266a62008-07-30 17:12:58 +02001100 return sc->rate_idx[sc->curband->band][hw_rix];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101}
1102
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103/***************\
1104* Buffers setup *
1105\***************/
1106
Bob Copelandb6ea0352009-01-10 14:42:54 -05001107static
1108struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1109{
1110 struct sk_buff *skb;
1111 unsigned int off;
1112
1113 /*
1114 * Allocate buffer with headroom_needed space for the
1115 * fake physical layer header at the start.
1116 */
1117 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1118
1119 if (!skb) {
1120 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1121 sc->rxbufsize + sc->cachelsz - 1);
1122 return NULL;
1123 }
1124 /*
1125 * Cache-line-align. This is important (for the
1126 * 5210 at least) as not doing so causes bogus data
1127 * in rx'd frames.
1128 */
1129 off = ((unsigned long)skb->data) % sc->cachelsz;
1130 if (off != 0)
1131 skb_reserve(skb, sc->cachelsz - off);
1132
1133 *skb_addr = pci_map_single(sc->pdev,
1134 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1135 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1136 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1137 dev_kfree_skb(skb);
1138 return NULL;
1139 }
1140 return skb;
1141}
1142
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143static int
1144ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1145{
1146 struct ath5k_hw *ah = sc->ah;
1147 struct sk_buff *skb = bf->skb;
1148 struct ath5k_desc *ds;
1149
Bob Copelandb6ea0352009-01-10 14:42:54 -05001150 if (!skb) {
1151 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1152 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001153 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001154 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001155 }
1156
1157 /*
1158 * Setup descriptors. For receive we always terminate
1159 * the descriptor list with a self-linked entry so we'll
1160 * not get overrun under high load (as can happen with a
1161 * 5212 when ANI processing enables PHY error frames).
1162 *
1163 * To insure the last descriptor is self-linked we create
1164 * each descriptor as self-linked and add it to the end. As
1165 * each additional descriptor is added the previous self-linked
1166 * entry is ``fixed'' naturally. This should be safe even
1167 * if DMA is happening. When processing RX interrupts we
1168 * never remove/process the last, self-linked, entry on the
1169 * descriptor list. This insures the hardware always has
1170 * someplace to write a new frame.
1171 */
1172 ds = bf->desc;
1173 ds->ds_link = bf->daddr; /* link to self */
1174 ds->ds_data = bf->skbaddr;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001175 ah->ah_setup_rx_desc(ah, ds,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001176 skb_tailroom(skb), /* buffer size */
1177 0);
1178
1179 if (sc->rxlink != NULL)
1180 *sc->rxlink = bf->daddr;
1181 sc->rxlink = &ds->ds_link;
1182 return 0;
1183}
1184
1185static int
Johannes Berge039fa42008-05-15 12:55:29 +02001186ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001187{
1188 struct ath5k_hw *ah = sc->ah;
1189 struct ath5k_txq *txq = sc->txq;
1190 struct ath5k_desc *ds = bf->desc;
1191 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001192 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001193 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001194 struct ieee80211_rate *rate;
1195 unsigned int mrr_rate[3], mrr_tries[3];
1196 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001197 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001198 u16 cts_rate = 0;
1199 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001200 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001201
1202 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001203
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001204 /* XXX endianness */
1205 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1206 PCI_DMA_TODEVICE);
1207
Bob Copeland8902ff42009-01-22 08:44:20 -05001208 rate = ieee80211_get_tx_rate(sc->hw, info);
1209
Johannes Berge039fa42008-05-15 12:55:29 +02001210 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001211 flags |= AR5K_TXDESC_NOACK;
1212
Bob Copeland8902ff42009-01-22 08:44:20 -05001213 rc_flags = info->control.rates[0].flags;
1214 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1215 rate->hw_value_short : rate->hw_value;
1216
Bruno Randolf281c56d2008-02-05 18:44:55 +09001217 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001218
Bob Copeland362695e2009-02-15 12:06:12 -05001219 if (info->control.hw_key) {
1220 keyidx = info->control.hw_key->hw_key_idx;
1221 pktlen += info->control.hw_key->icv_len;
1222 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001223 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1224 flags |= AR5K_TXDESC_RTSENA;
1225 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1226 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1227 sc->vif, pktlen, info));
1228 }
1229 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1230 flags |= AR5K_TXDESC_CTSENA;
1231 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1232 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1233 sc->vif, pktlen, info));
1234 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001235 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1236 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001237 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001238 hw_rate,
Bob Copeland07c1e852009-01-22 08:44:21 -05001239 info->control.rates[0].count, keyidx, 0, flags,
1240 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241 if (ret)
1242 goto err_unmap;
1243
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001244 memset(mrr_rate, 0, sizeof(mrr_rate));
1245 memset(mrr_tries, 0, sizeof(mrr_tries));
1246 for (i = 0; i < 3; i++) {
1247 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1248 if (!rate)
1249 break;
1250
1251 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001252 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001253 }
1254
1255 ah->ah_setup_mrr_tx_desc(ah, ds,
1256 mrr_rate[0], mrr_tries[0],
1257 mrr_rate[1], mrr_tries[1],
1258 mrr_rate[2], mrr_tries[2]);
1259
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001260 ds->ds_link = 0;
1261 ds->ds_data = bf->skbaddr;
1262
1263 spin_lock_bh(&txq->lock);
1264 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001265 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001266 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001267 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001268 else /* no, so only link it */
1269 *txq->link = bf->daddr;
1270
1271 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001272 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001273 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001274 spin_unlock_bh(&txq->lock);
1275
1276 return 0;
1277err_unmap:
1278 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1279 return ret;
1280}
1281
1282/*******************\
1283* Descriptors setup *
1284\*******************/
1285
1286static int
1287ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1288{
1289 struct ath5k_desc *ds;
1290 struct ath5k_buf *bf;
1291 dma_addr_t da;
1292 unsigned int i;
1293 int ret;
1294
1295 /* allocate descriptors */
1296 sc->desc_len = sizeof(struct ath5k_desc) *
1297 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1298 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1299 if (sc->desc == NULL) {
1300 ATH5K_ERR(sc, "can't allocate descriptors\n");
1301 ret = -ENOMEM;
1302 goto err;
1303 }
1304 ds = sc->desc;
1305 da = sc->desc_daddr;
1306 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1307 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1308
1309 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1310 sizeof(struct ath5k_buf), GFP_KERNEL);
1311 if (bf == NULL) {
1312 ATH5K_ERR(sc, "can't allocate bufptr\n");
1313 ret = -ENOMEM;
1314 goto err_free;
1315 }
1316 sc->bufptr = bf;
1317
1318 INIT_LIST_HEAD(&sc->rxbuf);
1319 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1320 bf->desc = ds;
1321 bf->daddr = da;
1322 list_add_tail(&bf->list, &sc->rxbuf);
1323 }
1324
1325 INIT_LIST_HEAD(&sc->txbuf);
1326 sc->txbuf_len = ATH_TXBUF;
1327 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1328 da += sizeof(*ds)) {
1329 bf->desc = ds;
1330 bf->daddr = da;
1331 list_add_tail(&bf->list, &sc->txbuf);
1332 }
1333
1334 /* beacon buffer */
1335 bf->desc = ds;
1336 bf->daddr = da;
1337 sc->bbuf = bf;
1338
1339 return 0;
1340err_free:
1341 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1342err:
1343 sc->desc = NULL;
1344 return ret;
1345}
1346
1347static void
1348ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1349{
1350 struct ath5k_buf *bf;
1351
1352 ath5k_txbuf_free(sc, sc->bbuf);
1353 list_for_each_entry(bf, &sc->txbuf, list)
1354 ath5k_txbuf_free(sc, bf);
1355 list_for_each_entry(bf, &sc->rxbuf, list)
Felix Fietkaua6c8d372009-01-30 01:36:48 +01001356 ath5k_rxbuf_free(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001357
1358 /* Free memory associated with all descriptors */
1359 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1360
1361 kfree(sc->bufptr);
1362 sc->bufptr = NULL;
1363}
1364
1365
1366
1367
1368
1369/**************\
1370* Queues setup *
1371\**************/
1372
1373static struct ath5k_txq *
1374ath5k_txq_setup(struct ath5k_softc *sc,
1375 int qtype, int subtype)
1376{
1377 struct ath5k_hw *ah = sc->ah;
1378 struct ath5k_txq *txq;
1379 struct ath5k_txq_info qi = {
1380 .tqi_subtype = subtype,
1381 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1382 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1383 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1384 };
1385 int qnum;
1386
1387 /*
1388 * Enable interrupts only for EOL and DESC conditions.
1389 * We mark tx descriptors to receive a DESC interrupt
1390 * when a tx queue gets deep; otherwise waiting for the
1391 * EOL to reap descriptors. Note that this is done to
1392 * reduce interrupt load and this only defers reaping
1393 * descriptors, never transmitting frames. Aside from
1394 * reducing interrupts this also permits more concurrency.
1395 * The only potential downside is if the tx queue backs
1396 * up in which case the top half of the kernel may backup
1397 * due to a lack of tx descriptors.
1398 */
1399 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1400 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1401 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1402 if (qnum < 0) {
1403 /*
1404 * NB: don't print a message, this happens
1405 * normally on parts with too few tx queues
1406 */
1407 return ERR_PTR(qnum);
1408 }
1409 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1410 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1411 qnum, ARRAY_SIZE(sc->txqs));
1412 ath5k_hw_release_tx_queue(ah, qnum);
1413 return ERR_PTR(-EINVAL);
1414 }
1415 txq = &sc->txqs[qnum];
1416 if (!txq->setup) {
1417 txq->qnum = qnum;
1418 txq->link = NULL;
1419 INIT_LIST_HEAD(&txq->q);
1420 spin_lock_init(&txq->lock);
1421 txq->setup = true;
1422 }
1423 return &sc->txqs[qnum];
1424}
1425
1426static int
1427ath5k_beaconq_setup(struct ath5k_hw *ah)
1428{
1429 struct ath5k_txq_info qi = {
1430 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1431 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1432 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1433 /* NB: for dynamic turbo, don't enable any other interrupts */
1434 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1435 };
1436
1437 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1438}
1439
1440static int
1441ath5k_beaconq_config(struct ath5k_softc *sc)
1442{
1443 struct ath5k_hw *ah = sc->ah;
1444 struct ath5k_txq_info qi;
1445 int ret;
1446
1447 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1448 if (ret)
1449 return ret;
Johannes Berg05c914f2008-09-11 00:01:58 +02001450 if (sc->opmode == NL80211_IFTYPE_AP ||
1451 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001452 /*
1453 * Always burst out beacon and CAB traffic
1454 * (aifs = cwmin = cwmax = 0)
1455 */
1456 qi.tqi_aifs = 0;
1457 qi.tqi_cw_min = 0;
1458 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001459 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001460 /*
1461 * Adhoc mode; backoff between 0 and (2 * cw_min).
1462 */
1463 qi.tqi_aifs = 0;
1464 qi.tqi_cw_min = 0;
1465 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001466 }
1467
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001468 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1469 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1470 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1471
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001472 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001473 if (ret) {
1474 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1475 "hardware queue!\n", __func__);
1476 return ret;
1477 }
1478
1479 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1480}
1481
1482static void
1483ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1484{
1485 struct ath5k_buf *bf, *bf0;
1486
1487 /*
1488 * NB: this assumes output has been stopped and
1489 * we do not need to block ath5k_tx_tasklet
1490 */
1491 spin_lock_bh(&txq->lock);
1492 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001493 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001494
1495 ath5k_txbuf_free(sc, bf);
1496
1497 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001498 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001499 list_move_tail(&bf->list, &sc->txbuf);
1500 sc->txbuf_len++;
1501 spin_unlock_bh(&sc->txbuflock);
1502 }
1503 txq->link = NULL;
1504 spin_unlock_bh(&txq->lock);
1505}
1506
1507/*
1508 * Drain the transmit queues and reclaim resources.
1509 */
1510static void
1511ath5k_txq_cleanup(struct ath5k_softc *sc)
1512{
1513 struct ath5k_hw *ah = sc->ah;
1514 unsigned int i;
1515
1516 /* XXX return value */
1517 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1518 /* don't touch the hardware if marked invalid */
1519 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1520 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001521 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001522 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1523 if (sc->txqs[i].setup) {
1524 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1525 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1526 "link %p\n",
1527 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001528 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001529 sc->txqs[i].qnum),
1530 sc->txqs[i].link);
1531 }
1532 }
Johannes Berg36d68252008-05-15 12:55:26 +02001533 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001534
1535 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1536 if (sc->txqs[i].setup)
1537 ath5k_txq_drainq(sc, &sc->txqs[i]);
1538}
1539
1540static void
1541ath5k_txq_release(struct ath5k_softc *sc)
1542{
1543 struct ath5k_txq *txq = sc->txqs;
1544 unsigned int i;
1545
1546 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1547 if (txq->setup) {
1548 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1549 txq->setup = false;
1550 }
1551}
1552
1553
1554
1555
1556/*************\
1557* RX Handling *
1558\*************/
1559
1560/*
1561 * Enable the receive h/w following a reset.
1562 */
1563static int
1564ath5k_rx_start(struct ath5k_softc *sc)
1565{
1566 struct ath5k_hw *ah = sc->ah;
1567 struct ath5k_buf *bf;
1568 int ret;
1569
1570 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1571
1572 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1573 sc->cachelsz, sc->rxbufsize);
1574
1575 sc->rxlink = NULL;
1576
1577 spin_lock_bh(&sc->rxbuflock);
1578 list_for_each_entry(bf, &sc->rxbuf, list) {
1579 ret = ath5k_rxbuf_setup(sc, bf);
1580 if (ret != 0) {
1581 spin_unlock_bh(&sc->rxbuflock);
1582 goto err;
1583 }
1584 }
1585 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1586 spin_unlock_bh(&sc->rxbuflock);
1587
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001588 ath5k_hw_set_rxdp(ah, bf->daddr);
1589 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001590 ath5k_mode_setup(sc); /* set filters, etc. */
1591 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1592
1593 return 0;
1594err:
1595 return ret;
1596}
1597
1598/*
1599 * Disable the receive h/w in preparation for a reset.
1600 */
1601static void
1602ath5k_rx_stop(struct ath5k_softc *sc)
1603{
1604 struct ath5k_hw *ah = sc->ah;
1605
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001606 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001607 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1608 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001609
1610 ath5k_debug_printrxbuffs(sc, ah);
1611
1612 sc->rxlink = NULL; /* just in case */
1613}
1614
1615static unsigned int
1616ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001617 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001618{
1619 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001620 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001621
Bruno Randolfb47f4072008-03-05 18:35:45 +09001622 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1623 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001624 return RX_FLAG_DECRYPTED;
1625
1626 /* Apparently when a default key is used to decrypt the packet
1627 the hw does not set the index used to decrypt. In such cases
1628 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001629 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001630 if (ieee80211_has_protected(hdr->frame_control) &&
1631 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1632 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633 keyix = skb->data[hlen + 3] >> 6;
1634
1635 if (test_bit(keyix, sc->keymap))
1636 return RX_FLAG_DECRYPTED;
1637 }
1638
1639 return 0;
1640}
1641
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001642
1643static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001644ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1645 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001646{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001647 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001648 u32 hw_tu;
1649 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1650
Harvey Harrison24b56e72008-06-14 23:33:38 -07001651 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001652 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001653 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1654 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001655 * Received an IBSS beacon with the same BSSID. Hardware *must*
1656 * have updated the local TSF. We have to work around various
1657 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001658 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001659 tsf = ath5k_hw_get_tsf64(sc->ah);
1660 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1661 hw_tu = TSF_TO_TU(tsf);
1662
1663 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1664 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001665 (unsigned long long)bc_tstamp,
1666 (unsigned long long)rxs->mactime,
1667 (unsigned long long)(rxs->mactime - bc_tstamp),
1668 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001669
1670 /*
1671 * Sometimes the HW will give us a wrong tstamp in the rx
1672 * status, causing the timestamp extension to go wrong.
1673 * (This seems to happen especially with beacon frames bigger
1674 * than 78 byte (incl. FCS))
1675 * But we know that the receive timestamp must be later than the
1676 * timestamp of the beacon since HW must have synced to that.
1677 *
1678 * NOTE: here we assume mactime to be after the frame was
1679 * received, not like mac80211 which defines it at the start.
1680 */
1681 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001682 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001683 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001684 (unsigned long long)rxs->mactime,
1685 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001686 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001687 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001688
1689 /*
1690 * Local TSF might have moved higher than our beacon timers,
1691 * in that case we have to update them to continue sending
1692 * beacons. This also takes care of synchronizing beacon sending
1693 * times with other stations.
1694 */
1695 if (hw_tu >= sc->nexttbtt)
1696 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001697 }
1698}
1699
Bob Copelandacf3c1a2009-02-15 12:06:11 -05001700static void ath5k_tasklet_beacon(unsigned long data)
1701{
1702 struct ath5k_softc *sc = (struct ath5k_softc *) data;
1703
1704 /*
1705 * Software beacon alert--time to send a beacon.
1706 *
1707 * In IBSS mode we use this interrupt just to
1708 * keep track of the next TBTT (target beacon
1709 * transmission time) in order to detect wether
1710 * automatic TSF updates happened.
1711 */
1712 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
1713 /* XXX: only if VEOL suppported */
1714 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
1715 sc->nexttbtt += sc->bintval;
1716 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1717 "SWBA nexttbtt: %x hw_tu: %x "
1718 "TSF: %llx\n",
1719 sc->nexttbtt,
1720 TSF_TO_TU(tsf),
1721 (unsigned long long) tsf);
1722 } else {
1723 spin_lock(&sc->block);
1724 ath5k_beacon_send(sc);
1725 spin_unlock(&sc->block);
1726 }
1727}
1728
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001729static void
1730ath5k_tasklet_rx(unsigned long data)
1731{
1732 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001733 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001734 struct sk_buff *skb, *next_skb;
1735 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001736 struct ath5k_softc *sc = (void *)data;
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001737 struct ath5k_buf *bf, *bf_last;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001738 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001739 int ret;
1740 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001741 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742
1743 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001744 if (list_empty(&sc->rxbuf)) {
1745 ATH5K_WARN(sc, "empty rx buf pool\n");
1746 goto unlock;
1747 }
1748 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001749 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001750 rxs.flag = 0;
1751
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001752 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1753 BUG_ON(bf->skb == NULL);
1754 skb = bf->skb;
1755 ds = bf->desc;
1756
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001757 /*
1758 * last buffer must not be freed to ensure proper hardware
1759 * function. When the hardware finishes also a packet next to
1760 * it, we are sure, it doesn't use it anymore and we can go on.
1761 */
1762 if (bf_last == bf)
1763 bf->flags |= 1;
1764 if (bf->flags) {
1765 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1766 struct ath5k_buf, list);
1767 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1768 &rs);
1769 if (ret)
1770 break;
1771 bf->flags &= ~1;
1772 /* skip the overwritten one (even status is martian) */
1773 goto next;
1774 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001775
Bruno Randolfb47f4072008-03-05 18:35:45 +09001776 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001777 if (unlikely(ret == -EINPROGRESS))
1778 break;
1779 else if (unlikely(ret)) {
1780 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001781 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001782 return;
1783 }
1784
Bruno Randolfb47f4072008-03-05 18:35:45 +09001785 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001786 ATH5K_WARN(sc, "unsupported jumbo\n");
1787 goto next;
1788 }
1789
Bruno Randolfb47f4072008-03-05 18:35:45 +09001790 if (unlikely(rs.rs_status)) {
1791 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001792 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001793 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001794 /*
1795 * Decrypt error. If the error occurred
1796 * because there was no hardware key, then
1797 * let the frame through so the upper layers
1798 * can process it. This is necessary for 5210
1799 * parts which have no way to setup a ``clear''
1800 * key cache entry.
1801 *
1802 * XXX do key cache faulting
1803 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001804 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1805 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001806 goto accept;
1807 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001808 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001809 rxs.flag |= RX_FLAG_MMIC_ERROR;
1810 goto accept;
1811 }
1812
1813 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001814 if ((rs.rs_status &
1815 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Johannes Berg05c914f2008-09-11 00:01:58 +02001816 sc->opmode != NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001817 goto next;
1818 }
1819accept:
Bob Copelandb6ea0352009-01-10 14:42:54 -05001820 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
1821
1822 /*
1823 * If we can't replace bf->skb with a new skb under memory
1824 * pressure, just skip this packet
1825 */
1826 if (!next_skb)
1827 goto next;
1828
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001829 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1830 PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001831 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001832
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001833 /* The MAC header is padded to have 32-bit boundary if the
1834 * packet payload is non-zero. The general calculation for
1835 * padsize would take into account odd header lengths:
1836 * padsize = (4 - hdrlen % 4) % 4; However, since only
1837 * even-length headers are used, padding can only be 0 or 2
1838 * bytes and we can optimize this a bit. In addition, we must
1839 * not try to remove padding from short control frames that do
1840 * not have payload. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05001842 padsize = ath5k_pad_size(hdrlen);
1843 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01001844 memmove(skb->data + padsize, skb->data, hdrlen);
1845 skb_pull(skb, padsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001846 }
1847
Bruno Randolfc0e18992008-01-21 11:09:46 +09001848 /*
1849 * always extend the mac timestamp, since this information is
1850 * also needed for proper IBSS merging.
1851 *
1852 * XXX: it might be too late to do it here, since rs_tstamp is
1853 * 15bit only. that means TSF extension has to be done within
1854 * 32768usec (about 32ms). it might be necessary to move this to
1855 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001856 *
1857 * Unfortunately we don't know when the hardware takes the rx
1858 * timestamp (beginning of phy frame, data frame, end of rx?).
1859 * The only thing we know is that it is hardware specific...
1860 * On AR5213 it seems the rx timestamp is at the end of the
1861 * frame, but i'm not sure.
1862 *
1863 * NOTE: mac80211 defines mactime at the beginning of the first
1864 * data symbol. Since we don't have any time references it's
1865 * impossible to comply to that. This affects IBSS merge only
1866 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001867 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001868 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001869 rxs.flag |= RX_FLAG_TSFT;
1870
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001871 rxs.freq = sc->curchan->center_freq;
1872 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001873
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001874 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001875 rxs.signal = rxs.noise + rs.rs_rssi;
Luis R. Rodriguez6e0e0bf2008-10-13 14:08:10 -07001876
1877 /* An rssi of 35 indicates you should be able use
1878 * 54 Mbps reliably. A more elaborate scheme can be used
1879 * here but it requires a map of SNR/throughput for each
1880 * possible mode used */
1881 rxs.qual = rs.rs_rssi * 100 / 35;
1882
1883 /* rssi can be more than 35 though, anything above that
1884 * should be considered at 100% */
1885 if (rxs.qual > 100)
1886 rxs.qual = 100;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001887
Bruno Randolfb47f4072008-03-05 18:35:45 +09001888 rxs.antenna = rs.rs_antenna;
1889 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1890 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001891
Bruno Randolf06303352008-08-05 19:32:23 +02001892 if (rxs.rate_idx >= 0 && rs.rs_rate ==
1893 sc->curband->bitrates[rxs.rate_idx].hw_value_short)
Bruno Randolf63266a62008-07-30 17:12:58 +02001894 rxs.flag |= RX_FLAG_SHORTPRE;
Bruno Randolf06303352008-08-05 19:32:23 +02001895
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001896 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1897
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001898 /* check beacons in IBSS mode */
Johannes Berg05c914f2008-09-11 00:01:58 +02001899 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001900 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001901
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902 __ieee80211_rx(sc->hw, skb, &rxs);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001903
1904 bf->skb = next_skb;
1905 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001906next:
1907 list_move_tail(&bf->list, &sc->rxbuf);
1908 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001909unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001910 spin_unlock(&sc->rxbuflock);
1911}
1912
1913
1914
1915
1916/*************\
1917* TX Handling *
1918\*************/
1919
1920static void
1921ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1922{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001923 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001924 struct ath5k_buf *bf, *bf0;
1925 struct ath5k_desc *ds;
1926 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001927 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001928 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001929
1930 spin_lock(&txq->lock);
1931 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1932 ds = bf->desc;
1933
Bruno Randolfb47f4072008-03-05 18:35:45 +09001934 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001935 if (unlikely(ret == -EINPROGRESS))
1936 break;
1937 else if (unlikely(ret)) {
1938 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1939 ret, txq->qnum);
1940 break;
1941 }
1942
1943 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001944 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001945 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001946
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001947 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1948 PCI_DMA_TODEVICE);
1949
Johannes Berge6a98542008-10-21 12:40:02 +02001950 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001951 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02001952 struct ieee80211_tx_rate *r =
1953 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001954
1955 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02001956 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
1957 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001958 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02001959 r->idx = -1;
1960 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001961 }
1962 }
1963
Johannes Berge6a98542008-10-21 12:40:02 +02001964 /* count the successful attempt as well */
1965 info->status.rates[ts.ts_final_idx].count++;
1966
Bruno Randolfb47f4072008-03-05 18:35:45 +09001967 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 sc->ll_stats.dot11ACKFailureCount++;
Johannes Berge6a98542008-10-21 12:40:02 +02001969 if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001970 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001971 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001972 info->flags |= IEEE80211_TX_STAT_ACK;
1973 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001974 }
1975
Johannes Berge039fa42008-05-15 12:55:29 +02001976 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001977 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001978
1979 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001980 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001981 list_move_tail(&bf->list, &sc->txbuf);
1982 sc->txbuf_len++;
1983 spin_unlock(&sc->txbuflock);
1984 }
1985 if (likely(list_empty(&txq->q)))
1986 txq->link = NULL;
1987 spin_unlock(&txq->lock);
1988 if (sc->txbuf_len > ATH_TXBUF / 5)
1989 ieee80211_wake_queues(sc->hw);
1990}
1991
1992static void
1993ath5k_tasklet_tx(unsigned long data)
1994{
1995 struct ath5k_softc *sc = (void *)data;
1996
1997 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001998}
1999
2000
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002001/*****************\
2002* Beacon handling *
2003\*****************/
2004
2005/*
2006 * Setup the beacon frame for transmit.
2007 */
2008static int
Johannes Berge039fa42008-05-15 12:55:29 +02002009ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002010{
2011 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002012 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002013 struct ath5k_hw *ah = sc->ah;
2014 struct ath5k_desc *ds;
2015 int ret, antenna = 0;
2016 u32 flags;
2017
2018 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2019 PCI_DMA_TODEVICE);
2020 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2021 "skbaddr %llx\n", skb, skb->data, skb->len,
2022 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002023 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002024 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2025 return -EIO;
2026 }
2027
2028 ds = bf->desc;
2029
2030 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002031 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002032 ds->ds_link = bf->daddr; /* self-linked */
2033 flags |= AR5K_TXDESC_VEOL;
2034 /*
2035 * Let hardware handle antenna switching if txantenna is not set
2036 */
2037 } else {
2038 ds->ds_link = 0;
2039 /*
2040 * Switch antenna every 4 beacons if txantenna is not set
2041 * XXX assumes two antennas
2042 */
2043 if (antenna == 0)
2044 antenna = sc->bsent & 4 ? 2 : 1;
2045 }
2046
2047 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002048 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002049 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002050 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002051 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002052 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002053 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002054 if (ret)
2055 goto err_unmap;
2056
2057 return 0;
2058err_unmap:
2059 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2060 return ret;
2061}
2062
2063/*
2064 * Transmit a beacon frame at SWBA. Dynamic updates to the
2065 * frame contents are done as needed and the slot time is
2066 * also adjusted based on current state.
2067 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002068 * This is called from software irq context (beacontq or restq
2069 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002070 */
2071static void
2072ath5k_beacon_send(struct ath5k_softc *sc)
2073{
2074 struct ath5k_buf *bf = sc->bbuf;
2075 struct ath5k_hw *ah = sc->ah;
2076
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002077 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078
Johannes Berg05c914f2008-09-11 00:01:58 +02002079 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2080 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002081 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2082 return;
2083 }
2084 /*
2085 * Check if the previous beacon has gone out. If
2086 * not don't don't try to post another, skip this
2087 * period and wait for the next. Missed beacons
2088 * indicate a problem and should not occur. If we
2089 * miss too many consecutive beacons reset the device.
2090 */
2091 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2092 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002093 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094 "missed %u consecutive beacons\n", sc->bmisscount);
2095 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002096 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002097 "stuck beacon time (%u missed)\n",
2098 sc->bmisscount);
2099 tasklet_schedule(&sc->restq);
2100 }
2101 return;
2102 }
2103 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002104 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002105 "resume beacon xmit after %u misses\n",
2106 sc->bmisscount);
2107 sc->bmisscount = 0;
2108 }
2109
2110 /*
2111 * Stop any current dma and put the new frame on the queue.
2112 * This should never fail since we check above that no frames
2113 * are still pending on the queue.
2114 */
2115 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2116 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2117 /* NB: hw still stops DMA, so proceed */
2118 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002120 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2121 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002122 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002123 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2124
2125 sc->bsent++;
2126}
2127
2128
Bruno Randolf9804b982008-01-19 18:17:59 +09002129/**
2130 * ath5k_beacon_update_timers - update beacon timers
2131 *
2132 * @sc: struct ath5k_softc pointer we are operating on
2133 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2134 * beacon timer update based on the current HW TSF.
2135 *
2136 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2137 * of a received beacon or the current local hardware TSF and write it to the
2138 * beacon timer registers.
2139 *
2140 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002141 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002142 * when we otherwise know we have to update the timers, but we keep it in this
2143 * function to have it all together in one place.
2144 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002145static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002146ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002147{
2148 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002149 u32 nexttbtt, intval, hw_tu, bc_tu;
2150 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002151
2152 intval = sc->bintval & AR5K_BEACON_PERIOD;
2153 if (WARN_ON(!intval))
2154 return;
2155
Bruno Randolf9804b982008-01-19 18:17:59 +09002156 /* beacon TSF converted to TU */
2157 bc_tu = TSF_TO_TU(bc_tsf);
2158
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002159 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002160 hw_tsf = ath5k_hw_get_tsf64(ah);
2161 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002162
Bruno Randolf9804b982008-01-19 18:17:59 +09002163#define FUDGE 3
2164 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2165 if (bc_tsf == -1) {
2166 /*
2167 * no beacons received, called internally.
2168 * just need to refresh timers based on HW TSF.
2169 */
2170 nexttbtt = roundup(hw_tu + FUDGE, intval);
2171 } else if (bc_tsf == 0) {
2172 /*
2173 * no beacon received, probably called by ath5k_reset_tsf().
2174 * reset TSF to start with 0.
2175 */
2176 nexttbtt = intval;
2177 intval |= AR5K_BEACON_RESET_TSF;
2178 } else if (bc_tsf > hw_tsf) {
2179 /*
2180 * beacon received, SW merge happend but HW TSF not yet updated.
2181 * not possible to reconfigure timers yet, but next time we
2182 * receive a beacon with the same BSSID, the hardware will
2183 * automatically update the TSF and then we need to reconfigure
2184 * the timers.
2185 */
2186 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2187 "need to wait for HW TSF sync\n");
2188 return;
2189 } else {
2190 /*
2191 * most important case for beacon synchronization between STA.
2192 *
2193 * beacon received and HW TSF has been already updated by HW.
2194 * update next TBTT based on the TSF of the beacon, but make
2195 * sure it is ahead of our local TSF timer.
2196 */
2197 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2198 }
2199#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002200
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002201 sc->nexttbtt = nexttbtt;
2202
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002203 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002205
2206 /*
2207 * debugging output last in order to preserve the time critical aspect
2208 * of this function
2209 */
2210 if (bc_tsf == -1)
2211 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2212 "reconfigured timers based on HW TSF\n");
2213 else if (bc_tsf == 0)
2214 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2215 "reset HW TSF and timers\n");
2216 else
2217 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2218 "updated timers based on beacon TSF\n");
2219
2220 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002221 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2222 (unsigned long long) bc_tsf,
2223 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002224 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2225 intval & AR5K_BEACON_PERIOD,
2226 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2227 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002228}
2229
2230
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002231/**
2232 * ath5k_beacon_config - Configure the beacon queues and interrupts
2233 *
2234 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002235 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002236 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002237 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002238 */
2239static void
2240ath5k_beacon_config(struct ath5k_softc *sc)
2241{
2242 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002243 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002245 ath5k_hw_set_imr(ah, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002246 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002247 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002248
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002249 if (sc->opmode == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002250 sc->opmode == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002251 sc->opmode == NL80211_IFTYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002252 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002253 * In IBSS mode we use a self-linked tx descriptor and let the
2254 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002255 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002256 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002257 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002258 */
2259 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002260
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002261 sc->imask |= AR5K_INT_SWBA;
2262
Jiri Slabyda966bc2008-10-12 22:54:10 +02002263 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2264 if (ath5k_hw_hasveol(ah)) {
Bob Copelandb5f03952009-02-15 12:06:10 -05002265 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002266 ath5k_beacon_send(sc);
Bob Copelandb5f03952009-02-15 12:06:10 -05002267 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002268 }
2269 } else
2270 ath5k_beacon_update_timers(sc, -1);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002271 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002273 ath5k_hw_set_imr(ah, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002274}
2275
2276
2277/********************\
2278* Interrupt handling *
2279\********************/
2280
2281static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002282ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002284 struct ath5k_hw *ah = sc->ah;
2285 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002286
2287 mutex_lock(&sc->lock);
2288
2289 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2290
2291 /*
2292 * Stop anything previously setup. This is safe
2293 * no matter this is the first time through or not.
2294 */
2295 ath5k_stop_locked(sc);
2296
2297 /*
2298 * The basic interface to setting the hardware in a good
2299 * state is ``reset''. On return the hardware is known to
2300 * be powered up and with interrupts disabled. This must
2301 * be followed by initialization of the appropriate bits
2302 * and then setup of the interrupt mask.
2303 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002304 sc->curchan = sc->hw->conf.channel;
2305 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002306 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2307 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bob Copeland9ca9fb82009-03-16 22:34:02 -04002308 AR5K_INT_FATAL | AR5K_INT_GLOBAL;
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002309 ret = ath5k_reset(sc, false, false);
2310 if (ret)
2311 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002312
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002313 /*
2314 * Reset the key cache since some parts do not reset the
2315 * contents on initial power up or resume from suspend.
2316 */
2317 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2318 ath5k_hw_reset_key(ah, i);
2319
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002320 /* Set ack to be sent at low bit-rates */
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002321 ath5k_hw_set_ack_bitrate_high(ah, false);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002322
2323 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2324 msecs_to_jiffies(ath5k_calinterval * 1000)));
2325
2326 ret = 0;
2327done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002328 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002329 mutex_unlock(&sc->lock);
2330 return ret;
2331}
2332
2333static int
2334ath5k_stop_locked(struct ath5k_softc *sc)
2335{
2336 struct ath5k_hw *ah = sc->ah;
2337
2338 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2339 test_bit(ATH_STAT_INVALID, sc->status));
2340
2341 /*
2342 * Shutdown the hardware and driver:
2343 * stop output from above
2344 * disable interrupts
2345 * turn off timers
2346 * turn off the radio
2347 * clear transmit machinery
2348 * clear receive machinery
2349 * drain and release tx queues
2350 * reclaim beacon resources
2351 * power down hardware
2352 *
2353 * Note that some of this work is not possible if the
2354 * hardware is gone (invalid).
2355 */
2356 ieee80211_stop_queues(sc->hw);
2357
2358 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002359 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002360 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002361 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002362 }
2363 ath5k_txq_cleanup(sc);
2364 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2365 ath5k_rx_stop(sc);
2366 ath5k_hw_phy_disable(ah);
2367 } else
2368 sc->rxlink = NULL;
2369
2370 return 0;
2371}
2372
2373/*
2374 * Stop the device, grabbing the top-level lock to protect
2375 * against concurrent entry through ath5k_init (which can happen
2376 * if another thread does a system call and the thread doing the
2377 * stop is preempted).
2378 */
2379static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002380ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002381{
2382 int ret;
2383
2384 mutex_lock(&sc->lock);
2385 ret = ath5k_stop_locked(sc);
2386 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2387 /*
2388 * Set the chip in full sleep mode. Note that we are
2389 * careful to do this only when bringing the interface
2390 * completely to a stop. When the chip is in this state
2391 * it must be carefully woken up or references to
2392 * registers in the PCI clock domain may freeze the bus
2393 * (and system). This varies by chip and is mostly an
2394 * issue with newer parts that go to sleep more quickly.
2395 */
2396 if (sc->ah->ah_mac_srev >= 0x78) {
2397 /*
2398 * XXX
2399 * don't put newer MAC revisions > 7.8 to sleep because
2400 * of the above mentioned problems
2401 */
2402 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2403 "not putting device to sleep\n");
2404 } else {
2405 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2406 "putting device to full sleep\n");
2407 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2408 }
2409 }
2410 ath5k_txbuf_free(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002411
Jiri Slaby274c7c32008-07-15 17:44:20 +02002412 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002413 mutex_unlock(&sc->lock);
2414
2415 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002416 tasklet_kill(&sc->rxtq);
2417 tasklet_kill(&sc->txtq);
2418 tasklet_kill(&sc->restq);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002419 tasklet_kill(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002420
2421 return ret;
2422}
2423
2424static irqreturn_t
2425ath5k_intr(int irq, void *dev_id)
2426{
2427 struct ath5k_softc *sc = dev_id;
2428 struct ath5k_hw *ah = sc->ah;
2429 enum ath5k_int status;
2430 unsigned int counter = 1000;
2431
2432 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2433 !ath5k_hw_is_intr_pending(ah)))
2434 return IRQ_NONE;
2435
2436 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002437 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2438 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2439 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002440 if (unlikely(status & AR5K_INT_FATAL)) {
2441 /*
2442 * Fatal errors are unrecoverable.
2443 * Typically these are caused by DMA errors.
2444 */
2445 tasklet_schedule(&sc->restq);
2446 } else if (unlikely(status & AR5K_INT_RXORN)) {
2447 tasklet_schedule(&sc->restq);
2448 } else {
2449 if (status & AR5K_INT_SWBA) {
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002450 tasklet_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002451 }
2452 if (status & AR5K_INT_RXEOL) {
2453 /*
2454 * NB: the hardware should re-read the link when
2455 * RXE bit is written, but it doesn't work at
2456 * least on older hardware revs.
2457 */
2458 sc->rxlink = NULL;
2459 }
2460 if (status & AR5K_INT_TXURN) {
2461 /* bump tx trigger level */
2462 ath5k_hw_update_tx_triglevel(ah, true);
2463 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002464 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002465 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002466 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2467 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002468 tasklet_schedule(&sc->txtq);
2469 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002470 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002471 }
2472 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002473 /*
2474 * These stats are also used for ANI i think
2475 * so how about updating them more often ?
2476 */
2477 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002478 }
2479 }
2480 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2481
2482 if (unlikely(!counter))
2483 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2484
2485 return IRQ_HANDLED;
2486}
2487
2488static void
2489ath5k_tasklet_reset(unsigned long data)
2490{
2491 struct ath5k_softc *sc = (void *)data;
2492
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002493 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002494}
2495
2496/*
2497 * Periodically recalibrate the PHY to account
2498 * for temperature/environment changes.
2499 */
2500static void
2501ath5k_calibrate(unsigned long data)
2502{
2503 struct ath5k_softc *sc = (void *)data;
2504 struct ath5k_hw *ah = sc->ah;
2505
2506 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002507 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2508 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002509
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002510 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002511 /*
2512 * Rfgain is out of bounds, reset the chip
2513 * to load new gain values.
2514 */
2515 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002516 ath5k_reset_wake(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002517 }
2518 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2519 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002520 ieee80211_frequency_to_channel(
2521 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002522
2523 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2524 msecs_to_jiffies(ath5k_calinterval * 1000)));
2525}
2526
2527
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002528/********************\
2529* Mac80211 functions *
2530\********************/
2531
2532static int
Johannes Berge039fa42008-05-15 12:55:29 +02002533ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002534{
2535 struct ath5k_softc *sc = hw->priv;
2536 struct ath5k_buf *bf;
2537 unsigned long flags;
2538 int hdrlen;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002539 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002540
2541 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2542
Johannes Berg05c914f2008-09-11 00:01:58 +02002543 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002544 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2545
2546 /*
2547 * the hardware expects the header padded to 4 byte boundaries
2548 * if this is not the case we add the padding after the header
2549 */
2550 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
Bob Copelandfd6effc2008-12-18 23:23:05 -05002551 padsize = ath5k_pad_size(hdrlen);
2552 if (padsize) {
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002553
2554 if (skb_headroom(skb) < padsize) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002555 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002556 " headroom to pad %d\n", hdrlen, padsize);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002557 return NETDEV_TX_BUSY;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002558 }
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002559 skb_push(skb, padsize);
2560 memmove(skb->data, skb->data+padsize, hdrlen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002561 }
2562
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563 spin_lock_irqsave(&sc->txbuflock, flags);
2564 if (list_empty(&sc->txbuf)) {
2565 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2566 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002567 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland71ef99c2009-01-05 20:46:34 -05002568 return NETDEV_TX_BUSY;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002569 }
2570 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2571 list_del(&bf->list);
2572 sc->txbuf_len--;
2573 if (list_empty(&sc->txbuf))
2574 ieee80211_stop_queues(hw);
2575 spin_unlock_irqrestore(&sc->txbuflock, flags);
2576
2577 bf->skb = skb;
2578
Johannes Berge039fa42008-05-15 12:55:29 +02002579 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002580 bf->skb = NULL;
2581 spin_lock_irqsave(&sc->txbuflock, flags);
2582 list_add_tail(&bf->list, &sc->txbuf);
2583 sc->txbuf_len++;
2584 spin_unlock_irqrestore(&sc->txbuflock, flags);
2585 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002586 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002587 }
2588
Bob Copeland71ef99c2009-01-05 20:46:34 -05002589 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002590}
2591
2592static int
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002593ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002595 struct ath5k_hw *ah = sc->ah;
2596 int ret;
2597
2598 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002599
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002600 if (stop) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002601 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002602 ath5k_txq_cleanup(sc);
2603 ath5k_rx_stop(sc);
2604 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002605 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002606 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2608 goto err;
2609 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002610
2611 /*
2612 * This is needed only to setup initial state
2613 * but it's best done after a reset.
2614 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002615 ath5k_hw_set_txpower_limit(sc->ah, 0);
2616
2617 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002618 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002619 ATH5K_ERR(sc, "can't start recv logic\n");
2620 goto err;
2621 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002622
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002623 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002624 * Change channels and update the h/w rate map if we're switching;
2625 * e.g. 11a to 11b/g.
2626 *
2627 * We may be doing a reset in response to an ioctl that changes the
2628 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002629 *
2630 * XXX needed?
2631 */
2632/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002633
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002634 ath5k_beacon_config(sc);
2635 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002636
2637 return 0;
2638err:
2639 return ret;
2640}
2641
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002642static int
2643ath5k_reset_wake(struct ath5k_softc *sc)
2644{
2645 int ret;
2646
2647 ret = ath5k_reset(sc, true, true);
2648 if (!ret)
2649 ieee80211_wake_queues(sc->hw);
2650
2651 return ret;
2652}
2653
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002654static int ath5k_start(struct ieee80211_hw *hw)
2655{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002656 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002657}
2658
2659static void ath5k_stop(struct ieee80211_hw *hw)
2660{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002661 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002662}
2663
2664static int ath5k_add_interface(struct ieee80211_hw *hw,
2665 struct ieee80211_if_init_conf *conf)
2666{
2667 struct ath5k_softc *sc = hw->priv;
2668 int ret;
2669
2670 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002671 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002672 ret = 0;
2673 goto end;
2674 }
2675
Johannes Berg32bfd352007-12-19 01:31:26 +01002676 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002677
2678 switch (conf->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02002679 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02002680 case NL80211_IFTYPE_STATION:
2681 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002682 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02002683 case NL80211_IFTYPE_MONITOR:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002684 sc->opmode = conf->type;
2685 break;
2686 default:
2687 ret = -EOPNOTSUPP;
2688 goto end;
2689 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002690
2691 /* Set to a reasonable value. Note that this will
2692 * be set to mac80211's value at ath5k_config(). */
2693 sc->bintval = 1000;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002694 ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02002695
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002696 ret = 0;
2697end:
2698 mutex_unlock(&sc->lock);
2699 return ret;
2700}
2701
2702static void
2703ath5k_remove_interface(struct ieee80211_hw *hw,
2704 struct ieee80211_if_init_conf *conf)
2705{
2706 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05002707 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002708
2709 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002710 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002711 goto end;
2712
Bob Copeland0e149cf2008-11-17 23:40:38 -05002713 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01002714 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002715end:
2716 mutex_unlock(&sc->lock);
2717}
2718
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002719/*
2720 * TODO: Phy disable/diversity etc
2721 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002722static int
Johannes Berge8975582008-10-09 12:18:51 +02002723ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002724{
2725 struct ath5k_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002726 struct ieee80211_conf *conf = &hw->conf;
Bob Copelandbe009372009-01-22 08:44:16 -05002727 int ret;
2728
2729 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002730
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002731 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002732 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733
Bob Copelandbe009372009-01-22 08:44:16 -05002734 ret = ath5k_chan_set(sc, conf->channel);
2735
2736 mutex_unlock(&sc->lock);
2737 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002738}
2739
2740static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002741ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002742 struct ieee80211_if_conf *conf)
2743{
2744 struct ath5k_softc *sc = hw->priv;
2745 struct ath5k_hw *ah = sc->ah;
Nick Kossifidisfa8419d2009-02-09 06:17:45 +02002746 int ret = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002747
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002748 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002749 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002750 ret = -EIO;
2751 goto unlock;
2752 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002753 if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002754 /* Cache for later use during resets */
2755 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2756 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2757 * a clean way of letting us retrieve this yet. */
2758 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002759 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002760 }
Johannes Berg9d139c82008-07-09 14:40:37 +02002761 if (conf->changed & IEEE80211_IFCC_BEACON &&
Jiri Slabyda966bc2008-10-12 22:54:10 +02002762 (vif->type == NL80211_IFTYPE_ADHOC ||
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002763 vif->type == NL80211_IFTYPE_MESH_POINT ||
Jiri Slabyda966bc2008-10-12 22:54:10 +02002764 vif->type == NL80211_IFTYPE_AP)) {
Johannes Berg9d139c82008-07-09 14:40:37 +02002765 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2766 if (!beacon) {
2767 ret = -ENOMEM;
2768 goto unlock;
2769 }
Jiri Slabyda966bc2008-10-12 22:54:10 +02002770 ath5k_beacon_update(sc, beacon);
Johannes Berg9d139c82008-07-09 14:40:37 +02002771 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002772
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002773unlock:
2774 mutex_unlock(&sc->lock);
2775 return ret;
2776}
2777
2778#define SUPPORTED_FIF_FLAGS \
2779 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2780 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2781 FIF_BCN_PRBRESP_PROMISC
2782/*
2783 * o always accept unicast, broadcast, and multicast traffic
2784 * o multicast traffic for all BSSIDs will be enabled if mac80211
2785 * says it should be
2786 * o maintain current state of phy ofdm or phy cck error reception.
2787 * If the hardware detects any of these type of errors then
2788 * ath5k_hw_get_rx_filter() will pass to us the respective
2789 * hardware filters to be able to receive these type of frames.
2790 * o probe request frames are accepted only when operating in
2791 * hostap, adhoc, or monitor modes
2792 * o enable promiscuous mode according to the interface state
2793 * o accept beacons:
2794 * - when operating in adhoc mode so the 802.11 layer creates
2795 * node table entries for peers,
2796 * - when operating in station mode for collecting rssi data when
2797 * the station is otherwise quiet, or
2798 * - when scanning
2799 */
2800static void ath5k_configure_filter(struct ieee80211_hw *hw,
2801 unsigned int changed_flags,
2802 unsigned int *new_flags,
2803 int mc_count, struct dev_mc_list *mclist)
2804{
2805 struct ath5k_softc *sc = hw->priv;
2806 struct ath5k_hw *ah = sc->ah;
2807 u32 mfilt[2], val, rfilt;
2808 u8 pos;
2809 int i;
2810
2811 mfilt[0] = 0;
2812 mfilt[1] = 0;
2813
2814 /* Only deal with supported flags */
2815 changed_flags &= SUPPORTED_FIF_FLAGS;
2816 *new_flags &= SUPPORTED_FIF_FLAGS;
2817
2818 /* If HW detects any phy or radar errors, leave those filters on.
2819 * Also, always enable Unicast, Broadcasts and Multicast
2820 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2821 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2822 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2823 AR5K_RX_FILTER_MCAST);
2824
2825 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2826 if (*new_flags & FIF_PROMISC_IN_BSS) {
2827 rfilt |= AR5K_RX_FILTER_PROM;
2828 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002829 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002830 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07002831 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002832 }
2833
2834 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2835 if (*new_flags & FIF_ALLMULTI) {
2836 mfilt[0] = ~0;
2837 mfilt[1] = ~0;
2838 } else {
2839 for (i = 0; i < mc_count; i++) {
2840 if (!mclist)
2841 break;
2842 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002843 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002844 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002845 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002846 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2847 pos &= 0x3f;
2848 mfilt[pos / 32] |= (1 << (pos % 32));
2849 /* XXX: we might be able to just do this instead,
2850 * but not sure, needs testing, if we do use this we'd
2851 * neet to inform below to not reset the mcast */
2852 /* ath5k_hw_set_mcast_filterindex(ah,
2853 * mclist->dmi_addr[5]); */
2854 mclist = mclist->next;
2855 }
2856 }
2857
2858 /* This is the best we can do */
2859 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2860 rfilt |= AR5K_RX_FILTER_PHYERR;
2861
2862 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2863 * and probes for any BSSID, this needs testing */
2864 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2865 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2866
2867 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2868 * set we should only pass on control frames for this
2869 * station. This needs testing. I believe right now this
2870 * enables *all* control frames, which is OK.. but
2871 * but we should see if we can improve on granularity */
2872 if (*new_flags & FIF_CONTROL)
2873 rfilt |= AR5K_RX_FILTER_CONTROL;
2874
2875 /* Additional settings per mode -- this is per ath5k */
2876
2877 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2878
Johannes Berg05c914f2008-09-11 00:01:58 +02002879 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002880 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2881 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Johannes Berg05c914f2008-09-11 00:01:58 +02002882 if (sc->opmode != NL80211_IFTYPE_STATION)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002883 rfilt |= AR5K_RX_FILTER_PROBEREQ;
Johannes Berg05c914f2008-09-11 00:01:58 +02002884 if (sc->opmode != NL80211_IFTYPE_AP &&
2885 sc->opmode != NL80211_IFTYPE_MESH_POINT &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002886 test_bit(ATH_STAT_PROMISC, sc->status))
2887 rfilt |= AR5K_RX_FILTER_PROM;
Martin Xu02969b32008-11-24 10:49:27 +08002888 if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
Luis R. Rodriguez296bf2a2008-11-03 14:43:00 -08002889 sc->opmode == NL80211_IFTYPE_ADHOC ||
2890 sc->opmode == NL80211_IFTYPE_AP)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002891 rfilt |= AR5K_RX_FILTER_BEACON;
Andrey Yurovskyb706e652008-10-13 18:23:07 -07002892 if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
2893 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2894 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002895
2896 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07002897 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002898
2899 /* Set multicast bits */
2900 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2901 /* Set the cached hw filter flags, this will alter actually
2902 * be set in HW */
2903 sc->filter_flags = rfilt;
2904}
2905
2906static int
2907ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002908 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
2909 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002910{
2911 struct ath5k_softc *sc = hw->priv;
2912 int ret = 0;
2913
Bob Copeland9ad9a262008-10-29 08:30:54 -04002914 if (modparam_nohwcrypt)
2915 return -EOPNOTSUPP;
2916
John Daiker0bbac082008-10-17 12:16:00 -07002917 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002918 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002919 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04002920 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002921 case ALG_CCMP:
2922 return -EOPNOTSUPP;
2923 default:
2924 WARN_ON(1);
2925 return -EINVAL;
2926 }
2927
2928 mutex_lock(&sc->lock);
2929
2930 switch (cmd) {
2931 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002932 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
2933 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002934 if (ret) {
2935 ATH5K_ERR(sc, "can't set the key\n");
2936 goto unlock;
2937 }
2938 __set_bit(key->keyidx, sc->keymap);
2939 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04002940 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
2941 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002942 break;
2943 case DISABLE_KEY:
2944 ath5k_hw_reset_key(sc->ah, key->keyidx);
2945 __clear_bit(key->keyidx, sc->keymap);
2946 break;
2947 default:
2948 ret = -EINVAL;
2949 goto unlock;
2950 }
2951
2952unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002953 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002954 mutex_unlock(&sc->lock);
2955 return ret;
2956}
2957
2958static int
2959ath5k_get_stats(struct ieee80211_hw *hw,
2960 struct ieee80211_low_level_stats *stats)
2961{
2962 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03002963 struct ath5k_hw *ah = sc->ah;
2964
2965 /* Force update */
2966 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002967
2968 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2969
2970 return 0;
2971}
2972
2973static int
2974ath5k_get_tx_stats(struct ieee80211_hw *hw,
2975 struct ieee80211_tx_queue_stats *stats)
2976{
2977 struct ath5k_softc *sc = hw->priv;
2978
2979 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
2980
2981 return 0;
2982}
2983
2984static u64
2985ath5k_get_tsf(struct ieee80211_hw *hw)
2986{
2987 struct ath5k_softc *sc = hw->priv;
2988
2989 return ath5k_hw_get_tsf64(sc->ah);
2990}
2991
2992static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002993ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2994{
2995 struct ath5k_softc *sc = hw->priv;
2996
2997 ath5k_hw_set_tsf64(sc->ah, tsf);
2998}
2999
3000static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003001ath5k_reset_tsf(struct ieee80211_hw *hw)
3002{
3003 struct ath5k_softc *sc = hw->priv;
3004
Bruno Randolf9804b982008-01-19 18:17:59 +09003005 /*
3006 * in IBSS mode we need to update the beacon timers too.
3007 * this will also reset the TSF if we call it with 0
3008 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003009 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003010 ath5k_beacon_update_timers(sc, 0);
3011 else
3012 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003013}
3014
3015static int
Jiri Slabyda966bc2008-10-12 22:54:10 +02003016ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003017{
Jiri Slaby00482972008-08-18 21:45:27 +02003018 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003019 int ret;
3020
3021 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3022
Jiri Slaby00482972008-08-18 21:45:27 +02003023 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003024 ath5k_txbuf_free(sc, sc->bbuf);
3025 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003026 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003027 if (ret)
3028 sc->bbuf->skb = NULL;
Jiri Slaby00482972008-08-18 21:45:27 +02003029 spin_unlock_irqrestore(&sc->block, flags);
3030 if (!ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003031 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003032 mmiowb();
3033 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003034
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003035 return ret;
3036}
Martin Xu02969b32008-11-24 10:49:27 +08003037static void
3038set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3039{
3040 struct ath5k_softc *sc = hw->priv;
3041 struct ath5k_hw *ah = sc->ah;
3042 u32 rfilt;
3043 rfilt = ath5k_hw_get_rx_filter(ah);
3044 if (enable)
3045 rfilt |= AR5K_RX_FILTER_BEACON;
3046 else
3047 rfilt &= ~AR5K_RX_FILTER_BEACON;
3048 ath5k_hw_set_rx_filter(ah, rfilt);
3049 sc->filter_flags = rfilt;
3050}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003051
Martin Xu02969b32008-11-24 10:49:27 +08003052static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3053 struct ieee80211_vif *vif,
3054 struct ieee80211_bss_conf *bss_conf,
3055 u32 changes)
3056{
3057 struct ath5k_softc *sc = hw->priv;
3058 if (changes & BSS_CHANGED_ASSOC) {
3059 mutex_lock(&sc->lock);
3060 sc->assoc = bss_conf->assoc;
3061 if (sc->opmode == NL80211_IFTYPE_STATION)
3062 set_beacon_filter(hw, sc->assoc);
3063 mutex_unlock(&sc->lock);
3064 }
3065}