blob: 658b3dc7adbe47731071bf3b27e347a2de21985b [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
21
22#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070025
26#include "clock-local2.h"
27#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070028#include "clock-rpm.h"
29#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070030
31enum {
32 GCC_BASE,
33 MMSS_BASE,
34 LPASS_BASE,
35 MSS_BASE,
36 N_BASES,
37};
38
39static void __iomem *virt_bases[N_BASES];
40
41#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
42#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
43#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
44#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
45
46#define GPLL0_MODE_REG 0x0000
47#define GPLL0_L_REG 0x0004
48#define GPLL0_M_REG 0x0008
49#define GPLL0_N_REG 0x000C
50#define GPLL0_USER_CTL_REG 0x0010
51#define GPLL0_CONFIG_CTL_REG 0x0014
52#define GPLL0_TEST_CTL_REG 0x0018
53#define GPLL0_STATUS_REG 0x001C
54
55#define GPLL1_MODE_REG 0x0040
56#define GPLL1_L_REG 0x0044
57#define GPLL1_M_REG 0x0048
58#define GPLL1_N_REG 0x004C
59#define GPLL1_USER_CTL_REG 0x0050
60#define GPLL1_CONFIG_CTL_REG 0x0054
61#define GPLL1_TEST_CTL_REG 0x0058
62#define GPLL1_STATUS_REG 0x005C
63
64#define MMPLL0_MODE_REG 0x0000
65#define MMPLL0_L_REG 0x0004
66#define MMPLL0_M_REG 0x0008
67#define MMPLL0_N_REG 0x000C
68#define MMPLL0_USER_CTL_REG 0x0010
69#define MMPLL0_CONFIG_CTL_REG 0x0014
70#define MMPLL0_TEST_CTL_REG 0x0018
71#define MMPLL0_STATUS_REG 0x001C
72
73#define MMPLL1_MODE_REG 0x0040
74#define MMPLL1_L_REG 0x0044
75#define MMPLL1_M_REG 0x0048
76#define MMPLL1_N_REG 0x004C
77#define MMPLL1_USER_CTL_REG 0x0050
78#define MMPLL1_CONFIG_CTL_REG 0x0054
79#define MMPLL1_TEST_CTL_REG 0x0058
80#define MMPLL1_STATUS_REG 0x005C
81
82#define MMPLL3_MODE_REG 0x0080
83#define MMPLL3_L_REG 0x0084
84#define MMPLL3_M_REG 0x0088
85#define MMPLL3_N_REG 0x008C
86#define MMPLL3_USER_CTL_REG 0x0090
87#define MMPLL3_CONFIG_CTL_REG 0x0094
88#define MMPLL3_TEST_CTL_REG 0x0098
89#define MMPLL3_STATUS_REG 0x009C
90
91#define LPAPLL_MODE_REG 0x0000
92#define LPAPLL_L_REG 0x0004
93#define LPAPLL_M_REG 0x0008
94#define LPAPLL_N_REG 0x000C
95#define LPAPLL_USER_CTL_REG 0x0010
96#define LPAPLL_CONFIG_CTL_REG 0x0014
97#define LPAPLL_TEST_CTL_REG 0x0018
98#define LPAPLL_STATUS_REG 0x001C
99
100#define GCC_DEBUG_CLK_CTL_REG 0x1880
101#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
102#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
103#define GCC_XO_DIV4_CBCR_REG 0x10C8
104#define APCS_GPLL_ENA_VOTE_REG 0x1480
105#define MMSS_PLL_VOTE_APCS_REG 0x0100
106#define MMSS_DEBUG_CLK_CTL_REG 0x0900
107#define LPASS_DEBUG_CLK_CTL_REG 0x29000
108#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700109#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110
111#define USB30_MASTER_CMD_RCGR 0x03D4
112#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
113#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
114#define USB_HSIC_CMD_RCGR 0x0440
115#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
116#define USB_HS_SYSTEM_CMD_RCGR 0x0490
117#define SDCC1_APPS_CMD_RCGR 0x04D0
118#define SDCC2_APPS_CMD_RCGR 0x0510
119#define SDCC3_APPS_CMD_RCGR 0x0550
120#define SDCC4_APPS_CMD_RCGR 0x0590
121#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
122#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
123#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
124#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
125#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
126#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
127#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
128#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
129#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
130#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
131#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
132#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
133#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
134#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
135#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
136#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
137#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
138#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
139#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
140#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
141#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
142#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
143#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
144#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
145#define PDM2_CMD_RCGR 0x0CD0
146#define TSIF_REF_CMD_RCGR 0x0D90
147#define CE1_CMD_RCGR 0x1050
148#define CE2_CMD_RCGR 0x1090
149#define GP1_CMD_RCGR 0x1904
150#define GP2_CMD_RCGR 0x1944
151#define GP3_CMD_RCGR 0x1984
152#define LPAIF_SPKR_CMD_RCGR 0xA000
153#define LPAIF_PRI_CMD_RCGR 0xB000
154#define LPAIF_SEC_CMD_RCGR 0xC000
155#define LPAIF_TER_CMD_RCGR 0xD000
156#define LPAIF_QUAD_CMD_RCGR 0xE000
157#define LPAIF_PCM0_CMD_RCGR 0xF000
158#define LPAIF_PCM1_CMD_RCGR 0x10000
159#define RESAMPLER_CMD_RCGR 0x11000
160#define SLIMBUS_CMD_RCGR 0x12000
161#define LPAIF_PCMOE_CMD_RCGR 0x13000
162#define AHBFABRIC_CMD_RCGR 0x18000
163#define VCODEC0_CMD_RCGR 0x1000
164#define PCLK0_CMD_RCGR 0x2000
165#define PCLK1_CMD_RCGR 0x2020
166#define MDP_CMD_RCGR 0x2040
167#define EXTPCLK_CMD_RCGR 0x2060
168#define VSYNC_CMD_RCGR 0x2080
169#define EDPPIXEL_CMD_RCGR 0x20A0
170#define EDPLINK_CMD_RCGR 0x20C0
171#define EDPAUX_CMD_RCGR 0x20E0
172#define HDMI_CMD_RCGR 0x2100
173#define BYTE0_CMD_RCGR 0x2120
174#define BYTE1_CMD_RCGR 0x2140
175#define ESC0_CMD_RCGR 0x2160
176#define ESC1_CMD_RCGR 0x2180
177#define CSI0PHYTIMER_CMD_RCGR 0x3000
178#define CSI1PHYTIMER_CMD_RCGR 0x3030
179#define CSI2PHYTIMER_CMD_RCGR 0x3060
180#define CSI0_CMD_RCGR 0x3090
181#define CSI1_CMD_RCGR 0x3100
182#define CSI2_CMD_RCGR 0x3160
183#define CSI3_CMD_RCGR 0x31C0
184#define CCI_CMD_RCGR 0x3300
185#define MCLK0_CMD_RCGR 0x3360
186#define MCLK1_CMD_RCGR 0x3390
187#define MCLK2_CMD_RCGR 0x33C0
188#define MCLK3_CMD_RCGR 0x33F0
189#define MMSS_GP0_CMD_RCGR 0x3420
190#define MMSS_GP1_CMD_RCGR 0x3450
191#define JPEG0_CMD_RCGR 0x3500
192#define JPEG1_CMD_RCGR 0x3520
193#define JPEG2_CMD_RCGR 0x3540
194#define VFE0_CMD_RCGR 0x3600
195#define VFE1_CMD_RCGR 0x3620
196#define CPP_CMD_RCGR 0x3640
197#define GFX3D_CMD_RCGR 0x4000
198#define RBCPR_CMD_RCGR 0x4060
199#define AHB_CMD_RCGR 0x5000
200#define AXI_CMD_RCGR 0x5040
201#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700202#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700203
204#define MMSS_BCR 0x0240
205#define USB_30_BCR 0x03C0
206#define USB3_PHY_BCR 0x03FC
207#define USB_HS_HSIC_BCR 0x0400
208#define USB_HS_BCR 0x0480
209#define SDCC1_BCR 0x04C0
210#define SDCC2_BCR 0x0500
211#define SDCC3_BCR 0x0540
212#define SDCC4_BCR 0x0580
213#define BLSP1_BCR 0x05C0
214#define BLSP1_QUP1_BCR 0x0640
215#define BLSP1_UART1_BCR 0x0680
216#define BLSP1_QUP2_BCR 0x06C0
217#define BLSP1_UART2_BCR 0x0700
218#define BLSP1_QUP3_BCR 0x0740
219#define BLSP1_UART3_BCR 0x0780
220#define BLSP1_QUP4_BCR 0x07C0
221#define BLSP1_UART4_BCR 0x0800
222#define BLSP1_QUP5_BCR 0x0840
223#define BLSP1_UART5_BCR 0x0880
224#define BLSP1_QUP6_BCR 0x08C0
225#define BLSP1_UART6_BCR 0x0900
226#define BLSP2_BCR 0x0940
227#define BLSP2_QUP1_BCR 0x0980
228#define BLSP2_UART1_BCR 0x09C0
229#define BLSP2_QUP2_BCR 0x0A00
230#define BLSP2_UART2_BCR 0x0A40
231#define BLSP2_QUP3_BCR 0x0A80
232#define BLSP2_UART3_BCR 0x0AC0
233#define BLSP2_QUP4_BCR 0x0B00
234#define BLSP2_UART4_BCR 0x0B40
235#define BLSP2_QUP5_BCR 0x0B80
236#define BLSP2_UART5_BCR 0x0BC0
237#define BLSP2_QUP6_BCR 0x0C00
238#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700239#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700240#define PDM_BCR 0x0CC0
241#define PRNG_BCR 0x0D00
242#define BAM_DMA_BCR 0x0D40
243#define TSIF_BCR 0x0D80
244#define CE1_BCR 0x1040
245#define CE2_BCR 0x1080
246#define AUDIO_CORE_BCR 0x4000
247#define VENUS0_BCR 0x1020
248#define MDSS_BCR 0x2300
249#define CAMSS_PHY0_BCR 0x3020
250#define CAMSS_PHY1_BCR 0x3050
251#define CAMSS_PHY2_BCR 0x3080
252#define CAMSS_CSI0_BCR 0x30B0
253#define CAMSS_CSI0PHY_BCR 0x30C0
254#define CAMSS_CSI0RDI_BCR 0x30D0
255#define CAMSS_CSI0PIX_BCR 0x30E0
256#define CAMSS_CSI1_BCR 0x3120
257#define CAMSS_CSI1PHY_BCR 0x3130
258#define CAMSS_CSI1RDI_BCR 0x3140
259#define CAMSS_CSI1PIX_BCR 0x3150
260#define CAMSS_CSI2_BCR 0x3180
261#define CAMSS_CSI2PHY_BCR 0x3190
262#define CAMSS_CSI2RDI_BCR 0x31A0
263#define CAMSS_CSI2PIX_BCR 0x31B0
264#define CAMSS_CSI3_BCR 0x31E0
265#define CAMSS_CSI3PHY_BCR 0x31F0
266#define CAMSS_CSI3RDI_BCR 0x3200
267#define CAMSS_CSI3PIX_BCR 0x3210
268#define CAMSS_ISPIF_BCR 0x3220
269#define CAMSS_CCI_BCR 0x3340
270#define CAMSS_MCLK0_BCR 0x3380
271#define CAMSS_MCLK1_BCR 0x33B0
272#define CAMSS_MCLK2_BCR 0x33E0
273#define CAMSS_MCLK3_BCR 0x3410
274#define CAMSS_GP0_BCR 0x3440
275#define CAMSS_GP1_BCR 0x3470
276#define CAMSS_TOP_BCR 0x3480
277#define CAMSS_MICRO_BCR 0x3490
278#define CAMSS_JPEG_BCR 0x35A0
279#define CAMSS_VFE_BCR 0x36A0
280#define CAMSS_CSI_VFE0_BCR 0x3700
281#define CAMSS_CSI_VFE1_BCR 0x3710
282#define OCMEMNOC_BCR 0x50B0
283#define MMSSNOCAHB_BCR 0x5020
284#define MMSSNOCAXI_BCR 0x5060
285#define OXILI_GFX3D_CBCR 0x4028
286#define OXILICX_AHB_CBCR 0x403C
287#define OXILICX_AXI_CBCR 0x4038
288#define OXILI_BCR 0x4020
289#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700290#define LPASS_Q6SS_BCR 0x6000
291#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700292
293#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
294#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
295#define MMSS_NOC_CFG_AHB_CBCR 0x024C
296
297#define USB30_MASTER_CBCR 0x03C8
298#define USB30_MOCK_UTMI_CBCR 0x03D0
299#define USB_HSIC_AHB_CBCR 0x0408
300#define USB_HSIC_SYSTEM_CBCR 0x040C
301#define USB_HSIC_CBCR 0x0410
302#define USB_HSIC_IO_CAL_CBCR 0x0414
303#define USB_HS_SYSTEM_CBCR 0x0484
304#define USB_HS_AHB_CBCR 0x0488
305#define SDCC1_APPS_CBCR 0x04C4
306#define SDCC1_AHB_CBCR 0x04C8
307#define SDCC2_APPS_CBCR 0x0504
308#define SDCC2_AHB_CBCR 0x0508
309#define SDCC3_APPS_CBCR 0x0544
310#define SDCC3_AHB_CBCR 0x0548
311#define SDCC4_APPS_CBCR 0x0584
312#define SDCC4_AHB_CBCR 0x0588
313#define BLSP1_AHB_CBCR 0x05C4
314#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
315#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
316#define BLSP1_UART1_APPS_CBCR 0x0684
317#define BLSP1_UART1_SIM_CBCR 0x0688
318#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
319#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
320#define BLSP1_UART2_APPS_CBCR 0x0704
321#define BLSP1_UART2_SIM_CBCR 0x0708
322#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
323#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
324#define BLSP1_UART3_APPS_CBCR 0x0784
325#define BLSP1_UART3_SIM_CBCR 0x0788
326#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
327#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
328#define BLSP1_UART4_APPS_CBCR 0x0804
329#define BLSP1_UART4_SIM_CBCR 0x0808
330#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
331#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
332#define BLSP1_UART5_APPS_CBCR 0x0884
333#define BLSP1_UART5_SIM_CBCR 0x0888
334#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
335#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
336#define BLSP1_UART6_APPS_CBCR 0x0904
337#define BLSP1_UART6_SIM_CBCR 0x0908
338#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700339#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700340#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
341#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
342#define BLSP2_UART1_APPS_CBCR 0x09C4
343#define BLSP2_UART1_SIM_CBCR 0x09C8
344#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
345#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
346#define BLSP2_UART2_APPS_CBCR 0x0A44
347#define BLSP2_UART2_SIM_CBCR 0x0A48
348#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
349#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
350#define BLSP2_UART3_APPS_CBCR 0x0AC4
351#define BLSP2_UART3_SIM_CBCR 0x0AC8
352#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
353#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
354#define BLSP2_UART4_APPS_CBCR 0x0B44
355#define BLSP2_UART4_SIM_CBCR 0x0B48
356#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
357#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
358#define BLSP2_UART5_APPS_CBCR 0x0BC4
359#define BLSP2_UART5_SIM_CBCR 0x0BC8
360#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
361#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
362#define BLSP2_UART6_APPS_CBCR 0x0C44
363#define BLSP2_UART6_SIM_CBCR 0x0C48
364#define PDM_AHB_CBCR 0x0CC4
365#define PDM_XO4_CBCR 0x0CC8
366#define PDM2_CBCR 0x0CCC
367#define PRNG_AHB_CBCR 0x0D04
368#define BAM_DMA_AHB_CBCR 0x0D44
369#define TSIF_AHB_CBCR 0x0D84
370#define TSIF_REF_CBCR 0x0D88
371#define MSG_RAM_AHB_CBCR 0x0E44
372#define CE1_CBCR 0x1044
373#define CE1_AXI_CBCR 0x1048
374#define CE1_AHB_CBCR 0x104C
375#define CE2_CBCR 0x1084
376#define CE2_AXI_CBCR 0x1088
377#define CE2_AHB_CBCR 0x108C
378#define GCC_AHB_CBCR 0x10C0
379#define GP1_CBCR 0x1900
380#define GP2_CBCR 0x1940
381#define GP3_CBCR 0x1980
382#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
383#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
384#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
385#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
386#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
387#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
388#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
389#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
390#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
391#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
392#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
393#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
394#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
395#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
396#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
397#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
398#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
399#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
400#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
401#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
402#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
403#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
404#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
405#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
406#define VENUS0_VCODEC0_CBCR 0x1028
407#define VENUS0_AHB_CBCR 0x1030
408#define VENUS0_AXI_CBCR 0x1034
409#define VENUS0_OCMEMNOC_CBCR 0x1038
410#define MDSS_AHB_CBCR 0x2308
411#define MDSS_HDMI_AHB_CBCR 0x230C
412#define MDSS_AXI_CBCR 0x2310
413#define MDSS_PCLK0_CBCR 0x2314
414#define MDSS_PCLK1_CBCR 0x2318
415#define MDSS_MDP_CBCR 0x231C
416#define MDSS_MDP_LUT_CBCR 0x2320
417#define MDSS_EXTPCLK_CBCR 0x2324
418#define MDSS_VSYNC_CBCR 0x2328
419#define MDSS_EDPPIXEL_CBCR 0x232C
420#define MDSS_EDPLINK_CBCR 0x2330
421#define MDSS_EDPAUX_CBCR 0x2334
422#define MDSS_HDMI_CBCR 0x2338
423#define MDSS_BYTE0_CBCR 0x233C
424#define MDSS_BYTE1_CBCR 0x2340
425#define MDSS_ESC0_CBCR 0x2344
426#define MDSS_ESC1_CBCR 0x2348
427#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
428#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
429#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
430#define CAMSS_CSI0_CBCR 0x30B4
431#define CAMSS_CSI0_AHB_CBCR 0x30BC
432#define CAMSS_CSI0PHY_CBCR 0x30C4
433#define CAMSS_CSI0RDI_CBCR 0x30D4
434#define CAMSS_CSI0PIX_CBCR 0x30E4
435#define CAMSS_CSI1_CBCR 0x3124
436#define CAMSS_CSI1_AHB_CBCR 0x3128
437#define CAMSS_CSI1PHY_CBCR 0x3134
438#define CAMSS_CSI1RDI_CBCR 0x3144
439#define CAMSS_CSI1PIX_CBCR 0x3154
440#define CAMSS_CSI2_CBCR 0x3184
441#define CAMSS_CSI2_AHB_CBCR 0x3188
442#define CAMSS_CSI2PHY_CBCR 0x3194
443#define CAMSS_CSI2RDI_CBCR 0x31A4
444#define CAMSS_CSI2PIX_CBCR 0x31B4
445#define CAMSS_CSI3_CBCR 0x31E4
446#define CAMSS_CSI3_AHB_CBCR 0x31E8
447#define CAMSS_CSI3PHY_CBCR 0x31F4
448#define CAMSS_CSI3RDI_CBCR 0x3204
449#define CAMSS_CSI3PIX_CBCR 0x3214
450#define CAMSS_ISPIF_AHB_CBCR 0x3224
451#define CAMSS_CCI_CCI_CBCR 0x3344
452#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
453#define CAMSS_MCLK0_CBCR 0x3384
454#define CAMSS_MCLK1_CBCR 0x33B4
455#define CAMSS_MCLK2_CBCR 0x33E4
456#define CAMSS_MCLK3_CBCR 0x3414
457#define CAMSS_GP0_CBCR 0x3444
458#define CAMSS_GP1_CBCR 0x3474
459#define CAMSS_TOP_AHB_CBCR 0x3484
460#define CAMSS_MICRO_AHB_CBCR 0x3494
461#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
462#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
463#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
464#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
465#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
466#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
467#define CAMSS_VFE_VFE0_CBCR 0x36A8
468#define CAMSS_VFE_VFE1_CBCR 0x36AC
469#define CAMSS_VFE_CPP_CBCR 0x36B0
470#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
471#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
472#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
473#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
474#define CAMSS_CSI_VFE0_CBCR 0x3704
475#define CAMSS_CSI_VFE1_CBCR 0x3714
476#define MMSS_MMSSNOC_AXI_CBCR 0x506C
477#define MMSS_MMSSNOC_AHB_CBCR 0x5024
478#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
479#define MMSS_MISC_AHB_CBCR 0x502C
480#define MMSS_S0_AXI_CBCR 0x5064
481#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700482#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
483#define LPASS_Q6SS_XO_CBCR 0x26000
484#define MSS_XO_Q6_CBCR 0x108C
485#define MSS_BUS_Q6_CBCR 0x10A4
486#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700487
488#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
489#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
490
491/* Mux source select values */
492#define cxo_source_val 0
493#define gpll0_source_val 1
494#define gpll1_source_val 2
495#define gnd_source_val 5
496#define mmpll0_mm_source_val 1
497#define mmpll1_mm_source_val 2
498#define mmpll3_mm_source_val 3
499#define gpll0_mm_source_val 5
500#define cxo_mm_source_val 0
501#define mm_gnd_source_val 6
502#define gpll1_hsic_source_val 4
503#define cxo_lpass_source_val 0
504#define lpapll0_lpass_source_val 1
505#define gpll0_lpass_source_val 5
506#define edppll_270_mm_source_val 4
507#define edppll_350_mm_source_val 4
508#define dsipll_750_mm_source_val 1
509#define dsipll_250_mm_source_val 2
510#define hdmipll_297_mm_source_val 3
511
512#define F(f, s, div, m, n) \
513 { \
514 .freq_hz = (f), \
515 .src_clk = &s##_clk_src.c, \
516 .m_val = (m), \
517 .n_val = ~((n)-(m)), \
518 .d_val = ~(n),\
519 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
520 | BVAL(10, 8, s##_source_val), \
521 }
522
523#define F_MM(f, s, div, m, n) \
524 { \
525 .freq_hz = (f), \
526 .src_clk = &s##_clk_src.c, \
527 .m_val = (m), \
528 .n_val = ~((n)-(m)), \
529 .d_val = ~(n),\
530 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
531 | BVAL(10, 8, s##_mm_source_val), \
532 }
533
534#define F_MDSS(f, s, div, m, n) \
535 { \
536 .freq_hz = (f), \
537 .m_val = (m), \
538 .n_val = ~((n)-(m)), \
539 .d_val = ~(n),\
540 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
541 | BVAL(10, 8, s##_mm_source_val), \
542 }
543
544#define F_HSIC(f, s, div, m, n) \
545 { \
546 .freq_hz = (f), \
547 .src_clk = &s##_clk_src.c, \
548 .m_val = (m), \
549 .n_val = ~((n)-(m)), \
550 .d_val = ~(n),\
551 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
552 | BVAL(10, 8, s##_hsic_source_val), \
553 }
554
555#define F_LPASS(f, s, div, m, n) \
556 { \
557 .freq_hz = (f), \
558 .src_clk = &s##_clk_src.c, \
559 .m_val = (m), \
560 .n_val = ~((n)-(m)), \
561 .d_val = ~(n),\
562 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
563 | BVAL(10, 8, s##_lpass_source_val), \
564 }
565
566#define VDD_DIG_FMAX_MAP1(l1, f1) \
567 .vdd_class = &vdd_dig, \
568 .fmax[VDD_DIG_##l1] = (f1)
569#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
570 .vdd_class = &vdd_dig, \
571 .fmax[VDD_DIG_##l1] = (f1), \
572 .fmax[VDD_DIG_##l2] = (f2)
573#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
574 .vdd_class = &vdd_dig, \
575 .fmax[VDD_DIG_##l1] = (f1), \
576 .fmax[VDD_DIG_##l2] = (f2), \
577 .fmax[VDD_DIG_##l3] = (f3)
578
579enum vdd_dig_levels {
580 VDD_DIG_NONE,
581 VDD_DIG_LOW,
582 VDD_DIG_NOMINAL,
583 VDD_DIG_HIGH
584};
585
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700586static const int vdd_corner[] = {
587 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
588 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
589 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
590 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
591};
592
593static struct rpm_regulator *vdd_dig_reg;
594
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700595static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
596{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700597 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
598 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700599}
600
601static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
602
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700603#define RPM_MISC_CLK_TYPE 0x306b6c63
604#define RPM_BUS_CLK_TYPE 0x316b6c63
605#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700606
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700607#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700608#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700610#define PNOC_ID 0x0
611#define SNOC_ID 0x1
612#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700613#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700614
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700615#define BIMC_ID 0x0
616#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700617
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700618enum {
619 D0_ID = 1,
620 D1_ID,
621 A0_ID,
622 A1_ID,
623 A2_ID,
624};
625
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700626DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
627DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
628DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700629DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
630 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700631
632DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
633DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
634 NULL);
635
636DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
637 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700638DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700639
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700640DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
641DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
642DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
643DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
644DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
645
646DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
647DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
648DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
649DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
650DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
651
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700652static struct pll_vote_clk gpll0_clk_src = {
653 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700654 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
655 .status_mask = BIT(17),
656 .parent = &cxo_clk_src.c,
657 .base = &virt_bases[GCC_BASE],
658 .c = {
659 .rate = 600000000,
660 .dbg_name = "gpll0_clk_src",
661 .ops = &clk_ops_pll_vote,
662 .warned = true,
663 CLK_INIT(gpll0_clk_src.c),
664 },
665};
666
667static struct pll_vote_clk gpll1_clk_src = {
668 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
669 .en_mask = BIT(1),
670 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
671 .status_mask = BIT(17),
672 .parent = &cxo_clk_src.c,
673 .base = &virt_bases[GCC_BASE],
674 .c = {
675 .rate = 480000000,
676 .dbg_name = "gpll1_clk_src",
677 .ops = &clk_ops_pll_vote,
678 .warned = true,
679 CLK_INIT(gpll1_clk_src.c),
680 },
681};
682
683static struct pll_vote_clk lpapll0_clk_src = {
684 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
685 .en_mask = BIT(0),
686 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
687 .status_mask = BIT(17),
688 .parent = &cxo_clk_src.c,
689 .base = &virt_bases[LPASS_BASE],
690 .c = {
691 .rate = 491520000,
692 .dbg_name = "lpapll0_clk_src",
693 .ops = &clk_ops_pll_vote,
694 .warned = true,
695 CLK_INIT(lpapll0_clk_src.c),
696 },
697};
698
699static struct pll_vote_clk mmpll0_clk_src = {
700 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
701 .en_mask = BIT(0),
702 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
703 .status_mask = BIT(17),
704 .parent = &cxo_clk_src.c,
705 .base = &virt_bases[MMSS_BASE],
706 .c = {
707 .dbg_name = "mmpll0_clk_src",
708 .rate = 800000000,
709 .ops = &clk_ops_pll_vote,
710 .warned = true,
711 CLK_INIT(mmpll0_clk_src.c),
712 },
713};
714
715static struct pll_vote_clk mmpll1_clk_src = {
716 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
717 .en_mask = BIT(1),
718 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
719 .status_mask = BIT(17),
720 .parent = &cxo_clk_src.c,
721 .base = &virt_bases[MMSS_BASE],
722 .c = {
723 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700724 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700725 .ops = &clk_ops_pll_vote,
726 .warned = true,
727 CLK_INIT(mmpll1_clk_src.c),
728 },
729};
730
731static struct pll_clk mmpll3_clk_src = {
732 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
733 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
734 .parent = &cxo_clk_src.c,
735 .base = &virt_bases[MMSS_BASE],
736 .c = {
737 .dbg_name = "mmpll3_clk_src",
738 .rate = 1000000000,
739 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700740 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700741 CLK_INIT(mmpll3_clk_src.c),
742 },
743};
744
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700745static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
746static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
747static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
748static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
749static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
750static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
751
752static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
753static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
754static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
757
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530758static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
759static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
760static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
761static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
762
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700763static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
764static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
765
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700766static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
767 F(125000000, gpll0, 1, 5, 24),
768 F_END
769};
770
771static struct rcg_clk usb30_master_clk_src = {
772 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
773 .set_rate = set_rate_mnd,
774 .freq_tbl = ftbl_gcc_usb30_master_clk,
775 .current_freq = &rcg_dummy_freq,
776 .base = &virt_bases[GCC_BASE],
777 .c = {
778 .dbg_name = "usb30_master_clk_src",
779 .ops = &clk_ops_rcg_mnd,
780 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
781 CLK_INIT(usb30_master_clk_src.c),
782 },
783};
784
785static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
786 F( 960000, cxo, 10, 1, 2),
787 F( 4800000, cxo, 4, 0, 0),
788 F( 9600000, cxo, 2, 0, 0),
789 F(15000000, gpll0, 10, 1, 4),
790 F(19200000, cxo, 1, 0, 0),
791 F(25000000, gpll0, 12, 1, 2),
792 F(50000000, gpll0, 12, 0, 0),
793 F_END
794};
795
796static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
797 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
798 .set_rate = set_rate_mnd,
799 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
800 .current_freq = &rcg_dummy_freq,
801 .base = &virt_bases[GCC_BASE],
802 .c = {
803 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
804 .ops = &clk_ops_rcg_mnd,
805 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
806 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
807 },
808};
809
810static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
811 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
812 .set_rate = set_rate_mnd,
813 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
814 .current_freq = &rcg_dummy_freq,
815 .base = &virt_bases[GCC_BASE],
816 .c = {
817 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
818 .ops = &clk_ops_rcg_mnd,
819 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
820 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
821 },
822};
823
824static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
825 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
826 .set_rate = set_rate_mnd,
827 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
828 .current_freq = &rcg_dummy_freq,
829 .base = &virt_bases[GCC_BASE],
830 .c = {
831 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
832 .ops = &clk_ops_rcg_mnd,
833 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
834 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
835 },
836};
837
838static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
839 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
840 .set_rate = set_rate_mnd,
841 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
842 .current_freq = &rcg_dummy_freq,
843 .base = &virt_bases[GCC_BASE],
844 .c = {
845 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
846 .ops = &clk_ops_rcg_mnd,
847 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
848 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
849 },
850};
851
852static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
853 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
854 .set_rate = set_rate_mnd,
855 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
856 .current_freq = &rcg_dummy_freq,
857 .base = &virt_bases[GCC_BASE],
858 .c = {
859 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
860 .ops = &clk_ops_rcg_mnd,
861 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
862 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
863 },
864};
865
866static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
867 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
868 .set_rate = set_rate_mnd,
869 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
870 .current_freq = &rcg_dummy_freq,
871 .base = &virt_bases[GCC_BASE],
872 .c = {
873 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
874 .ops = &clk_ops_rcg_mnd,
875 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
876 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
877 },
878};
879
880static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
881 F( 3686400, gpll0, 1, 96, 15625),
882 F( 7372800, gpll0, 1, 192, 15625),
883 F(14745600, gpll0, 1, 384, 15625),
884 F(16000000, gpll0, 5, 2, 15),
885 F(19200000, cxo, 1, 0, 0),
886 F(24000000, gpll0, 5, 1, 5),
887 F(32000000, gpll0, 1, 4, 75),
888 F(40000000, gpll0, 15, 0, 0),
889 F(46400000, gpll0, 1, 29, 375),
890 F(48000000, gpll0, 12.5, 0, 0),
891 F(51200000, gpll0, 1, 32, 375),
892 F(56000000, gpll0, 1, 7, 75),
893 F(58982400, gpll0, 1, 1536, 15625),
894 F(60000000, gpll0, 10, 0, 0),
895 F_END
896};
897
898static struct rcg_clk blsp1_uart1_apps_clk_src = {
899 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
900 .set_rate = set_rate_mnd,
901 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
902 .current_freq = &rcg_dummy_freq,
903 .base = &virt_bases[GCC_BASE],
904 .c = {
905 .dbg_name = "blsp1_uart1_apps_clk_src",
906 .ops = &clk_ops_rcg_mnd,
907 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
908 CLK_INIT(blsp1_uart1_apps_clk_src.c),
909 },
910};
911
912static struct rcg_clk blsp1_uart2_apps_clk_src = {
913 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
914 .set_rate = set_rate_mnd,
915 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
916 .current_freq = &rcg_dummy_freq,
917 .base = &virt_bases[GCC_BASE],
918 .c = {
919 .dbg_name = "blsp1_uart2_apps_clk_src",
920 .ops = &clk_ops_rcg_mnd,
921 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
922 CLK_INIT(blsp1_uart2_apps_clk_src.c),
923 },
924};
925
926static struct rcg_clk blsp1_uart3_apps_clk_src = {
927 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
928 .set_rate = set_rate_mnd,
929 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
930 .current_freq = &rcg_dummy_freq,
931 .base = &virt_bases[GCC_BASE],
932 .c = {
933 .dbg_name = "blsp1_uart3_apps_clk_src",
934 .ops = &clk_ops_rcg_mnd,
935 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
936 CLK_INIT(blsp1_uart3_apps_clk_src.c),
937 },
938};
939
940static struct rcg_clk blsp1_uart4_apps_clk_src = {
941 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
942 .set_rate = set_rate_mnd,
943 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
944 .current_freq = &rcg_dummy_freq,
945 .base = &virt_bases[GCC_BASE],
946 .c = {
947 .dbg_name = "blsp1_uart4_apps_clk_src",
948 .ops = &clk_ops_rcg_mnd,
949 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
950 CLK_INIT(blsp1_uart4_apps_clk_src.c),
951 },
952};
953
954static struct rcg_clk blsp1_uart5_apps_clk_src = {
955 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
956 .set_rate = set_rate_mnd,
957 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
958 .current_freq = &rcg_dummy_freq,
959 .base = &virt_bases[GCC_BASE],
960 .c = {
961 .dbg_name = "blsp1_uart5_apps_clk_src",
962 .ops = &clk_ops_rcg_mnd,
963 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
964 CLK_INIT(blsp1_uart5_apps_clk_src.c),
965 },
966};
967
968static struct rcg_clk blsp1_uart6_apps_clk_src = {
969 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
970 .set_rate = set_rate_mnd,
971 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
972 .current_freq = &rcg_dummy_freq,
973 .base = &virt_bases[GCC_BASE],
974 .c = {
975 .dbg_name = "blsp1_uart6_apps_clk_src",
976 .ops = &clk_ops_rcg_mnd,
977 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
978 CLK_INIT(blsp1_uart6_apps_clk_src.c),
979 },
980};
981
982static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
983 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
984 .set_rate = set_rate_mnd,
985 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
986 .current_freq = &rcg_dummy_freq,
987 .base = &virt_bases[GCC_BASE],
988 .c = {
989 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
990 .ops = &clk_ops_rcg_mnd,
991 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
992 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
993 },
994};
995
996static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
997 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
998 .set_rate = set_rate_mnd,
999 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1000 .current_freq = &rcg_dummy_freq,
1001 .base = &virt_bases[GCC_BASE],
1002 .c = {
1003 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1004 .ops = &clk_ops_rcg_mnd,
1005 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1006 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1007 },
1008};
1009
1010static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1011 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1012 .set_rate = set_rate_mnd,
1013 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1014 .current_freq = &rcg_dummy_freq,
1015 .base = &virt_bases[GCC_BASE],
1016 .c = {
1017 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1018 .ops = &clk_ops_rcg_mnd,
1019 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1020 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1021 },
1022};
1023
1024static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1025 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1026 .set_rate = set_rate_mnd,
1027 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1028 .current_freq = &rcg_dummy_freq,
1029 .base = &virt_bases[GCC_BASE],
1030 .c = {
1031 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1032 .ops = &clk_ops_rcg_mnd,
1033 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1034 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1035 },
1036};
1037
1038static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1039 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1040 .set_rate = set_rate_mnd,
1041 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1042 .current_freq = &rcg_dummy_freq,
1043 .base = &virt_bases[GCC_BASE],
1044 .c = {
1045 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1046 .ops = &clk_ops_rcg_mnd,
1047 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1048 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1049 },
1050};
1051
1052static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1053 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1054 .set_rate = set_rate_mnd,
1055 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1056 .current_freq = &rcg_dummy_freq,
1057 .base = &virt_bases[GCC_BASE],
1058 .c = {
1059 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1060 .ops = &clk_ops_rcg_mnd,
1061 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1062 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1063 },
1064};
1065
1066static struct rcg_clk blsp2_uart1_apps_clk_src = {
1067 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1068 .set_rate = set_rate_mnd,
1069 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1070 .current_freq = &rcg_dummy_freq,
1071 .base = &virt_bases[GCC_BASE],
1072 .c = {
1073 .dbg_name = "blsp2_uart1_apps_clk_src",
1074 .ops = &clk_ops_rcg_mnd,
1075 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1076 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1077 },
1078};
1079
1080static struct rcg_clk blsp2_uart2_apps_clk_src = {
1081 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1082 .set_rate = set_rate_mnd,
1083 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1084 .current_freq = &rcg_dummy_freq,
1085 .base = &virt_bases[GCC_BASE],
1086 .c = {
1087 .dbg_name = "blsp2_uart2_apps_clk_src",
1088 .ops = &clk_ops_rcg_mnd,
1089 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1090 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1091 },
1092};
1093
1094static struct rcg_clk blsp2_uart3_apps_clk_src = {
1095 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1096 .set_rate = set_rate_mnd,
1097 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1098 .current_freq = &rcg_dummy_freq,
1099 .base = &virt_bases[GCC_BASE],
1100 .c = {
1101 .dbg_name = "blsp2_uart3_apps_clk_src",
1102 .ops = &clk_ops_rcg_mnd,
1103 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1104 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1105 },
1106};
1107
1108static struct rcg_clk blsp2_uart4_apps_clk_src = {
1109 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1110 .set_rate = set_rate_mnd,
1111 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1112 .current_freq = &rcg_dummy_freq,
1113 .base = &virt_bases[GCC_BASE],
1114 .c = {
1115 .dbg_name = "blsp2_uart4_apps_clk_src",
1116 .ops = &clk_ops_rcg_mnd,
1117 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1118 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1119 },
1120};
1121
1122static struct rcg_clk blsp2_uart5_apps_clk_src = {
1123 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1124 .set_rate = set_rate_mnd,
1125 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1126 .current_freq = &rcg_dummy_freq,
1127 .base = &virt_bases[GCC_BASE],
1128 .c = {
1129 .dbg_name = "blsp2_uart5_apps_clk_src",
1130 .ops = &clk_ops_rcg_mnd,
1131 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1132 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1133 },
1134};
1135
1136static struct rcg_clk blsp2_uart6_apps_clk_src = {
1137 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1138 .set_rate = set_rate_mnd,
1139 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1140 .current_freq = &rcg_dummy_freq,
1141 .base = &virt_bases[GCC_BASE],
1142 .c = {
1143 .dbg_name = "blsp2_uart6_apps_clk_src",
1144 .ops = &clk_ops_rcg_mnd,
1145 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1146 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1147 },
1148};
1149
1150static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1151 F( 50000000, gpll0, 12, 0, 0),
1152 F(100000000, gpll0, 6, 0, 0),
1153 F_END
1154};
1155
1156static struct rcg_clk ce1_clk_src = {
1157 .cmd_rcgr_reg = CE1_CMD_RCGR,
1158 .set_rate = set_rate_hid,
1159 .freq_tbl = ftbl_gcc_ce1_clk,
1160 .current_freq = &rcg_dummy_freq,
1161 .base = &virt_bases[GCC_BASE],
1162 .c = {
1163 .dbg_name = "ce1_clk_src",
1164 .ops = &clk_ops_rcg,
1165 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1166 CLK_INIT(ce1_clk_src.c),
1167 },
1168};
1169
1170static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1171 F( 50000000, gpll0, 12, 0, 0),
1172 F(100000000, gpll0, 6, 0, 0),
1173 F_END
1174};
1175
1176static struct rcg_clk ce2_clk_src = {
1177 .cmd_rcgr_reg = CE2_CMD_RCGR,
1178 .set_rate = set_rate_hid,
1179 .freq_tbl = ftbl_gcc_ce2_clk,
1180 .current_freq = &rcg_dummy_freq,
1181 .base = &virt_bases[GCC_BASE],
1182 .c = {
1183 .dbg_name = "ce2_clk_src",
1184 .ops = &clk_ops_rcg,
1185 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1186 CLK_INIT(ce2_clk_src.c),
1187 },
1188};
1189
1190static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1191 F(19200000, cxo, 1, 0, 0),
1192 F_END
1193};
1194
1195static struct rcg_clk gp1_clk_src = {
1196 .cmd_rcgr_reg = GP1_CMD_RCGR,
1197 .set_rate = set_rate_mnd,
1198 .freq_tbl = ftbl_gcc_gp_clk,
1199 .current_freq = &rcg_dummy_freq,
1200 .base = &virt_bases[GCC_BASE],
1201 .c = {
1202 .dbg_name = "gp1_clk_src",
1203 .ops = &clk_ops_rcg_mnd,
1204 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1205 CLK_INIT(gp1_clk_src.c),
1206 },
1207};
1208
1209static struct rcg_clk gp2_clk_src = {
1210 .cmd_rcgr_reg = GP2_CMD_RCGR,
1211 .set_rate = set_rate_mnd,
1212 .freq_tbl = ftbl_gcc_gp_clk,
1213 .current_freq = &rcg_dummy_freq,
1214 .base = &virt_bases[GCC_BASE],
1215 .c = {
1216 .dbg_name = "gp2_clk_src",
1217 .ops = &clk_ops_rcg_mnd,
1218 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1219 CLK_INIT(gp2_clk_src.c),
1220 },
1221};
1222
1223static struct rcg_clk gp3_clk_src = {
1224 .cmd_rcgr_reg = GP3_CMD_RCGR,
1225 .set_rate = set_rate_mnd,
1226 .freq_tbl = ftbl_gcc_gp_clk,
1227 .current_freq = &rcg_dummy_freq,
1228 .base = &virt_bases[GCC_BASE],
1229 .c = {
1230 .dbg_name = "gp3_clk_src",
1231 .ops = &clk_ops_rcg_mnd,
1232 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1233 CLK_INIT(gp3_clk_src.c),
1234 },
1235};
1236
1237static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1238 F(60000000, gpll0, 10, 0, 0),
1239 F_END
1240};
1241
1242static struct rcg_clk pdm2_clk_src = {
1243 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1244 .set_rate = set_rate_hid,
1245 .freq_tbl = ftbl_gcc_pdm2_clk,
1246 .current_freq = &rcg_dummy_freq,
1247 .base = &virt_bases[GCC_BASE],
1248 .c = {
1249 .dbg_name = "pdm2_clk_src",
1250 .ops = &clk_ops_rcg,
1251 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1252 CLK_INIT(pdm2_clk_src.c),
1253 },
1254};
1255
1256static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1257 F( 144000, cxo, 16, 3, 25),
1258 F( 400000, cxo, 12, 1, 4),
1259 F( 20000000, gpll0, 15, 1, 2),
1260 F( 25000000, gpll0, 12, 1, 2),
1261 F( 50000000, gpll0, 12, 0, 0),
1262 F(100000000, gpll0, 6, 0, 0),
1263 F(200000000, gpll0, 3, 0, 0),
1264 F_END
1265};
1266
1267static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1268 F( 144000, cxo, 16, 3, 25),
1269 F( 400000, cxo, 12, 1, 4),
1270 F( 20000000, gpll0, 15, 1, 2),
1271 F( 25000000, gpll0, 12, 1, 2),
1272 F( 50000000, gpll0, 12, 0, 0),
1273 F(100000000, gpll0, 6, 0, 0),
1274 F_END
1275};
1276
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001277static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1278 F( 400000, cxo, 12, 1, 4),
1279 F( 19200000, cxo, 1, 0, 0),
1280 F_END
1281};
1282
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001283static struct rcg_clk sdcc1_apps_clk_src = {
1284 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1285 .set_rate = set_rate_mnd,
1286 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1287 .current_freq = &rcg_dummy_freq,
1288 .base = &virt_bases[GCC_BASE],
1289 .c = {
1290 .dbg_name = "sdcc1_apps_clk_src",
1291 .ops = &clk_ops_rcg_mnd,
1292 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1293 CLK_INIT(sdcc1_apps_clk_src.c),
1294 },
1295};
1296
1297static struct rcg_clk sdcc2_apps_clk_src = {
1298 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1299 .set_rate = set_rate_mnd,
1300 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1301 .current_freq = &rcg_dummy_freq,
1302 .base = &virt_bases[GCC_BASE],
1303 .c = {
1304 .dbg_name = "sdcc2_apps_clk_src",
1305 .ops = &clk_ops_rcg_mnd,
1306 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1307 CLK_INIT(sdcc2_apps_clk_src.c),
1308 },
1309};
1310
1311static struct rcg_clk sdcc3_apps_clk_src = {
1312 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1313 .set_rate = set_rate_mnd,
1314 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1315 .current_freq = &rcg_dummy_freq,
1316 .base = &virt_bases[GCC_BASE],
1317 .c = {
1318 .dbg_name = "sdcc3_apps_clk_src",
1319 .ops = &clk_ops_rcg_mnd,
1320 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1321 CLK_INIT(sdcc3_apps_clk_src.c),
1322 },
1323};
1324
1325static struct rcg_clk sdcc4_apps_clk_src = {
1326 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1327 .set_rate = set_rate_mnd,
1328 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1329 .current_freq = &rcg_dummy_freq,
1330 .base = &virt_bases[GCC_BASE],
1331 .c = {
1332 .dbg_name = "sdcc4_apps_clk_src",
1333 .ops = &clk_ops_rcg_mnd,
1334 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1335 CLK_INIT(sdcc4_apps_clk_src.c),
1336 },
1337};
1338
1339static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1340 F(105000, cxo, 2, 1, 91),
1341 F_END
1342};
1343
1344static struct rcg_clk tsif_ref_clk_src = {
1345 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1346 .set_rate = set_rate_mnd,
1347 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1348 .current_freq = &rcg_dummy_freq,
1349 .base = &virt_bases[GCC_BASE],
1350 .c = {
1351 .dbg_name = "tsif_ref_clk_src",
1352 .ops = &clk_ops_rcg_mnd,
1353 VDD_DIG_FMAX_MAP1(LOW, 105500),
1354 CLK_INIT(tsif_ref_clk_src.c),
1355 },
1356};
1357
1358static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1359 F(60000000, gpll0, 10, 0, 0),
1360 F_END
1361};
1362
1363static struct rcg_clk usb30_mock_utmi_clk_src = {
1364 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1365 .set_rate = set_rate_hid,
1366 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1367 .current_freq = &rcg_dummy_freq,
1368 .base = &virt_bases[GCC_BASE],
1369 .c = {
1370 .dbg_name = "usb30_mock_utmi_clk_src",
1371 .ops = &clk_ops_rcg,
1372 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1373 CLK_INIT(usb30_mock_utmi_clk_src.c),
1374 },
1375};
1376
1377static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1378 F(75000000, gpll0, 8, 0, 0),
1379 F_END
1380};
1381
1382static struct rcg_clk usb_hs_system_clk_src = {
1383 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1384 .set_rate = set_rate_hid,
1385 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1386 .current_freq = &rcg_dummy_freq,
1387 .base = &virt_bases[GCC_BASE],
1388 .c = {
1389 .dbg_name = "usb_hs_system_clk_src",
1390 .ops = &clk_ops_rcg,
1391 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1392 CLK_INIT(usb_hs_system_clk_src.c),
1393 },
1394};
1395
1396static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1397 F_HSIC(480000000, gpll1, 1, 0, 0),
1398 F_END
1399};
1400
1401static struct rcg_clk usb_hsic_clk_src = {
1402 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1403 .set_rate = set_rate_hid,
1404 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1405 .current_freq = &rcg_dummy_freq,
1406 .base = &virt_bases[GCC_BASE],
1407 .c = {
1408 .dbg_name = "usb_hsic_clk_src",
1409 .ops = &clk_ops_rcg,
1410 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1411 CLK_INIT(usb_hsic_clk_src.c),
1412 },
1413};
1414
1415static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1416 F(9600000, cxo, 2, 0, 0),
1417 F_END
1418};
1419
1420static struct rcg_clk usb_hsic_io_cal_clk_src = {
1421 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1422 .set_rate = set_rate_hid,
1423 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1424 .current_freq = &rcg_dummy_freq,
1425 .base = &virt_bases[GCC_BASE],
1426 .c = {
1427 .dbg_name = "usb_hsic_io_cal_clk_src",
1428 .ops = &clk_ops_rcg,
1429 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1430 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1431 },
1432};
1433
1434static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1435 F(75000000, gpll0, 8, 0, 0),
1436 F_END
1437};
1438
1439static struct rcg_clk usb_hsic_system_clk_src = {
1440 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1441 .set_rate = set_rate_hid,
1442 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1443 .current_freq = &rcg_dummy_freq,
1444 .base = &virt_bases[GCC_BASE],
1445 .c = {
1446 .dbg_name = "usb_hsic_system_clk_src",
1447 .ops = &clk_ops_rcg,
1448 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1449 CLK_INIT(usb_hsic_system_clk_src.c),
1450 },
1451};
1452
1453static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1454 .cbcr_reg = BAM_DMA_AHB_CBCR,
1455 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1456 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001457 .base = &virt_bases[GCC_BASE],
1458 .c = {
1459 .dbg_name = "gcc_bam_dma_ahb_clk",
1460 .ops = &clk_ops_vote,
1461 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1462 },
1463};
1464
1465static struct local_vote_clk gcc_blsp1_ahb_clk = {
1466 .cbcr_reg = BLSP1_AHB_CBCR,
1467 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1468 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001469 .base = &virt_bases[GCC_BASE],
1470 .c = {
1471 .dbg_name = "gcc_blsp1_ahb_clk",
1472 .ops = &clk_ops_vote,
1473 CLK_INIT(gcc_blsp1_ahb_clk.c),
1474 },
1475};
1476
1477static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1478 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1479 .parent = &cxo_clk_src.c,
1480 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001481 .base = &virt_bases[GCC_BASE],
1482 .c = {
1483 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1484 .ops = &clk_ops_branch,
1485 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1486 },
1487};
1488
1489static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1490 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1491 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001492 .base = &virt_bases[GCC_BASE],
1493 .c = {
1494 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1495 .ops = &clk_ops_branch,
1496 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1497 },
1498};
1499
1500static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1501 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1502 .parent = &cxo_clk_src.c,
1503 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001504 .base = &virt_bases[GCC_BASE],
1505 .c = {
1506 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1507 .ops = &clk_ops_branch,
1508 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1509 },
1510};
1511
1512static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1513 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1514 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001515 .base = &virt_bases[GCC_BASE],
1516 .c = {
1517 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1518 .ops = &clk_ops_branch,
1519 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1520 },
1521};
1522
1523static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1524 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1525 .parent = &cxo_clk_src.c,
1526 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001527 .base = &virt_bases[GCC_BASE],
1528 .c = {
1529 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1530 .ops = &clk_ops_branch,
1531 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1532 },
1533};
1534
1535static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1536 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1537 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001538 .base = &virt_bases[GCC_BASE],
1539 .c = {
1540 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1541 .ops = &clk_ops_branch,
1542 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1543 },
1544};
1545
1546static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1547 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1548 .parent = &cxo_clk_src.c,
1549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001550 .base = &virt_bases[GCC_BASE],
1551 .c = {
1552 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1553 .ops = &clk_ops_branch,
1554 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1555 },
1556};
1557
1558static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1559 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1560 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001561 .base = &virt_bases[GCC_BASE],
1562 .c = {
1563 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1564 .ops = &clk_ops_branch,
1565 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1566 },
1567};
1568
1569static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1570 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1571 .parent = &cxo_clk_src.c,
1572 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001573 .base = &virt_bases[GCC_BASE],
1574 .c = {
1575 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1576 .ops = &clk_ops_branch,
1577 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1578 },
1579};
1580
1581static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1582 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1583 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001584 .base = &virt_bases[GCC_BASE],
1585 .c = {
1586 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1587 .ops = &clk_ops_branch,
1588 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1589 },
1590};
1591
1592static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1593 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1594 .parent = &cxo_clk_src.c,
1595 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001596 .base = &virt_bases[GCC_BASE],
1597 .c = {
1598 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1599 .ops = &clk_ops_branch,
1600 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1601 },
1602};
1603
1604static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1605 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1606 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001607 .base = &virt_bases[GCC_BASE],
1608 .c = {
1609 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1610 .ops = &clk_ops_branch,
1611 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1612 },
1613};
1614
1615static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1616 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1617 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001618 .base = &virt_bases[GCC_BASE],
1619 .c = {
1620 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1621 .ops = &clk_ops_branch,
1622 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1623 },
1624};
1625
1626static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1627 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1628 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001629 .base = &virt_bases[GCC_BASE],
1630 .c = {
1631 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1632 .ops = &clk_ops_branch,
1633 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1634 },
1635};
1636
1637static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1638 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1639 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001640 .base = &virt_bases[GCC_BASE],
1641 .c = {
1642 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1643 .ops = &clk_ops_branch,
1644 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1645 },
1646};
1647
1648static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1649 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1650 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651 .base = &virt_bases[GCC_BASE],
1652 .c = {
1653 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1654 .ops = &clk_ops_branch,
1655 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1656 },
1657};
1658
1659static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1660 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1661 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001662 .base = &virt_bases[GCC_BASE],
1663 .c = {
1664 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1665 .ops = &clk_ops_branch,
1666 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1667 },
1668};
1669
1670static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1671 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1672 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001673 .base = &virt_bases[GCC_BASE],
1674 .c = {
1675 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1676 .ops = &clk_ops_branch,
1677 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1678 },
1679};
1680
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001681static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1682 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1683 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1684 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001685 .base = &virt_bases[GCC_BASE],
1686 .c = {
1687 .dbg_name = "gcc_boot_rom_ahb_clk",
1688 .ops = &clk_ops_vote,
1689 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1690 },
1691};
1692
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001693static struct local_vote_clk gcc_blsp2_ahb_clk = {
1694 .cbcr_reg = BLSP2_AHB_CBCR,
1695 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1696 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001697 .base = &virt_bases[GCC_BASE],
1698 .c = {
1699 .dbg_name = "gcc_blsp2_ahb_clk",
1700 .ops = &clk_ops_vote,
1701 CLK_INIT(gcc_blsp2_ahb_clk.c),
1702 },
1703};
1704
1705static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1706 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1707 .parent = &cxo_clk_src.c,
1708 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001709 .base = &virt_bases[GCC_BASE],
1710 .c = {
1711 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1712 .ops = &clk_ops_branch,
1713 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1714 },
1715};
1716
1717static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1718 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1719 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001720 .base = &virt_bases[GCC_BASE],
1721 .c = {
1722 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1723 .ops = &clk_ops_branch,
1724 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1725 },
1726};
1727
1728static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1729 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1730 .parent = &cxo_clk_src.c,
1731 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001732 .base = &virt_bases[GCC_BASE],
1733 .c = {
1734 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1735 .ops = &clk_ops_branch,
1736 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1737 },
1738};
1739
1740static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1741 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1742 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001743 .base = &virt_bases[GCC_BASE],
1744 .c = {
1745 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1746 .ops = &clk_ops_branch,
1747 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1748 },
1749};
1750
1751static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1752 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1753 .parent = &cxo_clk_src.c,
1754 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001755 .base = &virt_bases[GCC_BASE],
1756 .c = {
1757 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1758 .ops = &clk_ops_branch,
1759 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1760 },
1761};
1762
1763static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1764 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1765 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001766 .base = &virt_bases[GCC_BASE],
1767 .c = {
1768 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1769 .ops = &clk_ops_branch,
1770 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1771 },
1772};
1773
1774static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1775 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1776 .parent = &cxo_clk_src.c,
1777 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001778 .base = &virt_bases[GCC_BASE],
1779 .c = {
1780 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1781 .ops = &clk_ops_branch,
1782 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1783 },
1784};
1785
1786static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1787 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1788 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001789 .base = &virt_bases[GCC_BASE],
1790 .c = {
1791 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1792 .ops = &clk_ops_branch,
1793 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1794 },
1795};
1796
1797static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1798 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1799 .parent = &cxo_clk_src.c,
1800 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001801 .base = &virt_bases[GCC_BASE],
1802 .c = {
1803 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1804 .ops = &clk_ops_branch,
1805 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1806 },
1807};
1808
1809static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1810 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1811 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001812 .base = &virt_bases[GCC_BASE],
1813 .c = {
1814 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1815 .ops = &clk_ops_branch,
1816 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1817 },
1818};
1819
1820static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1821 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1822 .parent = &cxo_clk_src.c,
1823 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001824 .base = &virt_bases[GCC_BASE],
1825 .c = {
1826 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1827 .ops = &clk_ops_branch,
1828 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1829 },
1830};
1831
1832static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1833 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1834 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001835 .base = &virt_bases[GCC_BASE],
1836 .c = {
1837 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1838 .ops = &clk_ops_branch,
1839 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1840 },
1841};
1842
1843static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1844 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1845 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001846 .base = &virt_bases[GCC_BASE],
1847 .c = {
1848 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1849 .ops = &clk_ops_branch,
1850 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1851 },
1852};
1853
1854static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1855 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1856 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001857 .base = &virt_bases[GCC_BASE],
1858 .c = {
1859 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1862 },
1863};
1864
1865static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1866 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1867 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001868 .base = &virt_bases[GCC_BASE],
1869 .c = {
1870 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1871 .ops = &clk_ops_branch,
1872 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1873 },
1874};
1875
1876static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1877 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1878 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001879 .base = &virt_bases[GCC_BASE],
1880 .c = {
1881 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1882 .ops = &clk_ops_branch,
1883 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1884 },
1885};
1886
1887static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1888 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1889 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001890 .base = &virt_bases[GCC_BASE],
1891 .c = {
1892 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1893 .ops = &clk_ops_branch,
1894 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1895 },
1896};
1897
1898static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1899 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1900 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001901 .base = &virt_bases[GCC_BASE],
1902 .c = {
1903 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1904 .ops = &clk_ops_branch,
1905 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1906 },
1907};
1908
1909static struct local_vote_clk gcc_ce1_clk = {
1910 .cbcr_reg = CE1_CBCR,
1911 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1912 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001913 .base = &virt_bases[GCC_BASE],
1914 .c = {
1915 .dbg_name = "gcc_ce1_clk",
1916 .ops = &clk_ops_vote,
1917 CLK_INIT(gcc_ce1_clk.c),
1918 },
1919};
1920
1921static struct local_vote_clk gcc_ce1_ahb_clk = {
1922 .cbcr_reg = CE1_AHB_CBCR,
1923 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1924 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001925 .base = &virt_bases[GCC_BASE],
1926 .c = {
1927 .dbg_name = "gcc_ce1_ahb_clk",
1928 .ops = &clk_ops_vote,
1929 CLK_INIT(gcc_ce1_ahb_clk.c),
1930 },
1931};
1932
1933static struct local_vote_clk gcc_ce1_axi_clk = {
1934 .cbcr_reg = CE1_AXI_CBCR,
1935 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1936 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001937 .base = &virt_bases[GCC_BASE],
1938 .c = {
1939 .dbg_name = "gcc_ce1_axi_clk",
1940 .ops = &clk_ops_vote,
1941 CLK_INIT(gcc_ce1_axi_clk.c),
1942 },
1943};
1944
1945static struct local_vote_clk gcc_ce2_clk = {
1946 .cbcr_reg = CE2_CBCR,
1947 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1948 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001949 .base = &virt_bases[GCC_BASE],
1950 .c = {
1951 .dbg_name = "gcc_ce2_clk",
1952 .ops = &clk_ops_vote,
1953 CLK_INIT(gcc_ce2_clk.c),
1954 },
1955};
1956
1957static struct local_vote_clk gcc_ce2_ahb_clk = {
1958 .cbcr_reg = CE2_AHB_CBCR,
1959 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1960 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001961 .base = &virt_bases[GCC_BASE],
1962 .c = {
1963 .dbg_name = "gcc_ce1_ahb_clk",
1964 .ops = &clk_ops_vote,
1965 CLK_INIT(gcc_ce1_ahb_clk.c),
1966 },
1967};
1968
1969static struct local_vote_clk gcc_ce2_axi_clk = {
1970 .cbcr_reg = CE2_AXI_CBCR,
1971 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1972 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001973 .base = &virt_bases[GCC_BASE],
1974 .c = {
1975 .dbg_name = "gcc_ce1_axi_clk",
1976 .ops = &clk_ops_vote,
1977 CLK_INIT(gcc_ce2_axi_clk.c),
1978 },
1979};
1980
1981static struct branch_clk gcc_gp1_clk = {
1982 .cbcr_reg = GP1_CBCR,
1983 .parent = &gp1_clk_src.c,
1984 .base = &virt_bases[GCC_BASE],
1985 .c = {
1986 .dbg_name = "gcc_gp1_clk",
1987 .ops = &clk_ops_branch,
1988 CLK_INIT(gcc_gp1_clk.c),
1989 },
1990};
1991
1992static struct branch_clk gcc_gp2_clk = {
1993 .cbcr_reg = GP2_CBCR,
1994 .parent = &gp2_clk_src.c,
1995 .base = &virt_bases[GCC_BASE],
1996 .c = {
1997 .dbg_name = "gcc_gp2_clk",
1998 .ops = &clk_ops_branch,
1999 CLK_INIT(gcc_gp2_clk.c),
2000 },
2001};
2002
2003static struct branch_clk gcc_gp3_clk = {
2004 .cbcr_reg = GP3_CBCR,
2005 .parent = &gp3_clk_src.c,
2006 .base = &virt_bases[GCC_BASE],
2007 .c = {
2008 .dbg_name = "gcc_gp3_clk",
2009 .ops = &clk_ops_branch,
2010 CLK_INIT(gcc_gp3_clk.c),
2011 },
2012};
2013
2014static struct branch_clk gcc_pdm2_clk = {
2015 .cbcr_reg = PDM2_CBCR,
2016 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002017 .base = &virt_bases[GCC_BASE],
2018 .c = {
2019 .dbg_name = "gcc_pdm2_clk",
2020 .ops = &clk_ops_branch,
2021 CLK_INIT(gcc_pdm2_clk.c),
2022 },
2023};
2024
2025static struct branch_clk gcc_pdm_ahb_clk = {
2026 .cbcr_reg = PDM_AHB_CBCR,
2027 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002028 .base = &virt_bases[GCC_BASE],
2029 .c = {
2030 .dbg_name = "gcc_pdm_ahb_clk",
2031 .ops = &clk_ops_branch,
2032 CLK_INIT(gcc_pdm_ahb_clk.c),
2033 },
2034};
2035
2036static struct local_vote_clk gcc_prng_ahb_clk = {
2037 .cbcr_reg = PRNG_AHB_CBCR,
2038 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2039 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002040 .base = &virt_bases[GCC_BASE],
2041 .c = {
2042 .dbg_name = "gcc_prng_ahb_clk",
2043 .ops = &clk_ops_vote,
2044 CLK_INIT(gcc_prng_ahb_clk.c),
2045 },
2046};
2047
2048static struct branch_clk gcc_sdcc1_ahb_clk = {
2049 .cbcr_reg = SDCC1_AHB_CBCR,
2050 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002051 .base = &virt_bases[GCC_BASE],
2052 .c = {
2053 .dbg_name = "gcc_sdcc1_ahb_clk",
2054 .ops = &clk_ops_branch,
2055 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2056 },
2057};
2058
2059static struct branch_clk gcc_sdcc1_apps_clk = {
2060 .cbcr_reg = SDCC1_APPS_CBCR,
2061 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002062 .base = &virt_bases[GCC_BASE],
2063 .c = {
2064 .dbg_name = "gcc_sdcc1_apps_clk",
2065 .ops = &clk_ops_branch,
2066 CLK_INIT(gcc_sdcc1_apps_clk.c),
2067 },
2068};
2069
2070static struct branch_clk gcc_sdcc2_ahb_clk = {
2071 .cbcr_reg = SDCC2_AHB_CBCR,
2072 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002073 .base = &virt_bases[GCC_BASE],
2074 .c = {
2075 .dbg_name = "gcc_sdcc2_ahb_clk",
2076 .ops = &clk_ops_branch,
2077 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gcc_sdcc2_apps_clk = {
2082 .cbcr_reg = SDCC2_APPS_CBCR,
2083 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002084 .base = &virt_bases[GCC_BASE],
2085 .c = {
2086 .dbg_name = "gcc_sdcc2_apps_clk",
2087 .ops = &clk_ops_branch,
2088 CLK_INIT(gcc_sdcc2_apps_clk.c),
2089 },
2090};
2091
2092static struct branch_clk gcc_sdcc3_ahb_clk = {
2093 .cbcr_reg = SDCC3_AHB_CBCR,
2094 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002095 .base = &virt_bases[GCC_BASE],
2096 .c = {
2097 .dbg_name = "gcc_sdcc3_ahb_clk",
2098 .ops = &clk_ops_branch,
2099 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2100 },
2101};
2102
2103static struct branch_clk gcc_sdcc3_apps_clk = {
2104 .cbcr_reg = SDCC3_APPS_CBCR,
2105 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002106 .base = &virt_bases[GCC_BASE],
2107 .c = {
2108 .dbg_name = "gcc_sdcc3_apps_clk",
2109 .ops = &clk_ops_branch,
2110 CLK_INIT(gcc_sdcc3_apps_clk.c),
2111 },
2112};
2113
2114static struct branch_clk gcc_sdcc4_ahb_clk = {
2115 .cbcr_reg = SDCC4_AHB_CBCR,
2116 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002117 .base = &virt_bases[GCC_BASE],
2118 .c = {
2119 .dbg_name = "gcc_sdcc4_ahb_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gcc_sdcc4_apps_clk = {
2126 .cbcr_reg = SDCC4_APPS_CBCR,
2127 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002128 .base = &virt_bases[GCC_BASE],
2129 .c = {
2130 .dbg_name = "gcc_sdcc4_apps_clk",
2131 .ops = &clk_ops_branch,
2132 CLK_INIT(gcc_sdcc4_apps_clk.c),
2133 },
2134};
2135
2136static struct branch_clk gcc_tsif_ahb_clk = {
2137 .cbcr_reg = TSIF_AHB_CBCR,
2138 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002139 .base = &virt_bases[GCC_BASE],
2140 .c = {
2141 .dbg_name = "gcc_tsif_ahb_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gcc_tsif_ahb_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gcc_tsif_ref_clk = {
2148 .cbcr_reg = TSIF_REF_CBCR,
2149 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
2152 .dbg_name = "gcc_tsif_ref_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gcc_tsif_ref_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gcc_usb30_master_clk = {
2159 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002160 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002161 .parent = &usb30_master_clk_src.c,
2162 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002163 .base = &virt_bases[GCC_BASE],
2164 .c = {
2165 .dbg_name = "gcc_usb30_master_clk",
2166 .ops = &clk_ops_branch,
2167 CLK_INIT(gcc_usb30_master_clk.c),
2168 },
2169};
2170
2171static struct branch_clk gcc_usb30_mock_utmi_clk = {
2172 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2173 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002174 .base = &virt_bases[GCC_BASE],
2175 .c = {
2176 .dbg_name = "gcc_usb30_mock_utmi_clk",
2177 .ops = &clk_ops_branch,
2178 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2179 },
2180};
2181
2182static struct branch_clk gcc_usb_hs_ahb_clk = {
2183 .cbcr_reg = USB_HS_AHB_CBCR,
2184 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002185 .base = &virt_bases[GCC_BASE],
2186 .c = {
2187 .dbg_name = "gcc_usb_hs_ahb_clk",
2188 .ops = &clk_ops_branch,
2189 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2190 },
2191};
2192
2193static struct branch_clk gcc_usb_hs_system_clk = {
2194 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002195 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002196 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002197 .base = &virt_bases[GCC_BASE],
2198 .c = {
2199 .dbg_name = "gcc_usb_hs_system_clk",
2200 .ops = &clk_ops_branch,
2201 CLK_INIT(gcc_usb_hs_system_clk.c),
2202 },
2203};
2204
2205static struct branch_clk gcc_usb_hsic_ahb_clk = {
2206 .cbcr_reg = USB_HSIC_AHB_CBCR,
2207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002208 .base = &virt_bases[GCC_BASE],
2209 .c = {
2210 .dbg_name = "gcc_usb_hsic_ahb_clk",
2211 .ops = &clk_ops_branch,
2212 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2213 },
2214};
2215
2216static struct branch_clk gcc_usb_hsic_clk = {
2217 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002218 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002219 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002220 .base = &virt_bases[GCC_BASE],
2221 .c = {
2222 .dbg_name = "gcc_usb_hsic_clk",
2223 .ops = &clk_ops_branch,
2224 CLK_INIT(gcc_usb_hsic_clk.c),
2225 },
2226};
2227
2228static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2229 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2230 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002231 .base = &virt_bases[GCC_BASE],
2232 .c = {
2233 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2234 .ops = &clk_ops_branch,
2235 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2236 },
2237};
2238
2239static struct branch_clk gcc_usb_hsic_system_clk = {
2240 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2241 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002242 .base = &virt_bases[GCC_BASE],
2243 .c = {
2244 .dbg_name = "gcc_usb_hsic_system_clk",
2245 .ops = &clk_ops_branch,
2246 CLK_INIT(gcc_usb_hsic_system_clk.c),
2247 },
2248};
2249
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002250struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2251 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2252 .has_sibling = 1,
2253 .base = &virt_bases[GCC_BASE],
2254 .c = {
2255 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2256 .ops = &clk_ops_branch,
2257 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2258 },
2259};
2260
2261struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2262 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2263 .has_sibling = 1,
2264 .base = &virt_bases[GCC_BASE],
2265 .c = {
2266 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2267 .ops = &clk_ops_branch,
2268 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2269 },
2270};
2271
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002272static struct branch_clk gcc_mss_cfg_ahb_clk = {
2273 .cbcr_reg = MSS_CFG_AHB_CBCR,
2274 .has_sibling = 1,
2275 .base = &virt_bases[GCC_BASE],
2276 .c = {
2277 .dbg_name = "gcc_mss_cfg_ahb_clk",
2278 .ops = &clk_ops_branch,
2279 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2280 },
2281};
2282
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002283static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002284 F_MM( 19200000, cxo, 1, 0, 0),
2285 F_MM(150000000, gpll0, 4, 0, 0),
2286 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002287 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002288 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002289 F_END
2290};
2291
2292static struct rcg_clk axi_clk_src = {
2293 .cmd_rcgr_reg = 0x5040,
2294 .set_rate = set_rate_hid,
2295 .freq_tbl = ftbl_mmss_axi_clk,
2296 .current_freq = &rcg_dummy_freq,
2297 .base = &virt_bases[MMSS_BASE],
2298 .c = {
2299 .dbg_name = "axi_clk_src",
2300 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002301 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2302 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002303 CLK_INIT(axi_clk_src.c),
2304 },
2305};
2306
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002307static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2308 F_MM( 19200000, cxo, 1, 0, 0),
2309 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002310 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002311 F_MM(400000000, mmpll0, 2, 0, 0),
2312 F_END
2313};
2314
2315struct rcg_clk ocmemnoc_clk_src = {
2316 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2317 .set_rate = set_rate_hid,
2318 .freq_tbl = ftbl_ocmemnoc_clk,
2319 .current_freq = &rcg_dummy_freq,
2320 .base = &virt_bases[MMSS_BASE],
2321 .c = {
2322 .dbg_name = "ocmemnoc_clk_src",
2323 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002324 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002325 HIGH, 400000000),
2326 CLK_INIT(ocmemnoc_clk_src.c),
2327 },
2328};
2329
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002330static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2331 F_MM(100000000, gpll0, 6, 0, 0),
2332 F_MM(200000000, mmpll0, 4, 0, 0),
2333 F_END
2334};
2335
2336static struct rcg_clk csi0_clk_src = {
2337 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2338 .set_rate = set_rate_hid,
2339 .freq_tbl = ftbl_camss_csi0_3_clk,
2340 .current_freq = &rcg_dummy_freq,
2341 .base = &virt_bases[MMSS_BASE],
2342 .c = {
2343 .dbg_name = "csi0_clk_src",
2344 .ops = &clk_ops_rcg,
2345 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2346 CLK_INIT(csi0_clk_src.c),
2347 },
2348};
2349
2350static struct rcg_clk csi1_clk_src = {
2351 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2352 .set_rate = set_rate_hid,
2353 .freq_tbl = ftbl_camss_csi0_3_clk,
2354 .current_freq = &rcg_dummy_freq,
2355 .base = &virt_bases[MMSS_BASE],
2356 .c = {
2357 .dbg_name = "csi1_clk_src",
2358 .ops = &clk_ops_rcg,
2359 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2360 CLK_INIT(csi1_clk_src.c),
2361 },
2362};
2363
2364static struct rcg_clk csi2_clk_src = {
2365 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2366 .set_rate = set_rate_hid,
2367 .freq_tbl = ftbl_camss_csi0_3_clk,
2368 .current_freq = &rcg_dummy_freq,
2369 .base = &virt_bases[MMSS_BASE],
2370 .c = {
2371 .dbg_name = "csi2_clk_src",
2372 .ops = &clk_ops_rcg,
2373 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2374 CLK_INIT(csi2_clk_src.c),
2375 },
2376};
2377
2378static struct rcg_clk csi3_clk_src = {
2379 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2380 .set_rate = set_rate_hid,
2381 .freq_tbl = ftbl_camss_csi0_3_clk,
2382 .current_freq = &rcg_dummy_freq,
2383 .base = &virt_bases[MMSS_BASE],
2384 .c = {
2385 .dbg_name = "csi3_clk_src",
2386 .ops = &clk_ops_rcg,
2387 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2388 CLK_INIT(csi3_clk_src.c),
2389 },
2390};
2391
2392static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2393 F_MM( 37500000, gpll0, 16, 0, 0),
2394 F_MM( 50000000, gpll0, 12, 0, 0),
2395 F_MM( 60000000, gpll0, 10, 0, 0),
2396 F_MM( 80000000, gpll0, 7.5, 0, 0),
2397 F_MM(100000000, gpll0, 6, 0, 0),
2398 F_MM(109090000, gpll0, 5.5, 0, 0),
2399 F_MM(150000000, gpll0, 4, 0, 0),
2400 F_MM(200000000, gpll0, 3, 0, 0),
2401 F_MM(228570000, mmpll0, 3.5, 0, 0),
2402 F_MM(266670000, mmpll0, 3, 0, 0),
2403 F_MM(320000000, mmpll0, 2.5, 0, 0),
2404 F_END
2405};
2406
2407static struct rcg_clk vfe0_clk_src = {
2408 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2409 .set_rate = set_rate_hid,
2410 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2411 .current_freq = &rcg_dummy_freq,
2412 .base = &virt_bases[MMSS_BASE],
2413 .c = {
2414 .dbg_name = "vfe0_clk_src",
2415 .ops = &clk_ops_rcg,
2416 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2417 HIGH, 320000000),
2418 CLK_INIT(vfe0_clk_src.c),
2419 },
2420};
2421
2422static struct rcg_clk vfe1_clk_src = {
2423 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2424 .set_rate = set_rate_hid,
2425 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2426 .current_freq = &rcg_dummy_freq,
2427 .base = &virt_bases[MMSS_BASE],
2428 .c = {
2429 .dbg_name = "vfe1_clk_src",
2430 .ops = &clk_ops_rcg,
2431 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2432 HIGH, 320000000),
2433 CLK_INIT(vfe1_clk_src.c),
2434 },
2435};
2436
2437static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2438 F_MM( 37500000, gpll0, 16, 0, 0),
2439 F_MM( 60000000, gpll0, 10, 0, 0),
2440 F_MM( 75000000, gpll0, 8, 0, 0),
2441 F_MM( 85710000, gpll0, 7, 0, 0),
2442 F_MM(100000000, gpll0, 6, 0, 0),
2443 F_MM(133330000, mmpll0, 6, 0, 0),
2444 F_MM(160000000, mmpll0, 5, 0, 0),
2445 F_MM(200000000, mmpll0, 4, 0, 0),
2446 F_MM(266670000, mmpll0, 3, 0, 0),
2447 F_MM(320000000, mmpll0, 2.5, 0, 0),
2448 F_END
2449};
2450
2451static struct rcg_clk mdp_clk_src = {
2452 .cmd_rcgr_reg = MDP_CMD_RCGR,
2453 .set_rate = set_rate_hid,
2454 .freq_tbl = ftbl_mdss_mdp_clk,
2455 .current_freq = &rcg_dummy_freq,
2456 .base = &virt_bases[MMSS_BASE],
2457 .c = {
2458 .dbg_name = "mdp_clk_src",
2459 .ops = &clk_ops_rcg,
2460 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2461 HIGH, 320000000),
2462 CLK_INIT(mdp_clk_src.c),
2463 },
2464};
2465
2466static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2467 F_MM(19200000, cxo, 1, 0, 0),
2468 F_END
2469};
2470
2471static struct rcg_clk cci_clk_src = {
2472 .cmd_rcgr_reg = CCI_CMD_RCGR,
2473 .set_rate = set_rate_hid,
2474 .freq_tbl = ftbl_camss_cci_cci_clk,
2475 .current_freq = &rcg_dummy_freq,
2476 .base = &virt_bases[MMSS_BASE],
2477 .c = {
2478 .dbg_name = "cci_clk_src",
2479 .ops = &clk_ops_rcg,
2480 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2481 CLK_INIT(cci_clk_src.c),
2482 },
2483};
2484
2485static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2486 F_MM( 10000, cxo, 16, 1, 120),
2487 F_MM( 20000, cxo, 16, 1, 50),
2488 F_MM( 6000000, gpll0, 10, 1, 10),
2489 F_MM(12000000, gpll0, 10, 1, 5),
2490 F_MM(13000000, gpll0, 10, 13, 60),
2491 F_MM(24000000, gpll0, 5, 1, 5),
2492 F_END
2493};
2494
2495static struct rcg_clk mmss_gp0_clk_src = {
2496 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2497 .set_rate = set_rate_mnd,
2498 .freq_tbl = ftbl_camss_gp0_1_clk,
2499 .current_freq = &rcg_dummy_freq,
2500 .base = &virt_bases[MMSS_BASE],
2501 .c = {
2502 .dbg_name = "mmss_gp0_clk_src",
2503 .ops = &clk_ops_rcg_mnd,
2504 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2505 CLK_INIT(mmss_gp0_clk_src.c),
2506 },
2507};
2508
2509static struct rcg_clk mmss_gp1_clk_src = {
2510 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2511 .set_rate = set_rate_mnd,
2512 .freq_tbl = ftbl_camss_gp0_1_clk,
2513 .current_freq = &rcg_dummy_freq,
2514 .base = &virt_bases[MMSS_BASE],
2515 .c = {
2516 .dbg_name = "mmss_gp1_clk_src",
2517 .ops = &clk_ops_rcg_mnd,
2518 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2519 CLK_INIT(mmss_gp1_clk_src.c),
2520 },
2521};
2522
2523static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2524 F_MM( 75000000, gpll0, 8, 0, 0),
2525 F_MM(150000000, gpll0, 4, 0, 0),
2526 F_MM(200000000, gpll0, 3, 0, 0),
2527 F_MM(228570000, mmpll0, 3.5, 0, 0),
2528 F_MM(266670000, mmpll0, 3, 0, 0),
2529 F_MM(320000000, mmpll0, 2.5, 0, 0),
2530 F_END
2531};
2532
2533static struct rcg_clk jpeg0_clk_src = {
2534 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2535 .set_rate = set_rate_hid,
2536 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2537 .current_freq = &rcg_dummy_freq,
2538 .base = &virt_bases[MMSS_BASE],
2539 .c = {
2540 .dbg_name = "jpeg0_clk_src",
2541 .ops = &clk_ops_rcg,
2542 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2543 HIGH, 320000000),
2544 CLK_INIT(jpeg0_clk_src.c),
2545 },
2546};
2547
2548static struct rcg_clk jpeg1_clk_src = {
2549 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2550 .set_rate = set_rate_hid,
2551 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2552 .current_freq = &rcg_dummy_freq,
2553 .base = &virt_bases[MMSS_BASE],
2554 .c = {
2555 .dbg_name = "jpeg1_clk_src",
2556 .ops = &clk_ops_rcg,
2557 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2558 HIGH, 320000000),
2559 CLK_INIT(jpeg1_clk_src.c),
2560 },
2561};
2562
2563static struct rcg_clk jpeg2_clk_src = {
2564 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2565 .set_rate = set_rate_hid,
2566 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2567 .current_freq = &rcg_dummy_freq,
2568 .base = &virt_bases[MMSS_BASE],
2569 .c = {
2570 .dbg_name = "jpeg2_clk_src",
2571 .ops = &clk_ops_rcg,
2572 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2573 HIGH, 320000000),
2574 CLK_INIT(jpeg2_clk_src.c),
2575 },
2576};
2577
2578static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2579 F_MM(66670000, gpll0, 9, 0, 0),
2580 F_END
2581};
2582
2583static struct rcg_clk mclk0_clk_src = {
2584 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2585 .set_rate = set_rate_hid,
2586 .freq_tbl = ftbl_camss_mclk0_3_clk,
2587 .current_freq = &rcg_dummy_freq,
2588 .base = &virt_bases[MMSS_BASE],
2589 .c = {
2590 .dbg_name = "mclk0_clk_src",
2591 .ops = &clk_ops_rcg,
2592 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2593 CLK_INIT(mclk0_clk_src.c),
2594 },
2595};
2596
2597static struct rcg_clk mclk1_clk_src = {
2598 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2599 .set_rate = set_rate_hid,
2600 .freq_tbl = ftbl_camss_mclk0_3_clk,
2601 .current_freq = &rcg_dummy_freq,
2602 .base = &virt_bases[MMSS_BASE],
2603 .c = {
2604 .dbg_name = "mclk1_clk_src",
2605 .ops = &clk_ops_rcg,
2606 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2607 CLK_INIT(mclk1_clk_src.c),
2608 },
2609};
2610
2611static struct rcg_clk mclk2_clk_src = {
2612 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2613 .set_rate = set_rate_hid,
2614 .freq_tbl = ftbl_camss_mclk0_3_clk,
2615 .current_freq = &rcg_dummy_freq,
2616 .base = &virt_bases[MMSS_BASE],
2617 .c = {
2618 .dbg_name = "mclk2_clk_src",
2619 .ops = &clk_ops_rcg,
2620 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2621 CLK_INIT(mclk2_clk_src.c),
2622 },
2623};
2624
2625static struct rcg_clk mclk3_clk_src = {
2626 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2627 .set_rate = set_rate_hid,
2628 .freq_tbl = ftbl_camss_mclk0_3_clk,
2629 .current_freq = &rcg_dummy_freq,
2630 .base = &virt_bases[MMSS_BASE],
2631 .c = {
2632 .dbg_name = "mclk3_clk_src",
2633 .ops = &clk_ops_rcg,
2634 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2635 CLK_INIT(mclk3_clk_src.c),
2636 },
2637};
2638
2639static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2640 F_MM(100000000, gpll0, 6, 0, 0),
2641 F_MM(200000000, mmpll0, 4, 0, 0),
2642 F_END
2643};
2644
2645static struct rcg_clk csi0phytimer_clk_src = {
2646 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2647 .set_rate = set_rate_hid,
2648 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2649 .current_freq = &rcg_dummy_freq,
2650 .base = &virt_bases[MMSS_BASE],
2651 .c = {
2652 .dbg_name = "csi0phytimer_clk_src",
2653 .ops = &clk_ops_rcg,
2654 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2655 CLK_INIT(csi0phytimer_clk_src.c),
2656 },
2657};
2658
2659static struct rcg_clk csi1phytimer_clk_src = {
2660 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2661 .set_rate = set_rate_hid,
2662 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2663 .current_freq = &rcg_dummy_freq,
2664 .base = &virt_bases[MMSS_BASE],
2665 .c = {
2666 .dbg_name = "csi1phytimer_clk_src",
2667 .ops = &clk_ops_rcg,
2668 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2669 CLK_INIT(csi1phytimer_clk_src.c),
2670 },
2671};
2672
2673static struct rcg_clk csi2phytimer_clk_src = {
2674 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2675 .set_rate = set_rate_hid,
2676 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2677 .current_freq = &rcg_dummy_freq,
2678 .base = &virt_bases[MMSS_BASE],
2679 .c = {
2680 .dbg_name = "csi2phytimer_clk_src",
2681 .ops = &clk_ops_rcg,
2682 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2683 CLK_INIT(csi2phytimer_clk_src.c),
2684 },
2685};
2686
2687static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2688 F_MM(150000000, gpll0, 4, 0, 0),
2689 F_MM(266670000, mmpll0, 3, 0, 0),
2690 F_MM(320000000, mmpll0, 2.5, 0, 0),
2691 F_END
2692};
2693
2694static struct rcg_clk cpp_clk_src = {
2695 .cmd_rcgr_reg = CPP_CMD_RCGR,
2696 .set_rate = set_rate_hid,
2697 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2698 .current_freq = &rcg_dummy_freq,
2699 .base = &virt_bases[MMSS_BASE],
2700 .c = {
2701 .dbg_name = "cpp_clk_src",
2702 .ops = &clk_ops_rcg,
2703 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2704 HIGH, 320000000),
2705 CLK_INIT(cpp_clk_src.c),
2706 },
2707};
2708
2709static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2710 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2711 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2712 F_END
2713};
2714
2715static struct rcg_clk byte0_clk_src = {
2716 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2717 .set_rate = set_rate_hid,
2718 .freq_tbl = ftbl_mdss_byte0_1_clk,
2719 .current_freq = &rcg_dummy_freq,
2720 .base = &virt_bases[MMSS_BASE],
2721 .c = {
2722 .dbg_name = "byte0_clk_src",
2723 .ops = &clk_ops_rcg,
2724 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2725 HIGH, 188000000),
2726 CLK_INIT(byte0_clk_src.c),
2727 },
2728};
2729
2730static struct rcg_clk byte1_clk_src = {
2731 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2732 .set_rate = set_rate_hid,
2733 .freq_tbl = ftbl_mdss_byte0_1_clk,
2734 .current_freq = &rcg_dummy_freq,
2735 .base = &virt_bases[MMSS_BASE],
2736 .c = {
2737 .dbg_name = "byte1_clk_src",
2738 .ops = &clk_ops_rcg,
2739 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2740 HIGH, 188000000),
2741 CLK_INIT(byte1_clk_src.c),
2742 },
2743};
2744
2745static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2746 F_MM(19200000, cxo, 1, 0, 0),
2747 F_END
2748};
2749
2750static struct rcg_clk edpaux_clk_src = {
2751 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2752 .set_rate = set_rate_hid,
2753 .freq_tbl = ftbl_mdss_edpaux_clk,
2754 .current_freq = &rcg_dummy_freq,
2755 .base = &virt_bases[MMSS_BASE],
2756 .c = {
2757 .dbg_name = "edpaux_clk_src",
2758 .ops = &clk_ops_rcg,
2759 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2760 CLK_INIT(edpaux_clk_src.c),
2761 },
2762};
2763
2764static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2765 F_MDSS(135000000, edppll_270, 2, 0, 0),
2766 F_MDSS(270000000, edppll_270, 11, 0, 0),
2767 F_END
2768};
2769
2770static struct rcg_clk edplink_clk_src = {
2771 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2772 .set_rate = set_rate_hid,
2773 .freq_tbl = ftbl_mdss_edplink_clk,
2774 .current_freq = &rcg_dummy_freq,
2775 .base = &virt_bases[MMSS_BASE],
2776 .c = {
2777 .dbg_name = "edplink_clk_src",
2778 .ops = &clk_ops_rcg,
2779 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2780 CLK_INIT(edplink_clk_src.c),
2781 },
2782};
2783
2784static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2785 F_MDSS(175000000, edppll_350, 2, 0, 0),
2786 F_MDSS(350000000, edppll_350, 11, 0, 0),
2787 F_END
2788};
2789
2790static struct rcg_clk edppixel_clk_src = {
2791 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2792 .set_rate = set_rate_mnd,
2793 .freq_tbl = ftbl_mdss_edppixel_clk,
2794 .current_freq = &rcg_dummy_freq,
2795 .base = &virt_bases[MMSS_BASE],
2796 .c = {
2797 .dbg_name = "edppixel_clk_src",
2798 .ops = &clk_ops_rcg_mnd,
2799 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2800 CLK_INIT(edppixel_clk_src.c),
2801 },
2802};
2803
2804static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2805 F_MM(19200000, cxo, 1, 0, 0),
2806 F_END
2807};
2808
2809static struct rcg_clk esc0_clk_src = {
2810 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2811 .set_rate = set_rate_hid,
2812 .freq_tbl = ftbl_mdss_esc0_1_clk,
2813 .current_freq = &rcg_dummy_freq,
2814 .base = &virt_bases[MMSS_BASE],
2815 .c = {
2816 .dbg_name = "esc0_clk_src",
2817 .ops = &clk_ops_rcg,
2818 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2819 CLK_INIT(esc0_clk_src.c),
2820 },
2821};
2822
2823static struct rcg_clk esc1_clk_src = {
2824 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2825 .set_rate = set_rate_hid,
2826 .freq_tbl = ftbl_mdss_esc0_1_clk,
2827 .current_freq = &rcg_dummy_freq,
2828 .base = &virt_bases[MMSS_BASE],
2829 .c = {
2830 .dbg_name = "esc1_clk_src",
2831 .ops = &clk_ops_rcg,
2832 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2833 CLK_INIT(esc1_clk_src.c),
2834 },
2835};
2836
2837static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2838 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2839 F_END
2840};
2841
2842static struct rcg_clk extpclk_clk_src = {
2843 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2844 .set_rate = set_rate_hid,
2845 .freq_tbl = ftbl_mdss_extpclk_clk,
2846 .current_freq = &rcg_dummy_freq,
2847 .base = &virt_bases[MMSS_BASE],
2848 .c = {
2849 .dbg_name = "extpclk_clk_src",
2850 .ops = &clk_ops_rcg,
2851 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2852 CLK_INIT(extpclk_clk_src.c),
2853 },
2854};
2855
2856static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2857 F_MDSS(19200000, cxo, 1, 0, 0),
2858 F_END
2859};
2860
2861static struct rcg_clk hdmi_clk_src = {
2862 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2863 .set_rate = set_rate_hid,
2864 .freq_tbl = ftbl_mdss_hdmi_clk,
2865 .current_freq = &rcg_dummy_freq,
2866 .base = &virt_bases[MMSS_BASE],
2867 .c = {
2868 .dbg_name = "hdmi_clk_src",
2869 .ops = &clk_ops_rcg,
2870 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2871 CLK_INIT(hdmi_clk_src.c),
2872 },
2873};
2874
2875static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2876 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2877 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2878 F_END
2879};
2880
2881static struct rcg_clk pclk0_clk_src = {
2882 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2883 .set_rate = set_rate_mnd,
2884 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2885 .current_freq = &rcg_dummy_freq,
2886 .base = &virt_bases[MMSS_BASE],
2887 .c = {
2888 .dbg_name = "pclk0_clk_src",
2889 .ops = &clk_ops_rcg_mnd,
2890 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2891 CLK_INIT(pclk0_clk_src.c),
2892 },
2893};
2894
2895static struct rcg_clk pclk1_clk_src = {
2896 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2897 .set_rate = set_rate_mnd,
2898 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2899 .current_freq = &rcg_dummy_freq,
2900 .base = &virt_bases[MMSS_BASE],
2901 .c = {
2902 .dbg_name = "pclk1_clk_src",
2903 .ops = &clk_ops_rcg_mnd,
2904 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2905 CLK_INIT(pclk1_clk_src.c),
2906 },
2907};
2908
2909static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2910 F_MDSS(19200000, cxo, 1, 0, 0),
2911 F_END
2912};
2913
2914static struct rcg_clk vsync_clk_src = {
2915 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2916 .set_rate = set_rate_hid,
2917 .freq_tbl = ftbl_mdss_vsync_clk,
2918 .current_freq = &rcg_dummy_freq,
2919 .base = &virt_bases[MMSS_BASE],
2920 .c = {
2921 .dbg_name = "vsync_clk_src",
2922 .ops = &clk_ops_rcg,
2923 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2924 CLK_INIT(vsync_clk_src.c),
2925 },
2926};
2927
2928static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2929 F_MM( 50000000, gpll0, 12, 0, 0),
2930 F_MM(100000000, gpll0, 6, 0, 0),
2931 F_MM(133330000, mmpll0, 6, 0, 0),
2932 F_MM(200000000, mmpll0, 4, 0, 0),
2933 F_MM(266670000, mmpll0, 3, 0, 0),
2934 F_MM(410000000, mmpll3, 2, 0, 0),
2935 F_END
2936};
2937
2938static struct rcg_clk vcodec0_clk_src = {
2939 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2940 .set_rate = set_rate_mnd,
2941 .freq_tbl = ftbl_venus0_vcodec0_clk,
2942 .current_freq = &rcg_dummy_freq,
2943 .base = &virt_bases[MMSS_BASE],
2944 .c = {
2945 .dbg_name = "vcodec0_clk_src",
2946 .ops = &clk_ops_rcg_mnd,
2947 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2948 HIGH, 410000000),
2949 CLK_INIT(vcodec0_clk_src.c),
2950 },
2951};
2952
2953static struct branch_clk camss_cci_cci_ahb_clk = {
2954 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002955 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002956 .base = &virt_bases[MMSS_BASE],
2957 .c = {
2958 .dbg_name = "camss_cci_cci_ahb_clk",
2959 .ops = &clk_ops_branch,
2960 CLK_INIT(camss_cci_cci_ahb_clk.c),
2961 },
2962};
2963
2964static struct branch_clk camss_cci_cci_clk = {
2965 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2966 .parent = &cci_clk_src.c,
2967 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002968 .base = &virt_bases[MMSS_BASE],
2969 .c = {
2970 .dbg_name = "camss_cci_cci_clk",
2971 .ops = &clk_ops_branch,
2972 CLK_INIT(camss_cci_cci_clk.c),
2973 },
2974};
2975
2976static struct branch_clk camss_csi0_ahb_clk = {
2977 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002978 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002979 .base = &virt_bases[MMSS_BASE],
2980 .c = {
2981 .dbg_name = "camss_csi0_ahb_clk",
2982 .ops = &clk_ops_branch,
2983 CLK_INIT(camss_csi0_ahb_clk.c),
2984 },
2985};
2986
2987static struct branch_clk camss_csi0_clk = {
2988 .cbcr_reg = CAMSS_CSI0_CBCR,
2989 .parent = &csi0_clk_src.c,
2990 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002991 .base = &virt_bases[MMSS_BASE],
2992 .c = {
2993 .dbg_name = "camss_csi0_clk",
2994 .ops = &clk_ops_branch,
2995 CLK_INIT(camss_csi0_clk.c),
2996 },
2997};
2998
2999static struct branch_clk camss_csi0phy_clk = {
3000 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3001 .parent = &csi0_clk_src.c,
3002 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003003 .base = &virt_bases[MMSS_BASE],
3004 .c = {
3005 .dbg_name = "camss_csi0phy_clk",
3006 .ops = &clk_ops_branch,
3007 CLK_INIT(camss_csi0phy_clk.c),
3008 },
3009};
3010
3011static struct branch_clk camss_csi0pix_clk = {
3012 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3013 .parent = &csi0_clk_src.c,
3014 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003015 .base = &virt_bases[MMSS_BASE],
3016 .c = {
3017 .dbg_name = "camss_csi0pix_clk",
3018 .ops = &clk_ops_branch,
3019 CLK_INIT(camss_csi0pix_clk.c),
3020 },
3021};
3022
3023static struct branch_clk camss_csi0rdi_clk = {
3024 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3025 .parent = &csi0_clk_src.c,
3026 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003027 .base = &virt_bases[MMSS_BASE],
3028 .c = {
3029 .dbg_name = "camss_csi0rdi_clk",
3030 .ops = &clk_ops_branch,
3031 CLK_INIT(camss_csi0rdi_clk.c),
3032 },
3033};
3034
3035static struct branch_clk camss_csi1_ahb_clk = {
3036 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003038 .base = &virt_bases[MMSS_BASE],
3039 .c = {
3040 .dbg_name = "camss_csi1_ahb_clk",
3041 .ops = &clk_ops_branch,
3042 CLK_INIT(camss_csi1_ahb_clk.c),
3043 },
3044};
3045
3046static struct branch_clk camss_csi1_clk = {
3047 .cbcr_reg = CAMSS_CSI1_CBCR,
3048 .parent = &csi1_clk_src.c,
3049 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003050 .base = &virt_bases[MMSS_BASE],
3051 .c = {
3052 .dbg_name = "camss_csi1_clk",
3053 .ops = &clk_ops_branch,
3054 CLK_INIT(camss_csi1_clk.c),
3055 },
3056};
3057
3058static struct branch_clk camss_csi1phy_clk = {
3059 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3060 .parent = &csi1_clk_src.c,
3061 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003062 .base = &virt_bases[MMSS_BASE],
3063 .c = {
3064 .dbg_name = "camss_csi1phy_clk",
3065 .ops = &clk_ops_branch,
3066 CLK_INIT(camss_csi1phy_clk.c),
3067 },
3068};
3069
3070static struct branch_clk camss_csi1pix_clk = {
3071 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3072 .parent = &csi1_clk_src.c,
3073 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003074 .base = &virt_bases[MMSS_BASE],
3075 .c = {
3076 .dbg_name = "camss_csi1pix_clk",
3077 .ops = &clk_ops_branch,
3078 CLK_INIT(camss_csi1pix_clk.c),
3079 },
3080};
3081
3082static struct branch_clk camss_csi1rdi_clk = {
3083 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3084 .parent = &csi1_clk_src.c,
3085 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003086 .base = &virt_bases[MMSS_BASE],
3087 .c = {
3088 .dbg_name = "camss_csi1rdi_clk",
3089 .ops = &clk_ops_branch,
3090 CLK_INIT(camss_csi1rdi_clk.c),
3091 },
3092};
3093
3094static struct branch_clk camss_csi2_ahb_clk = {
3095 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003096 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003097 .base = &virt_bases[MMSS_BASE],
3098 .c = {
3099 .dbg_name = "camss_csi2_ahb_clk",
3100 .ops = &clk_ops_branch,
3101 CLK_INIT(camss_csi2_ahb_clk.c),
3102 },
3103};
3104
3105static struct branch_clk camss_csi2_clk = {
3106 .cbcr_reg = CAMSS_CSI2_CBCR,
3107 .parent = &csi2_clk_src.c,
3108 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003109 .base = &virt_bases[MMSS_BASE],
3110 .c = {
3111 .dbg_name = "camss_csi2_clk",
3112 .ops = &clk_ops_branch,
3113 CLK_INIT(camss_csi2_clk.c),
3114 },
3115};
3116
3117static struct branch_clk camss_csi2phy_clk = {
3118 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3119 .parent = &csi2_clk_src.c,
3120 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003121 .base = &virt_bases[MMSS_BASE],
3122 .c = {
3123 .dbg_name = "camss_csi2phy_clk",
3124 .ops = &clk_ops_branch,
3125 CLK_INIT(camss_csi2phy_clk.c),
3126 },
3127};
3128
3129static struct branch_clk camss_csi2pix_clk = {
3130 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3131 .parent = &csi2_clk_src.c,
3132 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003133 .base = &virt_bases[MMSS_BASE],
3134 .c = {
3135 .dbg_name = "camss_csi2pix_clk",
3136 .ops = &clk_ops_branch,
3137 CLK_INIT(camss_csi2pix_clk.c),
3138 },
3139};
3140
3141static struct branch_clk camss_csi2rdi_clk = {
3142 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3143 .parent = &csi2_clk_src.c,
3144 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003145 .base = &virt_bases[MMSS_BASE],
3146 .c = {
3147 .dbg_name = "camss_csi2rdi_clk",
3148 .ops = &clk_ops_branch,
3149 CLK_INIT(camss_csi2rdi_clk.c),
3150 },
3151};
3152
3153static struct branch_clk camss_csi3_ahb_clk = {
3154 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003155 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003156 .base = &virt_bases[MMSS_BASE],
3157 .c = {
3158 .dbg_name = "camss_csi3_ahb_clk",
3159 .ops = &clk_ops_branch,
3160 CLK_INIT(camss_csi3_ahb_clk.c),
3161 },
3162};
3163
3164static struct branch_clk camss_csi3_clk = {
3165 .cbcr_reg = CAMSS_CSI3_CBCR,
3166 .parent = &csi3_clk_src.c,
3167 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003168 .base = &virt_bases[MMSS_BASE],
3169 .c = {
3170 .dbg_name = "camss_csi3_clk",
3171 .ops = &clk_ops_branch,
3172 CLK_INIT(camss_csi3_clk.c),
3173 },
3174};
3175
3176static struct branch_clk camss_csi3phy_clk = {
3177 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3178 .parent = &csi3_clk_src.c,
3179 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003180 .base = &virt_bases[MMSS_BASE],
3181 .c = {
3182 .dbg_name = "camss_csi3phy_clk",
3183 .ops = &clk_ops_branch,
3184 CLK_INIT(camss_csi3phy_clk.c),
3185 },
3186};
3187
3188static struct branch_clk camss_csi3pix_clk = {
3189 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3190 .parent = &csi3_clk_src.c,
3191 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003192 .base = &virt_bases[MMSS_BASE],
3193 .c = {
3194 .dbg_name = "camss_csi3pix_clk",
3195 .ops = &clk_ops_branch,
3196 CLK_INIT(camss_csi3pix_clk.c),
3197 },
3198};
3199
3200static struct branch_clk camss_csi3rdi_clk = {
3201 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3202 .parent = &csi3_clk_src.c,
3203 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003204 .base = &virt_bases[MMSS_BASE],
3205 .c = {
3206 .dbg_name = "camss_csi3rdi_clk",
3207 .ops = &clk_ops_branch,
3208 CLK_INIT(camss_csi3rdi_clk.c),
3209 },
3210};
3211
3212static struct branch_clk camss_csi_vfe0_clk = {
3213 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3214 .parent = &vfe0_clk_src.c,
3215 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003216 .base = &virt_bases[MMSS_BASE],
3217 .c = {
3218 .dbg_name = "camss_csi_vfe0_clk",
3219 .ops = &clk_ops_branch,
3220 CLK_INIT(camss_csi_vfe0_clk.c),
3221 },
3222};
3223
3224static struct branch_clk camss_csi_vfe1_clk = {
3225 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3226 .parent = &vfe1_clk_src.c,
3227 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003228 .base = &virt_bases[MMSS_BASE],
3229 .c = {
3230 .dbg_name = "camss_csi_vfe1_clk",
3231 .ops = &clk_ops_branch,
3232 CLK_INIT(camss_csi_vfe1_clk.c),
3233 },
3234};
3235
3236static struct branch_clk camss_gp0_clk = {
3237 .cbcr_reg = CAMSS_GP0_CBCR,
3238 .parent = &mmss_gp0_clk_src.c,
3239 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003240 .base = &virt_bases[MMSS_BASE],
3241 .c = {
3242 .dbg_name = "camss_gp0_clk",
3243 .ops = &clk_ops_branch,
3244 CLK_INIT(camss_gp0_clk.c),
3245 },
3246};
3247
3248static struct branch_clk camss_gp1_clk = {
3249 .cbcr_reg = CAMSS_GP1_CBCR,
3250 .parent = &mmss_gp1_clk_src.c,
3251 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003252 .base = &virt_bases[MMSS_BASE],
3253 .c = {
3254 .dbg_name = "camss_gp1_clk",
3255 .ops = &clk_ops_branch,
3256 CLK_INIT(camss_gp1_clk.c),
3257 },
3258};
3259
3260static struct branch_clk camss_ispif_ahb_clk = {
3261 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003262 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003263 .base = &virt_bases[MMSS_BASE],
3264 .c = {
3265 .dbg_name = "camss_ispif_ahb_clk",
3266 .ops = &clk_ops_branch,
3267 CLK_INIT(camss_ispif_ahb_clk.c),
3268 },
3269};
3270
3271static struct branch_clk camss_jpeg_jpeg0_clk = {
3272 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3273 .parent = &jpeg0_clk_src.c,
3274 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003275 .base = &virt_bases[MMSS_BASE],
3276 .c = {
3277 .dbg_name = "camss_jpeg_jpeg0_clk",
3278 .ops = &clk_ops_branch,
3279 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3280 },
3281};
3282
3283static struct branch_clk camss_jpeg_jpeg1_clk = {
3284 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3285 .parent = &jpeg1_clk_src.c,
3286 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003287 .base = &virt_bases[MMSS_BASE],
3288 .c = {
3289 .dbg_name = "camss_jpeg_jpeg1_clk",
3290 .ops = &clk_ops_branch,
3291 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3292 },
3293};
3294
3295static struct branch_clk camss_jpeg_jpeg2_clk = {
3296 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3297 .parent = &jpeg2_clk_src.c,
3298 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003299 .base = &virt_bases[MMSS_BASE],
3300 .c = {
3301 .dbg_name = "camss_jpeg_jpeg2_clk",
3302 .ops = &clk_ops_branch,
3303 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3304 },
3305};
3306
3307static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3308 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003309 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003310 .base = &virt_bases[MMSS_BASE],
3311 .c = {
3312 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3313 .ops = &clk_ops_branch,
3314 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3315 },
3316};
3317
3318static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3319 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3320 .parent = &axi_clk_src.c,
3321 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003322 .base = &virt_bases[MMSS_BASE],
3323 .c = {
3324 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3325 .ops = &clk_ops_branch,
3326 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3327 },
3328};
3329
3330static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3331 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003332 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003333 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003334 .base = &virt_bases[MMSS_BASE],
3335 .c = {
3336 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3337 .ops = &clk_ops_branch,
3338 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3339 },
3340};
3341
3342static struct branch_clk camss_mclk0_clk = {
3343 .cbcr_reg = CAMSS_MCLK0_CBCR,
3344 .parent = &mclk0_clk_src.c,
3345 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003346 .base = &virt_bases[MMSS_BASE],
3347 .c = {
3348 .dbg_name = "camss_mclk0_clk",
3349 .ops = &clk_ops_branch,
3350 CLK_INIT(camss_mclk0_clk.c),
3351 },
3352};
3353
3354static struct branch_clk camss_mclk1_clk = {
3355 .cbcr_reg = CAMSS_MCLK1_CBCR,
3356 .parent = &mclk1_clk_src.c,
3357 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003358 .base = &virt_bases[MMSS_BASE],
3359 .c = {
3360 .dbg_name = "camss_mclk1_clk",
3361 .ops = &clk_ops_branch,
3362 CLK_INIT(camss_mclk1_clk.c),
3363 },
3364};
3365
3366static struct branch_clk camss_mclk2_clk = {
3367 .cbcr_reg = CAMSS_MCLK2_CBCR,
3368 .parent = &mclk2_clk_src.c,
3369 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003370 .base = &virt_bases[MMSS_BASE],
3371 .c = {
3372 .dbg_name = "camss_mclk2_clk",
3373 .ops = &clk_ops_branch,
3374 CLK_INIT(camss_mclk2_clk.c),
3375 },
3376};
3377
3378static struct branch_clk camss_mclk3_clk = {
3379 .cbcr_reg = CAMSS_MCLK3_CBCR,
3380 .parent = &mclk3_clk_src.c,
3381 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003382 .base = &virt_bases[MMSS_BASE],
3383 .c = {
3384 .dbg_name = "camss_mclk3_clk",
3385 .ops = &clk_ops_branch,
3386 CLK_INIT(camss_mclk3_clk.c),
3387 },
3388};
3389
3390static struct branch_clk camss_micro_ahb_clk = {
3391 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003392 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003393 .base = &virt_bases[MMSS_BASE],
3394 .c = {
3395 .dbg_name = "camss_micro_ahb_clk",
3396 .ops = &clk_ops_branch,
3397 CLK_INIT(camss_micro_ahb_clk.c),
3398 },
3399};
3400
3401static struct branch_clk camss_phy0_csi0phytimer_clk = {
3402 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3403 .parent = &csi0phytimer_clk_src.c,
3404 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003405 .base = &virt_bases[MMSS_BASE],
3406 .c = {
3407 .dbg_name = "camss_phy0_csi0phytimer_clk",
3408 .ops = &clk_ops_branch,
3409 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3410 },
3411};
3412
3413static struct branch_clk camss_phy1_csi1phytimer_clk = {
3414 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3415 .parent = &csi1phytimer_clk_src.c,
3416 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003417 .base = &virt_bases[MMSS_BASE],
3418 .c = {
3419 .dbg_name = "camss_phy1_csi1phytimer_clk",
3420 .ops = &clk_ops_branch,
3421 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3422 },
3423};
3424
3425static struct branch_clk camss_phy2_csi2phytimer_clk = {
3426 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3427 .parent = &csi2phytimer_clk_src.c,
3428 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003429 .base = &virt_bases[MMSS_BASE],
3430 .c = {
3431 .dbg_name = "camss_phy2_csi2phytimer_clk",
3432 .ops = &clk_ops_branch,
3433 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3434 },
3435};
3436
3437static struct branch_clk camss_top_ahb_clk = {
3438 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003439 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003440 .base = &virt_bases[MMSS_BASE],
3441 .c = {
3442 .dbg_name = "camss_top_ahb_clk",
3443 .ops = &clk_ops_branch,
3444 CLK_INIT(camss_top_ahb_clk.c),
3445 },
3446};
3447
3448static struct branch_clk camss_vfe_cpp_ahb_clk = {
3449 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003450 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003451 .base = &virt_bases[MMSS_BASE],
3452 .c = {
3453 .dbg_name = "camss_vfe_cpp_ahb_clk",
3454 .ops = &clk_ops_branch,
3455 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3456 },
3457};
3458
3459static struct branch_clk camss_vfe_cpp_clk = {
3460 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3461 .parent = &cpp_clk_src.c,
3462 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003463 .base = &virt_bases[MMSS_BASE],
3464 .c = {
3465 .dbg_name = "camss_vfe_cpp_clk",
3466 .ops = &clk_ops_branch,
3467 CLK_INIT(camss_vfe_cpp_clk.c),
3468 },
3469};
3470
3471static struct branch_clk camss_vfe_vfe0_clk = {
3472 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3473 .parent = &vfe0_clk_src.c,
3474 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003475 .base = &virt_bases[MMSS_BASE],
3476 .c = {
3477 .dbg_name = "camss_vfe_vfe0_clk",
3478 .ops = &clk_ops_branch,
3479 CLK_INIT(camss_vfe_vfe0_clk.c),
3480 },
3481};
3482
3483static struct branch_clk camss_vfe_vfe1_clk = {
3484 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3485 .parent = &vfe1_clk_src.c,
3486 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003487 .base = &virt_bases[MMSS_BASE],
3488 .c = {
3489 .dbg_name = "camss_vfe_vfe1_clk",
3490 .ops = &clk_ops_branch,
3491 CLK_INIT(camss_vfe_vfe1_clk.c),
3492 },
3493};
3494
3495static struct branch_clk camss_vfe_vfe_ahb_clk = {
3496 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003497 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003498 .base = &virt_bases[MMSS_BASE],
3499 .c = {
3500 .dbg_name = "camss_vfe_vfe_ahb_clk",
3501 .ops = &clk_ops_branch,
3502 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3503 },
3504};
3505
3506static struct branch_clk camss_vfe_vfe_axi_clk = {
3507 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3508 .parent = &axi_clk_src.c,
3509 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003510 .base = &virt_bases[MMSS_BASE],
3511 .c = {
3512 .dbg_name = "camss_vfe_vfe_axi_clk",
3513 .ops = &clk_ops_branch,
3514 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3515 },
3516};
3517
3518static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3519 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003520 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003521 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003522 .base = &virt_bases[MMSS_BASE],
3523 .c = {
3524 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3525 .ops = &clk_ops_branch,
3526 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3527 },
3528};
3529
3530static struct branch_clk mdss_ahb_clk = {
3531 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003532 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003533 .base = &virt_bases[MMSS_BASE],
3534 .c = {
3535 .dbg_name = "mdss_ahb_clk",
3536 .ops = &clk_ops_branch,
3537 CLK_INIT(mdss_ahb_clk.c),
3538 },
3539};
3540
3541static struct branch_clk mdss_axi_clk = {
3542 .cbcr_reg = MDSS_AXI_CBCR,
3543 .parent = &axi_clk_src.c,
3544 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003545 .base = &virt_bases[MMSS_BASE],
3546 .c = {
3547 .dbg_name = "mdss_axi_clk",
3548 .ops = &clk_ops_branch,
3549 CLK_INIT(mdss_axi_clk.c),
3550 },
3551};
3552
3553static struct branch_clk mdss_byte0_clk = {
3554 .cbcr_reg = MDSS_BYTE0_CBCR,
3555 .parent = &byte0_clk_src.c,
3556 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003557 .base = &virt_bases[MMSS_BASE],
3558 .c = {
3559 .dbg_name = "mdss_byte0_clk",
3560 .ops = &clk_ops_branch,
3561 CLK_INIT(mdss_byte0_clk.c),
3562 },
3563};
3564
3565static struct branch_clk mdss_byte1_clk = {
3566 .cbcr_reg = MDSS_BYTE1_CBCR,
3567 .parent = &byte1_clk_src.c,
3568 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003569 .base = &virt_bases[MMSS_BASE],
3570 .c = {
3571 .dbg_name = "mdss_byte1_clk",
3572 .ops = &clk_ops_branch,
3573 CLK_INIT(mdss_byte1_clk.c),
3574 },
3575};
3576
3577static struct branch_clk mdss_edpaux_clk = {
3578 .cbcr_reg = MDSS_EDPAUX_CBCR,
3579 .parent = &edpaux_clk_src.c,
3580 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003581 .base = &virt_bases[MMSS_BASE],
3582 .c = {
3583 .dbg_name = "mdss_edpaux_clk",
3584 .ops = &clk_ops_branch,
3585 CLK_INIT(mdss_edpaux_clk.c),
3586 },
3587};
3588
3589static struct branch_clk mdss_edplink_clk = {
3590 .cbcr_reg = MDSS_EDPLINK_CBCR,
3591 .parent = &edplink_clk_src.c,
3592 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003593 .base = &virt_bases[MMSS_BASE],
3594 .c = {
3595 .dbg_name = "mdss_edplink_clk",
3596 .ops = &clk_ops_branch,
3597 CLK_INIT(mdss_edplink_clk.c),
3598 },
3599};
3600
3601static struct branch_clk mdss_edppixel_clk = {
3602 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3603 .parent = &edppixel_clk_src.c,
3604 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003605 .base = &virt_bases[MMSS_BASE],
3606 .c = {
3607 .dbg_name = "mdss_edppixel_clk",
3608 .ops = &clk_ops_branch,
3609 CLK_INIT(mdss_edppixel_clk.c),
3610 },
3611};
3612
3613static struct branch_clk mdss_esc0_clk = {
3614 .cbcr_reg = MDSS_ESC0_CBCR,
3615 .parent = &esc0_clk_src.c,
3616 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003617 .base = &virt_bases[MMSS_BASE],
3618 .c = {
3619 .dbg_name = "mdss_esc0_clk",
3620 .ops = &clk_ops_branch,
3621 CLK_INIT(mdss_esc0_clk.c),
3622 },
3623};
3624
3625static struct branch_clk mdss_esc1_clk = {
3626 .cbcr_reg = MDSS_ESC1_CBCR,
3627 .parent = &esc1_clk_src.c,
3628 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003629 .base = &virt_bases[MMSS_BASE],
3630 .c = {
3631 .dbg_name = "mdss_esc1_clk",
3632 .ops = &clk_ops_branch,
3633 CLK_INIT(mdss_esc1_clk.c),
3634 },
3635};
3636
3637static struct branch_clk mdss_extpclk_clk = {
3638 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3639 .parent = &extpclk_clk_src.c,
3640 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003641 .base = &virt_bases[MMSS_BASE],
3642 .c = {
3643 .dbg_name = "mdss_extpclk_clk",
3644 .ops = &clk_ops_branch,
3645 CLK_INIT(mdss_extpclk_clk.c),
3646 },
3647};
3648
3649static struct branch_clk mdss_hdmi_ahb_clk = {
3650 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003651 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003652 .base = &virt_bases[MMSS_BASE],
3653 .c = {
3654 .dbg_name = "mdss_hdmi_ahb_clk",
3655 .ops = &clk_ops_branch,
3656 CLK_INIT(mdss_hdmi_ahb_clk.c),
3657 },
3658};
3659
3660static struct branch_clk mdss_hdmi_clk = {
3661 .cbcr_reg = MDSS_HDMI_CBCR,
3662 .parent = &hdmi_clk_src.c,
3663 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003664 .base = &virt_bases[MMSS_BASE],
3665 .c = {
3666 .dbg_name = "mdss_hdmi_clk",
3667 .ops = &clk_ops_branch,
3668 CLK_INIT(mdss_hdmi_clk.c),
3669 },
3670};
3671
3672static struct branch_clk mdss_mdp_clk = {
3673 .cbcr_reg = MDSS_MDP_CBCR,
3674 .parent = &mdp_clk_src.c,
3675 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003676 .base = &virt_bases[MMSS_BASE],
3677 .c = {
3678 .dbg_name = "mdss_mdp_clk",
3679 .ops = &clk_ops_branch,
3680 CLK_INIT(mdss_mdp_clk.c),
3681 },
3682};
3683
3684static struct branch_clk mdss_mdp_lut_clk = {
3685 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3686 .parent = &mdp_clk_src.c,
3687 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003688 .base = &virt_bases[MMSS_BASE],
3689 .c = {
3690 .dbg_name = "mdss_mdp_lut_clk",
3691 .ops = &clk_ops_branch,
3692 CLK_INIT(mdss_mdp_lut_clk.c),
3693 },
3694};
3695
3696static struct branch_clk mdss_pclk0_clk = {
3697 .cbcr_reg = MDSS_PCLK0_CBCR,
3698 .parent = &pclk0_clk_src.c,
3699 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003700 .base = &virt_bases[MMSS_BASE],
3701 .c = {
3702 .dbg_name = "mdss_pclk0_clk",
3703 .ops = &clk_ops_branch,
3704 CLK_INIT(mdss_pclk0_clk.c),
3705 },
3706};
3707
3708static struct branch_clk mdss_pclk1_clk = {
3709 .cbcr_reg = MDSS_PCLK1_CBCR,
3710 .parent = &pclk1_clk_src.c,
3711 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003712 .base = &virt_bases[MMSS_BASE],
3713 .c = {
3714 .dbg_name = "mdss_pclk1_clk",
3715 .ops = &clk_ops_branch,
3716 CLK_INIT(mdss_pclk1_clk.c),
3717 },
3718};
3719
3720static struct branch_clk mdss_vsync_clk = {
3721 .cbcr_reg = MDSS_VSYNC_CBCR,
3722 .parent = &vsync_clk_src.c,
3723 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003724 .base = &virt_bases[MMSS_BASE],
3725 .c = {
3726 .dbg_name = "mdss_vsync_clk",
3727 .ops = &clk_ops_branch,
3728 CLK_INIT(mdss_vsync_clk.c),
3729 },
3730};
3731
3732static struct branch_clk mmss_misc_ahb_clk = {
3733 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003734 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003735 .base = &virt_bases[MMSS_BASE],
3736 .c = {
3737 .dbg_name = "mmss_misc_ahb_clk",
3738 .ops = &clk_ops_branch,
3739 CLK_INIT(mmss_misc_ahb_clk.c),
3740 },
3741};
3742
3743static struct branch_clk mmss_mmssnoc_ahb_clk = {
3744 .cbcr_reg = MMSS_MMSSNOC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003745 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003746 .base = &virt_bases[MMSS_BASE],
3747 .c = {
3748 .dbg_name = "mmss_mmssnoc_ahb_clk",
3749 .ops = &clk_ops_branch,
3750 CLK_INIT(mmss_mmssnoc_ahb_clk.c),
3751 },
3752};
3753
3754static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3755 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003756 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003757 .base = &virt_bases[MMSS_BASE],
3758 .c = {
3759 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3760 .ops = &clk_ops_branch,
3761 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3762 },
3763};
3764
3765static struct branch_clk mmss_mmssnoc_axi_clk = {
3766 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3767 .parent = &axi_clk_src.c,
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07003768 /* The bus driver needs set_rate to go through to the parent */
3769 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003770 .base = &virt_bases[MMSS_BASE],
3771 .c = {
3772 .dbg_name = "mmss_mmssnoc_axi_clk",
3773 .ops = &clk_ops_branch,
3774 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3775 },
3776};
3777
3778static struct branch_clk mmss_s0_axi_clk = {
3779 .cbcr_reg = MMSS_S0_AXI_CBCR,
3780 .parent = &axi_clk_src.c,
3781 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003782 .base = &virt_bases[MMSS_BASE],
3783 .c = {
3784 .dbg_name = "mmss_s0_axi_clk",
3785 .ops = &clk_ops_branch,
3786 CLK_INIT(mmss_s0_axi_clk.c),
3787 },
3788};
3789
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003790struct branch_clk ocmemnoc_clk = {
3791 .cbcr_reg = OCMEMNOC_CBCR,
3792 .parent = &ocmemnoc_clk_src.c,
3793 .has_sibling = 0,
3794 .bcr_reg = 0x50b0,
3795 .base = &virt_bases[MMSS_BASE],
3796 .c = {
3797 .dbg_name = "ocmemnoc_clk",
3798 .ops = &clk_ops_branch,
3799 CLK_INIT(ocmemnoc_clk.c),
3800 },
3801};
3802
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003803struct branch_clk ocmemcx_ocmemnoc_clk = {
3804 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3805 .parent = &ocmemnoc_clk_src.c,
3806 .has_sibling = 1,
3807 .base = &virt_bases[MMSS_BASE],
3808 .c = {
3809 .dbg_name = "ocmemcx_ocmemnoc_clk",
3810 .ops = &clk_ops_branch,
3811 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3812 },
3813};
3814
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003815static struct branch_clk venus0_ahb_clk = {
3816 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003818 .base = &virt_bases[MMSS_BASE],
3819 .c = {
3820 .dbg_name = "venus0_ahb_clk",
3821 .ops = &clk_ops_branch,
3822 CLK_INIT(venus0_ahb_clk.c),
3823 },
3824};
3825
3826static struct branch_clk venus0_axi_clk = {
3827 .cbcr_reg = VENUS0_AXI_CBCR,
3828 .parent = &axi_clk_src.c,
3829 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003830 .base = &virt_bases[MMSS_BASE],
3831 .c = {
3832 .dbg_name = "venus0_axi_clk",
3833 .ops = &clk_ops_branch,
3834 CLK_INIT(venus0_axi_clk.c),
3835 },
3836};
3837
3838static struct branch_clk venus0_ocmemnoc_clk = {
3839 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003840 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003841 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842 .base = &virt_bases[MMSS_BASE],
3843 .c = {
3844 .dbg_name = "venus0_ocmemnoc_clk",
3845 .ops = &clk_ops_branch,
3846 CLK_INIT(venus0_ocmemnoc_clk.c),
3847 },
3848};
3849
3850static struct branch_clk venus0_vcodec0_clk = {
3851 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3852 .parent = &vcodec0_clk_src.c,
3853 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003854 .base = &virt_bases[MMSS_BASE],
3855 .c = {
3856 .dbg_name = "venus0_vcodec0_clk",
3857 .ops = &clk_ops_branch,
3858 CLK_INIT(venus0_vcodec0_clk.c),
3859 },
3860};
3861
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003862static struct branch_clk oxilicx_axi_clk = {
3863 .cbcr_reg = OXILICX_AXI_CBCR,
3864 .parent = &axi_clk_src.c,
3865 .has_sibling = 1,
3866 .base = &virt_bases[MMSS_BASE],
3867 .c = {
3868 .dbg_name = "oxilicx_axi_clk",
3869 .ops = &clk_ops_branch,
3870 CLK_INIT(oxilicx_axi_clk.c),
3871 },
3872};
3873
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003874static struct branch_clk oxili_gfx3d_clk = {
3875 .cbcr_reg = OXILI_GFX3D_CBCR,
3876 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003877 .base = &virt_bases[MMSS_BASE],
3878 .c = {
3879 .dbg_name = "oxili_gfx3d_clk",
3880 .ops = &clk_ops_branch,
3881 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003882 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003883 },
3884};
3885
3886static struct branch_clk oxilicx_ahb_clk = {
3887 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003889 .base = &virt_bases[MMSS_BASE],
3890 .c = {
3891 .dbg_name = "oxilicx_ahb_clk",
3892 .ops = &clk_ops_branch,
3893 CLK_INIT(oxilicx_ahb_clk.c),
3894 },
3895};
3896
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003897static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3898 F_LPASS(28800000, lpapll0, 1, 15, 256),
3899 F_END
3900};
3901
3902static struct rcg_clk audio_core_slimbus_core_clk_src = {
3903 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3904 .set_rate = set_rate_mnd,
3905 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3906 .current_freq = &rcg_dummy_freq,
3907 .base = &virt_bases[LPASS_BASE],
3908 .c = {
3909 .dbg_name = "audio_core_slimbus_core_clk_src",
3910 .ops = &clk_ops_rcg_mnd,
3911 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3912 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3913 },
3914};
3915
3916static struct branch_clk audio_core_slimbus_core_clk = {
3917 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3918 .parent = &audio_core_slimbus_core_clk_src.c,
3919 .base = &virt_bases[LPASS_BASE],
3920 .c = {
3921 .dbg_name = "audio_core_slimbus_core_clk",
3922 .ops = &clk_ops_branch,
3923 CLK_INIT(audio_core_slimbus_core_clk.c),
3924 },
3925};
3926
3927static struct branch_clk audio_core_slimbus_lfabif_clk = {
3928 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3929 .has_sibling = 1,
3930 .base = &virt_bases[LPASS_BASE],
3931 .c = {
3932 .dbg_name = "audio_core_slimbus_lfabif_clk",
3933 .ops = &clk_ops_branch,
3934 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3935 },
3936};
3937
3938static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3939 F_LPASS( 512000, lpapll0, 16, 1, 60),
3940 F_LPASS( 768000, lpapll0, 16, 1, 40),
3941 F_LPASS( 1024000, lpapll0, 16, 1, 30),
3942 F_LPASS( 1536000, lpapll0, 16, 1, 10),
3943 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3944 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3945 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3946 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3947 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3948 F_LPASS(12288000, lpapll0, 10, 1, 4),
3949 F_END
3950};
3951
3952static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3953 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3954 .set_rate = set_rate_mnd,
3955 .freq_tbl = ftbl_audio_core_lpaif_clock,
3956 .current_freq = &rcg_dummy_freq,
3957 .base = &virt_bases[LPASS_BASE],
3958 .c = {
3959 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3960 .ops = &clk_ops_rcg_mnd,
3961 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3962 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3963 },
3964};
3965
3966static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3967 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3968 .set_rate = set_rate_mnd,
3969 .freq_tbl = ftbl_audio_core_lpaif_clock,
3970 .current_freq = &rcg_dummy_freq,
3971 .base = &virt_bases[LPASS_BASE],
3972 .c = {
3973 .dbg_name = "audio_core_lpaif_pri_clk_src",
3974 .ops = &clk_ops_rcg_mnd,
3975 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3976 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3977 },
3978};
3979
3980static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3981 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3982 .set_rate = set_rate_mnd,
3983 .freq_tbl = ftbl_audio_core_lpaif_clock,
3984 .current_freq = &rcg_dummy_freq,
3985 .base = &virt_bases[LPASS_BASE],
3986 .c = {
3987 .dbg_name = "audio_core_lpaif_sec_clk_src",
3988 .ops = &clk_ops_rcg_mnd,
3989 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3990 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3991 },
3992};
3993
3994static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3995 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3996 .set_rate = set_rate_mnd,
3997 .freq_tbl = ftbl_audio_core_lpaif_clock,
3998 .current_freq = &rcg_dummy_freq,
3999 .base = &virt_bases[LPASS_BASE],
4000 .c = {
4001 .dbg_name = "audio_core_lpaif_ter_clk_src",
4002 .ops = &clk_ops_rcg_mnd,
4003 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4004 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4005 },
4006};
4007
4008static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4009 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4010 .set_rate = set_rate_mnd,
4011 .freq_tbl = ftbl_audio_core_lpaif_clock,
4012 .current_freq = &rcg_dummy_freq,
4013 .base = &virt_bases[LPASS_BASE],
4014 .c = {
4015 .dbg_name = "audio_core_lpaif_quad_clk_src",
4016 .ops = &clk_ops_rcg_mnd,
4017 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4018 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4019 },
4020};
4021
4022static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4023 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4024 .set_rate = set_rate_mnd,
4025 .freq_tbl = ftbl_audio_core_lpaif_clock,
4026 .current_freq = &rcg_dummy_freq,
4027 .base = &virt_bases[LPASS_BASE],
4028 .c = {
4029 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4030 .ops = &clk_ops_rcg_mnd,
4031 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4032 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4033 },
4034};
4035
4036static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4037 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4038 .set_rate = set_rate_mnd,
4039 .freq_tbl = ftbl_audio_core_lpaif_clock,
4040 .current_freq = &rcg_dummy_freq,
4041 .base = &virt_bases[LPASS_BASE],
4042 .c = {
4043 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4044 .ops = &clk_ops_rcg_mnd,
4045 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4046 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4047 },
4048};
4049
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004050struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4051 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4052 .set_rate = set_rate_mnd,
4053 .freq_tbl = ftbl_audio_core_lpaif_clock,
4054 .current_freq = &rcg_dummy_freq,
4055 .base = &virt_bases[LPASS_BASE],
4056 .c = {
4057 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4058 .ops = &clk_ops_rcg_mnd,
4059 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4060 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4061 },
4062};
4063
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004064static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4065 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4066 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4067 .has_sibling = 1,
4068 .base = &virt_bases[LPASS_BASE],
4069 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004070 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004071 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004072 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004073 },
4074};
4075
4076static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4077 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004078 .has_sibling = 1,
4079 .base = &virt_bases[LPASS_BASE],
4080 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004081 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004082 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004083 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004084 },
4085};
4086
4087static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4088 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4089 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4090 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004091 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004092 .base = &virt_bases[LPASS_BASE],
4093 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004094 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004095 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004096 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004097 },
4098};
4099
4100static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4101 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4102 .parent = &audio_core_lpaif_pri_clk_src.c,
4103 .has_sibling = 1,
4104 .base = &virt_bases[LPASS_BASE],
4105 .c = {
4106 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4107 .ops = &clk_ops_branch,
4108 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4109 },
4110};
4111
4112static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4113 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004114 .has_sibling = 1,
4115 .base = &virt_bases[LPASS_BASE],
4116 .c = {
4117 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4118 .ops = &clk_ops_branch,
4119 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4120 },
4121};
4122
4123static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4124 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4125 .parent = &audio_core_lpaif_pri_clk_src.c,
4126 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004127 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004128 .base = &virt_bases[LPASS_BASE],
4129 .c = {
4130 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4131 .ops = &clk_ops_branch,
4132 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4133 },
4134};
4135
4136static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4137 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4138 .parent = &audio_core_lpaif_sec_clk_src.c,
4139 .has_sibling = 1,
4140 .base = &virt_bases[LPASS_BASE],
4141 .c = {
4142 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4143 .ops = &clk_ops_branch,
4144 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4145 },
4146};
4147
4148static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4149 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004150 .has_sibling = 1,
4151 .base = &virt_bases[LPASS_BASE],
4152 .c = {
4153 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4154 .ops = &clk_ops_branch,
4155 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4156 },
4157};
4158
4159static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4160 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4161 .parent = &audio_core_lpaif_sec_clk_src.c,
4162 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004163 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004164 .base = &virt_bases[LPASS_BASE],
4165 .c = {
4166 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4167 .ops = &clk_ops_branch,
4168 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4169 },
4170};
4171
4172static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4173 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4174 .parent = &audio_core_lpaif_ter_clk_src.c,
4175 .has_sibling = 1,
4176 .base = &virt_bases[LPASS_BASE],
4177 .c = {
4178 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4179 .ops = &clk_ops_branch,
4180 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4181 },
4182};
4183
4184static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4185 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004186 .has_sibling = 1,
4187 .base = &virt_bases[LPASS_BASE],
4188 .c = {
4189 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4190 .ops = &clk_ops_branch,
4191 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4192 },
4193};
4194
4195static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4196 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4197 .parent = &audio_core_lpaif_ter_clk_src.c,
4198 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004199 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004200 .base = &virt_bases[LPASS_BASE],
4201 .c = {
4202 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4203 .ops = &clk_ops_branch,
4204 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4205 },
4206};
4207
4208static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4209 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4210 .parent = &audio_core_lpaif_quad_clk_src.c,
4211 .has_sibling = 1,
4212 .base = &virt_bases[LPASS_BASE],
4213 .c = {
4214 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4215 .ops = &clk_ops_branch,
4216 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4217 },
4218};
4219
4220static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4221 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004222 .has_sibling = 1,
4223 .base = &virt_bases[LPASS_BASE],
4224 .c = {
4225 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4226 .ops = &clk_ops_branch,
4227 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4228 },
4229};
4230
4231static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4232 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4233 .parent = &audio_core_lpaif_quad_clk_src.c,
4234 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004235 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004236 .base = &virt_bases[LPASS_BASE],
4237 .c = {
4238 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4239 .ops = &clk_ops_branch,
4240 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4241 },
4242};
4243
4244static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4245 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004246 .has_sibling = 1,
4247 .base = &virt_bases[LPASS_BASE],
4248 .c = {
4249 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4250 .ops = &clk_ops_branch,
4251 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4252 },
4253};
4254
4255static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4256 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4257 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4258 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004259 .base = &virt_bases[LPASS_BASE],
4260 .c = {
4261 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4262 .ops = &clk_ops_branch,
4263 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4264 },
4265};
4266
4267static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4268 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4269 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4270 .has_sibling = 1,
4271 .base = &virt_bases[LPASS_BASE],
4272 .c = {
4273 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4274 .ops = &clk_ops_branch,
4275 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4276 },
4277};
4278
4279static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4280 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4281 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4282 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004283 .base = &virt_bases[LPASS_BASE],
4284 .c = {
4285 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4286 .ops = &clk_ops_branch,
4287 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4288 },
4289};
4290
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004291struct branch_clk audio_core_lpaif_pcmoe_clk = {
4292 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4293 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4294 .base = &virt_bases[LPASS_BASE],
4295 .c = {
4296 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4297 .ops = &clk_ops_branch,
4298 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4299 },
4300};
4301
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004302static struct branch_clk q6ss_ahb_lfabif_clk = {
4303 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4304 .has_sibling = 1,
4305 .base = &virt_bases[LPASS_BASE],
4306 .c = {
4307 .dbg_name = "q6ss_ahb_lfabif_clk",
4308 .ops = &clk_ops_branch,
4309 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4310 },
4311};
4312
4313static struct branch_clk q6ss_xo_clk = {
4314 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4315 .bcr_reg = LPASS_Q6SS_BCR,
4316 .has_sibling = 1,
4317 .base = &virt_bases[LPASS_BASE],
4318 .c = {
4319 .dbg_name = "q6ss_xo_clk",
4320 .ops = &clk_ops_branch,
4321 CLK_INIT(q6ss_xo_clk.c),
4322 },
4323};
4324
4325static struct branch_clk mss_xo_q6_clk = {
4326 .cbcr_reg = MSS_XO_Q6_CBCR,
4327 .bcr_reg = MSS_Q6SS_BCR,
4328 .has_sibling = 1,
4329 .base = &virt_bases[MSS_BASE],
4330 .c = {
4331 .dbg_name = "mss_xo_q6_clk",
4332 .ops = &clk_ops_branch,
4333 CLK_INIT(mss_xo_q6_clk.c),
4334 .depends = &gcc_mss_cfg_ahb_clk.c,
4335 },
4336};
4337
4338static struct branch_clk mss_bus_q6_clk = {
4339 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004340 .has_sibling = 1,
4341 .base = &virt_bases[MSS_BASE],
4342 .c = {
4343 .dbg_name = "mss_bus_q6_clk",
4344 .ops = &clk_ops_branch,
4345 CLK_INIT(mss_bus_q6_clk.c),
4346 .depends = &gcc_mss_cfg_ahb_clk.c,
4347 },
4348};
4349
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004350#ifdef CONFIG_DEBUG_FS
4351
4352struct measure_mux_entry {
4353 struct clk *c;
4354 int base;
4355 u32 debug_mux;
4356};
4357
4358struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004359 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4360 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4361 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4362 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004363 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004364 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4365 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4366 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4367 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4368 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4369 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4370 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4371 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4372 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4373 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4374 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4375 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4376 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4377 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4378 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4379 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4380 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4381 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4382 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4383 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4384 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4385 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4386 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4387 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4388 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4389 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4390 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4391 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4392 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4393 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4394 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4395 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4396 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004397 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004398 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4399 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4400 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4401 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4402 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4403 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4404 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4405 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4406 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4407 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4408 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4409 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4410 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4411 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4412 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4413 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4414 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4415 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4416 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4417 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4418 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4419 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4420 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4421 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4422 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4423 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4424 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4425 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4426 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4427 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4428 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004429 {&mmss_mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
4430 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004431 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004432 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004433 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4434 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4435 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4436 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4437 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4438 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4439 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4440 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4441 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4442 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4443 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4444 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4445 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4446 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4447 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4448 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4449 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4450 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4451 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4452 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4453 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4454 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4455 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4456 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4457 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4458 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4459 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4460 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4461 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4462 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4463 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4464 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4465 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4466 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4467 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4468 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4469 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4470 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4471 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4472 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4473 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4474 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4475 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4476 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4477 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4478 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4479 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4480 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4481 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4482 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4483 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4484 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4485 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4486 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4487 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4488 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4489 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4490 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4491 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4492 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4493 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4494 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4495 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4496 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4497 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4498 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4499 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4500 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4501 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4502 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4503 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4504 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004505 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004506 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4507 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004508 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4509 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
4510 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4511 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4512
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004513 {&dummy_clk, N_BASES, 0x0000},
4514};
4515
4516static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4517{
4518 struct measure_clk *clk = to_measure_clk(c);
4519 unsigned long flags;
4520 u32 regval, clk_sel, i;
4521
4522 if (!parent)
4523 return -EINVAL;
4524
4525 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4526 if (measure_mux[i].c == parent)
4527 break;
4528
4529 if (measure_mux[i].c == &dummy_clk)
4530 return -EINVAL;
4531
4532 spin_lock_irqsave(&local_clock_reg_lock, flags);
4533 /*
4534 * Program the test vector, measurement period (sample_ticks)
4535 * and scaling multiplier.
4536 */
4537 clk->sample_ticks = 0x10000;
4538 clk->multiplier = 1;
4539
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004540 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004541 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4542 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4543 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4544
4545 switch (measure_mux[i].base) {
4546
4547 case GCC_BASE:
4548 clk_sel = measure_mux[i].debug_mux;
4549 break;
4550
4551 case MMSS_BASE:
4552 clk_sel = 0x02C;
4553 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4554 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4555
4556 /* Activate debug clock output */
4557 regval |= BIT(16);
4558 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4559 break;
4560
4561 case LPASS_BASE:
4562 clk_sel = 0x169;
4563 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4564 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4565
4566 /* Activate debug clock output */
4567 regval |= BIT(16);
4568 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4569 break;
4570
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004571 case MSS_BASE:
4572 clk_sel = 0x32;
4573 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4574 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4575 break;
4576
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004577 default:
4578 return -EINVAL;
4579 }
4580
4581 /* Set debug mux clock index */
4582 regval = BVAL(8, 0, clk_sel);
4583 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4584
4585 /* Activate debug clock output */
4586 regval |= BIT(16);
4587 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4588
4589 /* Make sure test vector is set before starting measurements. */
4590 mb();
4591 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4592
4593 return 0;
4594}
4595
4596/* Sample clock for 'ticks' reference clock ticks. */
4597static u32 run_measurement(unsigned ticks)
4598{
4599 /* Stop counters and set the XO4 counter start value. */
4600 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4601
4602 /* Wait for timer to become ready. */
4603 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4604 BIT(25)) != 0)
4605 cpu_relax();
4606
4607 /* Run measurement and wait for completion. */
4608 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4609 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4610 BIT(25)) == 0)
4611 cpu_relax();
4612
4613 /* Return measured ticks. */
4614 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4615 BM(24, 0);
4616}
4617
4618/*
4619 * Perform a hardware rate measurement for a given clock.
4620 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4621 */
4622static unsigned long measure_clk_get_rate(struct clk *c)
4623{
4624 unsigned long flags;
4625 u32 gcc_xo4_reg_backup;
4626 u64 raw_count_short, raw_count_full;
4627 struct measure_clk *clk = to_measure_clk(c);
4628 unsigned ret;
4629
4630 ret = clk_prepare_enable(&cxo_clk_src.c);
4631 if (ret) {
4632 pr_warning("CXO clock failed to enable. Can't measure\n");
4633 return 0;
4634 }
4635
4636 spin_lock_irqsave(&local_clock_reg_lock, flags);
4637
4638 /* Enable CXO/4 and RINGOSC branch. */
4639 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4640 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4641
4642 /*
4643 * The ring oscillator counter will not reset if the measured clock
4644 * is not running. To detect this, run a short measurement before
4645 * the full measurement. If the raw results of the two are the same
4646 * then the clock must be off.
4647 */
4648
4649 /* Run a short measurement. (~1 ms) */
4650 raw_count_short = run_measurement(0x1000);
4651 /* Run a full measurement. (~14 ms) */
4652 raw_count_full = run_measurement(clk->sample_ticks);
4653
4654 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4655
4656 /* Return 0 if the clock is off. */
4657 if (raw_count_full == raw_count_short) {
4658 ret = 0;
4659 } else {
4660 /* Compute rate in Hz. */
4661 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4662 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4663 ret = (raw_count_full * clk->multiplier);
4664 }
4665
4666 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4667
4668 clk_disable_unprepare(&cxo_clk_src.c);
4669
4670 return ret;
4671}
4672#else /* !CONFIG_DEBUG_FS */
4673static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4674{
4675 return -EINVAL;
4676}
4677
4678static unsigned long measure_clk_get_rate(struct clk *clk)
4679{
4680 return 0;
4681}
4682#endif /* CONFIG_DEBUG_FS */
4683
Matt Wagantallae053222012-05-14 19:42:07 -07004684static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004685 .set_parent = measure_clk_set_parent,
4686 .get_rate = measure_clk_get_rate,
4687};
4688
4689static struct measure_clk measure_clk = {
4690 .c = {
4691 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004692 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004693 CLK_INIT(measure_clk.c),
4694 },
4695 .multiplier = 1,
4696};
4697
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004698
4699static struct clk_lookup msm_clocks_8974_rumi[] = {
4700 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4701 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4702 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4703 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4704 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4705 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4706 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4707 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4708 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4709 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4710 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4711 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4712 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4713 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
4714 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4715 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "msm_serial_hsl.0", OFF),
4716 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4717 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4718 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4719 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4720 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4721 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4722 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4723 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4724 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4725 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4726 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4727 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4728 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4729 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4730 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4731 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4732 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4733 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4734 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4735 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4736 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4737 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4738};
4739
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004740static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004741 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4742 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004743 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004744 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004745 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004746 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4747
4748 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
4749 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "msm_serial_hsl.0"),
4750 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4751 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004752 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004753 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004754 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004755 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4756 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4757 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4758 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4759 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4760 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4761 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4762 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4763 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004764 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, ""),
4765 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "msm_serial_hsl.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004766 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4767 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4768 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4769
4770 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4771 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4772 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4773 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4774 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4775 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004776 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004777 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004778 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004779 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4780 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4781 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4782 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4783 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004784 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4785 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004786 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4789 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4790
4791 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4792 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4793 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4794 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4795 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4796 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4797
Mona Hossainb43e94b2012-05-07 08:52:06 -07004798 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4799 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4800 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4801 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4802
4803 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4804 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4805 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4806 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4807
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004808 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4809 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4810 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4811
4812 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4813 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4814 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4815
4816 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4817 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304818 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004819 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4820 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304821 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004822 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4823 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304824 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004825 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4826 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304827 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004828
4829 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4830 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4831
Manu Gautam51be9712012-06-06 14:54:52 +05304832 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4833 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4834 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4835 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4836 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4837 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4838 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4839 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004840
4841 /* Multimedia clocks */
4842 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004843 CLK_LOOKUP("bus_clk", mmss_mmssnoc_ahb_clk.c, ""),
4844 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4845 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4846 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
4847 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, ""),
4848 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4849 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4850 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004851 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4852 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4853 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4854 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004855 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4856 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4857 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4858 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4859 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4860 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4861 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4862 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4863 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4864 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4865 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4866 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4867 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4868 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4869 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4870 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4871 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4872 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4873 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4874 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4875 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4876 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4877 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4878 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4879 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4880 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4881 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4882 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4883 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4884 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4885 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4886 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4887 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4888 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004889 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4890 "fda64000.qcom,iommu"),
4891 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4892 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004893 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4894 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4895 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4896 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4897 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4898 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4899 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4900 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4901 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4902 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4903 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004904 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4905 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004906 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4907 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4908 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4909 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4910 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4911 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4912 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004913 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004914 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4915 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004916 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004917 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4918 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004919 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4920 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004921 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4922 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004923 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004924 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004925 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004926 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4927 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004928 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4929 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4930 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4931 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4932 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004933 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4934 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4935 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4936 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004937
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004938
4939 /* LPASS clocks */
4940 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4941 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4942 "fe12f000.slim"),
4943 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4944 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4945 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4946 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4947 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4948 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4949 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4950 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4951 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4952 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4953 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4954 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4955 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4956 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4957 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4958 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4959 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4960 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4961 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4962 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
4963 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm0_clk_src.c, ""),
4964 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
4965 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
4966 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
4967 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
4968 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004969 CLK_LOOKUP("core_clk_src", audio_core_lpaif_pcmoe_clk_src.c, ""),
4970 CLK_LOOKUP("core_clk", audio_core_lpaif_pcmoe_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004971
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004972 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
4973 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
4974 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
4975 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07004976 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
4977 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07004978 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004979
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07004980 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
4981 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004982
4983 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
4984 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
4985 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
4986 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
4987 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
4988 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
4989 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
4990 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
4991 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
4992 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
4993
4994 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
4995 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
4996 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
4997 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
4998 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
4999 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5000 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5001 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5002 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5003 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5004 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5005 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5006 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlabb475ec2012-06-15 11:18:31 -07005007 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
5008 CLK_LOOKUP("bus_a_clk", mmss_mmssnoc_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005009 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5010 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005011
5012 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5013 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5014 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5015 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5016 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5017 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5018 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5019 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5020 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5021 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5022 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5023 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5024 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5025 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5026
5027 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5028 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5029 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5030 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5031 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5032 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5033 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5034 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5035 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5036 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5037 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5038 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5039 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5040 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005041};
5042
5043static struct pll_config_regs gpll0_regs __initdata = {
5044 .l_reg = (void __iomem *)GPLL0_L_REG,
5045 .m_reg = (void __iomem *)GPLL0_M_REG,
5046 .n_reg = (void __iomem *)GPLL0_N_REG,
5047 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5048 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5049 .base = &virt_bases[GCC_BASE],
5050};
5051
5052/* GPLL0 at 600 MHz, main output enabled. */
5053static struct pll_config gpll0_config __initdata = {
5054 .l = 0x1f,
5055 .m = 0x1,
5056 .n = 0x4,
5057 .vco_val = 0x0,
5058 .vco_mask = BM(21, 20),
5059 .pre_div_val = 0x0,
5060 .pre_div_mask = BM(14, 12),
5061 .post_div_val = 0x0,
5062 .post_div_mask = BM(9, 8),
5063 .mn_ena_val = BIT(24),
5064 .mn_ena_mask = BIT(24),
5065 .main_output_val = BIT(0),
5066 .main_output_mask = BIT(0),
5067};
5068
5069static struct pll_config_regs gpll1_regs __initdata = {
5070 .l_reg = (void __iomem *)GPLL1_L_REG,
5071 .m_reg = (void __iomem *)GPLL1_M_REG,
5072 .n_reg = (void __iomem *)GPLL1_N_REG,
5073 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5074 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5075 .base = &virt_bases[GCC_BASE],
5076};
5077
5078/* GPLL1 at 480 MHz, main output enabled. */
5079static struct pll_config gpll1_config __initdata = {
5080 .l = 0x19,
5081 .m = 0x0,
5082 .n = 0x1,
5083 .vco_val = 0x0,
5084 .vco_mask = BM(21, 20),
5085 .pre_div_val = 0x0,
5086 .pre_div_mask = BM(14, 12),
5087 .post_div_val = 0x0,
5088 .post_div_mask = BM(9, 8),
5089 .main_output_val = BIT(0),
5090 .main_output_mask = BIT(0),
5091};
5092
5093static struct pll_config_regs mmpll0_regs __initdata = {
5094 .l_reg = (void __iomem *)MMPLL0_L_REG,
5095 .m_reg = (void __iomem *)MMPLL0_M_REG,
5096 .n_reg = (void __iomem *)MMPLL0_N_REG,
5097 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5098 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5099 .base = &virt_bases[MMSS_BASE],
5100};
5101
5102/* MMPLL0 at 800 MHz, main output enabled. */
5103static struct pll_config mmpll0_config __initdata = {
5104 .l = 0x29,
5105 .m = 0x2,
5106 .n = 0x3,
5107 .vco_val = 0x0,
5108 .vco_mask = BM(21, 20),
5109 .pre_div_val = 0x0,
5110 .pre_div_mask = BM(14, 12),
5111 .post_div_val = 0x0,
5112 .post_div_mask = BM(9, 8),
5113 .mn_ena_val = BIT(24),
5114 .mn_ena_mask = BIT(24),
5115 .main_output_val = BIT(0),
5116 .main_output_mask = BIT(0),
5117};
5118
5119static struct pll_config_regs mmpll1_regs __initdata = {
5120 .l_reg = (void __iomem *)MMPLL1_L_REG,
5121 .m_reg = (void __iomem *)MMPLL1_M_REG,
5122 .n_reg = (void __iomem *)MMPLL1_N_REG,
5123 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5124 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5125 .base = &virt_bases[MMSS_BASE],
5126};
5127
5128/* MMPLL1 at 1000 MHz, main output enabled. */
5129static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005130 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005131 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005132 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005133 .vco_val = 0x0,
5134 .vco_mask = BM(21, 20),
5135 .pre_div_val = 0x0,
5136 .pre_div_mask = BM(14, 12),
5137 .post_div_val = 0x0,
5138 .post_div_mask = BM(9, 8),
5139 .mn_ena_val = BIT(24),
5140 .mn_ena_mask = BIT(24),
5141 .main_output_val = BIT(0),
5142 .main_output_mask = BIT(0),
5143};
5144
5145static struct pll_config_regs mmpll3_regs __initdata = {
5146 .l_reg = (void __iomem *)MMPLL3_L_REG,
5147 .m_reg = (void __iomem *)MMPLL3_M_REG,
5148 .n_reg = (void __iomem *)MMPLL3_N_REG,
5149 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5150 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5151 .base = &virt_bases[MMSS_BASE],
5152};
5153
5154/* MMPLL3 at 820 MHz, main output enabled. */
5155static struct pll_config mmpll3_config __initdata = {
5156 .l = 0x2A,
5157 .m = 0x11,
5158 .n = 0x18,
5159 .vco_val = 0x0,
5160 .vco_mask = BM(21, 20),
5161 .pre_div_val = 0x0,
5162 .pre_div_mask = BM(14, 12),
5163 .post_div_val = 0x0,
5164 .post_div_mask = BM(9, 8),
5165 .mn_ena_val = BIT(24),
5166 .mn_ena_mask = BIT(24),
5167 .main_output_val = BIT(0),
5168 .main_output_mask = BIT(0),
5169};
5170
5171static struct pll_config_regs lpapll0_regs __initdata = {
5172 .l_reg = (void __iomem *)LPAPLL_L_REG,
5173 .m_reg = (void __iomem *)LPAPLL_M_REG,
5174 .n_reg = (void __iomem *)LPAPLL_N_REG,
5175 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5176 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5177 .base = &virt_bases[LPASS_BASE],
5178};
5179
5180/* LPAPLL0 at 491.52 MHz, main output enabled. */
5181static struct pll_config lpapll0_config __initdata = {
5182 .l = 0x33,
5183 .m = 0x1,
5184 .n = 0x5,
5185 .vco_val = 0x0,
5186 .vco_mask = BM(21, 20),
5187 .pre_div_val = BVAL(14, 12, 0x1),
5188 .pre_div_mask = BM(14, 12),
5189 .post_div_val = 0x0,
5190 .post_div_mask = BM(9, 8),
5191 .mn_ena_val = BIT(24),
5192 .mn_ena_mask = BIT(24),
5193 .main_output_val = BIT(0),
5194 .main_output_mask = BIT(0),
5195};
5196
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005197#define PLL_AUX_OUTPUT_BIT 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005198
5199static void __init reg_init(void)
5200{
5201 u32 regval;
5202
5203 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5204 & gpll0_clk_src.status_mask))
5205 configure_pll(&gpll0_config, &gpll0_regs, 1);
5206
5207 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5208 & gpll1_clk_src.status_mask))
5209 configure_pll(&gpll1_config, &gpll1_regs, 1);
5210
5211 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5212 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5213 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5214 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5215
5216 /* Active GPLL0's aux output. This is needed by acpuclock. */
5217 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005218 regval |= BIT(PLL_AUX_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005219 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5220
5221 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5222 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5223 regval |= BIT(0);
5224 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5225
5226 /*
5227 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5228 * register.
5229 */
5230 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
5231}
5232
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005233static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005234{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005235 clk_set_rate(&axi_clk_src.c, 282000000);
5236 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005237
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005238 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005239 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5240 * source. Sleep set vote is 0.
5241 */
5242 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5243 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5244
5245 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005246 * Hold an active set vote for CXO; this is because CXO is expected
5247 * to remain on whenever CPUs aren't power collapsed.
5248 */
5249 clk_prepare_enable(&cxo_a_clk_src.c);
5250
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005251 /*
5252 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5253 * the bus driver is ready.
5254 */
5255 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5256 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5257
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005258 /* Set rates for single-rate clocks. */
5259 clk_set_rate(&usb30_master_clk_src.c,
5260 usb30_master_clk_src.freq_tbl[0].freq_hz);
5261 clk_set_rate(&tsif_ref_clk_src.c,
5262 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5263 clk_set_rate(&usb_hs_system_clk_src.c,
5264 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5265 clk_set_rate(&usb_hsic_clk_src.c,
5266 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5267 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5268 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5269 clk_set_rate(&usb_hsic_system_clk_src.c,
5270 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5271 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5272 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5273 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5274 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5275 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5276 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5277 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5278 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5279 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5280 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5281 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5282 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5283 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5284 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5285}
5286
5287#define GCC_CC_PHYS 0xFC400000
5288#define GCC_CC_SIZE SZ_16K
5289
5290#define MMSS_CC_PHYS 0xFD8C0000
5291#define MMSS_CC_SIZE SZ_256K
5292
5293#define LPASS_CC_PHYS 0xFE000000
5294#define LPASS_CC_SIZE SZ_256K
5295
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005296#define MSS_CC_PHYS 0xFC980000
5297#define MSS_CC_SIZE SZ_16K
5298
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005299static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005300{
5301 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5302 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005303 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005304
5305 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5306 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005307 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005308
5309 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5310 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005311 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005312
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005313 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5314 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005315 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005316
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005317 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005318
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005319 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5320 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005321 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005322
5323 /*
5324 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5325 * until late_init. This may not be necessary with clock handoff;
5326 * Investigate this code on a real non-simulator target to determine
5327 * its necessity.
5328 */
5329 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5330 rpm_regulator_enable(vdd_dig_reg);
5331
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005332 reg_init();
5333}
5334
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005335static int __init msm8974_clock_late_init(void)
5336{
5337 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5338}
5339
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005340static void __init msm8974_rumi_clock_pre_init(void)
5341{
5342 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5343 if (!virt_bases[GCC_BASE])
5344 panic("clock-8974: Unable to ioremap GCC memory!");
5345
5346 /* SDCC clocks are partially emulated in the RUMI */
5347 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5348 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5349 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5350 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5351
5352 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5353 if (IS_ERR(vdd_dig_reg))
5354 panic("clock-8974: Unable to get the vdd_dig regulator!");
5355
5356 /*
5357 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5358 * until late_init. This may not be necessary with clock handoff;
5359 * Investigate this code on a real non-simulator target to determine
5360 * its necessity.
5361 */
5362 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5363 rpm_regulator_enable(vdd_dig_reg);
5364}
5365
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005366struct clock_init_data msm8974_clock_init_data __initdata = {
5367 .table = msm_clocks_8974,
5368 .size = ARRAY_SIZE(msm_clocks_8974),
5369 .pre_init = msm8974_clock_pre_init,
5370 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005371 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005372};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005373
5374struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5375 .table = msm_clocks_8974_rumi,
5376 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5377 .pre_init = msm8974_rumi_clock_pre_init,
5378};