Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de> |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the |
| 6 | * Free Software Foundation; either version 2 of the License, or (at your |
| 7 | * option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but |
| 10 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 11 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 12 | * for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program; if not, write to the Free Software Foundation, |
| 16 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 17 | */ |
| 18 | |
| 19 | #include <linux/platform_device.h> |
| 20 | #include <linux/io.h> |
| 21 | |
| 22 | #include <mach/hardware.h> |
| 23 | #include <mach/mxc_ehci.h> |
| 24 | |
| 25 | #define USBCTRL_OTGBASE_OFFSET 0x600 |
| 26 | |
| 27 | #define MX31_OTG_SIC_SHIFT 29 |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 28 | #define MX31_OTG_SIC_MASK (0x3 << MX31_OTG_SIC_SHIFT) |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 29 | #define MX31_OTG_PM_BIT (1 << 24) |
| 30 | |
| 31 | #define MX31_H2_SIC_SHIFT 21 |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 32 | #define MX31_H2_SIC_MASK (0x3 << MX31_H2_SIC_SHIFT) |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 33 | #define MX31_H2_PM_BIT (1 << 16) |
| 34 | #define MX31_H2_DT_BIT (1 << 5) |
| 35 | |
| 36 | #define MX31_H1_SIC_SHIFT 13 |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 37 | #define MX31_H1_SIC_MASK (0x3 << MX31_H1_SIC_SHIFT) |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 38 | #define MX31_H1_PM_BIT (1 << 8) |
| 39 | #define MX31_H1_DT_BIT (1 << 4) |
| 40 | |
| 41 | int mxc_set_usbcontrol(int port, unsigned int flags) |
| 42 | { |
| 43 | unsigned int v; |
Sascha Hauer | 9cf945c | 2010-02-04 14:45:41 +0100 | [diff] [blame^] | 44 | #ifdef CONFIG_ARCH_MX3 |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 45 | if (cpu_is_mx31()) { |
Uwe Kleine-König | 1273e76 | 2009-12-16 19:06:12 +0100 | [diff] [blame] | 46 | v = readl(MX31_IO_ADDRESS(MX31_OTG_BASE_ADDR + |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 47 | USBCTRL_OTGBASE_OFFSET)); |
| 48 | |
| 49 | switch (port) { |
| 50 | case 0: /* OTG port */ |
| 51 | v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT); |
| 52 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 53 | << MX31_OTG_SIC_SHIFT; |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 54 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 55 | v |= MX31_OTG_PM_BIT; |
| 56 | |
| 57 | break; |
| 58 | case 1: /* H1 port */ |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 59 | v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT); |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 60 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 61 | << MX31_H1_SIC_SHIFT; |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 62 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 63 | v |= MX31_H1_PM_BIT; |
| 64 | |
| 65 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 66 | v |= MX31_H1_DT_BIT; |
| 67 | |
| 68 | break; |
| 69 | case 2: /* H2 port */ |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 70 | v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT); |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 71 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 72 | << MX31_H2_SIC_SHIFT; |
| 73 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 74 | v |= MX31_H2_PM_BIT; |
| 75 | |
| 76 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 77 | v |= MX31_H2_DT_BIT; |
| 78 | |
| 79 | break; |
Sascha Hauer | 84ab806 | 2010-02-04 14:45:11 +0100 | [diff] [blame] | 80 | default: |
| 81 | return -EINVAL; |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 82 | } |
| 83 | |
Uwe Kleine-König | 1273e76 | 2009-12-16 19:06:12 +0100 | [diff] [blame] | 84 | writel(v, MX31_IO_ADDRESS(MX31_OTG_BASE_ADDR + |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 85 | USBCTRL_OTGBASE_OFFSET)); |
| 86 | return 0; |
| 87 | } |
Sascha Hauer | 9cf945c | 2010-02-04 14:45:41 +0100 | [diff] [blame^] | 88 | #endif /* CONFIG_ARCH_MX3 */ |
| 89 | #ifdef CONFIG_MACH_MX27 |
| 90 | if (cpu_is_mx27()) { |
| 91 | /* On i.MX27 we can use the i.MX31 USBCTRL bits, they |
| 92 | * are identical |
| 93 | */ |
| 94 | v = readl(MX27_IO_ADDRESS(MX27_OTG_BASE_ADDR + |
| 95 | USBCTRL_OTGBASE_OFFSET)); |
| 96 | switch (port) { |
| 97 | case 0: /* OTG port */ |
| 98 | v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT); |
| 99 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 100 | << MX31_OTG_SIC_SHIFT; |
| 101 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 102 | v |= MX31_OTG_PM_BIT; |
| 103 | break; |
| 104 | case 1: /* H1 port */ |
| 105 | v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT); |
| 106 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 107 | << MX31_H1_SIC_SHIFT; |
| 108 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 109 | v |= MX31_H1_PM_BIT; |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 110 | |
Sascha Hauer | 9cf945c | 2010-02-04 14:45:41 +0100 | [diff] [blame^] | 111 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 112 | v |= MX31_H1_DT_BIT; |
| 113 | |
| 114 | break; |
| 115 | case 2: /* H2 port */ |
| 116 | v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT); |
| 117 | v |= (flags & MXC_EHCI_INTERFACE_MASK) |
| 118 | << MX31_H2_SIC_SHIFT; |
| 119 | if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) |
| 120 | v |= MX31_H2_PM_BIT; |
| 121 | |
| 122 | if (!(flags & MXC_EHCI_TTL_ENABLED)) |
| 123 | v |= MX31_H2_DT_BIT; |
| 124 | |
| 125 | break; |
| 126 | default: |
| 127 | return -EINVAL; |
| 128 | } |
| 129 | writel(v, MX27_IO_ADDRESS(MX27_OTG_BASE_ADDR + |
| 130 | USBCTRL_OTGBASE_OFFSET)); |
| 131 | return 0; |
| 132 | } |
| 133 | #endif /* CONFIG_MACH_MX27 */ |
Daniel Mack | 7e8d5cd | 2009-10-28 01:14:59 +0100 | [diff] [blame] | 134 | printk(KERN_WARNING |
| 135 | "%s() unable to setup USBCONTROL for this CPU\n", __func__); |
| 136 | return -EINVAL; |
| 137 | } |
| 138 | EXPORT_SYMBOL(mxc_set_usbcontrol); |
| 139 | |