Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 1 | /* |
Abhijeet Dharmapurikar | 9d10de3 | 2012-01-26 20:40:33 -0800 | [diff] [blame^] | 2 | * Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved. |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 and |
| 6 | * only version 2 as published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | */ |
| 13 | |
| 14 | #define pr_fmt(fmt) "%s: " fmt, __func__ |
| 15 | |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/irq.h> |
| 19 | #include <linux/kernel.h> |
| 20 | #include <linux/mfd/pm8xxx/core.h> |
| 21 | #include <linux/mfd/pm8xxx/irq.h> |
| 22 | #include <linux/platform_device.h> |
| 23 | #include <linux/slab.h> |
| 24 | |
| 25 | /* PMIC8xxx IRQ */ |
| 26 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 27 | #define SSBI_REG_ADDR_IRQ_ROOT(base) (base + 0) |
| 28 | #define SSBI_REG_ADDR_IRQ_M_STATUS1(base) (base + 1) |
| 29 | #define SSBI_REG_ADDR_IRQ_M_STATUS2(base) (base + 2) |
| 30 | #define SSBI_REG_ADDR_IRQ_M_STATUS3(base) (base + 3) |
| 31 | #define SSBI_REG_ADDR_IRQ_M_STATUS4(base) (base + 4) |
| 32 | #define SSBI_REG_ADDR_IRQ_BLK_SEL(base) (base + 5) |
| 33 | #define SSBI_REG_ADDR_IRQ_IT_STATUS(base) (base + 6) |
| 34 | #define SSBI_REG_ADDR_IRQ_CONFIG(base) (base + 7) |
| 35 | #define SSBI_REG_ADDR_IRQ_RT_STATUS(base) (base + 8) |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 36 | |
| 37 | #define PM_IRQF_LVL_SEL 0x01 /* level select */ |
| 38 | #define PM_IRQF_MASK_FE 0x02 /* mask falling edge */ |
| 39 | #define PM_IRQF_MASK_RE 0x04 /* mask rising edge */ |
| 40 | #define PM_IRQF_CLR 0x08 /* clear interrupt */ |
| 41 | #define PM_IRQF_BITS_MASK 0x70 |
| 42 | #define PM_IRQF_BITS_SHIFT 4 |
| 43 | #define PM_IRQF_WRITE 0x80 |
| 44 | |
| 45 | #define PM_IRQF_MASK_ALL (PM_IRQF_MASK_FE | \ |
| 46 | PM_IRQF_MASK_RE) |
| 47 | |
| 48 | struct pm_irq_chip { |
| 49 | struct device *dev; |
| 50 | spinlock_t pm_irq_lock; |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 51 | unsigned int base_addr; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 52 | unsigned int devirq; |
| 53 | unsigned int irq_base; |
| 54 | unsigned int num_irqs; |
| 55 | unsigned int num_blocks; |
| 56 | unsigned int num_masters; |
| 57 | u8 config[0]; |
| 58 | }; |
| 59 | |
| 60 | static int pm8xxx_read_root_irq(const struct pm_irq_chip *chip, u8 *rp) |
| 61 | { |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 62 | return pm8xxx_readb(chip->dev, |
| 63 | SSBI_REG_ADDR_IRQ_ROOT(chip->base_addr), rp); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 64 | } |
| 65 | |
| 66 | static int pm8xxx_read_master_irq(const struct pm_irq_chip *chip, u8 m, u8 *bp) |
| 67 | { |
| 68 | return pm8xxx_readb(chip->dev, |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 69 | SSBI_REG_ADDR_IRQ_M_STATUS1(chip->base_addr) + m, bp); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 70 | } |
| 71 | |
| 72 | static int pm8xxx_read_block_irq(struct pm_irq_chip *chip, u8 bp, u8 *ip) |
| 73 | { |
| 74 | int rc; |
| 75 | |
| 76 | spin_lock(&chip->pm_irq_lock); |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 77 | rc = pm8xxx_writeb(chip->dev, |
| 78 | SSBI_REG_ADDR_IRQ_BLK_SEL(chip->base_addr), bp); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 79 | if (rc) { |
| 80 | pr_err("Failed Selecting Block %d rc=%d\n", bp, rc); |
| 81 | goto bail; |
| 82 | } |
| 83 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 84 | rc = pm8xxx_readb(chip->dev, |
| 85 | SSBI_REG_ADDR_IRQ_IT_STATUS(chip->base_addr), ip); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 86 | if (rc) |
| 87 | pr_err("Failed Reading Status rc=%d\n", rc); |
| 88 | bail: |
| 89 | spin_unlock(&chip->pm_irq_lock); |
| 90 | return rc; |
| 91 | } |
| 92 | |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 93 | static int pm8xxx_read_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp, u8 *r) |
| 94 | { |
| 95 | int rc; |
| 96 | |
| 97 | spin_lock(&chip->pm_irq_lock); |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 98 | rc = pm8xxx_writeb(chip->dev, |
| 99 | SSBI_REG_ADDR_IRQ_BLK_SEL(chip->base_addr), bp); |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 100 | if (rc) { |
| 101 | pr_err("Failed Selecting Block %d rc=%d\n", bp, rc); |
| 102 | goto bail; |
| 103 | } |
| 104 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 105 | rc = pm8xxx_writeb(chip->dev, |
| 106 | SSBI_REG_ADDR_IRQ_CONFIG(chip->base_addr), cp); |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 107 | if (rc) |
| 108 | pr_err("Failed Configuring IRQ rc=%d\n", rc); |
| 109 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 110 | rc = pm8xxx_readb(chip->dev, |
| 111 | SSBI_REG_ADDR_IRQ_CONFIG(chip->base_addr), r); |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 112 | if (rc) |
| 113 | pr_err("Failed reading IRQ rc=%d\n", rc); |
| 114 | bail: |
| 115 | spin_unlock(&chip->pm_irq_lock); |
| 116 | return rc; |
| 117 | } |
| 118 | |
| 119 | static int pm8xxx_write_config_irq(struct pm_irq_chip *chip, u8 bp, u8 cp) |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 120 | { |
| 121 | int rc; |
| 122 | |
| 123 | spin_lock(&chip->pm_irq_lock); |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 124 | rc = pm8xxx_writeb(chip->dev, |
| 125 | SSBI_REG_ADDR_IRQ_BLK_SEL(chip->base_addr), bp); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 126 | if (rc) { |
| 127 | pr_err("Failed Selecting Block %d rc=%d\n", bp, rc); |
| 128 | goto bail; |
| 129 | } |
| 130 | |
| 131 | cp |= PM_IRQF_WRITE; |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 132 | rc = pm8xxx_writeb(chip->dev, |
| 133 | SSBI_REG_ADDR_IRQ_CONFIG(chip->base_addr), cp); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 134 | if (rc) |
| 135 | pr_err("Failed Configuring IRQ rc=%d\n", rc); |
| 136 | bail: |
| 137 | spin_unlock(&chip->pm_irq_lock); |
| 138 | return rc; |
| 139 | } |
| 140 | |
| 141 | static int pm8xxx_irq_block_handler(struct pm_irq_chip *chip, int block) |
| 142 | { |
| 143 | int pmirq, irq, i, ret = 0; |
| 144 | u8 bits; |
| 145 | |
| 146 | ret = pm8xxx_read_block_irq(chip, block, &bits); |
| 147 | if (ret) { |
| 148 | pr_err("Failed reading %d block ret=%d", block, ret); |
| 149 | return ret; |
| 150 | } |
| 151 | if (!bits) { |
| 152 | pr_err("block bit set in master but no irqs: %d", block); |
| 153 | return 0; |
| 154 | } |
| 155 | |
| 156 | /* Check IRQ bits */ |
| 157 | for (i = 0; i < 8; i++) { |
| 158 | if (bits & (1 << i)) { |
| 159 | pmirq = block * 8 + i; |
| 160 | irq = pmirq + chip->irq_base; |
| 161 | generic_handle_irq(irq); |
| 162 | } |
| 163 | } |
| 164 | return 0; |
| 165 | } |
| 166 | |
| 167 | static int pm8xxx_irq_master_handler(struct pm_irq_chip *chip, int master) |
| 168 | { |
| 169 | u8 blockbits; |
| 170 | int block_number, i, ret = 0; |
| 171 | |
| 172 | ret = pm8xxx_read_master_irq(chip, master, &blockbits); |
| 173 | if (ret) { |
| 174 | pr_err("Failed to read master %d ret=%d\n", master, ret); |
| 175 | return ret; |
| 176 | } |
| 177 | if (!blockbits) { |
| 178 | pr_err("master bit set in root but no blocks: %d", master); |
| 179 | return 0; |
| 180 | } |
| 181 | |
| 182 | for (i = 0; i < 8; i++) |
| 183 | if (blockbits & (1 << i)) { |
| 184 | block_number = master * 8 + i; /* block # */ |
| 185 | ret |= pm8xxx_irq_block_handler(chip, block_number); |
| 186 | } |
| 187 | return ret; |
| 188 | } |
| 189 | |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 190 | static irqreturn_t pm8xxx_irq_handler(int irq, void *data) |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 191 | { |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 192 | struct pm_irq_chip *chip = data; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 193 | u8 root; |
| 194 | int i, ret, masters = 0; |
| 195 | |
| 196 | ret = pm8xxx_read_root_irq(chip, &root); |
| 197 | if (ret) { |
| 198 | pr_err("Can't read root status ret=%d\n", ret); |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 199 | return IRQ_HANDLED; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 200 | } |
| 201 | |
| 202 | /* on pm8xxx series masters start from bit 1 of the root */ |
| 203 | masters = root >> 1; |
| 204 | |
| 205 | /* Read allowed masters for blocks. */ |
| 206 | for (i = 0; i < chip->num_masters; i++) |
| 207 | if (masters & (1 << i)) |
| 208 | pm8xxx_irq_master_handler(chip, i); |
| 209 | |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 210 | return IRQ_HANDLED; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 211 | } |
| 212 | |
Abhijeet Dharmapurikar | 3246739 | 2011-08-18 16:51:50 -0700 | [diff] [blame] | 213 | static void pm8xxx_irq_mask(struct irq_data *d) |
| 214 | { |
| 215 | struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d); |
| 216 | unsigned int pmirq = d->irq - chip->irq_base; |
| 217 | int master, irq_bit; |
| 218 | u8 block, config; |
| 219 | |
| 220 | block = pmirq / 8; |
| 221 | master = block / 8; |
| 222 | irq_bit = pmirq % 8; |
| 223 | |
Abhijeet Dharmapurikar | 9d10de3 | 2012-01-26 20:40:33 -0800 | [diff] [blame^] | 224 | if (chip->config[pmirq] == 0) { |
| 225 | pr_warn("masking rouge irq=%d pmirq=%d\n", d->irq, pmirq); |
| 226 | chip->config[pmirq] = irq_bit << PM_IRQF_BITS_SHIFT; |
| 227 | } |
| 228 | |
Abhijeet Dharmapurikar | 3246739 | 2011-08-18 16:51:50 -0700 | [diff] [blame] | 229 | config = chip->config[pmirq] | PM_IRQF_MASK_ALL; |
| 230 | pm8xxx_write_config_irq(chip, block, config); |
| 231 | } |
| 232 | |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 233 | static void pm8xxx_irq_mask_ack(struct irq_data *d) |
| 234 | { |
| 235 | struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d); |
| 236 | unsigned int pmirq = d->irq - chip->irq_base; |
| 237 | int master, irq_bit; |
| 238 | u8 block, config; |
| 239 | |
| 240 | block = pmirq / 8; |
| 241 | master = block / 8; |
| 242 | irq_bit = pmirq % 8; |
| 243 | |
Abhijeet Dharmapurikar | 9d10de3 | 2012-01-26 20:40:33 -0800 | [diff] [blame^] | 244 | if (chip->config[pmirq] == 0) { |
| 245 | pr_warn("mask acking rouge irq=%d pmirq=%d\n", d->irq, pmirq); |
| 246 | chip->config[pmirq] = irq_bit << PM_IRQF_BITS_SHIFT; |
| 247 | } |
| 248 | |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 249 | config = chip->config[pmirq] | PM_IRQF_MASK_ALL | PM_IRQF_CLR; |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 250 | pm8xxx_write_config_irq(chip, block, config); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | static void pm8xxx_irq_unmask(struct irq_data *d) |
| 254 | { |
| 255 | struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d); |
| 256 | unsigned int pmirq = d->irq - chip->irq_base; |
| 257 | int master, irq_bit; |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 258 | u8 block, config, hw_conf; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 259 | |
| 260 | block = pmirq / 8; |
| 261 | master = block / 8; |
| 262 | irq_bit = pmirq % 8; |
| 263 | |
| 264 | config = chip->config[pmirq]; |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 265 | pm8xxx_read_config_irq(chip, block, config, &hw_conf); |
| 266 | /* check if it is masked */ |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 267 | if ((hw_conf & PM_IRQF_MASK_ALL) == PM_IRQF_MASK_ALL) |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 268 | pm8xxx_write_config_irq(chip, block, config); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 269 | } |
| 270 | |
| 271 | static int pm8xxx_irq_set_type(struct irq_data *d, unsigned int flow_type) |
| 272 | { |
| 273 | struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d); |
| 274 | unsigned int pmirq = d->irq - chip->irq_base; |
| 275 | int master, irq_bit; |
| 276 | u8 block, config; |
| 277 | |
| 278 | block = pmirq / 8; |
| 279 | master = block / 8; |
| 280 | irq_bit = pmirq % 8; |
| 281 | |
| 282 | chip->config[pmirq] = (irq_bit << PM_IRQF_BITS_SHIFT) |
| 283 | | PM_IRQF_MASK_ALL; |
| 284 | if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) { |
| 285 | if (flow_type & IRQF_TRIGGER_RISING) |
| 286 | chip->config[pmirq] &= ~PM_IRQF_MASK_RE; |
| 287 | if (flow_type & IRQF_TRIGGER_FALLING) |
| 288 | chip->config[pmirq] &= ~PM_IRQF_MASK_FE; |
| 289 | } else { |
| 290 | chip->config[pmirq] |= PM_IRQF_LVL_SEL; |
| 291 | |
| 292 | if (flow_type & IRQF_TRIGGER_HIGH) |
| 293 | chip->config[pmirq] &= ~PM_IRQF_MASK_RE; |
| 294 | else |
| 295 | chip->config[pmirq] &= ~PM_IRQF_MASK_FE; |
| 296 | } |
| 297 | |
| 298 | config = chip->config[pmirq] | PM_IRQF_CLR; |
Abhijeet Dharmapurikar | 930bf7b | 2011-07-25 12:23:58 -0700 | [diff] [blame] | 299 | return pm8xxx_write_config_irq(chip, block, config); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 300 | } |
| 301 | |
| 302 | static int pm8xxx_irq_set_wake(struct irq_data *d, unsigned int on) |
| 303 | { |
| 304 | return 0; |
| 305 | } |
| 306 | |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 307 | static int pm8xxx_irq_read_line(struct irq_data *d) |
| 308 | { |
| 309 | struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d); |
| 310 | |
| 311 | return pm8xxx_get_irq_stat(chip, d->irq); |
| 312 | } |
| 313 | |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 314 | static struct irq_chip pm8xxx_irq_chip = { |
| 315 | .name = "pm8xxx", |
Abhijeet Dharmapurikar | 3246739 | 2011-08-18 16:51:50 -0700 | [diff] [blame] | 316 | .irq_mask = pm8xxx_irq_mask, |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 317 | .irq_mask_ack = pm8xxx_irq_mask_ack, |
| 318 | .irq_unmask = pm8xxx_irq_unmask, |
| 319 | .irq_set_type = pm8xxx_irq_set_type, |
| 320 | .irq_set_wake = pm8xxx_irq_set_wake, |
Bryan Huntsman | 3f2bc4d | 2011-08-16 17:27:22 -0700 | [diff] [blame] | 321 | .irq_read_line = pm8xxx_irq_read_line, |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 322 | .flags = IRQCHIP_MASK_ON_SUSPEND, |
| 323 | }; |
| 324 | |
| 325 | /** |
| 326 | * pm8xxx_get_irq_stat - get the status of the irq line |
| 327 | * @chip: pointer to identify a pmic irq controller |
| 328 | * @irq: the irq number |
| 329 | * |
| 330 | * The pm8xxx gpio and mpp rely on the interrupt block to read |
| 331 | * the values on their pins. This function is to facilitate reading |
| 332 | * the status of a gpio or an mpp line. The caller has to convert the |
| 333 | * gpio number to irq number. |
| 334 | * |
| 335 | * RETURNS: |
| 336 | * an int indicating the value read on that line |
| 337 | */ |
| 338 | int pm8xxx_get_irq_stat(struct pm_irq_chip *chip, int irq) |
| 339 | { |
| 340 | int pmirq, rc; |
| 341 | u8 block, bits, bit; |
| 342 | unsigned long flags; |
| 343 | |
| 344 | if (chip == NULL || irq < chip->irq_base || |
| 345 | irq >= chip->irq_base + chip->num_irqs) |
| 346 | return -EINVAL; |
| 347 | |
| 348 | pmirq = irq - chip->irq_base; |
| 349 | |
| 350 | block = pmirq / 8; |
| 351 | bit = pmirq % 8; |
| 352 | |
| 353 | spin_lock_irqsave(&chip->pm_irq_lock, flags); |
| 354 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 355 | rc = pm8xxx_writeb(chip->dev, |
| 356 | SSBI_REG_ADDR_IRQ_BLK_SEL(chip->base_addr), block); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 357 | if (rc) { |
| 358 | pr_err("Failed Selecting block irq=%d pmirq=%d blk=%d rc=%d\n", |
| 359 | irq, pmirq, block, rc); |
| 360 | goto bail_out; |
| 361 | } |
| 362 | |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 363 | rc = pm8xxx_readb(chip->dev, |
| 364 | SSBI_REG_ADDR_IRQ_RT_STATUS(chip->base_addr), &bits); |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 365 | if (rc) { |
| 366 | pr_err("Failed Configuring irq=%d pmirq=%d blk=%d rc=%d\n", |
| 367 | irq, pmirq, block, rc); |
| 368 | goto bail_out; |
| 369 | } |
| 370 | |
| 371 | rc = (bits & (1 << bit)) ? 1 : 0; |
| 372 | |
| 373 | bail_out: |
| 374 | spin_unlock_irqrestore(&chip->pm_irq_lock, flags); |
| 375 | |
| 376 | return rc; |
| 377 | } |
| 378 | EXPORT_SYMBOL_GPL(pm8xxx_get_irq_stat); |
| 379 | |
| 380 | struct pm_irq_chip * __devinit pm8xxx_irq_init(struct device *dev, |
| 381 | const struct pm8xxx_irq_platform_data *pdata) |
| 382 | { |
| 383 | struct pm_irq_chip *chip; |
| 384 | int devirq, rc; |
| 385 | unsigned int pmirq; |
| 386 | |
| 387 | if (!pdata) { |
| 388 | pr_err("No platform data\n"); |
| 389 | return ERR_PTR(-EINVAL); |
| 390 | } |
| 391 | |
| 392 | devirq = pdata->devirq; |
| 393 | if (devirq < 0) { |
| 394 | pr_err("missing devirq\n"); |
| 395 | rc = devirq; |
| 396 | return ERR_PTR(-EINVAL); |
| 397 | } |
| 398 | |
| 399 | chip = kzalloc(sizeof(struct pm_irq_chip) |
| 400 | + sizeof(u8) * pdata->irq_cdata.nirqs, GFP_KERNEL); |
| 401 | if (!chip) { |
| 402 | pr_err("Cannot alloc pm_irq_chip struct\n"); |
| 403 | return ERR_PTR(-EINVAL); |
| 404 | } |
| 405 | |
| 406 | chip->dev = dev; |
| 407 | chip->devirq = devirq; |
| 408 | chip->irq_base = pdata->irq_base; |
| 409 | chip->num_irqs = pdata->irq_cdata.nirqs; |
Anirudh Ghayal | ca42c7de | 2011-11-21 10:42:07 +0530 | [diff] [blame] | 410 | chip->base_addr = pdata->irq_cdata.base_addr; |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 411 | chip->num_blocks = DIV_ROUND_UP(chip->num_irqs, 8); |
| 412 | chip->num_masters = DIV_ROUND_UP(chip->num_blocks, 8); |
| 413 | spin_lock_init(&chip->pm_irq_lock); |
| 414 | |
| 415 | for (pmirq = 0; pmirq < chip->num_irqs; pmirq++) { |
| 416 | irq_set_chip_and_handler(chip->irq_base + pmirq, |
| 417 | &pm8xxx_irq_chip, |
| 418 | handle_level_irq); |
| 419 | irq_set_chip_data(chip->irq_base + pmirq, chip); |
| 420 | #ifdef CONFIG_ARM |
| 421 | set_irq_flags(chip->irq_base + pmirq, IRQF_VALID); |
| 422 | #else |
| 423 | irq_set_noprobe(chip->irq_base + pmirq); |
| 424 | #endif |
| 425 | } |
| 426 | |
Jay Chokshi | 35d12f4 | 2011-09-23 17:46:00 -0700 | [diff] [blame] | 427 | if (devirq != 0) { |
| 428 | rc = request_irq(devirq, pm8xxx_irq_handler, |
| 429 | pdata->irq_trigger_flag, |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 430 | "pm8xxx_usr_irq", chip); |
Jay Chokshi | 35d12f4 | 2011-09-23 17:46:00 -0700 | [diff] [blame] | 431 | if (rc) { |
| 432 | pr_err("failed to request_irq for %d rc=%d\n", |
| 433 | devirq, rc); |
| 434 | } else { |
| 435 | irq_set_irq_wake(devirq, 1); |
| 436 | } |
Abhijeet Dharmapurikar | 636585d | 2011-08-18 16:14:10 -0700 | [diff] [blame] | 437 | } |
Abhijeet Dharmapurikar | c013f0a | 2011-04-05 14:40:53 -0700 | [diff] [blame] | 438 | |
| 439 | return chip; |
| 440 | } |
| 441 | |
| 442 | int __devexit pm8xxx_irq_exit(struct pm_irq_chip *chip) |
| 443 | { |
| 444 | irq_set_chained_handler(chip->devirq, NULL); |
| 445 | kfree(chip); |
| 446 | return 0; |
| 447 | } |