blob: 611219a7450c0de670ba292a54bb383a01d322eb [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
18#include <mach/irqs.h>
19#include <mach/dma.h>
20#include <asm/mach/mmc.h>
21#include <asm/clkdev.h>
22#include <linux/msm_kgsl.h>
23#include <linux/msm_rotator.h>
24#include <mach/msm_hsusb.h>
25#include "footswitch.h"
26#include "clock.h"
27#include "clock-rpm.h"
28#include "clock-voter.h"
29#include "devices.h"
30#include "devices-msm8x60.h"
31#include <linux/dma-mapping.h>
32#include <linux/irq.h>
33#include <linux/clk.h>
34#include <asm/hardware/gic.h>
35#include <asm/mach-types.h>
36#include <asm/clkdev.h>
37#include <mach/msm_serial_hs_lite.h>
38#include <mach/msm_bus.h>
39#include <mach/msm_bus_board.h>
40#include <mach/socinfo.h>
41#include <mach/msm_memtypes.h>
42#include <mach/msm_tsif.h>
43#include <mach/scm-io.h>
44#ifdef CONFIG_MSM_DSPS
45#include <mach/msm_dsps.h>
46#endif
47#include <linux/android_pmem.h>
48#include <linux/gpio.h>
49#include <linux/delay.h>
50#include <mach/mdm.h>
51#include <mach/rpm.h>
52#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040053#include <sound/apr_audio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#include "rpm_stats.h"
55#include "mpm.h"
56
57/* Address of GSBI blocks */
58#define MSM_GSBI1_PHYS 0x16000000
59#define MSM_GSBI2_PHYS 0x16100000
60#define MSM_GSBI3_PHYS 0x16200000
61#define MSM_GSBI4_PHYS 0x16300000
62#define MSM_GSBI5_PHYS 0x16400000
63#define MSM_GSBI6_PHYS 0x16500000
64#define MSM_GSBI7_PHYS 0x16600000
65#define MSM_GSBI8_PHYS 0x19800000
66#define MSM_GSBI9_PHYS 0x19900000
67#define MSM_GSBI10_PHYS 0x19A00000
68#define MSM_GSBI11_PHYS 0x19B00000
69#define MSM_GSBI12_PHYS 0x19C00000
70
71/* GSBI QUPe devices */
72#define MSM_GSBI1_QUP_PHYS 0x16080000
73#define MSM_GSBI2_QUP_PHYS 0x16180000
74#define MSM_GSBI3_QUP_PHYS 0x16280000
75#define MSM_GSBI4_QUP_PHYS 0x16380000
76#define MSM_GSBI5_QUP_PHYS 0x16480000
77#define MSM_GSBI6_QUP_PHYS 0x16580000
78#define MSM_GSBI7_QUP_PHYS 0x16680000
79#define MSM_GSBI8_QUP_PHYS 0x19880000
80#define MSM_GSBI9_QUP_PHYS 0x19980000
81#define MSM_GSBI10_QUP_PHYS 0x19A80000
82#define MSM_GSBI11_QUP_PHYS 0x19B80000
83#define MSM_GSBI12_QUP_PHYS 0x19C80000
84
85/* GSBI UART devices */
86#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
87#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
88#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
89#define MSM_UART2DM_PHYS 0x19C40000
90#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
91#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
92#define TCSR_BASE_PHYS 0x16b00000
93
94/* PRNG device */
95#define MSM_PRNG_PHYS 0x16C00000
96#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
97#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
98
99static void charm_ap2mdm_kpdpwr_on(void)
100{
101 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700102 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700103}
104
105static void charm_ap2mdm_kpdpwr_off(void)
106{
107 int i;
108
109 gpio_direction_output(AP2MDM_ERRFATAL, 1);
110
111 for (i = 20; i > 0; i--) {
112 if (gpio_get_value(MDM2AP_STATUS) == 0)
113 break;
114 msleep(100);
115 }
116 gpio_direction_output(AP2MDM_ERRFATAL, 0);
117
118 if (i == 0) {
119 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
120 of the charm modem.\n", __func__);
121 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
122 /*
123 * Currently, there is a debounce timer on the charm PMIC. It is
124 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
125 * for the reset to fully take place. Sleep here to ensure the
126 * reset has occured before the function exits.
127 */
128 msleep(4000);
129 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
130 }
131}
132
133static struct resource charm_resources[] = {
134 /* MDM2AP_ERRFATAL */
135 {
136 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
137 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
138 .flags = IORESOURCE_IRQ,
139 },
140 /* MDM2AP_STATUS */
141 {
142 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
143 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
144 .flags = IORESOURCE_IRQ,
145 }
146};
147
148static struct charm_platform_data mdm_platform_data = {
149 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
150 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
151};
152
153struct platform_device msm_charm_modem = {
154 .name = "charm_modem",
155 .id = -1,
156 .num_resources = ARRAY_SIZE(charm_resources),
157 .resource = charm_resources,
158 .dev = {
159 .platform_data = &mdm_platform_data,
160 },
161};
162
163#ifdef CONFIG_MSM_DSPS
164#define GSBI12_DEV (&msm_dsps_device.dev)
165#else
166#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
167#endif
168
169void __init msm8x60_init_irq(void)
170{
171 unsigned int i;
172
173 msm_mpm_irq_extn_init();
174 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
175
176 /* Edge trigger PPIs except AVS_SVICINT and AVS_SVICINTSWDONE */
177 writel(0xFFFFD7FF, MSM_QGIC_DIST_BASE + GIC_DIST_CONFIG + 4);
178
179 /* FIXME: Not installing AVS_SVICINT and AVS_SVICINTSWDONE yet
180 * as they are configured as level, which does not play nice with
181 * handle_percpu_irq.
182 */
183 for (i = GIC_PPI_START; i < GIC_SPI_START; i++) {
184 if (i != AVS_SVICINT && i != AVS_SVICINTSWDONE)
185 irq_set_handler(i, handle_percpu_irq);
186 }
187}
188
189static struct resource msm_uart1_dm_resources[] = {
190 {
191 .start = MSM_UART1DM_PHYS,
192 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
193 .flags = IORESOURCE_MEM,
194 },
195 {
196 .start = INT_UART1DM_IRQ,
197 .end = INT_UART1DM_IRQ,
198 .flags = IORESOURCE_IRQ,
199 },
200 {
201 /* GSBI6 is UARTDM1 */
202 .start = MSM_GSBI6_PHYS,
203 .end = MSM_GSBI6_PHYS + 4 - 1,
204 .name = "gsbi_resource",
205 .flags = IORESOURCE_MEM,
206 },
207 {
208 .start = DMOV_HSUART1_TX_CHAN,
209 .end = DMOV_HSUART1_RX_CHAN,
210 .name = "uartdm_channels",
211 .flags = IORESOURCE_DMA,
212 },
213 {
214 .start = DMOV_HSUART1_TX_CRCI,
215 .end = DMOV_HSUART1_RX_CRCI,
216 .name = "uartdm_crci",
217 .flags = IORESOURCE_DMA,
218 },
219};
220
221static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
222
223struct platform_device msm_device_uart_dm1 = {
224 .name = "msm_serial_hs",
225 .id = 0,
226 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
227 .resource = msm_uart1_dm_resources,
228 .dev = {
229 .dma_mask = &msm_uart_dm1_dma_mask,
230 .coherent_dma_mask = DMA_BIT_MASK(32),
231 },
232};
233
234static struct resource msm_uart3_dm_resources[] = {
235 {
236 .start = MSM_UART3DM_PHYS,
237 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
238 .name = "uartdm_resource",
239 .flags = IORESOURCE_MEM,
240 },
241 {
242 .start = INT_UART3DM_IRQ,
243 .end = INT_UART3DM_IRQ,
244 .flags = IORESOURCE_IRQ,
245 },
246 {
247 .start = MSM_GSBI3_PHYS,
248 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
249 .name = "gsbi_resource",
250 .flags = IORESOURCE_MEM,
251 },
252};
253
254struct platform_device msm_device_uart_dm3 = {
255 .name = "msm_serial_hsl",
256 .id = 2,
257 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
258 .resource = msm_uart3_dm_resources,
259};
260
261static struct resource msm_uart12_dm_resources[] = {
262 {
263 .start = MSM_UART2DM_PHYS,
264 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
265 .name = "uartdm_resource",
266 .flags = IORESOURCE_MEM,
267 },
268 {
269 .start = INT_UART2DM_IRQ,
270 .end = INT_UART2DM_IRQ,
271 .flags = IORESOURCE_IRQ,
272 },
273 {
274 /* GSBI 12 is UARTDM2 */
275 .start = MSM_GSBI12_PHYS,
276 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
277 .name = "gsbi_resource",
278 .flags = IORESOURCE_MEM,
279 },
280};
281
282struct platform_device msm_device_uart_dm12 = {
283 .name = "msm_serial_hsl",
284 .id = 0,
285 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
286 .resource = msm_uart12_dm_resources,
287};
288
289#ifdef CONFIG_MSM_GSBI9_UART
290static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
291 .config_gpio = 1,
292 .uart_tx_gpio = 67,
293 .uart_rx_gpio = 66,
294};
295
296static struct resource msm_uart_gsbi9_resources[] = {
297 {
298 .start = MSM_UART9DM_PHYS,
299 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
300 .name = "uartdm_resource",
301 .flags = IORESOURCE_MEM,
302 },
303 {
304 .start = INT_UART9DM_IRQ,
305 .end = INT_UART9DM_IRQ,
306 .flags = IORESOURCE_IRQ,
307 },
308 {
309 /* GSBI 9 is UART_GSBI9 */
310 .start = MSM_GSBI9_PHYS,
311 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
312 .name = "gsbi_resource",
313 .flags = IORESOURCE_MEM,
314 },
315};
316struct platform_device *msm_device_uart_gsbi9;
317struct platform_device *msm_add_gsbi9_uart(void)
318{
319 return platform_device_register_resndata(NULL, "msm_serial_hsl",
320 1, msm_uart_gsbi9_resources,
321 ARRAY_SIZE(msm_uart_gsbi9_resources),
322 &uart_gsbi9_pdata,
323 sizeof(uart_gsbi9_pdata));
324}
325#endif
326
327static struct resource gsbi3_qup_i2c_resources[] = {
328 {
329 .name = "qup_phys_addr",
330 .start = MSM_GSBI3_QUP_PHYS,
331 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
332 .flags = IORESOURCE_MEM,
333 },
334 {
335 .name = "gsbi_qup_i2c_addr",
336 .start = MSM_GSBI3_PHYS,
337 .end = MSM_GSBI3_PHYS + 4 - 1,
338 .flags = IORESOURCE_MEM,
339 },
340 {
341 .name = "qup_err_intr",
342 .start = GSBI3_QUP_IRQ,
343 .end = GSBI3_QUP_IRQ,
344 .flags = IORESOURCE_IRQ,
345 },
346 {
347 .name = "i2c_clk",
348 .start = 44,
349 .end = 44,
350 .flags = IORESOURCE_IO,
351 },
352 {
353 .name = "i2c_sda",
354 .start = 43,
355 .end = 43,
356 .flags = IORESOURCE_IO,
357 },
358};
359
360static struct resource gsbi4_qup_i2c_resources[] = {
361 {
362 .name = "qup_phys_addr",
363 .start = MSM_GSBI4_QUP_PHYS,
364 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
365 .flags = IORESOURCE_MEM,
366 },
367 {
368 .name = "gsbi_qup_i2c_addr",
369 .start = MSM_GSBI4_PHYS,
370 .end = MSM_GSBI4_PHYS + 4 - 1,
371 .flags = IORESOURCE_MEM,
372 },
373 {
374 .name = "qup_err_intr",
375 .start = GSBI4_QUP_IRQ,
376 .end = GSBI4_QUP_IRQ,
377 .flags = IORESOURCE_IRQ,
378 },
379};
380
381static struct resource gsbi7_qup_i2c_resources[] = {
382 {
383 .name = "qup_phys_addr",
384 .start = MSM_GSBI7_QUP_PHYS,
385 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
386 .flags = IORESOURCE_MEM,
387 },
388 {
389 .name = "gsbi_qup_i2c_addr",
390 .start = MSM_GSBI7_PHYS,
391 .end = MSM_GSBI7_PHYS + 4 - 1,
392 .flags = IORESOURCE_MEM,
393 },
394 {
395 .name = "qup_err_intr",
396 .start = GSBI7_QUP_IRQ,
397 .end = GSBI7_QUP_IRQ,
398 .flags = IORESOURCE_IRQ,
399 },
400 {
401 .name = "i2c_clk",
402 .start = 60,
403 .end = 60,
404 .flags = IORESOURCE_IO,
405 },
406 {
407 .name = "i2c_sda",
408 .start = 59,
409 .end = 59,
410 .flags = IORESOURCE_IO,
411 },
412};
413
414static struct resource gsbi8_qup_i2c_resources[] = {
415 {
416 .name = "qup_phys_addr",
417 .start = MSM_GSBI8_QUP_PHYS,
418 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
419 .flags = IORESOURCE_MEM,
420 },
421 {
422 .name = "gsbi_qup_i2c_addr",
423 .start = MSM_GSBI8_PHYS,
424 .end = MSM_GSBI8_PHYS + 4 - 1,
425 .flags = IORESOURCE_MEM,
426 },
427 {
428 .name = "qup_err_intr",
429 .start = GSBI8_QUP_IRQ,
430 .end = GSBI8_QUP_IRQ,
431 .flags = IORESOURCE_IRQ,
432 },
433};
434
435static struct resource gsbi9_qup_i2c_resources[] = {
436 {
437 .name = "qup_phys_addr",
438 .start = MSM_GSBI9_QUP_PHYS,
439 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
440 .flags = IORESOURCE_MEM,
441 },
442 {
443 .name = "gsbi_qup_i2c_addr",
444 .start = MSM_GSBI9_PHYS,
445 .end = MSM_GSBI9_PHYS + 4 - 1,
446 .flags = IORESOURCE_MEM,
447 },
448 {
449 .name = "qup_err_intr",
450 .start = GSBI9_QUP_IRQ,
451 .end = GSBI9_QUP_IRQ,
452 .flags = IORESOURCE_IRQ,
453 },
454};
455
456static struct resource gsbi12_qup_i2c_resources[] = {
457 {
458 .name = "qup_phys_addr",
459 .start = MSM_GSBI12_QUP_PHYS,
460 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
461 .flags = IORESOURCE_MEM,
462 },
463 {
464 .name = "gsbi_qup_i2c_addr",
465 .start = MSM_GSBI12_PHYS,
466 .end = MSM_GSBI12_PHYS + 4 - 1,
467 .flags = IORESOURCE_MEM,
468 },
469 {
470 .name = "qup_err_intr",
471 .start = GSBI12_QUP_IRQ,
472 .end = GSBI12_QUP_IRQ,
473 .flags = IORESOURCE_IRQ,
474 },
475};
476
477#ifdef CONFIG_MSM_BUS_SCALING
478static struct msm_bus_vectors grp3d_init_vectors[] = {
479 {
480 .src = MSM_BUS_MASTER_GRAPHICS_3D,
481 .dst = MSM_BUS_SLAVE_EBI_CH0,
482 .ab = 0,
483 .ib = 0,
484 },
485};
486
Lucille Sylvester293217d2011-08-19 17:50:52 -0600487static struct msm_bus_vectors grp3d_low_vectors[] = {
488 {
489 .src = MSM_BUS_MASTER_GRAPHICS_3D,
490 .dst = MSM_BUS_SLAVE_EBI_CH0,
491 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700492 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600493 },
494};
495
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700496static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
497 {
498 .src = MSM_BUS_MASTER_GRAPHICS_3D,
499 .dst = MSM_BUS_SLAVE_EBI_CH0,
500 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700501 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700502 },
503};
504
505static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
506 {
507 .src = MSM_BUS_MASTER_GRAPHICS_3D,
508 .dst = MSM_BUS_SLAVE_EBI_CH0,
509 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700510 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700511 },
512};
513
514static struct msm_bus_vectors grp3d_max_vectors[] = {
515 {
516 .src = MSM_BUS_MASTER_GRAPHICS_3D,
517 .dst = MSM_BUS_SLAVE_EBI_CH0,
518 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700519 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 },
521};
522
523static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
524 {
525 ARRAY_SIZE(grp3d_init_vectors),
526 grp3d_init_vectors,
527 },
528 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600529 ARRAY_SIZE(grp3d_low_vectors),
530 grp3d_init_vectors,
531 },
532 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700533 ARRAY_SIZE(grp3d_nominal_low_vectors),
534 grp3d_nominal_low_vectors,
535 },
536 {
537 ARRAY_SIZE(grp3d_nominal_high_vectors),
538 grp3d_nominal_high_vectors,
539 },
540 {
541 ARRAY_SIZE(grp3d_max_vectors),
542 grp3d_max_vectors,
543 },
544};
545
546static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
547 grp3d_bus_scale_usecases,
548 ARRAY_SIZE(grp3d_bus_scale_usecases),
549 .name = "grp3d",
550};
551
552static struct msm_bus_vectors grp2d0_init_vectors[] = {
553 {
554 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
555 .dst = MSM_BUS_SLAVE_EBI_CH0,
556 .ab = 0,
557 .ib = 0,
558 },
559};
560
561static struct msm_bus_vectors grp2d0_max_vectors[] = {
562 {
563 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
564 .dst = MSM_BUS_SLAVE_EBI_CH0,
565 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700566 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567 },
568};
569
570static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
571 {
572 ARRAY_SIZE(grp2d0_init_vectors),
573 grp2d0_init_vectors,
574 },
575 {
576 ARRAY_SIZE(grp2d0_max_vectors),
577 grp2d0_max_vectors,
578 },
579};
580
581static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
582 grp2d0_bus_scale_usecases,
583 ARRAY_SIZE(grp2d0_bus_scale_usecases),
584 .name = "grp2d0",
585};
586
587static struct msm_bus_vectors grp2d1_init_vectors[] = {
588 {
589 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
590 .dst = MSM_BUS_SLAVE_EBI_CH0,
591 .ab = 0,
592 .ib = 0,
593 },
594};
595
596static struct msm_bus_vectors grp2d1_max_vectors[] = {
597 {
598 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
599 .dst = MSM_BUS_SLAVE_EBI_CH0,
600 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700601 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700602 },
603};
604
605static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
606 {
607 ARRAY_SIZE(grp2d1_init_vectors),
608 grp2d1_init_vectors,
609 },
610 {
611 ARRAY_SIZE(grp2d1_max_vectors),
612 grp2d1_max_vectors,
613 },
614};
615
616static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
617 grp2d1_bus_scale_usecases,
618 ARRAY_SIZE(grp2d1_bus_scale_usecases),
619 .name = "grp2d1",
620};
621#endif
622
623#ifdef CONFIG_HW_RANDOM_MSM
624static struct resource rng_resources = {
625 .flags = IORESOURCE_MEM,
626 .start = MSM_PRNG_PHYS,
627 .end = MSM_PRNG_PHYS + SZ_512 - 1,
628};
629
630struct platform_device msm_device_rng = {
631 .name = "msm_rng",
632 .id = 0,
633 .num_resources = 1,
634 .resource = &rng_resources,
635};
636#endif
637
638static struct resource kgsl_3d0_resources[] = {
639 {
640 .name = KGSL_3D0_REG_MEMORY,
641 .start = 0x04300000, /* GFX3D address */
642 .end = 0x0431ffff,
643 .flags = IORESOURCE_MEM,
644 },
645 {
646 .name = KGSL_3D0_IRQ,
647 .start = GFX3D_IRQ,
648 .end = GFX3D_IRQ,
649 .flags = IORESOURCE_IRQ,
650 },
651};
652
653static struct kgsl_device_platform_data kgsl_3d0_pdata = {
654 .pwr_data = {
655 .pwrlevel = {
656 {
657 .gpu_freq = 266667000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600658 .bus_freq = 4,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700659 },
660 {
661 .gpu_freq = 228571000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600662 .bus_freq = 3,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663 },
664 {
665 .gpu_freq = 200000000,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600666 .bus_freq = 2,
667 },
668 {
669 .gpu_freq = 177778000,
670 .bus_freq = 1
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 },
672 {
673 .gpu_freq = 27000000,
674 .bus_freq = 0,
675 },
676 },
677 .init_level = 0,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600678 .num_levels = 5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700679 .set_grp_async = NULL,
680 .idle_timeout = HZ/5,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700681 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700682 },
683 .clk = {
684 .name = {
Matt Wagantall9dc01632011-08-17 18:55:04 -0700685 .clk = "core_clk",
686 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700687 },
688#ifdef CONFIG_MSM_BUS_SCALING
689 .bus_scale_table = &grp3d_bus_scale_pdata,
690#endif
691 },
692 .imem_clk_name = {
693 .clk = NULL,
Matt Wagantall9dc01632011-08-17 18:55:04 -0700694 .pclk = "mem_iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700695 },
696};
697
698struct platform_device msm_kgsl_3d0 = {
699 .name = "kgsl-3d0",
700 .id = 0,
701 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
702 .resource = kgsl_3d0_resources,
703 .dev = {
704 .platform_data = &kgsl_3d0_pdata,
705 },
706};
707
708static struct resource kgsl_2d0_resources[] = {
709 {
710 .name = KGSL_2D0_REG_MEMORY,
711 .start = 0x04100000, /* Z180 base address */
712 .end = 0x04100FFF,
713 .flags = IORESOURCE_MEM,
714 },
715 {
716 .name = KGSL_2D0_IRQ,
717 .start = GFX2D0_IRQ,
718 .end = GFX2D0_IRQ,
719 .flags = IORESOURCE_IRQ,
720 },
721};
722
723static struct kgsl_device_platform_data kgsl_2d0_pdata = {
724 .pwr_data = {
725 .pwrlevel = {
726 {
727 .gpu_freq = 200000000,
728 .bus_freq = 1,
729 },
730 {
731 .gpu_freq = 200000000,
732 .bus_freq = 0,
733 },
734 },
735 .init_level = 0,
736 .num_levels = 2,
737 .set_grp_async = NULL,
738 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700739 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700740 },
741 .clk = {
742 .name = {
743 /* note: 2d clocks disabled on v1 */
Matt Wagantall9dc01632011-08-17 18:55:04 -0700744 .clk = "core_clk",
745 .pclk = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700746 },
747#ifdef CONFIG_MSM_BUS_SCALING
748 .bus_scale_table = &grp2d0_bus_scale_pdata,
749#endif
750 },
751};
752
753struct platform_device msm_kgsl_2d0 = {
754 .name = "kgsl-2d0",
755 .id = 0,
756 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
757 .resource = kgsl_2d0_resources,
758 .dev = {
759 .platform_data = &kgsl_2d0_pdata,
760 },
761};
762
763static struct resource kgsl_2d1_resources[] = {
764 {
765 .name = KGSL_2D1_REG_MEMORY,
766 .start = 0x04200000, /* Z180 device 1 base address */
767 .end = 0x04200FFF,
768 .flags = IORESOURCE_MEM,
769 },
770 {
771 .name = KGSL_2D1_IRQ,
772 .start = GFX2D1_IRQ,
773 .end = GFX2D1_IRQ,
774 .flags = IORESOURCE_IRQ,
775 },
776};
777
778static struct kgsl_device_platform_data kgsl_2d1_pdata = {
779 .pwr_data = {
780 .pwrlevel = {
781 {
782 .gpu_freq = 200000000,
783 .bus_freq = 1,
784 },
785 {
786 .gpu_freq = 200000000,
787 .bus_freq = 0,
788 },
789 },
790 .init_level = 0,
791 .num_levels = 2,
792 .set_grp_async = NULL,
793 .idle_timeout = HZ/10,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700794 .nap_allowed = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700795 },
796 .clk = {
797 .name = {
798 .clk = "gfx2d1_clk",
799 .pclk = "gfx2d1_pclk",
800 },
801#ifdef CONFIG_MSM_BUS_SCALING
802 .bus_scale_table = &grp2d1_bus_scale_pdata,
803#endif
804 },
805};
806
807struct platform_device msm_kgsl_2d1 = {
808 .name = "kgsl-2d1",
809 .id = 1,
810 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
811 .resource = kgsl_2d1_resources,
812 .dev = {
813 .platform_data = &kgsl_2d1_pdata,
814 },
815};
816
817/*
818 * this a software workaround for not having two distinct board
819 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
820 * this workaround detects the cpu version to tell if the kernel is on a
821 * 8660v1, and should disable the 2d core. it is called from the board file
822 */
823void __init msm8x60_check_2d_hardware(void)
824{
825 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
826 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
827 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
828 kgsl_2d0_pdata.clk.name.clk = NULL;
829 kgsl_2d1_pdata.clk.name.clk = NULL;
830 }
831}
832
833/* Use GSBI3 QUP for /dev/i2c-0 */
834struct platform_device msm_gsbi3_qup_i2c_device = {
835 .name = "qup_i2c",
836 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
837 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
838 .resource = gsbi3_qup_i2c_resources,
839};
840
841/* Use GSBI4 QUP for /dev/i2c-1 */
842struct platform_device msm_gsbi4_qup_i2c_device = {
843 .name = "qup_i2c",
844 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
845 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
846 .resource = gsbi4_qup_i2c_resources,
847};
848
849/* Use GSBI8 QUP for /dev/i2c-3 */
850struct platform_device msm_gsbi8_qup_i2c_device = {
851 .name = "qup_i2c",
852 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
853 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
854 .resource = gsbi8_qup_i2c_resources,
855};
856
857/* Use GSBI9 QUP for /dev/i2c-2 */
858struct platform_device msm_gsbi9_qup_i2c_device = {
859 .name = "qup_i2c",
860 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
861 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
862 .resource = gsbi9_qup_i2c_resources,
863};
864
865/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
866struct platform_device msm_gsbi7_qup_i2c_device = {
867 .name = "qup_i2c",
868 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
869 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
870 .resource = gsbi7_qup_i2c_resources,
871};
872
873/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
874struct platform_device msm_gsbi12_qup_i2c_device = {
875 .name = "qup_i2c",
876 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
877 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
878 .resource = gsbi12_qup_i2c_resources,
879};
880
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530881#ifdef CONFIG_MSM_SSBI
882#define MSM_SSBI_PMIC1_PHYS 0x00500000
883static struct resource resources_ssbi_pmic1_resource[] = {
884 {
885 .start = MSM_SSBI_PMIC1_PHYS,
886 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
887 .flags = IORESOURCE_MEM,
888 },
889};
890
891struct platform_device msm_device_ssbi_pmic1 = {
892 .name = "msm_ssbi",
893 .id = 0,
894 .resource = resources_ssbi_pmic1_resource,
895 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
896};
897#endif
898
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700899#ifdef CONFIG_I2C_SSBI
900/* 8058 PMIC SSBI on /dev/i2c-6 */
901#define MSM_SSBI1_PMIC1C_PHYS 0x00500000
902static struct resource msm_ssbi1_resources[] = {
903 {
904 .name = "ssbi_base",
905 .start = MSM_SSBI1_PMIC1C_PHYS,
906 .end = MSM_SSBI1_PMIC1C_PHYS + SZ_4K - 1,
907 .flags = IORESOURCE_MEM,
908 },
909};
910
911struct platform_device msm_device_ssbi1 = {
912 .name = "i2c_ssbi",
913 .id = MSM_SSBI1_I2C_BUS_ID,
914 .num_resources = ARRAY_SIZE(msm_ssbi1_resources),
915 .resource = msm_ssbi1_resources,
916};
917
918/* 8901 PMIC SSBI on /dev/i2c-7 */
919#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
920static struct resource msm_ssbi2_resources[] = {
921 {
922 .name = "ssbi_base",
923 .start = MSM_SSBI2_PMIC2B_PHYS,
924 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
925 .flags = IORESOURCE_MEM,
926 },
927};
928
929struct platform_device msm_device_ssbi2 = {
930 .name = "i2c_ssbi",
931 .id = MSM_SSBI2_I2C_BUS_ID,
932 .num_resources = ARRAY_SIZE(msm_ssbi2_resources),
933 .resource = msm_ssbi2_resources,
934};
935
936/* CODEC SSBI on /dev/i2c-8 */
937#define MSM_SSBI3_PHYS 0x18700000
938static struct resource msm_ssbi3_resources[] = {
939 {
940 .name = "ssbi_base",
941 .start = MSM_SSBI3_PHYS,
942 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
943 .flags = IORESOURCE_MEM,
944 },
945};
946
947struct platform_device msm_device_ssbi3 = {
948 .name = "i2c_ssbi",
949 .id = MSM_SSBI3_I2C_BUS_ID,
950 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
951 .resource = msm_ssbi3_resources,
952};
953#endif /* CONFIG_I2C_SSBI */
954
955static struct resource gsbi1_qup_spi_resources[] = {
956 {
957 .name = "spi_base",
958 .start = MSM_GSBI1_QUP_PHYS,
959 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
960 .flags = IORESOURCE_MEM,
961 },
962 {
963 .name = "gsbi_base",
964 .start = MSM_GSBI1_PHYS,
965 .end = MSM_GSBI1_PHYS + 4 - 1,
966 .flags = IORESOURCE_MEM,
967 },
968 {
969 .name = "spi_irq_in",
970 .start = GSBI1_QUP_IRQ,
971 .end = GSBI1_QUP_IRQ,
972 .flags = IORESOURCE_IRQ,
973 },
974 {
975 .name = "spidm_channels",
976 .start = 5,
977 .end = 6,
978 .flags = IORESOURCE_DMA,
979 },
980 {
981 .name = "spidm_crci",
982 .start = 8,
983 .end = 7,
984 .flags = IORESOURCE_DMA,
985 },
986 {
987 .name = "spi_clk",
988 .start = 36,
989 .end = 36,
990 .flags = IORESOURCE_IO,
991 },
992 {
993 .name = "spi_cs",
994 .start = 35,
995 .end = 35,
996 .flags = IORESOURCE_IO,
997 },
998 {
999 .name = "spi_miso",
1000 .start = 34,
1001 .end = 34,
1002 .flags = IORESOURCE_IO,
1003 },
1004 {
1005 .name = "spi_mosi",
1006 .start = 33,
1007 .end = 33,
1008 .flags = IORESOURCE_IO,
1009 },
1010};
1011
1012/* Use GSBI1 QUP for SPI-0 */
1013struct platform_device msm_gsbi1_qup_spi_device = {
1014 .name = "spi_qsd",
1015 .id = 0,
1016 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1017 .resource = gsbi1_qup_spi_resources,
1018};
1019
1020
1021static struct resource gsbi10_qup_spi_resources[] = {
1022 {
1023 .name = "spi_base",
1024 .start = MSM_GSBI10_QUP_PHYS,
1025 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1026 .flags = IORESOURCE_MEM,
1027 },
1028 {
1029 .name = "gsbi_base",
1030 .start = MSM_GSBI10_PHYS,
1031 .end = MSM_GSBI10_PHYS + 4 - 1,
1032 .flags = IORESOURCE_MEM,
1033 },
1034 {
1035 .name = "spi_irq_in",
1036 .start = GSBI10_QUP_IRQ,
1037 .end = GSBI10_QUP_IRQ,
1038 .flags = IORESOURCE_IRQ,
1039 },
1040 {
1041 .name = "spi_clk",
1042 .start = 73,
1043 .end = 73,
1044 .flags = IORESOURCE_IO,
1045 },
1046 {
1047 .name = "spi_cs",
1048 .start = 72,
1049 .end = 72,
1050 .flags = IORESOURCE_IO,
1051 },
1052 {
1053 .name = "spi_mosi",
1054 .start = 70,
1055 .end = 70,
1056 .flags = IORESOURCE_IO,
1057 },
1058};
1059
1060/* Use GSBI10 QUP for SPI-1 */
1061struct platform_device msm_gsbi10_qup_spi_device = {
1062 .name = "spi_qsd",
1063 .id = 1,
1064 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1065 .resource = gsbi10_qup_spi_resources,
1066};
1067#define MSM_SDC1_BASE 0x12400000
1068#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1069#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1070#define MSM_SDC2_BASE 0x12140000
1071#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1072#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1073#define MSM_SDC3_BASE 0x12180000
1074#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1075#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1076#define MSM_SDC4_BASE 0x121C0000
1077#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1078#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1079#define MSM_SDC5_BASE 0x12200000
1080#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1081#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1082
1083static struct resource resources_sdc1[] = {
1084 {
1085 .start = MSM_SDC1_BASE,
1086 .end = MSM_SDC1_DML_BASE - 1,
1087 .flags = IORESOURCE_MEM,
1088 },
1089 {
1090 .start = SDC1_IRQ_0,
1091 .end = SDC1_IRQ_0,
1092 .flags = IORESOURCE_IRQ,
1093 },
1094#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1095 {
1096 .name = "sdcc_dml_addr",
1097 .start = MSM_SDC1_DML_BASE,
1098 .end = MSM_SDC1_BAM_BASE - 1,
1099 .flags = IORESOURCE_MEM,
1100 },
1101 {
1102 .name = "sdcc_bam_addr",
1103 .start = MSM_SDC1_BAM_BASE,
1104 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1105 .flags = IORESOURCE_MEM,
1106 },
1107 {
1108 .name = "sdcc_bam_irq",
1109 .start = SDC1_BAM_IRQ,
1110 .end = SDC1_BAM_IRQ,
1111 .flags = IORESOURCE_IRQ,
1112 },
1113#else
1114 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001115 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001116 .start = DMOV_SDC1_CHAN,
1117 .end = DMOV_SDC1_CHAN,
1118 .flags = IORESOURCE_DMA,
1119 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001120 {
1121 .name = "sdcc_dma_crci",
1122 .start = DMOV_SDC1_CRCI,
1123 .end = DMOV_SDC1_CRCI,
1124 .flags = IORESOURCE_DMA,
1125 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001126#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1127};
1128
1129static struct resource resources_sdc2[] = {
1130 {
1131 .start = MSM_SDC2_BASE,
1132 .end = MSM_SDC2_DML_BASE - 1,
1133 .flags = IORESOURCE_MEM,
1134 },
1135 {
1136 .start = SDC2_IRQ_0,
1137 .end = SDC2_IRQ_0,
1138 .flags = IORESOURCE_IRQ,
1139 },
1140#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1141 {
1142 .name = "sdcc_dml_addr",
1143 .start = MSM_SDC2_DML_BASE,
1144 .end = MSM_SDC2_BAM_BASE - 1,
1145 .flags = IORESOURCE_MEM,
1146 },
1147 {
1148 .name = "sdcc_bam_addr",
1149 .start = MSM_SDC2_BAM_BASE,
1150 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1151 .flags = IORESOURCE_MEM,
1152 },
1153 {
1154 .name = "sdcc_bam_irq",
1155 .start = SDC2_BAM_IRQ,
1156 .end = SDC2_BAM_IRQ,
1157 .flags = IORESOURCE_IRQ,
1158 },
1159#else
1160 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001161 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001162 .start = DMOV_SDC2_CHAN,
1163 .end = DMOV_SDC2_CHAN,
1164 .flags = IORESOURCE_DMA,
1165 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001166 {
1167 .name = "sdcc_dma_crci",
1168 .start = DMOV_SDC2_CRCI,
1169 .end = DMOV_SDC2_CRCI,
1170 .flags = IORESOURCE_DMA,
1171 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001172#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1173};
1174
1175static struct resource resources_sdc3[] = {
1176 {
1177 .start = MSM_SDC3_BASE,
1178 .end = MSM_SDC3_DML_BASE - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .start = SDC3_IRQ_0,
1183 .end = SDC3_IRQ_0,
1184 .flags = IORESOURCE_IRQ,
1185 },
1186#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1187 {
1188 .name = "sdcc_dml_addr",
1189 .start = MSM_SDC3_DML_BASE,
1190 .end = MSM_SDC3_BAM_BASE - 1,
1191 .flags = IORESOURCE_MEM,
1192 },
1193 {
1194 .name = "sdcc_bam_addr",
1195 .start = MSM_SDC3_BAM_BASE,
1196 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1197 .flags = IORESOURCE_MEM,
1198 },
1199 {
1200 .name = "sdcc_bam_irq",
1201 .start = SDC3_BAM_IRQ,
1202 .end = SDC3_BAM_IRQ,
1203 .flags = IORESOURCE_IRQ,
1204 },
1205#else
1206 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001207 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208 .start = DMOV_SDC3_CHAN,
1209 .end = DMOV_SDC3_CHAN,
1210 .flags = IORESOURCE_DMA,
1211 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001212 {
1213 .name = "sdcc_dma_crci",
1214 .start = DMOV_SDC3_CRCI,
1215 .end = DMOV_SDC3_CRCI,
1216 .flags = IORESOURCE_DMA,
1217 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001218#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1219};
1220
1221static struct resource resources_sdc4[] = {
1222 {
1223 .start = MSM_SDC4_BASE,
1224 .end = MSM_SDC4_DML_BASE - 1,
1225 .flags = IORESOURCE_MEM,
1226 },
1227 {
1228 .start = SDC4_IRQ_0,
1229 .end = SDC4_IRQ_0,
1230 .flags = IORESOURCE_IRQ,
1231 },
1232#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1233 {
1234 .name = "sdcc_dml_addr",
1235 .start = MSM_SDC4_DML_BASE,
1236 .end = MSM_SDC4_BAM_BASE - 1,
1237 .flags = IORESOURCE_MEM,
1238 },
1239 {
1240 .name = "sdcc_bam_addr",
1241 .start = MSM_SDC4_BAM_BASE,
1242 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1243 .flags = IORESOURCE_MEM,
1244 },
1245 {
1246 .name = "sdcc_bam_irq",
1247 .start = SDC4_BAM_IRQ,
1248 .end = SDC4_BAM_IRQ,
1249 .flags = IORESOURCE_IRQ,
1250 },
1251#else
1252 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001253 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254 .start = DMOV_SDC4_CHAN,
1255 .end = DMOV_SDC4_CHAN,
1256 .flags = IORESOURCE_DMA,
1257 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001258 {
1259 .name = "sdcc_dma_crci",
1260 .start = DMOV_SDC4_CRCI,
1261 .end = DMOV_SDC4_CRCI,
1262 .flags = IORESOURCE_DMA,
1263 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001264#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1265};
1266
1267static struct resource resources_sdc5[] = {
1268 {
1269 .start = MSM_SDC5_BASE,
1270 .end = MSM_SDC5_DML_BASE - 1,
1271 .flags = IORESOURCE_MEM,
1272 },
1273 {
1274 .start = SDC5_IRQ_0,
1275 .end = SDC5_IRQ_0,
1276 .flags = IORESOURCE_IRQ,
1277 },
1278#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1279 {
1280 .name = "sdcc_dml_addr",
1281 .start = MSM_SDC5_DML_BASE,
1282 .end = MSM_SDC5_BAM_BASE - 1,
1283 .flags = IORESOURCE_MEM,
1284 },
1285 {
1286 .name = "sdcc_bam_addr",
1287 .start = MSM_SDC5_BAM_BASE,
1288 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1289 .flags = IORESOURCE_MEM,
1290 },
1291 {
1292 .name = "sdcc_bam_irq",
1293 .start = SDC5_BAM_IRQ,
1294 .end = SDC5_BAM_IRQ,
1295 .flags = IORESOURCE_IRQ,
1296 },
1297#else
1298 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001299 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001300 .start = DMOV_SDC5_CHAN,
1301 .end = DMOV_SDC5_CHAN,
1302 .flags = IORESOURCE_DMA,
1303 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001304 {
1305 .name = "sdcc_dma_crci",
1306 .start = DMOV_SDC5_CRCI,
1307 .end = DMOV_SDC5_CRCI,
1308 .flags = IORESOURCE_DMA,
1309 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001310#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1311};
1312
1313struct platform_device msm_device_sdc1 = {
1314 .name = "msm_sdcc",
1315 .id = 1,
1316 .num_resources = ARRAY_SIZE(resources_sdc1),
1317 .resource = resources_sdc1,
1318 .dev = {
1319 .coherent_dma_mask = 0xffffffff,
1320 },
1321};
1322
1323struct platform_device msm_device_sdc2 = {
1324 .name = "msm_sdcc",
1325 .id = 2,
1326 .num_resources = ARRAY_SIZE(resources_sdc2),
1327 .resource = resources_sdc2,
1328 .dev = {
1329 .coherent_dma_mask = 0xffffffff,
1330 },
1331};
1332
1333struct platform_device msm_device_sdc3 = {
1334 .name = "msm_sdcc",
1335 .id = 3,
1336 .num_resources = ARRAY_SIZE(resources_sdc3),
1337 .resource = resources_sdc3,
1338 .dev = {
1339 .coherent_dma_mask = 0xffffffff,
1340 },
1341};
1342
1343struct platform_device msm_device_sdc4 = {
1344 .name = "msm_sdcc",
1345 .id = 4,
1346 .num_resources = ARRAY_SIZE(resources_sdc4),
1347 .resource = resources_sdc4,
1348 .dev = {
1349 .coherent_dma_mask = 0xffffffff,
1350 },
1351};
1352
1353struct platform_device msm_device_sdc5 = {
1354 .name = "msm_sdcc",
1355 .id = 5,
1356 .num_resources = ARRAY_SIZE(resources_sdc5),
1357 .resource = resources_sdc5,
1358 .dev = {
1359 .coherent_dma_mask = 0xffffffff,
1360 },
1361};
1362
1363static struct platform_device *msm_sdcc_devices[] __initdata = {
1364 &msm_device_sdc1,
1365 &msm_device_sdc2,
1366 &msm_device_sdc3,
1367 &msm_device_sdc4,
1368 &msm_device_sdc5,
1369};
1370
1371int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1372{
1373 struct platform_device *pdev;
1374
1375 if (controller < 1 || controller > 5)
1376 return -EINVAL;
1377
1378 pdev = msm_sdcc_devices[controller-1];
1379 pdev->dev.platform_data = plat;
1380 return platform_device_register(pdev);
1381}
1382
1383#define MIPI_DSI_HW_BASE 0x04700000
1384#define ROTATOR_HW_BASE 0x04E00000
1385#define TVENC_HW_BASE 0x04F00000
1386#define MDP_HW_BASE 0x05100000
1387
1388static struct resource msm_mipi_dsi_resources[] = {
1389 {
1390 .name = "mipi_dsi",
1391 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001392 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001393 .flags = IORESOURCE_MEM,
1394 },
1395 {
1396 .start = DSI_IRQ,
1397 .end = DSI_IRQ,
1398 .flags = IORESOURCE_IRQ,
1399 },
1400};
1401
1402static struct platform_device msm_mipi_dsi_device = {
1403 .name = "mipi_dsi",
1404 .id = 1,
1405 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1406 .resource = msm_mipi_dsi_resources,
1407};
1408
1409static struct resource msm_mdp_resources[] = {
1410 {
1411 .name = "mdp",
1412 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001413 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001414 .flags = IORESOURCE_MEM,
1415 },
1416 {
1417 .start = INT_MDP,
1418 .end = INT_MDP,
1419 .flags = IORESOURCE_IRQ,
1420 },
1421};
1422
1423static struct platform_device msm_mdp_device = {
1424 .name = "mdp",
1425 .id = 0,
1426 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1427 .resource = msm_mdp_resources,
1428};
1429#ifdef CONFIG_MSM_ROTATOR
1430static struct resource resources_msm_rotator[] = {
1431 {
1432 .start = 0x04E00000,
1433 .end = 0x04F00000 - 1,
1434 .flags = IORESOURCE_MEM,
1435 },
1436 {
1437 .start = ROT_IRQ,
1438 .end = ROT_IRQ,
1439 .flags = IORESOURCE_IRQ,
1440 },
1441};
1442
1443static struct msm_rot_clocks rotator_clocks[] = {
1444 {
1445 .clk_name = "rot_clk",
1446 .clk_type = ROTATOR_CORE_CLK,
1447 .clk_rate = 160 * 1000 * 1000,
1448 },
1449 {
1450 .clk_name = "rotator_pclk",
1451 .clk_type = ROTATOR_PCLK,
1452 .clk_rate = 0,
1453 },
1454};
1455
1456static struct msm_rotator_platform_data rotator_pdata = {
1457 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1458 .hardware_version_number = 0x01010307,
1459 .rotator_clks = rotator_clocks,
1460 .regulator_name = "fs_rot",
1461};
1462
1463struct platform_device msm_rotator_device = {
1464 .name = "msm_rotator",
1465 .id = 0,
1466 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1467 .resource = resources_msm_rotator,
1468 .dev = {
1469 .platform_data = &rotator_pdata,
1470 },
1471};
1472#endif
1473
1474
1475/* Sensors DSPS platform data */
1476#ifdef CONFIG_MSM_DSPS
1477
1478#define PPSS_REG_PHYS_BASE 0x12080000
1479
1480#define MHZ (1000*1000)
1481
Wentao Xu7a1c9302011-09-19 17:57:43 -04001482#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1483
1484#define GSBI_IRQ_MUX_SEL_MASK 0xF
1485#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1486
1487static void dsps_init1(struct msm_dsps_platform_data *data)
1488{
1489 int val;
1490
1491 /* route GSBI12 interrutps to DSPS */
1492 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1493 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1494 val |= GSBI_IRQ_MUX_SEL_DSPS;
1495 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1496}
1497
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001498static struct dsps_clk_info dsps_clks[] = {
1499 {
1500 .name = "ppss_pclk",
1501 .rate = 0, /* no rate just on/off */
1502 },
1503 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001504 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001505 .rate = 0, /* no rate just on/off */
1506 },
1507 {
1508 .name = "gsbi_qup_clk",
1509 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1510 },
1511 {
1512 .name = "dfab_dsps_clk",
1513 .rate = 64 * MHZ, /* Same rate as USB. */
1514 }
1515};
1516
1517static struct dsps_regulator_info dsps_regs[] = {
1518 {
1519 .name = "8058_l5",
1520 .volt = 2850000, /* in uV */
1521 },
1522 {
1523 .name = "8058_s3",
1524 .volt = 1800000, /* in uV */
1525 }
1526};
1527
1528/*
1529 * Note: GPIOs field is intialized in run-time at the function
1530 * msm8x60_init_dsps().
1531 */
1532
1533struct msm_dsps_platform_data msm_dsps_pdata = {
1534 .clks = dsps_clks,
1535 .clks_num = ARRAY_SIZE(dsps_clks),
1536 .gpios = NULL,
1537 .gpios_num = 0,
1538 .regs = dsps_regs,
1539 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001540 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001541 .signature = DSPS_SIGNATURE,
1542};
1543
1544static struct resource msm_dsps_resources[] = {
1545 {
1546 .start = PPSS_REG_PHYS_BASE,
1547 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1548 .name = "ppss_reg",
1549 .flags = IORESOURCE_MEM,
1550 },
1551};
1552
1553struct platform_device msm_dsps_device = {
1554 .name = "msm_dsps",
1555 .id = 0,
1556 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1557 .resource = msm_dsps_resources,
1558 .dev.platform_data = &msm_dsps_pdata,
1559};
1560
1561#endif /* CONFIG_MSM_DSPS */
1562
1563#ifdef CONFIG_FB_MSM_TVOUT
1564static struct resource msm_tvenc_resources[] = {
1565 {
1566 .name = "tvenc",
1567 .start = TVENC_HW_BASE,
1568 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1569 .flags = IORESOURCE_MEM,
1570 }
1571};
1572
1573static struct resource tvout_device_resources[] = {
1574 {
1575 .name = "tvout_device_irq",
1576 .start = TV_ENC_IRQ,
1577 .end = TV_ENC_IRQ,
1578 .flags = IORESOURCE_IRQ,
1579 },
1580};
1581#endif
1582static void __init msm_register_device(struct platform_device *pdev, void *data)
1583{
1584 int ret;
1585
1586 pdev->dev.platform_data = data;
1587
1588 ret = platform_device_register(pdev);
1589 if (ret)
1590 dev_err(&pdev->dev,
1591 "%s: platform_device_register() failed = %d\n",
1592 __func__, ret);
1593}
1594
1595static struct platform_device msm_lcdc_device = {
1596 .name = "lcdc",
1597 .id = 0,
1598};
1599
1600#ifdef CONFIG_FB_MSM_TVOUT
1601static struct platform_device msm_tvenc_device = {
1602 .name = "tvenc",
1603 .id = 0,
1604 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1605 .resource = msm_tvenc_resources,
1606};
1607
1608static struct platform_device msm_tvout_device = {
1609 .name = "tvout_device",
1610 .id = 0,
1611 .num_resources = ARRAY_SIZE(tvout_device_resources),
1612 .resource = tvout_device_resources,
1613};
1614#endif
1615
1616#ifdef CONFIG_MSM_BUS_SCALING
1617static struct platform_device msm_dtv_device = {
1618 .name = "dtv",
1619 .id = 0,
1620};
1621#endif
1622
1623void __init msm_fb_register_device(char *name, void *data)
1624{
1625 if (!strncmp(name, "mdp", 3))
1626 msm_register_device(&msm_mdp_device, data);
1627 else if (!strncmp(name, "lcdc", 4))
1628 msm_register_device(&msm_lcdc_device, data);
1629 else if (!strncmp(name, "mipi_dsi", 8))
1630 msm_register_device(&msm_mipi_dsi_device, data);
1631#ifdef CONFIG_FB_MSM_TVOUT
1632 else if (!strncmp(name, "tvenc", 5))
1633 msm_register_device(&msm_tvenc_device, data);
1634 else if (!strncmp(name, "tvout_device", 12))
1635 msm_register_device(&msm_tvout_device, data);
1636#endif
1637#ifdef CONFIG_MSM_BUS_SCALING
1638 else if (!strncmp(name, "dtv", 3))
1639 msm_register_device(&msm_dtv_device, data);
1640#endif
1641 else
1642 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1643}
1644
1645static struct resource resources_otg[] = {
1646 {
1647 .start = 0x12500000,
1648 .end = 0x12500000 + SZ_1K - 1,
1649 .flags = IORESOURCE_MEM,
1650 },
1651 {
1652 .start = USB1_HS_IRQ,
1653 .end = USB1_HS_IRQ,
1654 .flags = IORESOURCE_IRQ,
1655 },
1656};
1657
1658struct platform_device msm_device_otg = {
1659 .name = "msm_otg",
1660 .id = -1,
1661 .num_resources = ARRAY_SIZE(resources_otg),
1662 .resource = resources_otg,
1663};
1664
1665static u64 dma_mask = 0xffffffffULL;
1666struct platform_device msm_device_gadget_peripheral = {
1667 .name = "msm_hsusb",
1668 .id = -1,
1669 .dev = {
1670 .dma_mask = &dma_mask,
1671 .coherent_dma_mask = 0xffffffffULL,
1672 },
1673};
1674#ifdef CONFIG_USB_EHCI_MSM_72K
1675static struct resource resources_hsusb_host[] = {
1676 {
1677 .start = 0x12500000,
1678 .end = 0x12500000 + SZ_1K - 1,
1679 .flags = IORESOURCE_MEM,
1680 },
1681 {
1682 .start = USB1_HS_IRQ,
1683 .end = USB1_HS_IRQ,
1684 .flags = IORESOURCE_IRQ,
1685 },
1686};
1687
1688struct platform_device msm_device_hsusb_host = {
1689 .name = "msm_hsusb_host",
1690 .id = 0,
1691 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1692 .resource = resources_hsusb_host,
1693 .dev = {
1694 .dma_mask = &dma_mask,
1695 .coherent_dma_mask = 0xffffffffULL,
1696 },
1697};
1698
1699static struct platform_device *msm_host_devices[] = {
1700 &msm_device_hsusb_host,
1701};
1702
1703int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1704{
1705 struct platform_device *pdev;
1706
1707 pdev = msm_host_devices[host];
1708 if (!pdev)
1709 return -ENODEV;
1710 pdev->dev.platform_data = plat;
1711 return platform_device_register(pdev);
1712}
1713#endif
1714
1715#define MSM_TSIF0_PHYS (0x18200000)
1716#define MSM_TSIF1_PHYS (0x18201000)
1717#define MSM_TSIF_SIZE (0x200)
1718#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1719
1720#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1721 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1722#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1723 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1724#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1725 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1726#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1727 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1728#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1729 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1730#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1731 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1732#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1733 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1734#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1735 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1736
1737static const struct msm_gpio tsif0_gpios[] = {
1738 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1739 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1740 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1741 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1742};
1743
1744static const struct msm_gpio tsif1_gpios[] = {
1745 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1746 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1747 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1748 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1749};
1750
1751static void tsif_release(struct device *dev)
1752{
1753}
1754
1755static void tsif_init1(struct msm_tsif_platform_data *data)
1756{
1757 int val;
1758
1759 /* configure mux to use correct tsif instance */
1760 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1761 val |= 0x80000000;
1762 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1763}
1764
1765struct msm_tsif_platform_data tsif1_platform_data = {
1766 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1767 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001768 .tsif_pclk = "iface_clk",
1769 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001770 .init = tsif_init1
1771};
1772
1773struct resource tsif1_resources[] = {
1774 [0] = {
1775 .flags = IORESOURCE_IRQ,
1776 .start = TSIF2_IRQ,
1777 .end = TSIF2_IRQ,
1778 },
1779 [1] = {
1780 .flags = IORESOURCE_MEM,
1781 .start = MSM_TSIF1_PHYS,
1782 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1783 },
1784 [2] = {
1785 .flags = IORESOURCE_DMA,
1786 .start = DMOV_TSIF_CHAN,
1787 .end = DMOV_TSIF_CRCI,
1788 },
1789};
1790
1791static void tsif_init0(struct msm_tsif_platform_data *data)
1792{
1793 int val;
1794
1795 /* configure mux to use correct tsif instance */
1796 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1797 val &= 0x7FFFFFFF;
1798 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1799}
1800
1801struct msm_tsif_platform_data tsif0_platform_data = {
1802 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1803 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001804 .tsif_pclk = "iface_clk",
1805 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001806 .init = tsif_init0
1807};
1808struct resource tsif0_resources[] = {
1809 [0] = {
1810 .flags = IORESOURCE_IRQ,
1811 .start = TSIF1_IRQ,
1812 .end = TSIF1_IRQ,
1813 },
1814 [1] = {
1815 .flags = IORESOURCE_MEM,
1816 .start = MSM_TSIF0_PHYS,
1817 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1818 },
1819 [2] = {
1820 .flags = IORESOURCE_DMA,
1821 .start = DMOV_TSIF_CHAN,
1822 .end = DMOV_TSIF_CRCI,
1823 },
1824};
1825
1826struct platform_device msm_device_tsif[2] = {
1827 {
1828 .name = "msm_tsif",
1829 .id = 0,
1830 .num_resources = ARRAY_SIZE(tsif0_resources),
1831 .resource = tsif0_resources,
1832 .dev = {
1833 .release = tsif_release,
1834 .platform_data = &tsif0_platform_data
1835 },
1836 },
1837 {
1838 .name = "msm_tsif",
1839 .id = 1,
1840 .num_resources = ARRAY_SIZE(tsif1_resources),
1841 .resource = tsif1_resources,
1842 .dev = {
1843 .release = tsif_release,
1844 .platform_data = &tsif1_platform_data
1845 },
1846 }
1847};
1848
1849struct platform_device msm_device_smd = {
1850 .name = "msm_smd",
1851 .id = -1,
1852};
1853
1854struct resource msm_dmov_resource_adm0[] = {
1855 {
1856 .start = INT_ADM0_AARM,
1857 .end = (resource_size_t)MSM_DMOV_ADM0_BASE,
1858 .flags = IORESOURCE_IRQ,
1859 },
1860};
1861
1862struct resource msm_dmov_resource_adm1[] = {
1863 {
1864 .start = INT_ADM1_AARM,
1865 .end = (resource_size_t)MSM_DMOV_ADM1_BASE,
1866 .flags = IORESOURCE_IRQ,
1867 },
1868};
1869
1870struct platform_device msm_device_dmov_adm0 = {
1871 .name = "msm_dmov",
1872 .id = 0,
1873 .resource = msm_dmov_resource_adm0,
1874 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
1875};
1876
1877struct platform_device msm_device_dmov_adm1 = {
1878 .name = "msm_dmov",
1879 .id = 1,
1880 .resource = msm_dmov_resource_adm1,
1881 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
1882};
1883
1884/* MSM Video core device */
1885#ifdef CONFIG_MSM_BUS_SCALING
1886static struct msm_bus_vectors vidc_init_vectors[] = {
1887 {
1888 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1889 .dst = MSM_BUS_SLAVE_SMI,
1890 .ab = 0,
1891 .ib = 0,
1892 },
1893 {
1894 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1895 .dst = MSM_BUS_SLAVE_SMI,
1896 .ab = 0,
1897 .ib = 0,
1898 },
1899 {
1900 .src = MSM_BUS_MASTER_AMPSS_M0,
1901 .dst = MSM_BUS_SLAVE_EBI_CH0,
1902 .ab = 0,
1903 .ib = 0,
1904 },
1905 {
1906 .src = MSM_BUS_MASTER_AMPSS_M0,
1907 .dst = MSM_BUS_SLAVE_SMI,
1908 .ab = 0,
1909 .ib = 0,
1910 },
1911};
1912static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1913 {
1914 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1915 .dst = MSM_BUS_SLAVE_SMI,
1916 .ab = 54525952,
1917 .ib = 436207616,
1918 },
1919 {
1920 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1921 .dst = MSM_BUS_SLAVE_SMI,
1922 .ab = 72351744,
1923 .ib = 289406976,
1924 },
1925 {
1926 .src = MSM_BUS_MASTER_AMPSS_M0,
1927 .dst = MSM_BUS_SLAVE_EBI_CH0,
1928 .ab = 500000,
1929 .ib = 1000000,
1930 },
1931 {
1932 .src = MSM_BUS_MASTER_AMPSS_M0,
1933 .dst = MSM_BUS_SLAVE_SMI,
1934 .ab = 500000,
1935 .ib = 1000000,
1936 },
1937};
1938static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1939 {
1940 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1941 .dst = MSM_BUS_SLAVE_SMI,
1942 .ab = 40894464,
1943 .ib = 327155712,
1944 },
1945 {
1946 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1947 .dst = MSM_BUS_SLAVE_SMI,
1948 .ab = 48234496,
1949 .ib = 192937984,
1950 },
1951 {
1952 .src = MSM_BUS_MASTER_AMPSS_M0,
1953 .dst = MSM_BUS_SLAVE_EBI_CH0,
1954 .ab = 500000,
1955 .ib = 2000000,
1956 },
1957 {
1958 .src = MSM_BUS_MASTER_AMPSS_M0,
1959 .dst = MSM_BUS_SLAVE_SMI,
1960 .ab = 500000,
1961 .ib = 2000000,
1962 },
1963};
1964static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1965 {
1966 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1967 .dst = MSM_BUS_SLAVE_SMI,
1968 .ab = 163577856,
1969 .ib = 1308622848,
1970 },
1971 {
1972 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1973 .dst = MSM_BUS_SLAVE_SMI,
1974 .ab = 219152384,
1975 .ib = 876609536,
1976 },
1977 {
1978 .src = MSM_BUS_MASTER_AMPSS_M0,
1979 .dst = MSM_BUS_SLAVE_EBI_CH0,
1980 .ab = 1750000,
1981 .ib = 3500000,
1982 },
1983 {
1984 .src = MSM_BUS_MASTER_AMPSS_M0,
1985 .dst = MSM_BUS_SLAVE_SMI,
1986 .ab = 1750000,
1987 .ib = 3500000,
1988 },
1989};
1990static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1991 {
1992 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1993 .dst = MSM_BUS_SLAVE_SMI,
1994 .ab = 121634816,
1995 .ib = 973078528,
1996 },
1997 {
1998 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1999 .dst = MSM_BUS_SLAVE_SMI,
2000 .ab = 155189248,
2001 .ib = 620756992,
2002 },
2003 {
2004 .src = MSM_BUS_MASTER_AMPSS_M0,
2005 .dst = MSM_BUS_SLAVE_EBI_CH0,
2006 .ab = 1750000,
2007 .ib = 7000000,
2008 },
2009 {
2010 .src = MSM_BUS_MASTER_AMPSS_M0,
2011 .dst = MSM_BUS_SLAVE_SMI,
2012 .ab = 1750000,
2013 .ib = 7000000,
2014 },
2015};
2016static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2017 {
2018 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2019 .dst = MSM_BUS_SLAVE_SMI,
2020 .ab = 372244480,
2021 .ib = 1861222400,
2022 },
2023 {
2024 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2025 .dst = MSM_BUS_SLAVE_SMI,
2026 .ab = 501219328,
2027 .ib = 2004877312,
2028 },
2029 {
2030 .src = MSM_BUS_MASTER_AMPSS_M0,
2031 .dst = MSM_BUS_SLAVE_EBI_CH0,
2032 .ab = 2500000,
2033 .ib = 5000000,
2034 },
2035 {
2036 .src = MSM_BUS_MASTER_AMPSS_M0,
2037 .dst = MSM_BUS_SLAVE_SMI,
2038 .ab = 2500000,
2039 .ib = 5000000,
2040 },
2041};
2042static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2043 {
2044 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2045 .dst = MSM_BUS_SLAVE_SMI,
2046 .ab = 222298112,
2047 .ib = 1778384896,
2048 },
2049 {
2050 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2051 .dst = MSM_BUS_SLAVE_SMI,
2052 .ab = 330301440,
2053 .ib = 1321205760,
2054 },
2055 {
2056 .src = MSM_BUS_MASTER_AMPSS_M0,
2057 .dst = MSM_BUS_SLAVE_EBI_CH0,
2058 .ab = 2500000,
2059 .ib = 700000000,
2060 },
2061 {
2062 .src = MSM_BUS_MASTER_AMPSS_M0,
2063 .dst = MSM_BUS_SLAVE_SMI,
2064 .ab = 2500000,
2065 .ib = 10000000,
2066 },
2067};
2068
2069static struct msm_bus_paths vidc_bus_client_config[] = {
2070 {
2071 ARRAY_SIZE(vidc_init_vectors),
2072 vidc_init_vectors,
2073 },
2074 {
2075 ARRAY_SIZE(vidc_venc_vga_vectors),
2076 vidc_venc_vga_vectors,
2077 },
2078 {
2079 ARRAY_SIZE(vidc_vdec_vga_vectors),
2080 vidc_vdec_vga_vectors,
2081 },
2082 {
2083 ARRAY_SIZE(vidc_venc_720p_vectors),
2084 vidc_venc_720p_vectors,
2085 },
2086 {
2087 ARRAY_SIZE(vidc_vdec_720p_vectors),
2088 vidc_vdec_720p_vectors,
2089 },
2090 {
2091 ARRAY_SIZE(vidc_venc_1080p_vectors),
2092 vidc_venc_1080p_vectors,
2093 },
2094 {
2095 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2096 vidc_vdec_1080p_vectors,
2097 },
2098};
2099
2100static struct msm_bus_scale_pdata vidc_bus_client_data = {
2101 vidc_bus_client_config,
2102 ARRAY_SIZE(vidc_bus_client_config),
2103 .name = "vidc",
2104};
2105
2106#endif
2107
2108#define MSM_VIDC_BASE_PHYS 0x04400000
2109#define MSM_VIDC_BASE_SIZE 0x00100000
2110
2111static struct resource msm_device_vidc_resources[] = {
2112 {
2113 .start = MSM_VIDC_BASE_PHYS,
2114 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2115 .flags = IORESOURCE_MEM,
2116 },
2117 {
2118 .start = VCODEC_IRQ,
2119 .end = VCODEC_IRQ,
2120 .flags = IORESOURCE_IRQ,
2121 },
2122};
2123
2124struct msm_vidc_platform_data vidc_platform_data = {
2125#ifdef CONFIG_MSM_BUS_SCALING
2126 .vidc_bus_client_pdata = &vidc_bus_client_data,
2127#endif
2128 .memtype = MEMTYPE_SMI_KERNEL
2129};
2130
2131struct platform_device msm_device_vidc = {
2132 .name = "msm_vidc",
2133 .id = 0,
2134 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2135 .resource = msm_device_vidc_resources,
2136 .dev = {
2137 .platform_data = &vidc_platform_data,
2138 },
2139};
2140
2141#if defined(CONFIG_MSM_RPM_STATS_LOG)
2142static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2143 .phys_addr_base = 0x00107E04,
2144 .phys_size = SZ_8K,
2145};
2146
2147struct platform_device msm_rpm_stat_device = {
2148 .name = "msm_rpm_stat",
2149 .id = -1,
2150 .dev = {
2151 .platform_data = &msm_rpm_stat_pdata,
2152 },
2153};
2154#endif
2155
2156#ifdef CONFIG_MSM_MPM
2157static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] = {
2158 [1] = MSM_GPIO_TO_INT(61),
2159 [4] = MSM_GPIO_TO_INT(87),
2160 [5] = MSM_GPIO_TO_INT(88),
2161 [6] = MSM_GPIO_TO_INT(89),
2162 [7] = MSM_GPIO_TO_INT(90),
2163 [8] = MSM_GPIO_TO_INT(91),
2164 [9] = MSM_GPIO_TO_INT(34),
2165 [10] = MSM_GPIO_TO_INT(38),
2166 [11] = MSM_GPIO_TO_INT(42),
2167 [12] = MSM_GPIO_TO_INT(46),
2168 [13] = MSM_GPIO_TO_INT(50),
2169 [14] = MSM_GPIO_TO_INT(54),
2170 [15] = MSM_GPIO_TO_INT(58),
2171 [16] = MSM_GPIO_TO_INT(63),
2172 [17] = MSM_GPIO_TO_INT(160),
2173 [18] = MSM_GPIO_TO_INT(162),
2174 [19] = MSM_GPIO_TO_INT(144),
2175 [20] = MSM_GPIO_TO_INT(146),
2176 [25] = USB1_HS_IRQ,
2177 [26] = TV_ENC_IRQ,
2178 [27] = HDMI_IRQ,
2179 [29] = MSM_GPIO_TO_INT(123),
2180 [30] = MSM_GPIO_TO_INT(172),
2181 [31] = MSM_GPIO_TO_INT(99),
2182 [32] = MSM_GPIO_TO_INT(96),
2183 [33] = MSM_GPIO_TO_INT(67),
2184 [34] = MSM_GPIO_TO_INT(71),
2185 [35] = MSM_GPIO_TO_INT(105),
2186 [36] = MSM_GPIO_TO_INT(117),
2187 [37] = MSM_GPIO_TO_INT(29),
2188 [38] = MSM_GPIO_TO_INT(30),
2189 [39] = MSM_GPIO_TO_INT(31),
2190 [40] = MSM_GPIO_TO_INT(37),
2191 [41] = MSM_GPIO_TO_INT(40),
2192 [42] = MSM_GPIO_TO_INT(41),
2193 [43] = MSM_GPIO_TO_INT(45),
2194 [44] = MSM_GPIO_TO_INT(51),
2195 [45] = MSM_GPIO_TO_INT(52),
2196 [46] = MSM_GPIO_TO_INT(57),
2197 [47] = MSM_GPIO_TO_INT(73),
2198 [48] = MSM_GPIO_TO_INT(93),
2199 [49] = MSM_GPIO_TO_INT(94),
2200 [50] = MSM_GPIO_TO_INT(103),
2201 [51] = MSM_GPIO_TO_INT(104),
2202 [52] = MSM_GPIO_TO_INT(106),
2203 [53] = MSM_GPIO_TO_INT(115),
2204 [54] = MSM_GPIO_TO_INT(124),
2205 [55] = MSM_GPIO_TO_INT(125),
2206 [56] = MSM_GPIO_TO_INT(126),
2207 [57] = MSM_GPIO_TO_INT(127),
2208 [58] = MSM_GPIO_TO_INT(128),
2209 [59] = MSM_GPIO_TO_INT(129),
2210};
2211
2212static uint16_t msm_mpm_bypassed_apps_irqs[] = {
2213 TLMM_MSM_SUMMARY_IRQ,
2214 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2215 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2216 RPM_SCSS_CPU0_GP_LOW_IRQ,
2217 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2218 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2219 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2220 RPM_SCSS_CPU1_GP_LOW_IRQ,
2221 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2222 MARM_SCSS_GP_IRQ_0,
2223 MARM_SCSS_GP_IRQ_1,
2224 MARM_SCSS_GP_IRQ_2,
2225 MARM_SCSS_GP_IRQ_3,
2226 MARM_SCSS_GP_IRQ_4,
2227 MARM_SCSS_GP_IRQ_5,
2228 MARM_SCSS_GP_IRQ_6,
2229 MARM_SCSS_GP_IRQ_7,
2230 MARM_SCSS_GP_IRQ_8,
2231 MARM_SCSS_GP_IRQ_9,
2232 LPASS_SCSS_GP_LOW_IRQ,
2233 LPASS_SCSS_GP_MEDIUM_IRQ,
2234 LPASS_SCSS_GP_HIGH_IRQ,
2235 SDC4_IRQ_0,
2236 SPS_MTI_31,
2237};
2238
2239struct msm_mpm_device_data msm_mpm_dev_data = {
2240 .irqs_m2a = msm_mpm_irqs_m2a,
2241 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2242 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2243 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2244 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2245 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2246 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2247 .mpm_apps_ipc_val = BIT(1),
2248 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2249
2250};
2251#endif
2252
2253
2254#ifdef CONFIG_MSM_BUS_SCALING
2255struct platform_device msm_bus_sys_fabric = {
2256 .name = "msm_bus_fabric",
2257 .id = MSM_BUS_FAB_SYSTEM,
2258};
2259struct platform_device msm_bus_apps_fabric = {
2260 .name = "msm_bus_fabric",
2261 .id = MSM_BUS_FAB_APPSS,
2262};
2263struct platform_device msm_bus_mm_fabric = {
2264 .name = "msm_bus_fabric",
2265 .id = MSM_BUS_FAB_MMSS,
2266};
2267struct platform_device msm_bus_sys_fpb = {
2268 .name = "msm_bus_fabric",
2269 .id = MSM_BUS_FAB_SYSTEM_FPB,
2270};
2271struct platform_device msm_bus_cpss_fpb = {
2272 .name = "msm_bus_fabric",
2273 .id = MSM_BUS_FAB_CPSS_FPB,
2274};
2275#endif
2276
Lei Zhou01366a42011-08-19 13:12:00 -04002277#ifdef CONFIG_SND_SOC_MSM8660_APQ
2278struct platform_device msm_pcm = {
2279 .name = "msm-pcm-dsp",
2280 .id = -1,
2281};
2282
2283struct platform_device msm_pcm_routing = {
2284 .name = "msm-pcm-routing",
2285 .id = -1,
2286};
2287
2288struct platform_device msm_cpudai0 = {
2289 .name = "msm-dai-q6",
2290 .id = PRIMARY_I2S_RX,
2291};
2292
2293struct platform_device msm_cpudai1 = {
2294 .name = "msm-dai-q6",
2295 .id = PRIMARY_I2S_TX,
2296};
2297
2298struct platform_device msm_cpudai_hdmi_rx = {
2299 .name = "msm-dai-q6",
2300 .id = HDMI_RX,
2301};
2302
2303struct platform_device msm_cpudai_bt_rx = {
2304 .name = "msm-dai-q6",
2305 .id = INT_BT_SCO_RX,
2306};
2307
2308struct platform_device msm_cpudai_bt_tx = {
2309 .name = "msm-dai-q6",
2310 .id = INT_BT_SCO_TX,
2311};
2312
2313struct platform_device msm_cpudai_fm_rx = {
2314 .name = "msm-dai-q6",
2315 .id = INT_FM_RX,
2316};
2317
2318struct platform_device msm_cpudai_fm_tx = {
2319 .name = "msm-dai-q6",
2320 .id = INT_FM_TX,
2321};
2322
2323struct platform_device msm_cpu_fe = {
2324 .name = "msm-dai-fe",
2325 .id = -1,
2326};
2327
2328struct platform_device msm_stub_codec = {
2329 .name = "msm-stub-codec",
2330 .id = 1,
2331};
2332
2333struct platform_device msm_voice = {
2334 .name = "msm-pcm-voice",
2335 .id = -1,
2336};
2337
2338struct platform_device msm_voip = {
2339 .name = "msm-voip-dsp",
2340 .id = -1,
2341};
2342
2343struct platform_device msm_lpa_pcm = {
2344 .name = "msm-pcm-lpa",
2345 .id = -1,
2346};
2347
2348struct platform_device msm_pcm_hostless = {
2349 .name = "msm-pcm-hostless",
2350 .id = -1,
2351};
2352#endif
2353
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002354struct platform_device asoc_msm_pcm = {
2355 .name = "msm-dsp-audio",
2356 .id = 0,
2357};
2358
2359struct platform_device asoc_msm_dai0 = {
2360 .name = "msm-codec-dai",
2361 .id = 0,
2362};
2363
2364struct platform_device asoc_msm_dai1 = {
2365 .name = "msm-cpu-dai",
2366 .id = 0,
2367};
2368
2369#if defined (CONFIG_MSM_8x60_VOIP)
2370struct platform_device asoc_msm_mvs = {
2371 .name = "msm-mvs-audio",
2372 .id = 0,
2373};
2374
2375struct platform_device asoc_mvs_dai0 = {
2376 .name = "mvs-codec-dai",
2377 .id = 0,
2378};
2379
2380struct platform_device asoc_mvs_dai1 = {
2381 .name = "mvs-cpu-dai",
2382 .id = 0,
2383};
2384#endif
2385
2386struct platform_device *msm_footswitch_devices[] = {
2387 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2388 FS_8X60(FS_MDP, "fs_mdp"),
2389 FS_8X60(FS_ROT, "fs_rot"),
2390 FS_8X60(FS_VED, "fs_ved"),
2391 FS_8X60(FS_VFE, "fs_vfe"),
2392 FS_8X60(FS_VPE, "fs_vpe"),
2393 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2394 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2395 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2396};
2397unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2398
2399#ifdef CONFIG_MSM_RPM
2400struct msm_rpm_map_data rpm_map_data[] __initdata = {
2401 MSM_RPM_MAP(TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2402 MSM_RPM_MAP(TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2403 MSM_RPM_MAP(TRIGGER_SET_FROM, TRIGGER_SET, 1),
2404 MSM_RPM_MAP(TRIGGER_SET_TO, TRIGGER_SET, 1),
2405 MSM_RPM_MAP(TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2406 MSM_RPM_MAP(TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2407 MSM_RPM_MAP(TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2408 MSM_RPM_MAP(TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
2409
2410 MSM_RPM_MAP(CXO_CLK, CXO_CLK, 1),
2411 MSM_RPM_MAP(PXO_CLK, PXO_CLK, 1),
2412 MSM_RPM_MAP(PLL_4, PLL_4, 1),
2413 MSM_RPM_MAP(APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2414 MSM_RPM_MAP(SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2415 MSM_RPM_MAP(MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2416 MSM_RPM_MAP(DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2417 MSM_RPM_MAP(SFPB_CLK, SFPB_CLK, 1),
2418 MSM_RPM_MAP(CFPB_CLK, CFPB_CLK, 1),
2419 MSM_RPM_MAP(MMFPB_CLK, MMFPB_CLK, 1),
2420 MSM_RPM_MAP(SMI_CLK, SMI_CLK, 1),
2421 MSM_RPM_MAP(EBI1_CLK, EBI1_CLK, 1),
2422
2423 MSM_RPM_MAP(APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
2424
2425 MSM_RPM_MAP(APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2426 MSM_RPM_MAP(APPS_FABRIC_CLOCK_MODE_0, APPS_FABRIC_CLOCK_MODE, 3),
2427 MSM_RPM_MAP(APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
2428
2429 MSM_RPM_MAP(SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2430 MSM_RPM_MAP(SYSTEM_FABRIC_CLOCK_MODE_0, SYSTEM_FABRIC_CLOCK_MODE, 3),
2431 MSM_RPM_MAP(SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
2432
2433 MSM_RPM_MAP(MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2434 MSM_RPM_MAP(MM_FABRIC_CLOCK_MODE_0, MM_FABRIC_CLOCK_MODE, 3),
2435 MSM_RPM_MAP(MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2436
2437 MSM_RPM_MAP(SMPS0B_0, SMPS0B, 2),
2438 MSM_RPM_MAP(SMPS1B_0, SMPS1B, 2),
2439 MSM_RPM_MAP(SMPS2B_0, SMPS2B, 2),
2440 MSM_RPM_MAP(SMPS3B_0, SMPS3B, 2),
2441 MSM_RPM_MAP(SMPS4B_0, SMPS4B, 2),
2442 MSM_RPM_MAP(LDO0B_0, LDO0B, 2),
2443 MSM_RPM_MAP(LDO1B_0, LDO1B, 2),
2444 MSM_RPM_MAP(LDO2B_0, LDO2B, 2),
2445 MSM_RPM_MAP(LDO3B_0, LDO3B, 2),
2446 MSM_RPM_MAP(LDO4B_0, LDO4B, 2),
2447 MSM_RPM_MAP(LDO5B_0, LDO5B, 2),
2448 MSM_RPM_MAP(LDO6B_0, LDO6B, 2),
2449 MSM_RPM_MAP(LVS0B, LVS0B, 1),
2450 MSM_RPM_MAP(LVS1B, LVS1B, 1),
2451 MSM_RPM_MAP(LVS2B, LVS2B, 1),
2452 MSM_RPM_MAP(LVS3B, LVS3B, 1),
2453 MSM_RPM_MAP(MVS, MVS, 1),
2454
2455 MSM_RPM_MAP(SMPS0_0, SMPS0, 2),
2456 MSM_RPM_MAP(SMPS1_0, SMPS1, 2),
2457 MSM_RPM_MAP(SMPS2_0, SMPS2, 2),
2458 MSM_RPM_MAP(SMPS3_0, SMPS3, 2),
2459 MSM_RPM_MAP(SMPS4_0, SMPS4, 2),
2460 MSM_RPM_MAP(LDO0_0, LDO0, 2),
2461 MSM_RPM_MAP(LDO1_0, LDO1, 2),
2462 MSM_RPM_MAP(LDO2_0, LDO2, 2),
2463 MSM_RPM_MAP(LDO3_0, LDO3, 2),
2464 MSM_RPM_MAP(LDO4_0, LDO4, 2),
2465 MSM_RPM_MAP(LDO5_0, LDO5, 2),
2466 MSM_RPM_MAP(LDO6_0, LDO6, 2),
2467 MSM_RPM_MAP(LDO7_0, LDO7, 2),
2468 MSM_RPM_MAP(LDO8_0, LDO8, 2),
2469 MSM_RPM_MAP(LDO9_0, LDO9, 2),
2470 MSM_RPM_MAP(LDO10_0, LDO10, 2),
2471 MSM_RPM_MAP(LDO11_0, LDO11, 2),
2472 MSM_RPM_MAP(LDO12_0, LDO12, 2),
2473 MSM_RPM_MAP(LDO13_0, LDO13, 2),
2474 MSM_RPM_MAP(LDO14_0, LDO14, 2),
2475 MSM_RPM_MAP(LDO15_0, LDO15, 2),
2476 MSM_RPM_MAP(LDO16_0, LDO16, 2),
2477 MSM_RPM_MAP(LDO17_0, LDO17, 2),
2478 MSM_RPM_MAP(LDO18_0, LDO18, 2),
2479 MSM_RPM_MAP(LDO19_0, LDO19, 2),
2480 MSM_RPM_MAP(LDO20_0, LDO20, 2),
2481 MSM_RPM_MAP(LDO21_0, LDO21, 2),
2482 MSM_RPM_MAP(LDO22_0, LDO22, 2),
2483 MSM_RPM_MAP(LDO23_0, LDO23, 2),
2484 MSM_RPM_MAP(LDO24_0, LDO24, 2),
2485 MSM_RPM_MAP(LDO25_0, LDO25, 2),
2486 MSM_RPM_MAP(LVS0, LVS0, 1),
2487 MSM_RPM_MAP(LVS1, LVS1, 1),
2488 MSM_RPM_MAP(NCP_0, NCP, 2),
2489
2490 MSM_RPM_MAP(CXO_BUFFERS, CXO_BUFFERS, 1),
2491};
2492unsigned int rpm_map_data_size = ARRAY_SIZE(rpm_map_data);
2493
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002494struct platform_device msm_rpm_device = {
2495 .name = "msm_rpm",
2496 .id = -1,
2497};
2498
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002499#endif