blob: df3a92d2651b9047944b8d9763bc083ca2b94101 [file] [log] [blame]
Matt Wagantallfc727212012-01-06 18:18:25 -08001/*
2 * Copyright (c) 2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/kernel.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070015#include <linux/module.h>
Matt Wagantallfc727212012-01-06 18:18:25 -080016#include <linux/io.h>
17#include <linux/iopoll.h>
18#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/of.h>
21#include <linux/platform_device.h>
22#include <linux/regulator/driver.h>
23#include <linux/regulator/machine.h>
24#include <linux/regulator/of_regulator.h>
25
26#define PWR_ON_MASK BIT(31)
27#define EN_REST_WAIT_MASK (0xF << 20)
28#define EN_FEW_WAIT_MASK (0xF << 16)
29#define CLK_DIS_WAIT_MASK (0xF << 12)
30#define SW_OVERRIDE_MASK BIT(2)
31#define HW_CONTROL_MASK BIT(1)
32#define SW_COLLAPSE_MASK BIT(0)
33
34/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
35#define EN_REST_WAIT_VAL (0x2 << 20)
36#define EN_FEW_WAIT_VAL (0x2 << 16)
37#define CLK_DIS_WAIT_VAL (0x2 << 12)
38
39#define TIMEOUT_US 10
40
41struct gdsc {
42 struct regulator_dev *rdev;
43 struct regulator_desc rdesc;
44 void __iomem *gdscr;
45};
46
47static int gdsc_is_enabled(struct regulator_dev *rdev)
48{
49 struct gdsc *sc = rdev_get_drvdata(rdev);
50
51 return !!(readl_relaxed(sc->gdscr) & PWR_ON_MASK);
52}
53
54static int gdsc_enable(struct regulator_dev *rdev)
55{
56 struct gdsc *sc = rdev_get_drvdata(rdev);
57 uint32_t regval;
58 int ret;
59
60 regval = readl_relaxed(sc->gdscr);
61 regval &= ~SW_COLLAPSE_MASK;
62 writel_relaxed(regval, sc->gdscr);
63
64 ret = readl_tight_poll_timeout(sc->gdscr, regval, regval & PWR_ON_MASK,
65 TIMEOUT_US);
66 if (ret)
67 dev_err(&rdev->dev, "%s enable timed out\n", sc->rdesc.name);
68
69 return ret;
70}
71
72static int gdsc_disable(struct regulator_dev *rdev)
73{
74 struct gdsc *sc = rdev_get_drvdata(rdev);
75 uint32_t regval;
76 int ret;
77
78 regval = readl_relaxed(sc->gdscr);
79 regval |= SW_COLLAPSE_MASK;
80 writel_relaxed(regval, sc->gdscr);
81
82 ret = readl_tight_poll_timeout(sc->gdscr, regval,
83 !(regval & PWR_ON_MASK), TIMEOUT_US);
84 if (ret)
85 dev_err(&rdev->dev, "%s disable timed out\n", sc->rdesc.name);
86
87 return ret;
88}
89
90static struct regulator_ops gdsc_ops = {
91 .is_enabled = gdsc_is_enabled,
92 .enable = gdsc_enable,
93 .disable = gdsc_disable,
94};
95
96static int __devinit gdsc_probe(struct platform_device *pdev)
97{
98 static atomic_t gdsc_count = ATOMIC_INIT(-1);
99 struct regulator_init_data *init_data;
100 struct resource *res;
101 struct gdsc *sc;
102 uint32_t regval;
103 int ret;
104
105 sc = devm_kzalloc(&pdev->dev, sizeof(struct gdsc), GFP_KERNEL);
106 if (sc == NULL)
107 return -ENOMEM;
108
Steve Mucklef132c6c2012-06-06 18:30:57 -0700109 init_data = of_get_regulator_init_data(&pdev->dev, pdev->dev.of_node);
Matt Wagantallfc727212012-01-06 18:18:25 -0800110 if (init_data == NULL)
111 return -ENOMEM;
112
113 if (of_get_property(pdev->dev.of_node, "parent-supply", NULL))
114 init_data->supply_regulator = "parent";
115
116 ret = of_property_read_string(pdev->dev.of_node, "regulator-name",
117 &sc->rdesc.name);
118 if (ret)
119 return ret;
120
121 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
122 if (res == NULL)
123 return -EINVAL;
124 sc->gdscr = devm_ioremap(&pdev->dev, res->start, resource_size(res));
125 if (sc->gdscr == NULL)
126 return -ENOMEM;
127
128 sc->rdesc.id = atomic_inc_return(&gdsc_count);
129 sc->rdesc.ops = &gdsc_ops;
130 sc->rdesc.type = REGULATOR_VOLTAGE;
131 sc->rdesc.owner = THIS_MODULE;
132 platform_set_drvdata(pdev, sc);
133
134 /*
135 * Disable HW trigger: collapse/restore occur based on registers writes.
136 * Disable SW override: Use hardware state-machine for sequencing.
137 */
138 regval = readl_relaxed(sc->gdscr);
139 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
140
141 /* Configure wait time between states. */
142 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
143 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
144 writel_relaxed(regval, sc->gdscr);
145
146 sc->rdev = regulator_register(&sc->rdesc, &pdev->dev, init_data, sc,
147 pdev->dev.of_node);
148 if (IS_ERR(sc->rdev)) {
149 dev_err(&pdev->dev, "regulator_register(\"%s\") failed.\n",
150 sc->rdesc.name);
151 return PTR_ERR(sc->rdev);
152 }
153
154 return 0;
155}
156
157static int __devexit gdsc_remove(struct platform_device *pdev)
158{
159 struct gdsc *sc = platform_get_drvdata(pdev);
160 regulator_unregister(sc->rdev);
161 return 0;
162}
163
164static struct of_device_id gdsc_match_table[] = {
165 { .compatible = "qcom,gdsc" },
166 {}
167};
168
169static struct platform_driver gdsc_driver = {
170 .probe = gdsc_probe,
171 .remove = __devexit_p(gdsc_remove),
172 .driver = {
173 .name = "gdsc",
174 .of_match_table = gdsc_match_table,
175 .owner = THIS_MODULE,
176 },
177};
178
179static int __init gdsc_init(void)
180{
181 return platform_driver_register(&gdsc_driver);
182}
183subsys_initcall(gdsc_init);
184
185static void __exit gdsc_exit(void)
186{
187 platform_driver_unregister(&gdsc_driver);
188}
189module_exit(gdsc_exit);
190
191MODULE_LICENSE("GPL v2");
192MODULE_DESCRIPTION("Copper GDSC power rail regulator driver");