blob: 266359f1ea085facc7822ce77beaf62ee94d52ea [file] [log] [blame]
Jay Chokshi9e3cbf72012-05-25 13:00:28 -07001/*
2 * Copyright (c) 2012, Code Aurora Forum. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/err.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
19#include <linux/kernel.h>
20#include <linux/mfd/pm8xxx/core.h>
21#include <linux/mfd/pm8xxx/pm8821-irq.h>
22#include <linux/platform_device.h>
23#include <linux/slab.h>
24
25#define PM8821_TOTAL_IRQ_MASTERS 2
26#define PM8821_BLOCKS_PER_MASTER 7
27#define PM8821_IRQ_MASTER1_SET 0x01
28#define PM8821_IRQ_CLEAR_OFFSET 0x01
29#define PM8821_IRQ_RT_STATUS_OFFSET 0x0F
30#define PM8821_IRQ_MASK_REG_OFFSET 0x08
31#define SSBI_REG_ADDR_IRQ_MASTER0 0x30
32#define SSBI_REG_ADDR_IRQ_MASTER1 0xB0
33
34#define SSBI_REG_ADDR_IRQ_IT_STATUS(master_base, block) (master_base + block)
35
36/*
37 * Block 0 does not exist in PM8821 IRQ SSBI address space,
38 * IRQ0 is assigned to bit0 of block1.
39 */
40#define SSBI_REG_ADDR_IRQ_IT_CLEAR(master_base, block) \
41 (master_base + PM8821_IRQ_CLEAR_OFFSET + block)
42
43#define SSBI_REG_ADDR_IRQ_RT_STATUS(master_base, block) \
44 (master_base + PM8821_IRQ_RT_STATUS_OFFSET + block)
45
46#define SSBI_REG_ADDR_IRQ_MASK(master_base, block) \
47 (master_base + PM8821_IRQ_MASK_REG_OFFSET + block)
48
49struct pm_irq_chip {
50 struct device *dev;
51 spinlock_t pm_irq_lock;
52 unsigned int base_addr;
53 unsigned int devirq;
54 unsigned int irq_base;
55 unsigned int num_irqs;
56 int masters[PM8821_TOTAL_IRQ_MASTERS];
57};
58
59static int pm8821_irq_masked_write(struct pm_irq_chip *chip, u16 addr,
60 u8 mask, u8 val)
61{
62 int rc;
63 u8 reg;
64
65 rc = pm8xxx_readb(chip->dev, addr, &reg);
66 if (rc) {
67 pr_err("read failed addr = %03X, rc = %d\n", addr, rc);
68 return rc;
69 }
70
71 reg &= ~mask;
72 reg |= val & mask;
73
74 rc = pm8xxx_writeb(chip->dev, addr, reg);
75 if (rc) {
76 pr_err("write failed addr = %03X, rc = %d\n", addr, rc);
77 return rc;
78 }
79
80 return 0;
81}
82
83static int pm8821_read_master_irq(const struct pm_irq_chip *chip,
84 int m, u8 *master)
85{
86 return pm8xxx_readb(chip->dev, chip->masters[m], master);
87}
88
89static int pm8821_read_block_irq(struct pm_irq_chip *chip, int master,
90 u8 block, u8 *bits)
91{
92 int rc;
93
94 spin_lock(&chip->pm_irq_lock);
95
96 rc = pm8xxx_readb(chip->dev,
97 SSBI_REG_ADDR_IRQ_IT_STATUS(chip->masters[master], block), bits);
98 if (rc)
99 pr_err("Failed Reading Status rc=%d\n", rc);
100
101 spin_unlock(&chip->pm_irq_lock);
102 return rc;
103}
104
105
106static int pm8821_irq_block_handler(struct pm_irq_chip *chip,
107 int master_number, int block)
108{
109 int pmirq, irq, i, ret;
110 u8 bits;
111
112 ret = pm8821_read_block_irq(chip, master_number, block, &bits);
113 if (ret) {
114 pr_err("Failed reading %d block ret=%d", block, ret);
115 return ret;
116 }
117 if (!bits) {
118 pr_err("block bit set in master but no irqs: %d", block);
119 return 0;
120 }
121
122 /* Convert block offset to global block number */
123 block += (master_number * PM8821_BLOCKS_PER_MASTER) - 1;
124
125 /* Check IRQ bits */
126 for (i = 0; i < 8; i++) {
127 if (bits & BIT(i)) {
128 pmirq = (block << 3) + i;
129 irq = pmirq + chip->irq_base;
130 generic_handle_irq(irq);
131 }
132 }
133 return 0;
134}
135
136static int pm8821_irq_read_master(struct pm_irq_chip *chip,
137 int master_number, u8 master_val)
138{
139 int ret = 0;
140 int block;
141
142 for (block = 1; block < 8; block++) {
143 if (master_val & BIT(block)) {
144 ret |= pm8821_irq_block_handler(chip,
145 master_number, block);
146 }
147 }
148
149 return ret;
150}
151
152static irqreturn_t pm8821_irq_handler(int irq, void *data)
153{
154 struct pm_irq_chip *chip = data;
155 int ret;
156 u8 master;
157
158 ret = pm8821_read_master_irq(chip, 0, &master);
159 if (ret) {
160 pr_err("Failed to read master 0 ret=%d\n", ret);
161 return ret;
162 }
163
164 if (master & ~PM8821_IRQ_MASTER1_SET)
165 pm8821_irq_read_master(chip, 0, master);
166
167 if (!(master & PM8821_IRQ_MASTER1_SET))
168 goto done;
169
170 ret = pm8821_read_master_irq(chip, 1, &master);
171 if (ret) {
172 pr_err("Failed to read master 1 ret=%d\n", ret);
173 return ret;
174 }
175
176 pm8821_irq_read_master(chip, 1, master);
177
178done:
179 return IRQ_HANDLED;
180}
181
182static void pm8821_irq_mask(struct irq_data *d)
183{
184 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
185 unsigned int pmirq = d->irq - chip->irq_base;
186 int irq_bit, rc;
187 u8 block, master;
188
189 block = pmirq >> 3;
190 master = block / PM8821_BLOCKS_PER_MASTER;
191 irq_bit = pmirq % 8;
192 block %= PM8821_BLOCKS_PER_MASTER;
193
194 spin_lock(&chip->pm_irq_lock);
195
196 rc = pm8821_irq_masked_write(chip,
197 SSBI_REG_ADDR_IRQ_MASK(chip->masters[master], block),
198 BIT(irq_bit), BIT(irq_bit));
199
200 if (rc)
201 pr_err("Failed to read/write mask IRQ:%d rc=%d\n", pmirq, rc);
202
203 spin_unlock(&chip->pm_irq_lock);
204}
205
206static void pm8821_irq_mask_ack(struct irq_data *d)
207{
208 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
209 unsigned int pmirq = d->irq - chip->irq_base;
210 int irq_bit, rc;
211 u8 block, master;
212
213 block = pmirq >> 3;
214 master = block / PM8821_BLOCKS_PER_MASTER;
215 irq_bit = pmirq % 8;
216 block %= PM8821_BLOCKS_PER_MASTER;
217
218 spin_lock(&chip->pm_irq_lock);
219
220 rc = pm8821_irq_masked_write(chip,
221 SSBI_REG_ADDR_IRQ_MASK(chip->masters[master], block),
222 BIT(irq_bit), BIT(irq_bit));
223
224 if (rc) {
225 pr_err("Failed to read/write mask IRQ:%d rc=%d\n", pmirq, rc);
226 goto fail;
227 }
228
229 rc = pm8821_irq_masked_write(chip,
230 SSBI_REG_ADDR_IRQ_IT_CLEAR(chip->masters[master], block),
231 BIT(irq_bit), BIT(irq_bit));
232
233 if (rc) {
234 pr_err("Failed to read/write IT_CLEAR IRQ:%d rc=%d\n",
235 pmirq, rc);
236 }
237
238fail:
239 spin_unlock(&chip->pm_irq_lock);
240}
241
242static void pm8821_irq_unmask(struct irq_data *d)
243{
244 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
245 unsigned int pmirq = d->irq - chip->irq_base;
246 int irq_bit, rc;
247 u8 block, master;
248
249 block = pmirq >> 3;
250 master = block / PM8821_BLOCKS_PER_MASTER;
251 irq_bit = pmirq % 8;
252 block %= PM8821_BLOCKS_PER_MASTER;
253
254 spin_lock(&chip->pm_irq_lock);
255
256 rc = pm8821_irq_masked_write(chip,
257 SSBI_REG_ADDR_IRQ_MASK(chip->masters[master], block),
258 BIT(irq_bit), ~BIT(irq_bit));
259
260 if (rc)
261 pr_err("Failed to read/write unmask IRQ:%d rc=%d\n", pmirq, rc);
262
263 spin_unlock(&chip->pm_irq_lock);
264}
265
266static int pm8821_irq_set_type(struct irq_data *d, unsigned int flow_type)
267{
268 /*
269 * PM8821 IRQ controller does not have explicit software support for
270 * IRQ flow type.
271 */
272 return 0;
273}
274
275static int pm8821_irq_set_wake(struct irq_data *d, unsigned int on)
276{
277 return 0;
278}
279
280static int pm8821_irq_read_line(struct irq_data *d)
281{
282 struct pm_irq_chip *chip = irq_data_get_irq_chip_data(d);
283
284 return pm8821_get_irq_stat(chip, d->irq);
285}
286
287static struct irq_chip pm_irq_chip = {
288 .name = "pm8821-irq",
289 .irq_mask = pm8821_irq_mask,
290 .irq_mask_ack = pm8821_irq_mask_ack,
291 .irq_unmask = pm8821_irq_unmask,
292 .irq_set_type = pm8821_irq_set_type,
293 .irq_set_wake = pm8821_irq_set_wake,
294 .irq_read_line = pm8821_irq_read_line,
295 .flags = IRQCHIP_MASK_ON_SUSPEND,
296};
297
298/**
299 * pm8821_get_irq_stat - get the status of the irq line
300 * @chip: pointer to identify a pmic irq controller
301 * @irq: the irq number
302 *
303 * The pm8821 gpio and mpp rely on the interrupt block to read
304 * the values on their pins. This function is to facilitate reading
305 * the status of a gpio or an mpp line. The caller has to convert the
306 * gpio number to irq number.
307 *
308 * RETURNS:
309 * an int indicating the value read on that line
310 */
311int pm8821_get_irq_stat(struct pm_irq_chip *chip, int irq)
312{
313 int pmirq, rc;
314 u8 block, bits, bit, master;
315 unsigned long flags;
316
317 if (chip == NULL || irq < chip->irq_base
318 || irq >= chip->irq_base + chip->num_irqs)
319 return -EINVAL;
320
321 pmirq = irq - chip->irq_base;
322
323 block = pmirq >> 3;
324 master = block / PM8821_BLOCKS_PER_MASTER;
325 bit = pmirq % 8;
326 block %= PM8821_BLOCKS_PER_MASTER;
327
328 spin_lock_irqsave(&chip->pm_irq_lock, flags);
329
330 rc = pm8xxx_readb(chip->dev,
331 SSBI_REG_ADDR_IRQ_RT_STATUS(chip->masters[master], block),
332 &bits);
333 if (rc) {
334 pr_err("Failed Configuring irq=%d pmirq=%d blk=%d rc=%d\n",
335 irq, pmirq, block, rc);
336 goto bail_out;
337 }
338
339 rc = (bits & BIT(bit)) ? 1 : 0;
340
341bail_out:
342 spin_unlock_irqrestore(&chip->pm_irq_lock, flags);
343
344 return rc;
345}
346EXPORT_SYMBOL_GPL(pm8821_get_irq_stat);
347
348struct pm_irq_chip * __devinit pm8821_irq_init(struct device *dev,
349 const struct pm8xxx_irq_platform_data *pdata)
350{
351 struct pm_irq_chip *chip;
352 int devirq, rc, blocks, masters;
353 unsigned int pmirq;
354
355 if (!pdata) {
356 pr_err("No platform data\n");
357 return ERR_PTR(-EINVAL);
358 }
359
360 devirq = pdata->devirq;
361 if (devirq < 0) {
362 pr_err("missing devirq\n");
363 rc = devirq;
364 return ERR_PTR(-EINVAL);
365 }
366
367 chip = kzalloc(sizeof(struct pm_irq_chip)
368 + sizeof(u8) * pdata->irq_cdata.nirqs, GFP_KERNEL);
369 if (!chip) {
370 pr_err("Cannot alloc pm_irq_chip struct\n");
371 return ERR_PTR(-EINVAL);
372 }
373
374 chip->dev = dev;
375 chip->devirq = devirq;
376 chip->irq_base = pdata->irq_base;
377 chip->num_irqs = pdata->irq_cdata.nirqs;
378 chip->base_addr = pdata->irq_cdata.base_addr;
379 blocks = DIV_ROUND_UP(pdata->irq_cdata.nirqs, 8);
380 masters = DIV_ROUND_UP(blocks, PM8821_BLOCKS_PER_MASTER);
381 chip->masters[0] = chip->base_addr + SSBI_REG_ADDR_IRQ_MASTER0;
382 chip->masters[1] = chip->base_addr + SSBI_REG_ADDR_IRQ_MASTER1;
383
384 if (masters != PM8821_TOTAL_IRQ_MASTERS) {
385 pr_err("Unequal number of masters, passed: %d, "
386 "should have been: %d\n", masters, PM8821_TOTAL_IRQ_MASTERS);
387 kfree(chip);
388 return ERR_PTR(-EINVAL);
389 }
390
391 spin_lock_init(&chip->pm_irq_lock);
392
393 for (pmirq = 0; pmirq < chip->num_irqs; pmirq++) {
394 irq_set_chip_and_handler(chip->irq_base + pmirq,
395 &pm_irq_chip, handle_level_irq);
396 irq_set_chip_data(chip->irq_base + pmirq, chip);
397#ifdef CONFIG_ARM
398 set_irq_flags(chip->irq_base + pmirq, IRQF_VALID);
399#else
400 irq_set_noprobe(chip->irq_base + pmirq);
401#endif
402 }
403
404 if (devirq != 0) {
405 rc = request_irq(devirq, pm8821_irq_handler,
406 pdata->irq_trigger_flag, "pm8821_sec_irq", chip);
407 if (rc) {
408 pr_err("failed to request_irq for %d rc=%d\n",
409 devirq, rc);
410 kfree(chip);
411 return ERR_PTR(rc);
412 } else
413 irq_set_irq_wake(devirq, 1);
414 }
415
416 return chip;
417}
418
419int pm8821_irq_exit(struct pm_irq_chip *chip)
420{
421 irq_set_chained_handler(chip->devirq, NULL);
422 kfree(chip);
423 return 0;
424}