blob: 9cc4274c64a89a6a2a1f74c39768595af2240c2e [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053012 */
13
14#include <linux/module.h>
15#include <linux/device.h>
16#include <linux/platform_device.h>
17#include <linux/clk.h>
18#include <linux/slab.h>
19#include <linux/interrupt.h>
20#include <linux/err.h>
21#include <linux/delay.h>
22#include <linux/io.h>
23#include <linux/ioport.h>
24#include <linux/uaccess.h>
25#include <linux/debugfs.h>
26#include <linux/seq_file.h>
Pavankumar Kondeti87c01042010-12-07 17:53:58 +053027#include <linux/pm_runtime.h>
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053028#include <linux/of.h>
29#include <linux/dma-mapping.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053030
31#include <linux/usb.h>
32#include <linux/usb/otg.h>
33#include <linux/usb/ulpi.h>
34#include <linux/usb/gadget.h>
35#include <linux/usb/hcd.h>
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053036#include <linux/usb/quirks.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053037#include <linux/usb/msm_hsusb.h>
38#include <linux/usb/msm_hsusb_hw.h>
Anji jonnala11aa5c42011-05-04 10:19:48 +053039#include <linux/regulator/consumer.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include <linux/mfd/pm8xxx/pm8921-charger.h>
Pavankumar Kondeti446f4542012-02-01 13:57:13 +053041#include <linux/mfd/pm8xxx/misc.h>
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053042#include <linux/pm_qos_params.h>
Amit Blay0f7edf72012-01-15 10:11:27 +020043#include <linux/power_supply.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053044
45#include <mach/clk.h>
Anji jonnala7da3f262011-12-02 17:22:14 -080046#include <mach/msm_xo.h>
Manu Gautamcd82e9d2011-12-20 14:17:28 +053047#include <mach/msm_bus.h>
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053048
49#define MSM_USB_BASE (motg->regs)
50#define DRIVER_NAME "msm_otg"
51
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053052#define ID_TIMER_FREQ (jiffies + msecs_to_jiffies(2000))
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +053053#define ID_TIMER_INITIAL_FREQ (jiffies + msecs_to_jiffies(1000))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +053054#define ULPI_IO_TIMEOUT_USEC (10 * 1000)
Anji jonnala11aa5c42011-05-04 10:19:48 +053055#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
56#define USB_PHY_3P3_VOL_MAX 3300000 /* uV */
57#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
58#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
59
60#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
61#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
62#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
63#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
64
Vamsi Krishna132b2762011-11-11 16:09:20 -080065#define USB_PHY_VDD_DIG_VOL_MIN 1045000 /* uV */
Anji jonnala11aa5c42011-05-04 10:19:48 +053066#define USB_PHY_VDD_DIG_VOL_MAX 1320000 /* uV */
67
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053068static DECLARE_COMPLETION(pmic_vbus_init);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070069static struct msm_otg *the_msm_otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053070static bool debug_aca_enabled;
Manu Gautam8bdcc592012-03-06 11:26:06 +053071static bool debug_bus_voting_enabled;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +053073/* Prevent idle power collapse(pc) while operating in peripheral mode */
74static void otg_pm_qos_update_latency(struct msm_otg *dev, int vote)
75{
76 struct msm_otg_platform_data *pdata = dev->pdata;
77 u32 swfi_latency = 0;
78
79 if (!pdata || !pdata->swfi_latency)
80 return;
81
82 swfi_latency = pdata->swfi_latency + 1;
83
84 if (vote)
85 pm_qos_update_request(&dev->pm_qos_req_dma,
86 swfi_latency);
87 else
88 pm_qos_update_request(&dev->pm_qos_req_dma,
89 PM_QOS_DEFAULT_VALUE);
90}
91
Anji jonnala11aa5c42011-05-04 10:19:48 +053092static struct regulator *hsusb_3p3;
93static struct regulator *hsusb_1p8;
94static struct regulator *hsusb_vddcx;
Mayank Ranae3926882011-12-26 09:47:54 +053095static struct regulator *vbus_otg;
Mayank Rana9e9a2ac2012-03-24 04:05:28 +053096static struct regulator *mhl_analog_switch;
Anji jonnala11aa5c42011-05-04 10:19:48 +053097
Pavankumar Kondeti4960f312011-12-06 15:46:14 +053098static bool aca_id_turned_on;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +053099static inline bool aca_enabled(void)
100{
101#ifdef CONFIG_USB_MSM_ACA
102 return true;
103#else
104 return debug_aca_enabled;
105#endif
106}
107
Anji jonnala11aa5c42011-05-04 10:19:48 +0530108static int msm_hsusb_init_vddcx(struct msm_otg *motg, int init)
109{
110 int ret = 0;
111
112 if (init) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530113 hsusb_vddcx = devm_regulator_get(motg->otg.dev, "HSUSB_VDDCX");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530114 if (IS_ERR(hsusb_vddcx)) {
115 dev_err(motg->otg.dev, "unable to get hsusb vddcx\n");
116 return PTR_ERR(hsusb_vddcx);
117 }
118
119 ret = regulator_set_voltage(hsusb_vddcx,
120 USB_PHY_VDD_DIG_VOL_MIN,
121 USB_PHY_VDD_DIG_VOL_MAX);
122 if (ret) {
123 dev_err(motg->otg.dev, "unable to set the voltage "
124 "for hsusb vddcx\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530125 return ret;
126 }
127
128 ret = regulator_enable(hsusb_vddcx);
129 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700130 regulator_set_voltage(hsusb_vddcx, 0,
131 USB_PHY_VDD_DIG_VOL_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132 dev_err(motg->otg.dev, "unable to enable the hsusb vddcx\n");
133 return ret;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530134 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700135
Anji jonnala11aa5c42011-05-04 10:19:48 +0530136 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137
Anji jonnala11aa5c42011-05-04 10:19:48 +0530138 ret = regulator_disable(hsusb_vddcx);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700139 if (ret) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530140 dev_err(motg->otg.dev, "unable to disable hsusb vddcx\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 return ret;
142 }
143
144 ret = regulator_set_voltage(hsusb_vddcx, 0,
145 USB_PHY_VDD_DIG_VOL_MIN);
146 if (ret) {
147 dev_err(motg->otg.dev, "unable to set the voltage"
148 "for hsusb vddcx\n");
149 return ret;
150 }
Anji jonnala11aa5c42011-05-04 10:19:48 +0530151 }
152
153 return ret;
154}
155
156static int msm_hsusb_ldo_init(struct msm_otg *motg, int init)
157{
158 int rc = 0;
159
160 if (init) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530161 hsusb_3p3 = devm_regulator_get(motg->otg.dev, "HSUSB_3p3");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530162 if (IS_ERR(hsusb_3p3)) {
163 dev_err(motg->otg.dev, "unable to get hsusb 3p3\n");
164 return PTR_ERR(hsusb_3p3);
165 }
166
167 rc = regulator_set_voltage(hsusb_3p3, USB_PHY_3P3_VOL_MIN,
168 USB_PHY_3P3_VOL_MAX);
169 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700170 dev_err(motg->otg.dev, "unable to set voltage level for"
171 "hsusb 3p3\n");
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530172 return rc;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530173 }
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530174 hsusb_1p8 = devm_regulator_get(motg->otg.dev, "HSUSB_1p8");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530175 if (IS_ERR(hsusb_1p8)) {
176 dev_err(motg->otg.dev, "unable to get hsusb 1p8\n");
177 rc = PTR_ERR(hsusb_1p8);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700178 goto put_3p3_lpm;
Anji jonnala11aa5c42011-05-04 10:19:48 +0530179 }
180 rc = regulator_set_voltage(hsusb_1p8, USB_PHY_1P8_VOL_MIN,
181 USB_PHY_1P8_VOL_MAX);
182 if (rc) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700183 dev_err(motg->otg.dev, "unable to set voltage level for"
184 "hsusb 1p8\n");
Anji jonnala11aa5c42011-05-04 10:19:48 +0530185 goto put_1p8;
186 }
187
188 return 0;
189 }
190
Anji jonnala11aa5c42011-05-04 10:19:48 +0530191put_1p8:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700192 regulator_set_voltage(hsusb_1p8, 0, USB_PHY_1P8_VOL_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193put_3p3_lpm:
194 regulator_set_voltage(hsusb_3p3, 0, USB_PHY_3P3_VOL_MAX);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530195 return rc;
196}
197
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530198#ifdef CONFIG_PM_SLEEP
199#define USB_PHY_SUSP_DIG_VOL 500000
200static int msm_hsusb_config_vddcx(int high)
201{
202 int max_vol = USB_PHY_VDD_DIG_VOL_MAX;
203 int min_vol;
204 int ret;
205
206 if (high)
207 min_vol = USB_PHY_VDD_DIG_VOL_MIN;
208 else
209 min_vol = USB_PHY_SUSP_DIG_VOL;
210
211 ret = regulator_set_voltage(hsusb_vddcx, min_vol, max_vol);
212 if (ret) {
213 pr_err("%s: unable to set the voltage for regulator "
214 "HSUSB_VDDCX\n", __func__);
215 return ret;
216 }
217
218 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
219
220 return ret;
221}
Hemant Kumar8e7bd072011-08-01 14:14:24 -0700222#else
223static int msm_hsusb_config_vddcx(int high)
224{
225 return 0;
226}
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530227#endif
228
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229static int msm_hsusb_ldo_enable(struct msm_otg *motg, int on)
Anji jonnala11aa5c42011-05-04 10:19:48 +0530230{
231 int ret = 0;
232
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530233 if (IS_ERR(hsusb_1p8)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530234 pr_err("%s: HSUSB_1p8 is not initialized\n", __func__);
235 return -ENODEV;
236 }
237
Pavankumar Kondeti68964c92011-10-27 14:58:56 +0530238 if (IS_ERR(hsusb_3p3)) {
Anji jonnala11aa5c42011-05-04 10:19:48 +0530239 pr_err("%s: HSUSB_3p3 is not initialized\n", __func__);
240 return -ENODEV;
241 }
242
243 if (on) {
244 ret = regulator_set_optimum_mode(hsusb_1p8,
245 USB_PHY_1P8_HPM_LOAD);
246 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700247 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530248 "HSUSB_1p8\n", __func__);
249 return ret;
250 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251
252 ret = regulator_enable(hsusb_1p8);
253 if (ret) {
254 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 1p8\n",
255 __func__);
256 regulator_set_optimum_mode(hsusb_1p8, 0);
257 return ret;
258 }
259
Anji jonnala11aa5c42011-05-04 10:19:48 +0530260 ret = regulator_set_optimum_mode(hsusb_3p3,
261 USB_PHY_3P3_HPM_LOAD);
262 if (ret < 0) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700263 pr_err("%s: Unable to set HPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530264 "HSUSB_3p3\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700265 regulator_set_optimum_mode(hsusb_1p8, 0);
266 regulator_disable(hsusb_1p8);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530267 return ret;
268 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700269
270 ret = regulator_enable(hsusb_3p3);
271 if (ret) {
272 dev_err(motg->otg.dev, "%s: unable to enable the hsusb 3p3\n",
273 __func__);
274 regulator_set_optimum_mode(hsusb_3p3, 0);
275 regulator_set_optimum_mode(hsusb_1p8, 0);
276 regulator_disable(hsusb_1p8);
277 return ret;
278 }
279
Anji jonnala11aa5c42011-05-04 10:19:48 +0530280 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281 ret = regulator_disable(hsusb_1p8);
282 if (ret) {
283 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 1p8\n",
284 __func__);
285 return ret;
286 }
287
288 ret = regulator_set_optimum_mode(hsusb_1p8, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530289 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700290 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530291 "HSUSB_1p8\n", __func__);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700292
293 ret = regulator_disable(hsusb_3p3);
294 if (ret) {
295 dev_err(motg->otg.dev, "%s: unable to disable the hsusb 3p3\n",
296 __func__);
297 return ret;
298 }
299 ret = regulator_set_optimum_mode(hsusb_3p3, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +0530300 if (ret < 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301 pr_err("%s: Unable to set LPM of the regulator:"
Anji jonnala11aa5c42011-05-04 10:19:48 +0530302 "HSUSB_3p3\n", __func__);
303 }
304
305 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
306 return ret < 0 ? ret : 0;
307}
308
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530309static void msm_hsusb_mhl_switch_enable(struct msm_otg *motg, bool on)
310{
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530311 struct msm_otg_platform_data *pdata = motg->pdata;
312
313 if (!pdata->mhl_enable)
314 return;
315
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530316 if (!mhl_analog_switch) {
317 pr_err("%s: mhl_analog_switch is NULL.\n", __func__);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530318 return;
319 }
320
Mayank Rana9e9a2ac2012-03-24 04:05:28 +0530321 if (on) {
322 if (regulator_enable(mhl_analog_switch))
323 pr_err("unable to enable mhl_analog_switch\n");
324 } else {
325 regulator_disable(mhl_analog_switch);
326 }
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530327}
328
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530329static int ulpi_read(struct otg_transceiver *otg, u32 reg)
330{
331 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
332 int cnt = 0;
333
334 /* initiate read operation */
335 writel(ULPI_RUN | ULPI_READ | ULPI_ADDR(reg),
336 USB_ULPI_VIEWPORT);
337
338 /* wait for completion */
339 while (cnt < ULPI_IO_TIMEOUT_USEC) {
340 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
341 break;
342 udelay(1);
343 cnt++;
344 }
345
346 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
347 dev_err(otg->dev, "ulpi_read: timeout %08x\n",
348 readl(USB_ULPI_VIEWPORT));
349 return -ETIMEDOUT;
350 }
351 return ULPI_DATA_READ(readl(USB_ULPI_VIEWPORT));
352}
353
354static int ulpi_write(struct otg_transceiver *otg, u32 val, u32 reg)
355{
356 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
357 int cnt = 0;
358
359 /* initiate write operation */
360 writel(ULPI_RUN | ULPI_WRITE |
361 ULPI_ADDR(reg) | ULPI_DATA(val),
362 USB_ULPI_VIEWPORT);
363
364 /* wait for completion */
365 while (cnt < ULPI_IO_TIMEOUT_USEC) {
366 if (!(readl(USB_ULPI_VIEWPORT) & ULPI_RUN))
367 break;
368 udelay(1);
369 cnt++;
370 }
371
372 if (cnt >= ULPI_IO_TIMEOUT_USEC) {
373 dev_err(otg->dev, "ulpi_write: timeout\n");
374 return -ETIMEDOUT;
375 }
376 return 0;
377}
378
379static struct otg_io_access_ops msm_otg_io_ops = {
380 .read = ulpi_read,
381 .write = ulpi_write,
382};
383
384static void ulpi_init(struct msm_otg *motg)
385{
386 struct msm_otg_platform_data *pdata = motg->pdata;
387 int *seq = pdata->phy_init_seq;
388
389 if (!seq)
390 return;
391
392 while (seq[0] >= 0) {
393 dev_vdbg(motg->otg.dev, "ulpi: write 0x%02x to 0x%02x\n",
394 seq[0], seq[1]);
395 ulpi_write(&motg->otg, seq[0], seq[1]);
396 seq += 2;
397 }
398}
399
400static int msm_otg_link_clk_reset(struct msm_otg *motg, bool assert)
401{
402 int ret;
403
404 if (assert) {
405 ret = clk_reset(motg->clk, CLK_RESET_ASSERT);
406 if (ret)
407 dev_err(motg->otg.dev, "usb hs_clk assert failed\n");
408 } else {
409 ret = clk_reset(motg->clk, CLK_RESET_DEASSERT);
410 if (ret)
411 dev_err(motg->otg.dev, "usb hs_clk deassert failed\n");
412 }
413 return ret;
414}
415
416static int msm_otg_phy_clk_reset(struct msm_otg *motg)
417{
418 int ret;
419
Amit Blay02eff132011-09-21 16:46:24 +0300420 if (IS_ERR(motg->phy_reset_clk))
421 return 0;
422
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530423 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_ASSERT);
424 if (ret) {
425 dev_err(motg->otg.dev, "usb phy clk assert failed\n");
426 return ret;
427 }
428 usleep_range(10000, 12000);
429 ret = clk_reset(motg->phy_reset_clk, CLK_RESET_DEASSERT);
430 if (ret)
431 dev_err(motg->otg.dev, "usb phy clk deassert failed\n");
432 return ret;
433}
434
435static int msm_otg_phy_reset(struct msm_otg *motg)
436{
437 u32 val;
438 int ret;
439 int retries;
440
441 ret = msm_otg_link_clk_reset(motg, 1);
442 if (ret)
443 return ret;
444 ret = msm_otg_phy_clk_reset(motg);
445 if (ret)
446 return ret;
447 ret = msm_otg_link_clk_reset(motg, 0);
448 if (ret)
449 return ret;
450
451 val = readl(USB_PORTSC) & ~PORTSC_PTS_MASK;
452 writel(val | PORTSC_PTS_ULPI, USB_PORTSC);
453
454 for (retries = 3; retries > 0; retries--) {
455 ret = ulpi_write(&motg->otg, ULPI_FUNC_CTRL_SUSPENDM,
456 ULPI_CLR(ULPI_FUNC_CTRL));
457 if (!ret)
458 break;
459 ret = msm_otg_phy_clk_reset(motg);
460 if (ret)
461 return ret;
462 }
463 if (!retries)
464 return -ETIMEDOUT;
465
466 /* This reset calibrates the phy, if the above write succeeded */
467 ret = msm_otg_phy_clk_reset(motg);
468 if (ret)
469 return ret;
470
471 for (retries = 3; retries > 0; retries--) {
472 ret = ulpi_read(&motg->otg, ULPI_DEBUG);
473 if (ret != -ETIMEDOUT)
474 break;
475 ret = msm_otg_phy_clk_reset(motg);
476 if (ret)
477 return ret;
478 }
479 if (!retries)
480 return -ETIMEDOUT;
481
482 dev_info(motg->otg.dev, "phy_reset: success\n");
483 return 0;
484}
485
486#define LINK_RESET_TIMEOUT_USEC (250 * 1000)
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530487static int msm_otg_link_reset(struct msm_otg *motg)
488{
489 int cnt = 0;
490
491 writel_relaxed(USBCMD_RESET, USB_USBCMD);
492 while (cnt < LINK_RESET_TIMEOUT_USEC) {
493 if (!(readl_relaxed(USB_USBCMD) & USBCMD_RESET))
494 break;
495 udelay(1);
496 cnt++;
497 }
498 if (cnt >= LINK_RESET_TIMEOUT_USEC)
499 return -ETIMEDOUT;
500
501 /* select ULPI phy */
502 writel_relaxed(0x80000000, USB_PORTSC);
503 writel_relaxed(0x0, USB_AHBBURST);
Vijayavardhan Vennapusa5f32d7a2012-03-14 16:30:26 +0530504 writel_relaxed(0x08, USB_AHBMODE);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530505
506 return 0;
507}
508
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530509static int msm_otg_reset(struct otg_transceiver *otg)
510{
511 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
512 struct msm_otg_platform_data *pdata = motg->pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530513 int ret;
514 u32 val = 0;
515 u32 ulpi_val = 0;
516
Ofir Cohen4da266f2012-01-03 10:19:29 +0200517 /*
518 * USB PHY and Link reset also reset the USB BAM.
519 * Thus perform reset operation only once to avoid
520 * USB BAM reset on other cases e.g. USB cable disconnections.
521 */
522 if (pdata->disable_reset_on_disconnect) {
523 if (motg->reset_counter)
524 return 0;
525 else
526 motg->reset_counter++;
527 }
528
Manu Gautam28b1bac2012-01-30 16:43:06 +0530529 clk_prepare_enable(motg->clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530530 ret = msm_otg_phy_reset(motg);
531 if (ret) {
532 dev_err(otg->dev, "phy_reset failed\n");
533 return ret;
534 }
535
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530536 aca_id_turned_on = false;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530537 ret = msm_otg_link_reset(motg);
538 if (ret) {
539 dev_err(otg->dev, "link reset failed\n");
540 return ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530541 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530542 msleep(100);
Anji jonnalaa8b8d732011-12-06 10:03:24 +0530543
544 ulpi_init(motg);
545
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700546 /* Ensure that RESET operation is completed before turning off clock */
547 mb();
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +0530548
Manu Gautam28b1bac2012-01-30 16:43:06 +0530549 clk_disable_unprepare(motg->clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700550
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530551 if (pdata->otg_control == OTG_PHY_CONTROL) {
552 val = readl_relaxed(USB_OTGSC);
553 if (pdata->mode == USB_OTG) {
554 ulpi_val = ULPI_INT_IDGRD | ULPI_INT_SESS_VALID;
555 val |= OTGSC_IDIE | OTGSC_BSVIE;
556 } else if (pdata->mode == USB_PERIPHERAL) {
557 ulpi_val = ULPI_INT_SESS_VALID;
558 val |= OTGSC_BSVIE;
559 }
560 writel_relaxed(val, USB_OTGSC);
561 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_RISE);
562 ulpi_write(otg, ulpi_val, ULPI_USB_INT_EN_FALL);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +0530563 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
564 /* Enable PMIC pull-up */
565 pm8xxx_usb_id_pullup(1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530566 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +0530568 return 0;
569}
570
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530571static const char *timer_string(int bit)
572{
573 switch (bit) {
574 case A_WAIT_VRISE: return "a_wait_vrise";
575 case A_WAIT_VFALL: return "a_wait_vfall";
576 case B_SRP_FAIL: return "b_srp_fail";
577 case A_WAIT_BCON: return "a_wait_bcon";
578 case A_AIDL_BDIS: return "a_aidl_bdis";
579 case A_BIDL_ADIS: return "a_bidl_adis";
580 case B_ASE0_BRST: return "b_ase0_brst";
581 case A_TST_MAINT: return "a_tst_maint";
582 case B_TST_SRP: return "b_tst_srp";
583 case B_TST_CONFIG: return "b_tst_config";
584 default: return "UNDEFINED";
585 }
586}
587
588static enum hrtimer_restart msm_otg_timer_func(struct hrtimer *hrtimer)
589{
590 struct msm_otg *motg = container_of(hrtimer, struct msm_otg, timer);
591
592 switch (motg->active_tmout) {
593 case A_WAIT_VRISE:
594 /* TODO: use vbus_vld interrupt */
595 set_bit(A_VBUS_VLD, &motg->inputs);
596 break;
597 case A_TST_MAINT:
598 /* OTG PET: End session after TA_TST_MAINT */
599 set_bit(A_BUS_DROP, &motg->inputs);
600 break;
601 case B_TST_SRP:
602 /*
603 * OTG PET: Initiate SRP after TB_TST_SRP of
604 * previous session end.
605 */
606 set_bit(B_BUS_REQ, &motg->inputs);
607 break;
608 case B_TST_CONFIG:
609 clear_bit(A_CONN, &motg->inputs);
610 break;
611 default:
612 set_bit(motg->active_tmout, &motg->tmouts);
613 }
614
615 pr_debug("expired %s timer\n", timer_string(motg->active_tmout));
616 queue_work(system_nrt_wq, &motg->sm_work);
617 return HRTIMER_NORESTART;
618}
619
620static void msm_otg_del_timer(struct msm_otg *motg)
621{
622 int bit = motg->active_tmout;
623
624 pr_debug("deleting %s timer. remaining %lld msec\n", timer_string(bit),
625 div_s64(ktime_to_us(hrtimer_get_remaining(
626 &motg->timer)), 1000));
627 hrtimer_cancel(&motg->timer);
628 clear_bit(bit, &motg->tmouts);
629}
630
631static void msm_otg_start_timer(struct msm_otg *motg, int time, int bit)
632{
633 clear_bit(bit, &motg->tmouts);
634 motg->active_tmout = bit;
635 pr_debug("starting %s timer\n", timer_string(bit));
636 hrtimer_start(&motg->timer,
637 ktime_set(time / 1000, (time % 1000) * 1000000),
638 HRTIMER_MODE_REL);
639}
640
641static void msm_otg_init_timer(struct msm_otg *motg)
642{
643 hrtimer_init(&motg->timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
644 motg->timer.function = msm_otg_timer_func;
645}
646
647static int msm_otg_start_hnp(struct otg_transceiver *otg)
648{
649 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
650
651 if (otg->state != OTG_STATE_A_HOST) {
652 pr_err("HNP can not be initiated in %s state\n",
653 otg_state_string(otg->state));
654 return -EINVAL;
655 }
656
657 pr_debug("A-Host: HNP initiated\n");
658 clear_bit(A_BUS_REQ, &motg->inputs);
659 queue_work(system_nrt_wq, &motg->sm_work);
660 return 0;
661}
662
663static int msm_otg_start_srp(struct otg_transceiver *otg)
664{
665 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
666 u32 val;
667 int ret = 0;
668
669 if (otg->state != OTG_STATE_B_IDLE) {
670 pr_err("SRP can not be initiated in %s state\n",
671 otg_state_string(otg->state));
672 ret = -EINVAL;
673 goto out;
674 }
675
676 if ((jiffies - motg->b_last_se0_sess) < msecs_to_jiffies(TB_SRP_INIT)) {
677 pr_debug("initial conditions of SRP are not met. Try again"
678 "after some time\n");
679 ret = -EAGAIN;
680 goto out;
681 }
682
683 pr_debug("B-Device SRP started\n");
684
685 /*
686 * PHY won't pull D+ high unless it detects Vbus valid.
687 * Since by definition, SRP is only done when Vbus is not valid,
688 * software work-around needs to be used to spoof the PHY into
689 * thinking it is valid. This can be done using the VBUSVLDEXTSEL and
690 * VBUSVLDEXT register bits.
691 */
692 ulpi_write(otg, 0x03, 0x97);
693 /*
694 * Harware auto assist data pulsing: Data pulse is given
695 * for 7msec; wait for vbus
696 */
697 val = readl_relaxed(USB_OTGSC);
698 writel_relaxed((val & ~OTGSC_INTSTS_MASK) | OTGSC_HADP, USB_OTGSC);
699
700 /* VBUS plusing is obsoleted in OTG 2.0 supplement */
701out:
702 return ret;
703}
704
705static void msm_otg_host_hnp_enable(struct otg_transceiver *otg, bool enable)
706{
707 struct usb_hcd *hcd = bus_to_hcd(otg->host);
708 struct usb_device *rhub = otg->host->root_hub;
709
710 if (enable) {
711 pm_runtime_disable(&rhub->dev);
712 rhub->state = USB_STATE_NOTATTACHED;
713 hcd->driver->bus_suspend(hcd);
714 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
715 } else {
716 usb_remove_hcd(hcd);
717 msm_otg_reset(otg);
718 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
719 }
720}
721
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530722static int msm_otg_set_suspend(struct otg_transceiver *otg, int suspend)
723{
724 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
725
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530726 if (aca_enabled() || (test_bit(ID, &motg->inputs) &&
727 !test_bit(ID_A, &motg->inputs)))
728 return 0;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530729
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +0530730 if (suspend) {
731 switch (otg->state) {
732 case OTG_STATE_A_WAIT_BCON:
733 if (TA_WAIT_BCON > 0)
734 break;
735 /* fall through */
736 case OTG_STATE_A_HOST:
737 pr_debug("host bus suspend\n");
738 clear_bit(A_BUS_REQ, &motg->inputs);
739 queue_work(system_nrt_wq, &motg->sm_work);
740 break;
741 default:
742 break;
743 }
744 } else {
745 switch (otg->state) {
746 case OTG_STATE_A_SUSPEND:
747 /* Remote wakeup or resume */
748 set_bit(A_BUS_REQ, &motg->inputs);
749 otg->state = OTG_STATE_A_HOST;
750 break;
751 default:
752 break;
753 }
754 }
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +0530755 return 0;
756}
757
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530758#define PHY_SUSPEND_TIMEOUT_USEC (500 * 1000)
Pavankumar Kondeti70187732011-02-15 09:42:34 +0530759#define PHY_RESUME_TIMEOUT_USEC (100 * 1000)
760
761#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530762static int msm_otg_suspend(struct msm_otg *motg)
763{
764 struct otg_transceiver *otg = &motg->otg;
765 struct usb_bus *bus = otg->host;
766 struct msm_otg_platform_data *pdata = motg->pdata;
767 int cnt = 0;
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530768 bool host_bus_suspend, dcp;
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530769 u32 phy_ctrl_val = 0, cmd_val;
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530770 u32 portsc;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530771
772 if (atomic_read(&motg->in_lpm))
773 return 0;
774
775 disable_irq(motg->irq);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530776 host_bus_suspend = otg->host && !test_bit(ID, &motg->inputs);
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530777 dcp = motg->chg_type == USB_DCP_CHARGER;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530778 /*
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530779 * Chipidea 45-nm PHY suspend sequence:
780 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530781 * Interrupt Latch Register auto-clear feature is not present
782 * in all PHY versions. Latch register is clear on read type.
783 * Clear latch register to avoid spurious wakeup from
784 * low power mode (LPM).
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530785 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530786 * PHY comparators are disabled when PHY enters into low power
787 * mode (LPM). Keep PHY comparators ON in LPM only when we expect
788 * VBUS/Id notifications from USB PHY. Otherwise turn off USB
789 * PHY comparators. This save significant amount of power.
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530790 *
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530791 * PLL is not turned off when PHY enters into low power mode (LPM).
792 * Disable PLL for maximum power savings.
793 */
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530794
795 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY) {
796 ulpi_read(otg, 0x14);
797 if (pdata->otg_control == OTG_PHY_CONTROL)
798 ulpi_write(otg, 0x01, 0x30);
799 ulpi_write(otg, 0x08, 0x09);
800 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530801
802 /*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700803 * Turn off the OTG comparators, if depends on PMIC for
804 * VBUS and ID notifications.
805 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530806 if ((motg->caps & ALLOW_PHY_COMP_DISABLE) && !host_bus_suspend) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700807 ulpi_write(otg, OTG_COMP_DISABLE,
808 ULPI_SET(ULPI_PWR_CLK_MNG_REG));
809 motg->lpm_flags |= PHY_OTG_COMP_DISABLED;
810 }
811
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530812 /* Set the PHCD bit, only if it is not set by the controller.
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530813 * PHY may take some time or even fail to enter into low power
814 * mode (LPM). Hence poll for 500 msec and reset the PHY and link
815 * in failure case.
816 */
Rajkumar Raghupathy242565d2011-12-13 12:10:59 +0530817 portsc = readl_relaxed(USB_PORTSC);
818 if (!(portsc & PORTSC_PHCD)) {
819 writel_relaxed(portsc | PORTSC_PHCD,
820 USB_PORTSC);
821 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
822 if (readl_relaxed(USB_PORTSC) & PORTSC_PHCD)
823 break;
824 udelay(1);
825 cnt++;
826 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530827 }
828
829 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC) {
830 dev_err(otg->dev, "Unable to suspend PHY\n");
831 msm_otg_reset(otg);
832 enable_irq(motg->irq);
833 return -ETIMEDOUT;
834 }
835
836 /*
837 * PHY has capability to generate interrupt asynchronously in low
838 * power mode (LPM). This interrupt is level triggered. So USB IRQ
839 * line must be disabled till async interrupt enable bit is cleared
840 * in USBCMD register. Assert STP (ULPI interface STOP signal) to
841 * block data communication from PHY.
842 */
Pavankumar Kondeti4960f312011-12-06 15:46:14 +0530843 cmd_val = readl_relaxed(USB_USBCMD);
844 if (host_bus_suspend)
845 cmd_val |= ASYNC_INTR_CTRL | ULPI_STP_CTRL;
846 else
847 cmd_val |= ULPI_STP_CTRL;
848 writel_relaxed(cmd_val, USB_USBCMD);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530849
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530850 /*
851 * BC1.2 spec mandates PD to enable VDP_SRC when charging from DCP.
852 * PHY retention and collapse can not happen with VDP_SRC enabled.
853 */
854 if (motg->caps & ALLOW_PHY_RETENTION && !host_bus_suspend && !dcp) {
Amit Blay58b31472011-11-18 09:39:39 +0200855 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
856 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
857 /* Enable PHY HV interrupts to wake MPM/Link */
858 phy_ctrl_val |=
859 (PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
860
861 writel_relaxed(phy_ctrl_val & ~PHY_RETEN, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700862 motg->lpm_flags |= PHY_RETENTIONED;
863 }
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530864
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700865 /* Ensure that above operation is completed before turning off clocks */
866 mb();
Manu Gautam28b1bac2012-01-30 16:43:06 +0530867 clk_disable_unprepare(motg->pclk);
868 clk_disable_unprepare(motg->core_clk);
Anji jonnala0f73cac2011-05-04 10:19:46 +0530869
Anji jonnala7da3f262011-12-02 17:22:14 -0800870 /* usb phy no more require TCXO clock, hence vote for TCXO disable */
Stephen Boyd7dd22662012-01-26 16:09:31 -0800871 clk_disable_unprepare(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -0800872
Pavankumar Kondeti283146f2012-01-12 12:51:19 +0530873 if (motg->caps & ALLOW_PHY_POWER_COLLAPSE &&
874 !host_bus_suspend && !dcp) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700875 msm_hsusb_ldo_enable(motg, 0);
876 motg->lpm_flags |= PHY_PWR_COLLAPSED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530877 }
878
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530879 if (motg->lpm_flags & PHY_RETENTIONED) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700880 msm_hsusb_config_vddcx(0);
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530881 msm_hsusb_mhl_switch_enable(motg, 0);
882 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700883
884 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530885 enable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700886 if (motg->pdata->pmic_id_irq)
887 enable_irq_wake(motg->pdata->pmic_id_irq);
888 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530889 if (bus)
890 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
891
892 atomic_set(&motg->in_lpm, 1);
893 enable_irq(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700894 wake_unlock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530895
896 dev_info(otg->dev, "USB in low power mode\n");
897
898 return 0;
899}
900
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530901static int msm_otg_resume(struct msm_otg *motg)
902{
903 struct otg_transceiver *otg = &motg->otg;
904 struct usb_bus *bus = otg->host;
905 int cnt = 0;
906 unsigned temp;
Amit Blay58b31472011-11-18 09:39:39 +0200907 u32 phy_ctrl_val = 0;
Anji jonnala7da3f262011-12-02 17:22:14 -0800908 unsigned ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530909
910 if (!atomic_read(&motg->in_lpm))
911 return 0;
912
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700913 wake_lock(&motg->wlock);
Anji jonnala7da3f262011-12-02 17:22:14 -0800914
915 /* Vote for TCXO when waking up the phy */
Stephen Boyd7dd22662012-01-26 16:09:31 -0800916 ret = clk_prepare_enable(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -0800917 if (ret)
918 dev_err(otg->dev, "%s failed to vote for "
919 "TCXO D0 buffer%d\n", __func__, ret);
920
Manu Gautam28b1bac2012-01-30 16:43:06 +0530921 clk_prepare_enable(motg->core_clk);
Amit Blay137575f2011-11-06 15:20:54 +0200922
Manu Gautam28b1bac2012-01-30 16:43:06 +0530923 clk_prepare_enable(motg->pclk);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530924
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700925 if (motg->lpm_flags & PHY_PWR_COLLAPSED) {
926 msm_hsusb_ldo_enable(motg, 1);
927 motg->lpm_flags &= ~PHY_PWR_COLLAPSED;
928 }
929
930 if (motg->lpm_flags & PHY_RETENTIONED) {
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +0530931 msm_hsusb_mhl_switch_enable(motg, 1);
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530932 msm_hsusb_config_vddcx(1);
Amit Blay58b31472011-11-18 09:39:39 +0200933 phy_ctrl_val = readl_relaxed(USB_PHY_CTRL);
934 phy_ctrl_val |= PHY_RETEN;
935 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
936 /* Disable PHY HV interrupts */
937 phy_ctrl_val &=
938 ~(PHY_IDHV_INTEN | PHY_OTGSESSVLDHV_INTEN);
939 writel_relaxed(phy_ctrl_val, USB_PHY_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700940 motg->lpm_flags &= ~PHY_RETENTIONED;
Pavankumar Kondeti04aebcb2011-05-04 10:19:49 +0530941 }
942
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530943 temp = readl(USB_USBCMD);
944 temp &= ~ASYNC_INTR_CTRL;
945 temp &= ~ULPI_STP_CTRL;
946 writel(temp, USB_USBCMD);
947
948 /*
949 * PHY comes out of low power mode (LPM) in case of wakeup
950 * from asynchronous interrupt.
951 */
952 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
953 goto skip_phy_resume;
954
955 writel(readl(USB_PORTSC) & ~PORTSC_PHCD, USB_PORTSC);
956 while (cnt < PHY_RESUME_TIMEOUT_USEC) {
957 if (!(readl(USB_PORTSC) & PORTSC_PHCD))
958 break;
959 udelay(1);
960 cnt++;
961 }
962
963 if (cnt >= PHY_RESUME_TIMEOUT_USEC) {
964 /*
965 * This is a fatal error. Reset the link and
966 * PHY. USB state can not be restored. Re-insertion
967 * of USB cable is the only way to get USB working.
968 */
969 dev_err(otg->dev, "Unable to resume USB."
970 "Re-plugin the cable\n");
971 msm_otg_reset(otg);
972 }
973
974skip_phy_resume:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700975 /* Turn on the OTG comparators on resume */
976 if (motg->lpm_flags & PHY_OTG_COMP_DISABLED) {
977 ulpi_write(otg, OTG_COMP_DISABLE,
978 ULPI_CLR(ULPI_PWR_CLK_MNG_REG));
979 motg->lpm_flags &= ~PHY_OTG_COMP_DISABLED;
980 }
981 if (device_may_wakeup(otg->dev)) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530982 disable_irq_wake(motg->irq);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700983 if (motg->pdata->pmic_id_irq)
984 disable_irq_wake(motg->pdata->pmic_id_irq);
985 }
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530986 if (bus)
987 set_bit(HCD_FLAG_HW_ACCESSIBLE, &(bus_to_hcd(bus))->flags);
988
Pavankumar Kondeti2ce2c3a2011-05-02 11:56:33 +0530989 atomic_set(&motg->in_lpm, 0);
990
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530991 if (motg->async_int) {
992 motg->async_int = 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530993 enable_irq(motg->irq);
994 }
995
Pavankumar Kondeti87c01042010-12-07 17:53:58 +0530996 dev_info(otg->dev, "USB exited from low power mode\n");
997
998 return 0;
999}
Pavankumar Kondeti70187732011-02-15 09:42:34 +05301000#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301001
Amit Blay0f7edf72012-01-15 10:11:27 +02001002static int msm_otg_notify_power_supply(struct msm_otg *motg, unsigned mA)
1003{
1004 struct power_supply *psy;
1005
1006 psy = power_supply_get_by_name("usb");
1007 if (!psy)
1008 goto psy_not_supported;
1009
1010 if (motg->cur_power == 0 && mA > 0) {
1011 /* Enable charging */
1012 if (power_supply_set_online(psy, true))
1013 goto psy_not_supported;
1014 } else if (motg->cur_power > 0 && mA == 0) {
1015 /* Disable charging */
1016 if (power_supply_set_online(psy, false))
1017 goto psy_not_supported;
1018 return 0;
1019 }
1020 /* Set max current limit */
1021 if (power_supply_set_current_limit(psy, 1000*mA))
1022 goto psy_not_supported;
1023
1024 return 0;
1025
1026psy_not_supported:
1027 dev_dbg(motg->otg.dev, "Power Supply doesn't support USB charger\n");
1028 return -ENXIO;
1029}
1030
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301031static void msm_otg_notify_charger(struct msm_otg *motg, unsigned mA)
1032{
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301033 struct usb_gadget *g = motg->otg.gadget;
1034
1035 if (g && g->is_a_peripheral)
1036 return;
1037
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301038 if ((motg->chg_type == USB_ACA_DOCK_CHARGER ||
1039 motg->chg_type == USB_ACA_A_CHARGER ||
1040 motg->chg_type == USB_ACA_B_CHARGER ||
1041 motg->chg_type == USB_ACA_C_CHARGER) &&
1042 mA > IDEV_ACA_CHG_LIMIT)
1043 mA = IDEV_ACA_CHG_LIMIT;
1044
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301045 if (motg->cur_power == mA)
1046 return;
1047
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301048 dev_info(motg->otg.dev, "Avail curr from USB = %u\n", mA);
Amit Blay0f7edf72012-01-15 10:11:27 +02001049
1050 /*
1051 * Use Power Supply API if supported, otherwise fallback
1052 * to legacy pm8921 API.
1053 */
1054 if (msm_otg_notify_power_supply(motg, mA))
1055 pm8921_charger_vbus_draw(mA);
1056
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301057 motg->cur_power = mA;
1058}
1059
1060static int msm_otg_set_power(struct otg_transceiver *otg, unsigned mA)
1061{
1062 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1063
1064 /*
1065 * Gadget driver uses set_power method to notify about the
1066 * available current based on suspend/configured states.
1067 *
1068 * IDEV_CHG can be drawn irrespective of suspend/un-configured
1069 * states when CDP/ACA is connected.
1070 */
1071 if (motg->chg_type == USB_SDP_CHARGER)
1072 msm_otg_notify_charger(motg, mA);
1073
1074 return 0;
1075}
1076
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301077static void msm_otg_start_host(struct otg_transceiver *otg, int on)
1078{
1079 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1080 struct msm_otg_platform_data *pdata = motg->pdata;
1081 struct usb_hcd *hcd;
1082
1083 if (!otg->host)
1084 return;
1085
1086 hcd = bus_to_hcd(otg->host);
1087
1088 if (on) {
1089 dev_dbg(otg->dev, "host on\n");
1090
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301091 /*
1092 * Some boards have a switch cotrolled by gpio
1093 * to enable/disable internal HUB. Enable internal
1094 * HUB before kicking the host.
1095 */
1096 if (pdata->setup_gpio)
1097 pdata->setup_gpio(OTG_STATE_A_HOST);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301098 usb_add_hcd(hcd, hcd->irq, IRQF_SHARED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301099 } else {
1100 dev_dbg(otg->dev, "host off\n");
1101
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301102 usb_remove_hcd(hcd);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301103 /* HCD core reset all bits of PORTSC. select ULPI phy */
1104 writel_relaxed(0x80000000, USB_PORTSC);
1105
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301106 if (pdata->setup_gpio)
1107 pdata->setup_gpio(OTG_STATE_UNDEFINED);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301108 }
1109}
1110
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001111static int msm_otg_usbdev_notify(struct notifier_block *self,
1112 unsigned long action, void *priv)
1113{
1114 struct msm_otg *motg = container_of(self, struct msm_otg, usbdev_nb);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301115 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301116 struct usb_device *udev = priv;
1117
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301118 if (action == USB_BUS_ADD || action == USB_BUS_REMOVE)
1119 goto out;
1120
1121 if (udev->bus != motg->otg.host)
1122 goto out;
1123 /*
1124 * Interested in devices connected directly to the root hub.
1125 * ACA dock can supply IDEV_CHG irrespective devices connected
1126 * on the accessory port.
1127 */
1128 if (!udev->parent || udev->parent->parent ||
1129 motg->chg_type == USB_ACA_DOCK_CHARGER)
1130 goto out;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131
1132 switch (action) {
1133 case USB_DEVICE_ADD:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301134 if (aca_enabled())
1135 usb_disable_autosuspend(udev);
1136 if (otg->state == OTG_STATE_A_WAIT_BCON) {
1137 pr_debug("B_CONN set\n");
1138 set_bit(B_CONN, &motg->inputs);
1139 msm_otg_del_timer(motg);
1140 otg->state = OTG_STATE_A_HOST;
1141 /*
1142 * OTG PET: A-device must end session within
1143 * 10 sec after PET enumeration.
1144 */
1145 if (udev->quirks & USB_QUIRK_OTG_PET)
1146 msm_otg_start_timer(motg, TA_TST_MAINT,
1147 A_TST_MAINT);
1148 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301149 /* fall through */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001150 case USB_DEVICE_CONFIG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001151 if (udev->actconfig)
1152 motg->mA_port = udev->actconfig->desc.bMaxPower * 2;
1153 else
1154 motg->mA_port = IUNIT;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301155 if (otg->state == OTG_STATE_B_HOST)
1156 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301157 break;
1158 case USB_DEVICE_REMOVE:
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301159 if ((otg->state == OTG_STATE_A_HOST) ||
1160 (otg->state == OTG_STATE_A_SUSPEND)) {
1161 pr_debug("B_CONN clear\n");
1162 clear_bit(B_CONN, &motg->inputs);
1163 /*
1164 * OTG PET: A-device must end session after
1165 * PET disconnection if it is enumerated
1166 * with bcdDevice[0] = 1. USB core sets
1167 * bus->otg_vbus_off for us. clear it here.
1168 */
1169 if (udev->bus->otg_vbus_off) {
1170 udev->bus->otg_vbus_off = 0;
1171 set_bit(A_BUS_DROP, &motg->inputs);
1172 }
1173 queue_work(system_nrt_wq, &motg->sm_work);
1174 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001175 default:
1176 break;
1177 }
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301178 if (test_bit(ID_A, &motg->inputs))
1179 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX -
1180 motg->mA_port);
1181out:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001182 return NOTIFY_OK;
1183}
1184
Mayank Ranae3926882011-12-26 09:47:54 +05301185static void msm_hsusb_vbus_power(struct msm_otg *motg, bool on)
1186{
1187 int ret;
1188 static bool vbus_is_on;
1189
1190 if (vbus_is_on == on)
1191 return;
1192
1193 if (motg->pdata->vbus_power) {
Mayank Rana91f597e2012-01-20 10:12:06 +05301194 ret = motg->pdata->vbus_power(on);
1195 if (!ret)
1196 vbus_is_on = on;
Mayank Ranae3926882011-12-26 09:47:54 +05301197 return;
1198 }
1199
1200 if (!vbus_otg) {
1201 pr_err("vbus_otg is NULL.");
1202 return;
1203 }
1204
Abhijeet Dharmapurikarbe054882012-01-03 20:27:07 -08001205 /*
1206 * if entering host mode tell the charger to not draw any current
1207 * from usb - if exiting host mode let the charger draw current
1208 */
1209 pm8921_disable_source_current(on);
Mayank Ranae3926882011-12-26 09:47:54 +05301210 if (on) {
1211 ret = regulator_enable(vbus_otg);
1212 if (ret) {
1213 pr_err("unable to enable vbus_otg\n");
1214 return;
1215 }
1216 vbus_is_on = true;
1217 } else {
1218 ret = regulator_disable(vbus_otg);
1219 if (ret) {
1220 pr_err("unable to disable vbus_otg\n");
1221 return;
1222 }
1223 vbus_is_on = false;
1224 }
1225}
1226
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301227static int msm_otg_set_host(struct otg_transceiver *otg, struct usb_bus *host)
1228{
1229 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1230 struct usb_hcd *hcd;
1231
1232 /*
1233 * Fail host registration if this board can support
1234 * only peripheral configuration.
1235 */
1236 if (motg->pdata->mode == USB_PERIPHERAL) {
1237 dev_info(otg->dev, "Host mode is not supported\n");
1238 return -ENODEV;
1239 }
1240
Mayank Ranae3926882011-12-26 09:47:54 +05301241 if (!motg->pdata->vbus_power && host) {
Mayank Rana9e9a2ac2012-03-24 04:05:28 +05301242 vbus_otg = devm_regulator_get(motg->otg.dev, "vbus_otg");
Mayank Ranae3926882011-12-26 09:47:54 +05301243 if (IS_ERR(vbus_otg)) {
1244 pr_err("Unable to get vbus_otg\n");
1245 return -ENODEV;
1246 }
1247 }
1248
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301249 if (!host) {
1250 if (otg->state == OTG_STATE_A_HOST) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301251 pm_runtime_get_sync(otg->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001252 usb_unregister_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301253 msm_otg_start_host(otg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05301254 msm_hsusb_vbus_power(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301255 otg->host = NULL;
1256 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301257 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301258 } else {
1259 otg->host = NULL;
1260 }
1261
1262 return 0;
1263 }
1264
1265 hcd = bus_to_hcd(host);
1266 hcd->power_budget = motg->pdata->power_budget;
1267
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301268#ifdef CONFIG_USB_OTG
1269 host->otg_port = 1;
1270#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001271 motg->usbdev_nb.notifier_call = msm_otg_usbdev_notify;
1272 usb_register_notify(&motg->usbdev_nb);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301273 otg->host = host;
1274 dev_dbg(otg->dev, "host driver registered w/ tranceiver\n");
1275
1276 /*
1277 * Kick the state machine work, if peripheral is not supported
1278 * or peripheral is already registered with us.
1279 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301280 if (motg->pdata->mode == USB_HOST || otg->gadget) {
1281 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301282 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301283 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301284
1285 return 0;
1286}
1287
1288static void msm_otg_start_peripheral(struct otg_transceiver *otg, int on)
1289{
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301290 int ret;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301291 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1292 struct msm_otg_platform_data *pdata = motg->pdata;
1293
1294 if (!otg->gadget)
1295 return;
1296
1297 if (on) {
1298 dev_dbg(otg->dev, "gadget on\n");
1299 /*
1300 * Some boards have a switch cotrolled by gpio
1301 * to enable/disable internal HUB. Disable internal
1302 * HUB before kicking the gadget.
1303 */
1304 if (pdata->setup_gpio)
1305 pdata->setup_gpio(OTG_STATE_B_PERIPHERAL);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301306 /*
1307 * vote for minimum dma_latency to prevent idle
1308 * power collapse(pc) while running in peripheral mode.
1309 */
1310 otg_pm_qos_update_latency(motg, 1);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301311 /* Configure BUS performance parameters for MAX bandwidth */
Manu Gautam8bdcc592012-03-06 11:26:06 +05301312 if (motg->bus_perf_client && debug_bus_voting_enabled) {
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301313 ret = msm_bus_scale_client_update_request(
1314 motg->bus_perf_client, 1);
1315 if (ret)
1316 dev_err(motg->otg.dev, "%s: Failed to vote for "
1317 "bus bandwidth %d\n", __func__, ret);
1318 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301319 usb_gadget_vbus_connect(otg->gadget);
1320 } else {
1321 dev_dbg(otg->dev, "gadget off\n");
1322 usb_gadget_vbus_disconnect(otg->gadget);
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05301323 otg_pm_qos_update_latency(motg, 0);
Manu Gautamcd82e9d2011-12-20 14:17:28 +05301324 /* Configure BUS performance parameters to default */
1325 if (motg->bus_perf_client) {
1326 ret = msm_bus_scale_client_update_request(
1327 motg->bus_perf_client, 0);
1328 if (ret)
1329 dev_err(motg->otg.dev, "%s: Failed to devote "
1330 "for bus bw %d\n", __func__, ret);
1331 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301332 if (pdata->setup_gpio)
1333 pdata->setup_gpio(OTG_STATE_UNDEFINED);
1334 }
1335
1336}
1337
1338static int msm_otg_set_peripheral(struct otg_transceiver *otg,
1339 struct usb_gadget *gadget)
1340{
1341 struct msm_otg *motg = container_of(otg, struct msm_otg, otg);
1342
1343 /*
1344 * Fail peripheral registration if this board can support
1345 * only host configuration.
1346 */
1347 if (motg->pdata->mode == USB_HOST) {
1348 dev_info(otg->dev, "Peripheral mode is not supported\n");
1349 return -ENODEV;
1350 }
1351
1352 if (!gadget) {
1353 if (otg->state == OTG_STATE_B_PERIPHERAL) {
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301354 pm_runtime_get_sync(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301355 msm_otg_start_peripheral(otg, 0);
1356 otg->gadget = NULL;
1357 otg->state = OTG_STATE_UNDEFINED;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301358 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301359 } else {
1360 otg->gadget = NULL;
1361 }
1362
1363 return 0;
1364 }
1365 otg->gadget = gadget;
1366 dev_dbg(otg->dev, "peripheral driver registered w/ tranceiver\n");
1367
1368 /*
1369 * Kick the state machine work, if host is not supported
1370 * or host is already registered with us.
1371 */
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301372 if (motg->pdata->mode == USB_PERIPHERAL || otg->host) {
1373 pm_runtime_get_sync(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301374 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05301375 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301376
1377 return 0;
1378}
1379
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001380static bool msm_chg_aca_detect(struct msm_otg *motg)
1381{
1382 struct otg_transceiver *otg = &motg->otg;
1383 u32 int_sts;
1384 bool ret = false;
1385
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301386 if (!aca_enabled())
1387 goto out;
1388
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001389 if (motg->pdata->phy_type == CI_45NM_INTEGRATED_PHY)
1390 goto out;
1391
1392 int_sts = ulpi_read(otg, 0x87);
1393 switch (int_sts & 0x1C) {
1394 case 0x08:
1395 if (!test_and_set_bit(ID_A, &motg->inputs)) {
1396 dev_dbg(otg->dev, "ID_A\n");
1397 motg->chg_type = USB_ACA_A_CHARGER;
1398 motg->chg_state = USB_CHG_STATE_DETECTED;
1399 clear_bit(ID_B, &motg->inputs);
1400 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301401 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001402 ret = true;
1403 }
1404 break;
1405 case 0x0C:
1406 if (!test_and_set_bit(ID_B, &motg->inputs)) {
1407 dev_dbg(otg->dev, "ID_B\n");
1408 motg->chg_type = USB_ACA_B_CHARGER;
1409 motg->chg_state = USB_CHG_STATE_DETECTED;
1410 clear_bit(ID_A, &motg->inputs);
1411 clear_bit(ID_C, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301412 set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001413 ret = true;
1414 }
1415 break;
1416 case 0x10:
1417 if (!test_and_set_bit(ID_C, &motg->inputs)) {
1418 dev_dbg(otg->dev, "ID_C\n");
1419 motg->chg_type = USB_ACA_C_CHARGER;
1420 motg->chg_state = USB_CHG_STATE_DETECTED;
1421 clear_bit(ID_A, &motg->inputs);
1422 clear_bit(ID_B, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301423 set_bit(ID, &motg->inputs);
1424 ret = true;
1425 }
1426 break;
1427 case 0x04:
1428 if (test_and_clear_bit(ID, &motg->inputs)) {
1429 dev_dbg(otg->dev, "ID_GND\n");
1430 motg->chg_type = USB_INVALID_CHARGER;
1431 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1432 clear_bit(ID_A, &motg->inputs);
1433 clear_bit(ID_B, &motg->inputs);
1434 clear_bit(ID_C, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001435 ret = true;
1436 }
1437 break;
1438 default:
1439 ret = test_and_clear_bit(ID_A, &motg->inputs) |
1440 test_and_clear_bit(ID_B, &motg->inputs) |
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301441 test_and_clear_bit(ID_C, &motg->inputs) |
1442 !test_and_set_bit(ID, &motg->inputs);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001443 if (ret) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301444 dev_dbg(otg->dev, "ID A/B/C/GND is no more\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001445 motg->chg_type = USB_INVALID_CHARGER;
1446 motg->chg_state = USB_CHG_STATE_UNDEFINED;
1447 }
1448 }
1449out:
1450 return ret;
1451}
1452
1453static void msm_chg_enable_aca_det(struct msm_otg *motg)
1454{
1455 struct otg_transceiver *otg = &motg->otg;
1456
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301457 if (!aca_enabled())
1458 return;
1459
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001460 switch (motg->pdata->phy_type) {
1461 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301462 /* Disable ID_GND in link and PHY */
1463 writel_relaxed(readl_relaxed(USB_OTGSC) & ~(OTGSC_IDPU |
1464 OTGSC_IDIE), USB_OTGSC);
1465 ulpi_write(otg, 0x01, 0x0C);
1466 ulpi_write(otg, 0x10, 0x0F);
1467 ulpi_write(otg, 0x10, 0x12);
Pavankumar Kondeti446f4542012-02-01 13:57:13 +05301468 /* Disable PMIC ID pull-up */
1469 pm8xxx_usb_id_pullup(0);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301470 /* Enable ACA ID detection */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001471 ulpi_write(otg, 0x20, 0x85);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301472 aca_id_turned_on = true;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001473 break;
1474 default:
1475 break;
1476 }
1477}
1478
1479static void msm_chg_enable_aca_intr(struct msm_otg *motg)
1480{
1481 struct otg_transceiver *otg = &motg->otg;
1482
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301483 if (!aca_enabled())
1484 return;
1485
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001486 switch (motg->pdata->phy_type) {
1487 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301488 /* Enable ACA Detection interrupt (on any RID change) */
1489 ulpi_write(otg, 0x01, 0x94);
1490 break;
1491 default:
1492 break;
1493 }
1494}
1495
1496static void msm_chg_disable_aca_intr(struct msm_otg *motg)
1497{
1498 struct otg_transceiver *otg = &motg->otg;
1499
1500 if (!aca_enabled())
1501 return;
1502
1503 switch (motg->pdata->phy_type) {
1504 case SNPS_28NM_INTEGRATED_PHY:
1505 ulpi_write(otg, 0x01, 0x95);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001506 break;
1507 default:
1508 break;
1509 }
1510}
1511
1512static bool msm_chg_check_aca_intr(struct msm_otg *motg)
1513{
1514 struct otg_transceiver *otg = &motg->otg;
1515 bool ret = false;
1516
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301517 if (!aca_enabled())
1518 return ret;
1519
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001520 switch (motg->pdata->phy_type) {
1521 case SNPS_28NM_INTEGRATED_PHY:
1522 if (ulpi_read(otg, 0x91) & 1) {
1523 dev_dbg(otg->dev, "RID change\n");
1524 ulpi_write(otg, 0x01, 0x92);
1525 ret = msm_chg_aca_detect(motg);
1526 }
1527 default:
1528 break;
1529 }
1530 return ret;
1531}
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301532
1533static void msm_otg_id_timer_func(unsigned long data)
1534{
1535 struct msm_otg *motg = (struct msm_otg *) data;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301536 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301537
1538 if (!aca_enabled())
1539 return;
1540
1541 if (atomic_read(&motg->in_lpm)) {
1542 dev_dbg(motg->otg.dev, "timer: in lpm\n");
1543 return;
1544 }
1545
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301546 if (otg->state == OTG_STATE_A_SUSPEND)
1547 goto out;
1548
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301549 if (msm_chg_check_aca_intr(motg)) {
1550 dev_dbg(motg->otg.dev, "timer: aca work\n");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301551 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301552 }
1553
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301554out:
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301555 if (!test_bit(ID, &motg->inputs) || test_bit(ID_A, &motg->inputs))
1556 mod_timer(&motg->id_timer, ID_TIMER_FREQ);
1557}
1558
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301559static bool msm_chg_check_secondary_det(struct msm_otg *motg)
1560{
1561 struct otg_transceiver *otg = &motg->otg;
1562 u32 chg_det;
1563 bool ret = false;
1564
1565 switch (motg->pdata->phy_type) {
1566 case CI_45NM_INTEGRATED_PHY:
1567 chg_det = ulpi_read(otg, 0x34);
1568 ret = chg_det & (1 << 4);
1569 break;
1570 case SNPS_28NM_INTEGRATED_PHY:
1571 chg_det = ulpi_read(otg, 0x87);
1572 ret = chg_det & 1;
1573 break;
1574 default:
1575 break;
1576 }
1577 return ret;
1578}
1579
1580static void msm_chg_enable_secondary_det(struct msm_otg *motg)
1581{
1582 struct otg_transceiver *otg = &motg->otg;
1583 u32 chg_det;
1584
1585 switch (motg->pdata->phy_type) {
1586 case CI_45NM_INTEGRATED_PHY:
1587 chg_det = ulpi_read(otg, 0x34);
1588 /* Turn off charger block */
1589 chg_det |= ~(1 << 1);
1590 ulpi_write(otg, chg_det, 0x34);
1591 udelay(20);
1592 /* control chg block via ULPI */
1593 chg_det &= ~(1 << 3);
1594 ulpi_write(otg, chg_det, 0x34);
1595 /* put it in host mode for enabling D- source */
1596 chg_det &= ~(1 << 2);
1597 ulpi_write(otg, chg_det, 0x34);
1598 /* Turn on chg detect block */
1599 chg_det &= ~(1 << 1);
1600 ulpi_write(otg, chg_det, 0x34);
1601 udelay(20);
1602 /* enable chg detection */
1603 chg_det &= ~(1 << 0);
1604 ulpi_write(otg, chg_det, 0x34);
1605 break;
1606 case SNPS_28NM_INTEGRATED_PHY:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301607 /* Turn off VDP_SRC */
1608 ulpi_write(otg, 0x3, 0x86);
1609 msleep(20);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301610 /*
1611 * Configure DM as current source, DP as current sink
1612 * and enable battery charging comparators.
1613 */
1614 ulpi_write(otg, 0x8, 0x85);
1615 ulpi_write(otg, 0x2, 0x85);
1616 ulpi_write(otg, 0x1, 0x85);
1617 break;
1618 default:
1619 break;
1620 }
1621}
1622
1623static bool msm_chg_check_primary_det(struct msm_otg *motg)
1624{
1625 struct otg_transceiver *otg = &motg->otg;
1626 u32 chg_det;
1627 bool ret = false;
1628
1629 switch (motg->pdata->phy_type) {
1630 case CI_45NM_INTEGRATED_PHY:
1631 chg_det = ulpi_read(otg, 0x34);
1632 ret = chg_det & (1 << 4);
1633 break;
1634 case SNPS_28NM_INTEGRATED_PHY:
1635 chg_det = ulpi_read(otg, 0x87);
1636 ret = chg_det & 1;
1637 break;
1638 default:
1639 break;
1640 }
1641 return ret;
1642}
1643
1644static void msm_chg_enable_primary_det(struct msm_otg *motg)
1645{
1646 struct otg_transceiver *otg = &motg->otg;
1647 u32 chg_det;
1648
1649 switch (motg->pdata->phy_type) {
1650 case CI_45NM_INTEGRATED_PHY:
1651 chg_det = ulpi_read(otg, 0x34);
1652 /* enable chg detection */
1653 chg_det &= ~(1 << 0);
1654 ulpi_write(otg, chg_det, 0x34);
1655 break;
1656 case SNPS_28NM_INTEGRATED_PHY:
1657 /*
1658 * Configure DP as current source, DM as current sink
1659 * and enable battery charging comparators.
1660 */
1661 ulpi_write(otg, 0x2, 0x85);
1662 ulpi_write(otg, 0x1, 0x85);
1663 break;
1664 default:
1665 break;
1666 }
1667}
1668
1669static bool msm_chg_check_dcd(struct msm_otg *motg)
1670{
1671 struct otg_transceiver *otg = &motg->otg;
1672 u32 line_state;
1673 bool ret = false;
1674
1675 switch (motg->pdata->phy_type) {
1676 case CI_45NM_INTEGRATED_PHY:
1677 line_state = ulpi_read(otg, 0x15);
1678 ret = !(line_state & 1);
1679 break;
1680 case SNPS_28NM_INTEGRATED_PHY:
1681 line_state = ulpi_read(otg, 0x87);
1682 ret = line_state & 2;
1683 break;
1684 default:
1685 break;
1686 }
1687 return ret;
1688}
1689
1690static void msm_chg_disable_dcd(struct msm_otg *motg)
1691{
1692 struct otg_transceiver *otg = &motg->otg;
1693 u32 chg_det;
1694
1695 switch (motg->pdata->phy_type) {
1696 case CI_45NM_INTEGRATED_PHY:
1697 chg_det = ulpi_read(otg, 0x34);
1698 chg_det &= ~(1 << 5);
1699 ulpi_write(otg, chg_det, 0x34);
1700 break;
1701 case SNPS_28NM_INTEGRATED_PHY:
1702 ulpi_write(otg, 0x10, 0x86);
1703 break;
1704 default:
1705 break;
1706 }
1707}
1708
1709static void msm_chg_enable_dcd(struct msm_otg *motg)
1710{
1711 struct otg_transceiver *otg = &motg->otg;
1712 u32 chg_det;
1713
1714 switch (motg->pdata->phy_type) {
1715 case CI_45NM_INTEGRATED_PHY:
1716 chg_det = ulpi_read(otg, 0x34);
1717 /* Turn on D+ current source */
1718 chg_det |= (1 << 5);
1719 ulpi_write(otg, chg_det, 0x34);
1720 break;
1721 case SNPS_28NM_INTEGRATED_PHY:
1722 /* Data contact detection enable */
1723 ulpi_write(otg, 0x10, 0x85);
1724 break;
1725 default:
1726 break;
1727 }
1728}
1729
1730static void msm_chg_block_on(struct msm_otg *motg)
1731{
1732 struct otg_transceiver *otg = &motg->otg;
1733 u32 func_ctrl, chg_det;
1734
1735 /* put the controller in non-driving mode */
1736 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1737 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1738 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NONDRIVING;
1739 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1740
1741 switch (motg->pdata->phy_type) {
1742 case CI_45NM_INTEGRATED_PHY:
1743 chg_det = ulpi_read(otg, 0x34);
1744 /* control chg block via ULPI */
1745 chg_det &= ~(1 << 3);
1746 ulpi_write(otg, chg_det, 0x34);
1747 /* Turn on chg detect block */
1748 chg_det &= ~(1 << 1);
1749 ulpi_write(otg, chg_det, 0x34);
1750 udelay(20);
1751 break;
1752 case SNPS_28NM_INTEGRATED_PHY:
1753 /* Clear charger detecting control bits */
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301754 ulpi_write(otg, 0x1F, 0x86);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301755 /* Clear alt interrupt latch and enable bits */
1756 ulpi_write(otg, 0x1F, 0x92);
1757 ulpi_write(otg, 0x1F, 0x95);
1758 udelay(100);
1759 break;
1760 default:
1761 break;
1762 }
1763}
1764
1765static void msm_chg_block_off(struct msm_otg *motg)
1766{
1767 struct otg_transceiver *otg = &motg->otg;
1768 u32 func_ctrl, chg_det;
1769
1770 switch (motg->pdata->phy_type) {
1771 case CI_45NM_INTEGRATED_PHY:
1772 chg_det = ulpi_read(otg, 0x34);
1773 /* Turn off charger block */
1774 chg_det |= ~(1 << 1);
1775 ulpi_write(otg, chg_det, 0x34);
1776 break;
1777 case SNPS_28NM_INTEGRATED_PHY:
1778 /* Clear charger detecting control bits */
1779 ulpi_write(otg, 0x3F, 0x86);
1780 /* Clear alt interrupt latch and enable bits */
1781 ulpi_write(otg, 0x1F, 0x92);
1782 ulpi_write(otg, 0x1F, 0x95);
1783 break;
1784 default:
1785 break;
1786 }
1787
1788 /* put the controller in normal mode */
1789 func_ctrl = ulpi_read(otg, ULPI_FUNC_CTRL);
1790 func_ctrl &= ~ULPI_FUNC_CTRL_OPMODE_MASK;
1791 func_ctrl |= ULPI_FUNC_CTRL_OPMODE_NORMAL;
1792 ulpi_write(otg, func_ctrl, ULPI_FUNC_CTRL);
1793}
1794
Anji jonnalad270e2d2011-08-09 11:28:32 +05301795static const char *chg_to_string(enum usb_chg_type chg_type)
1796{
1797 switch (chg_type) {
1798 case USB_SDP_CHARGER: return "USB_SDP_CHARGER";
1799 case USB_DCP_CHARGER: return "USB_DCP_CHARGER";
1800 case USB_CDP_CHARGER: return "USB_CDP_CHARGER";
1801 case USB_ACA_A_CHARGER: return "USB_ACA_A_CHARGER";
1802 case USB_ACA_B_CHARGER: return "USB_ACA_B_CHARGER";
1803 case USB_ACA_C_CHARGER: return "USB_ACA_C_CHARGER";
1804 case USB_ACA_DOCK_CHARGER: return "USB_ACA_DOCK_CHARGER";
1805 default: return "INVALID_CHARGER";
1806 }
1807}
1808
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301809#define MSM_CHG_DCD_POLL_TIME (100 * HZ/1000) /* 100 msec */
1810#define MSM_CHG_DCD_MAX_RETRIES 6 /* Tdcd_tmout = 6 * 100 msec */
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05301811#define MSM_CHG_PRIMARY_DET_TIME (50 * HZ/1000) /* TVDPSRC_ON */
1812#define MSM_CHG_SECONDARY_DET_TIME (50 * HZ/1000) /* TVDMSRC_ON */
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301813static void msm_chg_detect_work(struct work_struct *w)
1814{
1815 struct msm_otg *motg = container_of(w, struct msm_otg, chg_work.work);
1816 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301817 bool is_dcd = false, tmout, vout, is_aca;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301818 unsigned long delay;
1819
1820 dev_dbg(otg->dev, "chg detection work\n");
1821 switch (motg->chg_state) {
1822 case USB_CHG_STATE_UNDEFINED:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301823 msm_chg_block_on(motg);
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301824 if (motg->pdata->enable_dcd)
1825 msm_chg_enable_dcd(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001826 msm_chg_enable_aca_det(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301827 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1828 motg->dcd_retries = 0;
1829 delay = MSM_CHG_DCD_POLL_TIME;
1830 break;
1831 case USB_CHG_STATE_WAIT_FOR_DCD:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001832 is_aca = msm_chg_aca_detect(motg);
1833 if (is_aca) {
1834 /*
1835 * ID_A can be ACA dock too. continue
1836 * primary detection after DCD.
1837 */
1838 if (test_bit(ID_A, &motg->inputs)) {
1839 motg->chg_state = USB_CHG_STATE_WAIT_FOR_DCD;
1840 } else {
1841 delay = 0;
1842 break;
1843 }
1844 }
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301845 if (motg->pdata->enable_dcd)
1846 is_dcd = msm_chg_check_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301847 tmout = ++motg->dcd_retries == MSM_CHG_DCD_MAX_RETRIES;
1848 if (is_dcd || tmout) {
Pavankumar Kondeti2d09e5f2012-01-16 08:56:57 +05301849 if (motg->pdata->enable_dcd)
1850 msm_chg_disable_dcd(motg);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301851 msm_chg_enable_primary_det(motg);
1852 delay = MSM_CHG_PRIMARY_DET_TIME;
1853 motg->chg_state = USB_CHG_STATE_DCD_DONE;
1854 } else {
1855 delay = MSM_CHG_DCD_POLL_TIME;
1856 }
1857 break;
1858 case USB_CHG_STATE_DCD_DONE:
1859 vout = msm_chg_check_primary_det(motg);
1860 if (vout) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301861 if (test_bit(ID_A, &motg->inputs)) {
1862 motg->chg_type = USB_ACA_DOCK_CHARGER;
1863 motg->chg_state = USB_CHG_STATE_DETECTED;
1864 delay = 0;
1865 break;
1866 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301867 msm_chg_enable_secondary_det(motg);
1868 delay = MSM_CHG_SECONDARY_DET_TIME;
1869 motg->chg_state = USB_CHG_STATE_PRIMARY_DONE;
1870 } else {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05301871 if (test_bit(ID_A, &motg->inputs)) {
1872 motg->chg_type = USB_ACA_A_CHARGER;
1873 motg->chg_state = USB_CHG_STATE_DETECTED;
1874 delay = 0;
1875 break;
1876 }
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301877 motg->chg_type = USB_SDP_CHARGER;
1878 motg->chg_state = USB_CHG_STATE_DETECTED;
1879 delay = 0;
1880 }
1881 break;
1882 case USB_CHG_STATE_PRIMARY_DONE:
1883 vout = msm_chg_check_secondary_det(motg);
1884 if (vout)
1885 motg->chg_type = USB_DCP_CHARGER;
1886 else
1887 motg->chg_type = USB_CDP_CHARGER;
1888 motg->chg_state = USB_CHG_STATE_SECONDARY_DONE;
1889 /* fall through */
1890 case USB_CHG_STATE_SECONDARY_DONE:
1891 motg->chg_state = USB_CHG_STATE_DETECTED;
1892 case USB_CHG_STATE_DETECTED:
1893 msm_chg_block_off(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001894 msm_chg_enable_aca_det(motg);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301895 /*
1896 * Spurious interrupt is seen after enabling ACA detection
1897 * due to which charger detection fails in case of PET.
1898 * Add delay of 100 microsec to avoid that.
1899 */
1900 udelay(100);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001901 msm_chg_enable_aca_intr(motg);
Anji jonnalad270e2d2011-08-09 11:28:32 +05301902 dev_dbg(otg->dev, "chg_type = %s\n",
1903 chg_to_string(motg->chg_type));
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301904 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301905 return;
1906 default:
1907 return;
1908 }
1909
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301910 queue_delayed_work(system_nrt_wq, &motg->chg_work, delay);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05301911}
1912
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301913/*
1914 * We support OTG, Peripheral only and Host only configurations. In case
1915 * of OTG, mode switch (host-->peripheral/peripheral-->host) can happen
1916 * via Id pin status or user request (debugfs). Id/BSV interrupts are not
1917 * enabled when switch is controlled by user and default mode is supplied
1918 * by board file, which can be changed by userspace later.
1919 */
1920static void msm_otg_init_sm(struct msm_otg *motg)
1921{
1922 struct msm_otg_platform_data *pdata = motg->pdata;
1923 u32 otgsc = readl(USB_OTGSC);
1924
1925 switch (pdata->mode) {
1926 case USB_OTG:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001927 if (pdata->otg_control == OTG_USER_CONTROL) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301928 if (pdata->default_mode == USB_HOST) {
1929 clear_bit(ID, &motg->inputs);
1930 } else if (pdata->default_mode == USB_PERIPHERAL) {
1931 set_bit(ID, &motg->inputs);
1932 set_bit(B_SESS_VLD, &motg->inputs);
1933 } else {
1934 set_bit(ID, &motg->inputs);
1935 clear_bit(B_SESS_VLD, &motg->inputs);
1936 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301937 } else if (pdata->otg_control == OTG_PHY_CONTROL) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301938 if (otgsc & OTGSC_ID) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301939 set_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301940 } else {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301941 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301942 set_bit(A_BUS_REQ, &motg->inputs);
1943 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001944 if (otgsc & OTGSC_BSV)
1945 set_bit(B_SESS_VLD, &motg->inputs);
1946 else
1947 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301948 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05301949 if (pdata->pmic_id_irq) {
1950 if (irq_read_line(pdata->pmic_id_irq))
1951 set_bit(ID, &motg->inputs);
1952 else
1953 clear_bit(ID, &motg->inputs);
1954 }
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05301955 /*
1956 * VBUS initial state is reported after PMIC
1957 * driver initialization. Wait for it.
1958 */
1959 wait_for_completion(&pmic_vbus_init);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301960 }
1961 break;
1962 case USB_HOST:
1963 clear_bit(ID, &motg->inputs);
1964 break;
1965 case USB_PERIPHERAL:
1966 set_bit(ID, &motg->inputs);
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05301967 if (pdata->otg_control == OTG_PHY_CONTROL) {
1968 if (otgsc & OTGSC_BSV)
1969 set_bit(B_SESS_VLD, &motg->inputs);
1970 else
1971 clear_bit(B_SESS_VLD, &motg->inputs);
1972 } else if (pdata->otg_control == OTG_PMIC_CONTROL) {
1973 /*
1974 * VBUS initial state is reported after PMIC
1975 * driver initialization. Wait for it.
1976 */
1977 wait_for_completion(&pmic_vbus_init);
1978 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301979 break;
1980 default:
1981 break;
1982 }
1983}
1984
1985static void msm_otg_sm_work(struct work_struct *w)
1986{
1987 struct msm_otg *motg = container_of(w, struct msm_otg, sm_work);
1988 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301989 bool work = 0, srp_reqd;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301990
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05301991 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05301992 pr_debug("%s work\n", otg_state_string(otg->state));
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301993 switch (otg->state) {
1994 case OTG_STATE_UNDEFINED:
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05301995 msm_otg_reset(otg);
1996 msm_otg_init_sm(motg);
1997 otg->state = OTG_STATE_B_IDLE;
Pavankumar Kondeti8a379b42011-12-12 13:07:23 +05301998 if (!test_bit(B_SESS_VLD, &motg->inputs) &&
1999 test_bit(ID, &motg->inputs)) {
2000 pm_runtime_put_noidle(otg->dev);
2001 pm_runtime_suspend(otg->dev);
2002 break;
2003 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302004 /* FALL THROUGH */
2005 case OTG_STATE_B_IDLE:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002006 if ((!test_bit(ID, &motg->inputs) ||
2007 test_bit(ID_A, &motg->inputs)) && otg->host) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302008 pr_debug("!id || id_A\n");
2009 clear_bit(B_BUS_REQ, &motg->inputs);
2010 set_bit(A_BUS_REQ, &motg->inputs);
2011 otg->state = OTG_STATE_A_IDLE;
2012 work = 1;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302013 } else if (test_bit(B_SESS_VLD, &motg->inputs)) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302014 pr_debug("b_sess_vld\n");
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302015 switch (motg->chg_state) {
2016 case USB_CHG_STATE_UNDEFINED:
2017 msm_chg_detect_work(&motg->chg_work.work);
2018 break;
2019 case USB_CHG_STATE_DETECTED:
2020 switch (motg->chg_type) {
2021 case USB_DCP_CHARGER:
Pavankumar Kondeti283146f2012-01-12 12:51:19 +05302022 /* Enable VDP_SRC */
2023 ulpi_write(otg, 0x2, 0x85);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302024 msm_otg_notify_charger(motg,
2025 IDEV_CHG_MAX);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302026 pm_runtime_put_noidle(otg->dev);
2027 pm_runtime_suspend(otg->dev);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302028 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302029 case USB_ACA_B_CHARGER:
2030 msm_otg_notify_charger(motg,
2031 IDEV_ACA_CHG_MAX);
2032 /*
2033 * (ID_B --> ID_C) PHY_ALT interrupt can
2034 * not be detected in LPM.
2035 */
2036 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302037 case USB_CDP_CHARGER:
2038 msm_otg_notify_charger(motg,
2039 IDEV_CHG_MAX);
2040 msm_otg_start_peripheral(otg, 1);
2041 otg->state = OTG_STATE_B_PERIPHERAL;
2042 break;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302043 case USB_ACA_C_CHARGER:
2044 msm_otg_notify_charger(motg,
2045 IDEV_ACA_CHG_MAX);
2046 msm_otg_start_peripheral(otg, 1);
2047 otg->state = OTG_STATE_B_PERIPHERAL;
2048 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302049 case USB_SDP_CHARGER:
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302050 msm_otg_start_peripheral(otg, 1);
2051 otg->state = OTG_STATE_B_PERIPHERAL;
2052 break;
2053 default:
2054 break;
2055 }
2056 break;
2057 default:
2058 break;
2059 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302060 } else if (test_bit(B_BUS_REQ, &motg->inputs)) {
2061 pr_debug("b_sess_end && b_bus_req\n");
2062 if (msm_otg_start_srp(otg) < 0) {
2063 clear_bit(B_BUS_REQ, &motg->inputs);
2064 work = 1;
2065 break;
2066 }
2067 otg->state = OTG_STATE_B_SRP_INIT;
2068 msm_otg_start_timer(motg, TB_SRP_FAIL, B_SRP_FAIL);
2069 break;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302070 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302071 pr_debug("chg_work cancel");
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302072 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05302073 msm_otg_notify_charger(motg, 0);
2074 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2075 motg->chg_type = USB_INVALID_CHARGER;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302076 msm_otg_reset(otg);
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302077 pm_runtime_put_noidle(otg->dev);
2078 pm_runtime_suspend(otg->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302079 }
2080 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302081 case OTG_STATE_B_SRP_INIT:
2082 if (!test_bit(ID, &motg->inputs) ||
2083 test_bit(ID_A, &motg->inputs) ||
2084 test_bit(ID_C, &motg->inputs) ||
2085 (test_bit(B_SESS_VLD, &motg->inputs) &&
2086 !test_bit(ID_B, &motg->inputs))) {
2087 pr_debug("!id || id_a/c || b_sess_vld+!id_b\n");
2088 msm_otg_del_timer(motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002089 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302090 /*
2091 * clear VBUSVLDEXTSEL and VBUSVLDEXT register
2092 * bits after SRP initiation.
2093 */
2094 ulpi_write(otg, 0x0, 0x98);
2095 work = 1;
2096 } else if (test_bit(B_SRP_FAIL, &motg->tmouts)) {
2097 pr_debug("b_srp_fail\n");
2098 pr_info("A-device did not respond to SRP\n");
2099 clear_bit(B_BUS_REQ, &motg->inputs);
2100 clear_bit(B_SRP_FAIL, &motg->tmouts);
2101 otg_send_event(OTG_EVENT_NO_RESP_FOR_SRP);
2102 ulpi_write(otg, 0x0, 0x98);
2103 otg->state = OTG_STATE_B_IDLE;
2104 motg->b_last_se0_sess = jiffies;
2105 work = 1;
2106 }
2107 break;
2108 case OTG_STATE_B_PERIPHERAL:
2109 if (!test_bit(ID, &motg->inputs) ||
2110 test_bit(ID_A, &motg->inputs) ||
2111 test_bit(ID_B, &motg->inputs) ||
2112 !test_bit(B_SESS_VLD, &motg->inputs)) {
2113 pr_debug("!id || id_a/b || !b_sess_vld\n");
2114 msm_otg_notify_charger(motg, 0);
2115 srp_reqd = otg->gadget->otg_srp_reqd;
2116 msm_otg_start_peripheral(otg, 0);
2117 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2118 motg->chg_type = USB_INVALID_CHARGER;
2119 if (test_bit(ID_B, &motg->inputs))
2120 clear_bit(ID_B, &motg->inputs);
2121 clear_bit(B_BUS_REQ, &motg->inputs);
2122 otg->state = OTG_STATE_B_IDLE;
2123 motg->b_last_se0_sess = jiffies;
2124 if (srp_reqd)
2125 msm_otg_start_timer(motg,
2126 TB_TST_SRP, B_TST_SRP);
2127 else
2128 work = 1;
2129 } else if (test_bit(B_BUS_REQ, &motg->inputs) &&
2130 otg->gadget->b_hnp_enable &&
2131 test_bit(A_BUS_SUSPEND, &motg->inputs)) {
2132 pr_debug("b_bus_req && b_hnp_en && a_bus_suspend\n");
2133 msm_otg_start_timer(motg, TB_ASE0_BRST, B_ASE0_BRST);
2134 /* D+ pullup should not be disconnected within 4msec
2135 * after A device suspends the bus. Otherwise PET will
2136 * fail the compliance test.
2137 */
2138 udelay(1000);
2139 msm_otg_start_peripheral(otg, 0);
2140 otg->state = OTG_STATE_B_WAIT_ACON;
2141 /*
2142 * start HCD even before A-device enable
2143 * pull-up to meet HNP timings.
2144 */
2145 otg->host->is_b_host = 1;
2146 msm_otg_start_host(otg, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002147 } else if (test_bit(ID_C, &motg->inputs)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302148 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002149 }
2150 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302151 case OTG_STATE_B_WAIT_ACON:
2152 if (!test_bit(ID, &motg->inputs) ||
2153 test_bit(ID_A, &motg->inputs) ||
2154 test_bit(ID_B, &motg->inputs) ||
2155 !test_bit(B_SESS_VLD, &motg->inputs)) {
2156 pr_debug("!id || id_a/b || !b_sess_vld\n");
2157 msm_otg_del_timer(motg);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302158 /*
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302159 * A-device is physically disconnected during
2160 * HNP. Remove HCD.
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302161 */
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302162 msm_otg_start_host(otg, 0);
2163 otg->host->is_b_host = 0;
2164
2165 clear_bit(B_BUS_REQ, &motg->inputs);
2166 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2167 motg->b_last_se0_sess = jiffies;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302168 otg->state = OTG_STATE_B_IDLE;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302169 msm_otg_reset(otg);
2170 work = 1;
2171 } else if (test_bit(A_CONN, &motg->inputs)) {
2172 pr_debug("a_conn\n");
2173 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2174 otg->state = OTG_STATE_B_HOST;
2175 /*
2176 * PET disconnects D+ pullup after reset is generated
2177 * by B device in B_HOST role which is not detected by
2178 * B device. As workaorund , start timer of 300msec
2179 * and stop timer if A device is enumerated else clear
2180 * A_CONN.
2181 */
2182 msm_otg_start_timer(motg, TB_TST_CONFIG,
2183 B_TST_CONFIG);
2184 } else if (test_bit(B_ASE0_BRST, &motg->tmouts)) {
2185 pr_debug("b_ase0_brst_tmout\n");
2186 pr_info("B HNP fail:No response from A device\n");
2187 msm_otg_start_host(otg, 0);
2188 msm_otg_reset(otg);
2189 otg->host->is_b_host = 0;
2190 clear_bit(B_ASE0_BRST, &motg->tmouts);
2191 clear_bit(A_BUS_SUSPEND, &motg->inputs);
2192 clear_bit(B_BUS_REQ, &motg->inputs);
2193 otg_send_event(OTG_EVENT_HNP_FAILED);
2194 otg->state = OTG_STATE_B_IDLE;
2195 work = 1;
2196 } else if (test_bit(ID_C, &motg->inputs)) {
2197 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2198 }
2199 break;
2200 case OTG_STATE_B_HOST:
2201 if (!test_bit(B_BUS_REQ, &motg->inputs) ||
2202 !test_bit(A_CONN, &motg->inputs) ||
2203 !test_bit(B_SESS_VLD, &motg->inputs)) {
2204 pr_debug("!b_bus_req || !a_conn || !b_sess_vld\n");
2205 clear_bit(A_CONN, &motg->inputs);
2206 clear_bit(B_BUS_REQ, &motg->inputs);
2207 msm_otg_start_host(otg, 0);
2208 otg->host->is_b_host = 0;
2209 otg->state = OTG_STATE_B_IDLE;
2210 msm_otg_reset(otg);
2211 work = 1;
2212 } else if (test_bit(ID_C, &motg->inputs)) {
2213 msm_otg_notify_charger(motg, IDEV_ACA_CHG_MAX);
2214 }
2215 break;
2216 case OTG_STATE_A_IDLE:
2217 otg->default_a = 1;
2218 if (test_bit(ID, &motg->inputs) &&
2219 !test_bit(ID_A, &motg->inputs)) {
2220 pr_debug("id && !id_a\n");
2221 otg->default_a = 0;
2222 clear_bit(A_BUS_DROP, &motg->inputs);
2223 otg->state = OTG_STATE_B_IDLE;
2224 del_timer_sync(&motg->id_timer);
2225 msm_otg_link_reset(motg);
2226 msm_chg_enable_aca_intr(motg);
2227 msm_otg_notify_charger(motg, 0);
2228 work = 1;
2229 } else if (!test_bit(A_BUS_DROP, &motg->inputs) &&
2230 (test_bit(A_SRP_DET, &motg->inputs) ||
2231 test_bit(A_BUS_REQ, &motg->inputs))) {
2232 pr_debug("!a_bus_drop && (a_srp_det || a_bus_req)\n");
2233
2234 clear_bit(A_SRP_DET, &motg->inputs);
2235 /* Disable SRP detection */
2236 writel_relaxed((readl_relaxed(USB_OTGSC) &
2237 ~OTGSC_INTSTS_MASK) &
2238 ~OTGSC_DPIE, USB_OTGSC);
2239
2240 otg->state = OTG_STATE_A_WAIT_VRISE;
2241 /* VBUS should not be supplied before end of SRP pulse
2242 * generated by PET, if not complaince test fail.
2243 */
2244 usleep_range(10000, 12000);
2245 /* ACA: ID_A: Stop charging untill enumeration */
2246 if (test_bit(ID_A, &motg->inputs))
2247 msm_otg_notify_charger(motg, 0);
2248 else
2249 msm_hsusb_vbus_power(motg, 1);
2250 msm_otg_start_timer(motg, TA_WAIT_VRISE, A_WAIT_VRISE);
2251 } else {
2252 pr_debug("No session requested\n");
2253 clear_bit(A_BUS_DROP, &motg->inputs);
2254 if (test_bit(ID_A, &motg->inputs)) {
2255 msm_otg_notify_charger(motg,
2256 IDEV_ACA_CHG_MAX);
2257 } else if (!test_bit(ID, &motg->inputs)) {
2258 msm_otg_notify_charger(motg, 0);
2259 /*
2260 * A-device is not providing power on VBUS.
2261 * Enable SRP detection.
2262 */
2263 writel_relaxed(0x13, USB_USBMODE);
2264 writel_relaxed((readl_relaxed(USB_OTGSC) &
2265 ~OTGSC_INTSTS_MASK) |
2266 OTGSC_DPIE, USB_OTGSC);
2267 mb();
2268 }
2269 }
2270 break;
2271 case OTG_STATE_A_WAIT_VRISE:
2272 if ((test_bit(ID, &motg->inputs) &&
2273 !test_bit(ID_A, &motg->inputs)) ||
2274 test_bit(A_BUS_DROP, &motg->inputs) ||
2275 test_bit(A_WAIT_VRISE, &motg->tmouts)) {
2276 pr_debug("id || a_bus_drop || a_wait_vrise_tmout\n");
2277 clear_bit(A_BUS_REQ, &motg->inputs);
2278 msm_otg_del_timer(motg);
2279 msm_hsusb_vbus_power(motg, 0);
2280 otg->state = OTG_STATE_A_WAIT_VFALL;
2281 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2282 } else if (test_bit(A_VBUS_VLD, &motg->inputs)) {
2283 pr_debug("a_vbus_vld\n");
2284 otg->state = OTG_STATE_A_WAIT_BCON;
2285 if (TA_WAIT_BCON > 0)
2286 msm_otg_start_timer(motg, TA_WAIT_BCON,
2287 A_WAIT_BCON);
2288 msm_otg_start_host(otg, 1);
2289 msm_chg_enable_aca_det(motg);
2290 msm_chg_disable_aca_intr(motg);
2291 mod_timer(&motg->id_timer, ID_TIMER_INITIAL_FREQ);
2292 if (msm_chg_check_aca_intr(motg))
2293 work = 1;
2294 }
2295 break;
2296 case OTG_STATE_A_WAIT_BCON:
2297 if ((test_bit(ID, &motg->inputs) &&
2298 !test_bit(ID_A, &motg->inputs)) ||
2299 test_bit(A_BUS_DROP, &motg->inputs) ||
2300 test_bit(A_WAIT_BCON, &motg->tmouts)) {
2301 pr_debug("(id && id_a/b/c) || a_bus_drop ||"
2302 "a_wait_bcon_tmout\n");
2303 if (test_bit(A_WAIT_BCON, &motg->tmouts)) {
2304 pr_info("Device No Response\n");
2305 otg_send_event(OTG_EVENT_DEV_CONN_TMOUT);
2306 }
2307 msm_otg_del_timer(motg);
2308 clear_bit(A_BUS_REQ, &motg->inputs);
2309 clear_bit(B_CONN, &motg->inputs);
2310 msm_otg_start_host(otg, 0);
2311 /*
2312 * ACA: ID_A with NO accessory, just the A plug is
2313 * attached to ACA: Use IDCHG_MAX for charging
2314 */
2315 if (test_bit(ID_A, &motg->inputs))
2316 msm_otg_notify_charger(motg, IDEV_CHG_MIN);
2317 else
2318 msm_hsusb_vbus_power(motg, 0);
2319 otg->state = OTG_STATE_A_WAIT_VFALL;
2320 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2321 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2322 pr_debug("!a_vbus_vld\n");
2323 clear_bit(B_CONN, &motg->inputs);
2324 msm_otg_del_timer(motg);
2325 msm_otg_start_host(otg, 0);
2326 otg->state = OTG_STATE_A_VBUS_ERR;
2327 msm_otg_reset(otg);
2328 } else if (test_bit(ID_A, &motg->inputs)) {
2329 msm_hsusb_vbus_power(motg, 0);
2330 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2331 /*
2332 * If TA_WAIT_BCON is infinite, we don;t
2333 * turn off VBUS. Enter low power mode.
2334 */
2335 if (TA_WAIT_BCON < 0)
2336 pm_runtime_put_sync(otg->dev);
2337 } else if (!test_bit(ID, &motg->inputs)) {
2338 msm_hsusb_vbus_power(motg, 1);
2339 }
2340 break;
2341 case OTG_STATE_A_HOST:
2342 if ((test_bit(ID, &motg->inputs) &&
2343 !test_bit(ID_A, &motg->inputs)) ||
2344 test_bit(A_BUS_DROP, &motg->inputs)) {
2345 pr_debug("id_a/b/c || a_bus_drop\n");
2346 clear_bit(B_CONN, &motg->inputs);
2347 clear_bit(A_BUS_REQ, &motg->inputs);
2348 msm_otg_del_timer(motg);
2349 otg->state = OTG_STATE_A_WAIT_VFALL;
2350 msm_otg_start_host(otg, 0);
2351 if (!test_bit(ID_A, &motg->inputs))
2352 msm_hsusb_vbus_power(motg, 0);
2353 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2354 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2355 pr_debug("!a_vbus_vld\n");
2356 clear_bit(B_CONN, &motg->inputs);
2357 msm_otg_del_timer(motg);
2358 otg->state = OTG_STATE_A_VBUS_ERR;
2359 msm_otg_start_host(otg, 0);
2360 msm_otg_reset(otg);
2361 } else if (!test_bit(A_BUS_REQ, &motg->inputs)) {
2362 /*
2363 * a_bus_req is de-asserted when root hub is
2364 * suspended or HNP is in progress.
2365 */
2366 pr_debug("!a_bus_req\n");
2367 msm_otg_del_timer(motg);
2368 otg->state = OTG_STATE_A_SUSPEND;
2369 if (otg->host->b_hnp_enable)
2370 msm_otg_start_timer(motg, TA_AIDL_BDIS,
2371 A_AIDL_BDIS);
2372 else
2373 pm_runtime_put_sync(otg->dev);
2374 } else if (!test_bit(B_CONN, &motg->inputs)) {
2375 pr_debug("!b_conn\n");
2376 msm_otg_del_timer(motg);
2377 otg->state = OTG_STATE_A_WAIT_BCON;
2378 if (TA_WAIT_BCON > 0)
2379 msm_otg_start_timer(motg, TA_WAIT_BCON,
2380 A_WAIT_BCON);
2381 if (msm_chg_check_aca_intr(motg))
2382 work = 1;
2383 } else if (test_bit(ID_A, &motg->inputs)) {
2384 msm_otg_del_timer(motg);
2385 msm_hsusb_vbus_power(motg, 0);
2386 if (motg->chg_type == USB_ACA_DOCK_CHARGER)
2387 msm_otg_notify_charger(motg,
2388 IDEV_ACA_CHG_MAX);
2389 else
2390 msm_otg_notify_charger(motg,
2391 IDEV_CHG_MIN - motg->mA_port);
2392 } else if (!test_bit(ID, &motg->inputs)) {
2393 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2394 motg->chg_type = USB_INVALID_CHARGER;
2395 msm_otg_notify_charger(motg, 0);
2396 msm_hsusb_vbus_power(motg, 1);
2397 }
2398 break;
2399 case OTG_STATE_A_SUSPEND:
2400 if ((test_bit(ID, &motg->inputs) &&
2401 !test_bit(ID_A, &motg->inputs)) ||
2402 test_bit(A_BUS_DROP, &motg->inputs) ||
2403 test_bit(A_AIDL_BDIS, &motg->tmouts)) {
2404 pr_debug("id_a/b/c || a_bus_drop ||"
2405 "a_aidl_bdis_tmout\n");
2406 msm_otg_del_timer(motg);
2407 clear_bit(B_CONN, &motg->inputs);
2408 otg->state = OTG_STATE_A_WAIT_VFALL;
2409 msm_otg_start_host(otg, 0);
2410 msm_otg_reset(otg);
2411 if (!test_bit(ID_A, &motg->inputs))
2412 msm_hsusb_vbus_power(motg, 0);
2413 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2414 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2415 pr_debug("!a_vbus_vld\n");
2416 msm_otg_del_timer(motg);
2417 clear_bit(B_CONN, &motg->inputs);
2418 otg->state = OTG_STATE_A_VBUS_ERR;
2419 msm_otg_start_host(otg, 0);
2420 msm_otg_reset(otg);
2421 } else if (!test_bit(B_CONN, &motg->inputs) &&
2422 otg->host->b_hnp_enable) {
2423 pr_debug("!b_conn && b_hnp_enable");
2424 otg->state = OTG_STATE_A_PERIPHERAL;
2425 msm_otg_host_hnp_enable(otg, 1);
2426 otg->gadget->is_a_peripheral = 1;
2427 msm_otg_start_peripheral(otg, 1);
2428 } else if (!test_bit(B_CONN, &motg->inputs) &&
2429 !otg->host->b_hnp_enable) {
2430 pr_debug("!b_conn && !b_hnp_enable");
2431 /*
2432 * bus request is dropped during suspend.
2433 * acquire again for next device.
2434 */
2435 set_bit(A_BUS_REQ, &motg->inputs);
2436 otg->state = OTG_STATE_A_WAIT_BCON;
2437 if (TA_WAIT_BCON > 0)
2438 msm_otg_start_timer(motg, TA_WAIT_BCON,
2439 A_WAIT_BCON);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002440 } else if (test_bit(ID_A, &motg->inputs)) {
Mayank Ranae3926882011-12-26 09:47:54 +05302441 msm_hsusb_vbus_power(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002442 msm_otg_notify_charger(motg,
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302443 IDEV_CHG_MIN - motg->mA_port);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002444 } else if (!test_bit(ID, &motg->inputs)) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002445 msm_otg_notify_charger(motg, 0);
Mayank Ranae3926882011-12-26 09:47:54 +05302446 msm_hsusb_vbus_power(motg, 1);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302447 }
2448 break;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302449 case OTG_STATE_A_PERIPHERAL:
2450 if ((test_bit(ID, &motg->inputs) &&
2451 !test_bit(ID_A, &motg->inputs)) ||
2452 test_bit(A_BUS_DROP, &motg->inputs)) {
2453 pr_debug("id _f/b/c || a_bus_drop\n");
2454 /* Clear BIDL_ADIS timer */
2455 msm_otg_del_timer(motg);
2456 otg->state = OTG_STATE_A_WAIT_VFALL;
2457 msm_otg_start_peripheral(otg, 0);
2458 otg->gadget->is_a_peripheral = 0;
2459 msm_otg_start_host(otg, 0);
2460 msm_otg_reset(otg);
2461 if (!test_bit(ID_A, &motg->inputs))
2462 msm_hsusb_vbus_power(motg, 0);
2463 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2464 } else if (!test_bit(A_VBUS_VLD, &motg->inputs)) {
2465 pr_debug("!a_vbus_vld\n");
2466 /* Clear BIDL_ADIS timer */
2467 msm_otg_del_timer(motg);
2468 otg->state = OTG_STATE_A_VBUS_ERR;
2469 msm_otg_start_peripheral(otg, 0);
2470 otg->gadget->is_a_peripheral = 0;
2471 msm_otg_start_host(otg, 0);
2472 } else if (test_bit(A_BIDL_ADIS, &motg->tmouts)) {
2473 pr_debug("a_bidl_adis_tmout\n");
2474 msm_otg_start_peripheral(otg, 0);
2475 otg->gadget->is_a_peripheral = 0;
2476 otg->state = OTG_STATE_A_WAIT_BCON;
2477 set_bit(A_BUS_REQ, &motg->inputs);
2478 msm_otg_host_hnp_enable(otg, 0);
2479 if (TA_WAIT_BCON > 0)
2480 msm_otg_start_timer(motg, TA_WAIT_BCON,
2481 A_WAIT_BCON);
2482 } else if (test_bit(ID_A, &motg->inputs)) {
2483 msm_hsusb_vbus_power(motg, 0);
2484 msm_otg_notify_charger(motg,
2485 IDEV_CHG_MIN - motg->mA_port);
2486 } else if (!test_bit(ID, &motg->inputs)) {
2487 msm_otg_notify_charger(motg, 0);
2488 msm_hsusb_vbus_power(motg, 1);
2489 }
2490 break;
2491 case OTG_STATE_A_WAIT_VFALL:
2492 if (test_bit(A_WAIT_VFALL, &motg->tmouts)) {
2493 clear_bit(A_VBUS_VLD, &motg->inputs);
2494 otg->state = OTG_STATE_A_IDLE;
2495 work = 1;
2496 }
2497 break;
2498 case OTG_STATE_A_VBUS_ERR:
2499 if ((test_bit(ID, &motg->inputs) &&
2500 !test_bit(ID_A, &motg->inputs)) ||
2501 test_bit(A_BUS_DROP, &motg->inputs) ||
2502 test_bit(A_CLR_ERR, &motg->inputs)) {
2503 otg->state = OTG_STATE_A_WAIT_VFALL;
2504 if (!test_bit(ID_A, &motg->inputs))
2505 msm_hsusb_vbus_power(motg, 0);
2506 msm_otg_start_timer(motg, TA_WAIT_VFALL, A_WAIT_VFALL);
2507 motg->chg_state = USB_CHG_STATE_UNDEFINED;
2508 motg->chg_type = USB_INVALID_CHARGER;
2509 msm_otg_notify_charger(motg, 0);
2510 }
2511 break;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302512 default:
2513 break;
2514 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302515 if (work)
2516 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302517}
2518
2519static irqreturn_t msm_otg_irq(int irq, void *data)
2520{
2521 struct msm_otg *motg = data;
2522 struct otg_transceiver *otg = &motg->otg;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302523 u32 otgsc = 0, usbsts, pc;
2524 bool work = 0;
2525 irqreturn_t ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302526
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302527 if (atomic_read(&motg->in_lpm)) {
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302528 pr_debug("OTG IRQ: in LPM\n");
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302529 disable_irq_nosync(irq);
2530 motg->async_int = 1;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302531 pm_request_resume(otg->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05302532 return IRQ_HANDLED;
2533 }
2534
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002535 usbsts = readl(USB_USBSTS);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302536 otgsc = readl(USB_OTGSC);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302537
2538 if (!(otgsc & OTG_OTGSTS_MASK) && !(usbsts & OTG_USBSTS_MASK))
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302539 return IRQ_NONE;
2540
2541 if ((otgsc & OTGSC_IDIS) && (otgsc & OTGSC_IDIE)) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302542 if (otgsc & OTGSC_ID) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302543 pr_debug("Id set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302544 set_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302545 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302546 pr_debug("Id clear\n");
2547 /*
2548 * Assert a_bus_req to supply power on
2549 * VBUS when Micro/Mini-A cable is connected
2550 * with out user intervention.
2551 */
2552 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302553 clear_bit(ID, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302554 msm_chg_enable_aca_det(motg);
2555 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302556 writel_relaxed(otgsc, USB_OTGSC);
2557 work = 1;
2558 } else if (otgsc & OTGSC_DPIS) {
2559 pr_debug("DPIS detected\n");
2560 writel_relaxed(otgsc, USB_OTGSC);
2561 set_bit(A_SRP_DET, &motg->inputs);
2562 set_bit(A_BUS_REQ, &motg->inputs);
2563 work = 1;
2564 } else if (otgsc & OTGSC_BSVIS) {
2565 writel_relaxed(otgsc, USB_OTGSC);
2566 /*
2567 * BSV interrupt comes when operating as an A-device
2568 * (VBUS on/off).
2569 * But, handle BSV when charger is removed from ACA in ID_A
2570 */
2571 if ((otg->state >= OTG_STATE_A_IDLE) &&
2572 !test_bit(ID_A, &motg->inputs))
2573 return IRQ_HANDLED;
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302574 if (otgsc & OTGSC_BSV) {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302575 pr_debug("BSV set\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302576 set_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302577 } else {
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302578 pr_debug("BSV clear\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302579 clear_bit(B_SESS_VLD, &motg->inputs);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302580 msm_chg_check_aca_intr(motg);
2581 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302582 work = 1;
2583 } else if (usbsts & STS_PCI) {
2584 pc = readl_relaxed(USB_PORTSC);
2585 pr_debug("portsc = %x\n", pc);
2586 ret = IRQ_NONE;
2587 /*
2588 * HCD Acks PCI interrupt. We use this to switch
2589 * between different OTG states.
2590 */
2591 work = 1;
2592 switch (otg->state) {
2593 case OTG_STATE_A_SUSPEND:
2594 if (otg->host->b_hnp_enable && (pc & PORTSC_CSC) &&
2595 !(pc & PORTSC_CCS)) {
2596 pr_debug("B_CONN clear\n");
2597 clear_bit(B_CONN, &motg->inputs);
2598 msm_otg_del_timer(motg);
2599 }
2600 break;
2601 case OTG_STATE_A_PERIPHERAL:
2602 /*
2603 * A-peripheral observed activity on bus.
2604 * clear A_BIDL_ADIS timer.
2605 */
2606 msm_otg_del_timer(motg);
2607 work = 0;
2608 break;
2609 case OTG_STATE_B_WAIT_ACON:
2610 if ((pc & PORTSC_CSC) && (pc & PORTSC_CCS)) {
2611 pr_debug("A_CONN set\n");
2612 set_bit(A_CONN, &motg->inputs);
2613 /* Clear ASE0_BRST timer */
2614 msm_otg_del_timer(motg);
2615 }
2616 break;
2617 case OTG_STATE_B_HOST:
2618 if ((pc & PORTSC_CSC) && !(pc & PORTSC_CCS)) {
2619 pr_debug("A_CONN clear\n");
2620 clear_bit(A_CONN, &motg->inputs);
2621 msm_otg_del_timer(motg);
2622 }
2623 break;
2624 case OTG_STATE_A_WAIT_BCON:
2625 if (TA_WAIT_BCON < 0)
2626 set_bit(A_BUS_REQ, &motg->inputs);
2627 default:
2628 work = 0;
2629 break;
2630 }
2631 } else if (usbsts & STS_URI) {
2632 ret = IRQ_NONE;
2633 switch (otg->state) {
2634 case OTG_STATE_A_PERIPHERAL:
2635 /*
2636 * A-peripheral observed activity on bus.
2637 * clear A_BIDL_ADIS timer.
2638 */
2639 msm_otg_del_timer(motg);
2640 work = 0;
2641 break;
2642 default:
2643 work = 0;
2644 break;
2645 }
2646 } else if (usbsts & STS_SLI) {
2647 ret = IRQ_NONE;
2648 work = 0;
2649 switch (otg->state) {
2650 case OTG_STATE_B_PERIPHERAL:
2651 if (otg->gadget->b_hnp_enable) {
2652 set_bit(A_BUS_SUSPEND, &motg->inputs);
2653 set_bit(B_BUS_REQ, &motg->inputs);
2654 work = 1;
2655 }
2656 break;
2657 case OTG_STATE_A_PERIPHERAL:
2658 msm_otg_start_timer(motg, TA_BIDL_ADIS,
2659 A_BIDL_ADIS);
2660 break;
2661 default:
2662 break;
2663 }
2664 } else if ((usbsts & PHY_ALT_INT)) {
2665 writel_relaxed(PHY_ALT_INT, USB_USBSTS);
2666 if (msm_chg_check_aca_intr(motg))
2667 work = 1;
2668 ret = IRQ_HANDLED;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302669 }
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302670 if (work)
2671 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302672
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302673 return ret;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002674}
2675
2676static void msm_otg_set_vbus_state(int online)
2677{
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302678 static bool init;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002679 struct msm_otg *motg = the_msm_otg;
2680
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302681 if (online) {
2682 pr_debug("PMIC: BSV set\n");
2683 set_bit(B_SESS_VLD, &motg->inputs);
2684 } else {
2685 pr_debug("PMIC: BSV clear\n");
2686 clear_bit(B_SESS_VLD, &motg->inputs);
2687 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002688
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302689 if (!init) {
2690 init = true;
2691 complete(&pmic_vbus_init);
2692 pr_debug("PMIC: BSV init complete\n");
2693 return;
2694 }
2695
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302696 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002697}
2698
2699static irqreturn_t msm_pmic_id_irq(int irq, void *data)
2700{
2701 struct msm_otg *motg = data;
2702
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302703 if (aca_id_turned_on)
2704 return IRQ_HANDLED;
2705
2706 if (irq_read_line(motg->pdata->pmic_id_irq)) {
2707 pr_debug("PMIC: ID set\n");
2708 set_bit(ID, &motg->inputs);
2709 } else {
2710 pr_debug("PMIC: ID clear\n");
2711 clear_bit(ID, &motg->inputs);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302712 set_bit(A_BUS_REQ, &motg->inputs);
Pavankumar Kondeti4960f312011-12-06 15:46:14 +05302713 }
2714
2715 if (motg->otg.state != OTG_STATE_UNDEFINED)
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302716 queue_work(system_nrt_wq, &motg->sm_work);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002717
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302718 return IRQ_HANDLED;
2719}
2720
2721static int msm_otg_mode_show(struct seq_file *s, void *unused)
2722{
2723 struct msm_otg *motg = s->private;
2724 struct otg_transceiver *otg = &motg->otg;
2725
2726 switch (otg->state) {
2727 case OTG_STATE_A_HOST:
2728 seq_printf(s, "host\n");
2729 break;
2730 case OTG_STATE_B_PERIPHERAL:
2731 seq_printf(s, "peripheral\n");
2732 break;
2733 default:
2734 seq_printf(s, "none\n");
2735 break;
2736 }
2737
2738 return 0;
2739}
2740
2741static int msm_otg_mode_open(struct inode *inode, struct file *file)
2742{
2743 return single_open(file, msm_otg_mode_show, inode->i_private);
2744}
2745
2746static ssize_t msm_otg_mode_write(struct file *file, const char __user *ubuf,
2747 size_t count, loff_t *ppos)
2748{
Pavankumar Kondetie2904ee2011-02-15 09:42:35 +05302749 struct seq_file *s = file->private_data;
2750 struct msm_otg *motg = s->private;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302751 char buf[16];
2752 struct otg_transceiver *otg = &motg->otg;
2753 int status = count;
2754 enum usb_mode_type req_mode;
2755
2756 memset(buf, 0x00, sizeof(buf));
2757
2758 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count))) {
2759 status = -EFAULT;
2760 goto out;
2761 }
2762
2763 if (!strncmp(buf, "host", 4)) {
2764 req_mode = USB_HOST;
2765 } else if (!strncmp(buf, "peripheral", 10)) {
2766 req_mode = USB_PERIPHERAL;
2767 } else if (!strncmp(buf, "none", 4)) {
2768 req_mode = USB_NONE;
2769 } else {
2770 status = -EINVAL;
2771 goto out;
2772 }
2773
2774 switch (req_mode) {
2775 case USB_NONE:
2776 switch (otg->state) {
2777 case OTG_STATE_A_HOST:
2778 case OTG_STATE_B_PERIPHERAL:
2779 set_bit(ID, &motg->inputs);
2780 clear_bit(B_SESS_VLD, &motg->inputs);
2781 break;
2782 default:
2783 goto out;
2784 }
2785 break;
2786 case USB_PERIPHERAL:
2787 switch (otg->state) {
2788 case OTG_STATE_B_IDLE:
2789 case OTG_STATE_A_HOST:
2790 set_bit(ID, &motg->inputs);
2791 set_bit(B_SESS_VLD, &motg->inputs);
2792 break;
2793 default:
2794 goto out;
2795 }
2796 break;
2797 case USB_HOST:
2798 switch (otg->state) {
2799 case OTG_STATE_B_IDLE:
2800 case OTG_STATE_B_PERIPHERAL:
2801 clear_bit(ID, &motg->inputs);
2802 break;
2803 default:
2804 goto out;
2805 }
2806 break;
2807 default:
2808 goto out;
2809 }
2810
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05302811 pm_runtime_resume(otg->dev);
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05302812 queue_work(system_nrt_wq, &motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302813out:
2814 return status;
2815}
2816
2817const struct file_operations msm_otg_mode_fops = {
2818 .open = msm_otg_mode_open,
2819 .read = seq_read,
2820 .write = msm_otg_mode_write,
2821 .llseek = seq_lseek,
2822 .release = single_release,
2823};
2824
Chiranjeevi Velempatif9a11542012-03-28 18:18:34 +05302825static int msm_otg_show_otg_state(struct seq_file *s, void *unused)
2826{
2827 struct msm_otg *motg = s->private;
2828 struct otg_transceiver *otg = &motg->otg;
2829
2830 seq_printf(s, "%s\n", otg_state_string(otg->state));
2831 return 0;
2832}
2833
2834static int msm_otg_otg_state_open(struct inode *inode, struct file *file)
2835{
2836 return single_open(file, msm_otg_show_otg_state, inode->i_private);
2837}
2838
2839const struct file_operations msm_otg_state_fops = {
2840 .open = msm_otg_otg_state_open,
2841 .read = seq_read,
2842 .llseek = seq_lseek,
2843 .release = single_release,
2844};
2845
Anji jonnalad270e2d2011-08-09 11:28:32 +05302846static int msm_otg_show_chg_type(struct seq_file *s, void *unused)
2847{
2848 struct msm_otg *motg = s->private;
2849
Pavankumar Kondeti9ef69cb2011-12-12 14:18:22 +05302850 seq_printf(s, "%s\n", chg_to_string(motg->chg_type));
Anji jonnalad270e2d2011-08-09 11:28:32 +05302851 return 0;
2852}
2853
2854static int msm_otg_chg_open(struct inode *inode, struct file *file)
2855{
2856 return single_open(file, msm_otg_show_chg_type, inode->i_private);
2857}
2858
2859const struct file_operations msm_otg_chg_fops = {
2860 .open = msm_otg_chg_open,
2861 .read = seq_read,
2862 .llseek = seq_lseek,
2863 .release = single_release,
2864};
2865
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302866static int msm_otg_aca_show(struct seq_file *s, void *unused)
2867{
2868 if (debug_aca_enabled)
2869 seq_printf(s, "enabled\n");
2870 else
2871 seq_printf(s, "disabled\n");
2872
2873 return 0;
2874}
2875
2876static int msm_otg_aca_open(struct inode *inode, struct file *file)
2877{
2878 return single_open(file, msm_otg_aca_show, inode->i_private);
2879}
2880
2881static ssize_t msm_otg_aca_write(struct file *file, const char __user *ubuf,
2882 size_t count, loff_t *ppos)
2883{
2884 char buf[8];
2885
2886 memset(buf, 0x00, sizeof(buf));
2887
2888 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2889 return -EFAULT;
2890
2891 if (!strncmp(buf, "enable", 6))
2892 debug_aca_enabled = true;
2893 else
2894 debug_aca_enabled = false;
2895
2896 return count;
2897}
2898
2899const struct file_operations msm_otg_aca_fops = {
2900 .open = msm_otg_aca_open,
2901 .read = seq_read,
2902 .write = msm_otg_aca_write,
2903 .llseek = seq_lseek,
2904 .release = single_release,
2905};
2906
Manu Gautam8bdcc592012-03-06 11:26:06 +05302907static int msm_otg_bus_show(struct seq_file *s, void *unused)
2908{
2909 if (debug_bus_voting_enabled)
2910 seq_printf(s, "enabled\n");
2911 else
2912 seq_printf(s, "disabled\n");
2913
2914 return 0;
2915}
2916
2917static int msm_otg_bus_open(struct inode *inode, struct file *file)
2918{
2919 return single_open(file, msm_otg_bus_show, inode->i_private);
2920}
2921
2922static ssize_t msm_otg_bus_write(struct file *file, const char __user *ubuf,
2923 size_t count, loff_t *ppos)
2924{
2925 char buf[8];
2926 int ret;
2927 struct seq_file *s = file->private_data;
2928 struct msm_otg *motg = s->private;
2929
2930 memset(buf, 0x00, sizeof(buf));
2931
2932 if (copy_from_user(&buf, ubuf, min_t(size_t, sizeof(buf) - 1, count)))
2933 return -EFAULT;
2934
2935 if (!strncmp(buf, "enable", 6)) {
2936 /* Do not vote here. Let OTG statemachine decide when to vote */
2937 debug_bus_voting_enabled = true;
2938 } else {
2939 debug_bus_voting_enabled = false;
2940 if (motg->bus_perf_client) {
2941 ret = msm_bus_scale_client_update_request(
2942 motg->bus_perf_client, 0);
2943 if (ret)
2944 dev_err(motg->otg.dev, "%s: Failed to devote "
2945 "for bus bw %d\n", __func__, ret);
2946 }
2947 }
2948
2949 return count;
2950}
2951
2952const struct file_operations msm_otg_bus_fops = {
2953 .open = msm_otg_bus_open,
2954 .read = seq_read,
2955 .write = msm_otg_bus_write,
2956 .llseek = seq_lseek,
2957 .release = single_release,
2958};
2959
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302960static struct dentry *msm_otg_dbg_root;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302961
2962static int msm_otg_debugfs_init(struct msm_otg *motg)
2963{
Manu Gautam8bdcc592012-03-06 11:26:06 +05302964 struct dentry *msm_otg_dentry;
Anji jonnalad270e2d2011-08-09 11:28:32 +05302965
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05302966 msm_otg_dbg_root = debugfs_create_dir("msm_otg", NULL);
2967
2968 if (!msm_otg_dbg_root || IS_ERR(msm_otg_dbg_root))
2969 return -ENODEV;
2970
Anji jonnalad270e2d2011-08-09 11:28:32 +05302971 if (motg->pdata->mode == USB_OTG &&
2972 motg->pdata->otg_control == OTG_USER_CONTROL) {
2973
Manu Gautam8bdcc592012-03-06 11:26:06 +05302974 msm_otg_dentry = debugfs_create_file("mode", S_IRUGO |
Anji jonnalad270e2d2011-08-09 11:28:32 +05302975 S_IWUSR, msm_otg_dbg_root, motg,
2976 &msm_otg_mode_fops);
2977
Manu Gautam8bdcc592012-03-06 11:26:06 +05302978 if (!msm_otg_dentry) {
Anji jonnalad270e2d2011-08-09 11:28:32 +05302979 debugfs_remove(msm_otg_dbg_root);
2980 msm_otg_dbg_root = NULL;
2981 return -ENODEV;
2982 }
2983 }
2984
Manu Gautam8bdcc592012-03-06 11:26:06 +05302985 msm_otg_dentry = debugfs_create_file("chg_type", S_IRUGO,
Anji jonnalad270e2d2011-08-09 11:28:32 +05302986 msm_otg_dbg_root, motg,
2987 &msm_otg_chg_fops);
2988
Manu Gautam8bdcc592012-03-06 11:26:06 +05302989 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302990 debugfs_remove_recursive(msm_otg_dbg_root);
2991 return -ENODEV;
2992 }
2993
Manu Gautam8bdcc592012-03-06 11:26:06 +05302994 msm_otg_dentry = debugfs_create_file("aca", S_IRUGO | S_IWUSR,
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302995 msm_otg_dbg_root, motg,
2996 &msm_otg_aca_fops);
2997
Manu Gautam8bdcc592012-03-06 11:26:06 +05302998 if (!msm_otg_dentry) {
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05302999 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303000 return -ENODEV;
3001 }
3002
Manu Gautam8bdcc592012-03-06 11:26:06 +05303003 msm_otg_dentry = debugfs_create_file("bus_voting", S_IRUGO | S_IWUSR,
3004 msm_otg_dbg_root, motg,
3005 &msm_otg_bus_fops);
3006
3007 if (!msm_otg_dentry) {
3008 debugfs_remove_recursive(msm_otg_dbg_root);
3009 return -ENODEV;
3010 }
Chiranjeevi Velempatif9a11542012-03-28 18:18:34 +05303011
3012 msm_otg_dentry = debugfs_create_file("otg_state", S_IRUGO,
3013 msm_otg_dbg_root, motg, &msm_otg_state_fops);
3014
3015 if (!msm_otg_dentry) {
3016 debugfs_remove_recursive(msm_otg_dbg_root);
3017 return -ENODEV;
3018 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303019 return 0;
3020}
3021
3022static void msm_otg_debugfs_cleanup(void)
3023{
Anji jonnalad270e2d2011-08-09 11:28:32 +05303024 debugfs_remove_recursive(msm_otg_dbg_root);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303025}
3026
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303027static u64 msm_otg_dma_mask = DMA_BIT_MASK(64);
3028static struct platform_device *msm_otg_add_pdev(
3029 struct platform_device *ofdev, const char *name)
3030{
3031 struct platform_device *pdev;
3032 const struct resource *res = ofdev->resource;
3033 unsigned int num = ofdev->num_resources;
3034 int retval;
3035
3036 pdev = platform_device_alloc(name, -1);
3037 if (!pdev) {
3038 retval = -ENOMEM;
3039 goto error;
3040 }
3041
3042 pdev->dev.coherent_dma_mask = DMA_BIT_MASK(32);
3043 pdev->dev.dma_mask = &msm_otg_dma_mask;
3044
3045 if (num) {
3046 retval = platform_device_add_resources(pdev, res, num);
3047 if (retval)
3048 goto error;
3049 }
3050
3051 retval = platform_device_add(pdev);
3052 if (retval)
3053 goto error;
3054
3055 return pdev;
3056
3057error:
3058 platform_device_put(pdev);
3059 return ERR_PTR(retval);
3060}
3061
3062static int msm_otg_setup_devices(struct platform_device *ofdev,
3063 enum usb_mode_type mode, bool init)
3064{
3065 const char *gadget_name = "msm_hsusb";
3066 const char *host_name = "msm_hsusb_host";
3067 static struct platform_device *gadget_pdev;
3068 static struct platform_device *host_pdev;
3069 int retval = 0;
3070
3071 if (!init) {
3072 if (gadget_pdev)
3073 platform_device_unregister(gadget_pdev);
3074 if (host_pdev)
3075 platform_device_unregister(host_pdev);
3076 return 0;
3077 }
3078
3079 switch (mode) {
3080 case USB_OTG:
3081 /* fall through */
3082 case USB_PERIPHERAL:
3083 gadget_pdev = msm_otg_add_pdev(ofdev, gadget_name);
3084 if (IS_ERR(gadget_pdev)) {
3085 retval = PTR_ERR(gadget_pdev);
3086 break;
3087 }
3088 if (mode == USB_PERIPHERAL)
3089 break;
3090 /* fall through */
3091 case USB_HOST:
3092 host_pdev = msm_otg_add_pdev(ofdev, host_name);
3093 if (IS_ERR(host_pdev)) {
3094 retval = PTR_ERR(host_pdev);
3095 if (mode == USB_OTG)
3096 platform_device_unregister(gadget_pdev);
3097 }
3098 break;
3099 default:
3100 break;
3101 }
3102
3103 return retval;
3104}
3105
3106struct msm_otg_platform_data *msm_otg_dt_to_pdata(struct platform_device *pdev)
3107{
3108 struct device_node *node = pdev->dev.of_node;
3109 struct msm_otg_platform_data *pdata;
3110 int len = 0;
3111
3112 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
3113 if (!pdata) {
3114 pr_err("unable to allocate platform data\n");
3115 return NULL;
3116 }
3117 of_get_property(node, "qcom,hsusb-otg-phy-init-seq", &len);
3118 if (len) {
3119 pdata->phy_init_seq = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
3120 if (!pdata->phy_init_seq)
3121 return NULL;
3122 of_property_read_u32_array(node, "qcom,hsusb-otg-phy-init-seq",
3123 pdata->phy_init_seq,
3124 len/sizeof(*pdata->phy_init_seq));
3125 }
3126 of_property_read_u32(node, "qcom,hsusb-otg-power-budget",
3127 &pdata->power_budget);
3128 of_property_read_u32(node, "qcom,hsusb-otg-mode",
3129 &pdata->mode);
3130 of_property_read_u32(node, "qcom,hsusb-otg-otg-control",
3131 &pdata->otg_control);
3132 of_property_read_u32(node, "qcom,hsusb-otg-default-mode",
3133 &pdata->default_mode);
3134 of_property_read_u32(node, "qcom,hsusb-otg-phy-type",
3135 &pdata->phy_type);
3136 of_property_read_u32(node, "qcom,hsusb-otg-pmic-id-irq",
3137 &pdata->pmic_id_irq);
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303138 return pdata;
3139}
3140
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303141static int __init msm_otg_probe(struct platform_device *pdev)
3142{
3143 int ret = 0;
3144 struct resource *res;
3145 struct msm_otg *motg;
3146 struct otg_transceiver *otg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303147 struct msm_otg_platform_data *pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303148
3149 dev_info(&pdev->dev, "msm_otg probe\n");
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303150
3151 if (pdev->dev.of_node) {
3152 dev_dbg(&pdev->dev, "device tree enabled\n");
3153 pdata = msm_otg_dt_to_pdata(pdev);
3154 if (!pdata)
3155 return -ENOMEM;
3156 ret = msm_otg_setup_devices(pdev, pdata->mode, true);
3157 if (ret) {
3158 dev_err(&pdev->dev, "devices setup failed\n");
3159 return ret;
3160 }
3161 } else if (!pdev->dev.platform_data) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303162 dev_err(&pdev->dev, "No platform data given. Bailing out\n");
3163 return -ENODEV;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303164 } else {
3165 pdata = pdev->dev.platform_data;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303166 }
3167
3168 motg = kzalloc(sizeof(struct msm_otg), GFP_KERNEL);
3169 if (!motg) {
3170 dev_err(&pdev->dev, "unable to allocate msm_otg\n");
3171 return -ENOMEM;
3172 }
3173
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003174 the_msm_otg = motg;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303175 motg->pdata = pdata;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303176 otg = &motg->otg;
3177 otg->dev = &pdev->dev;
3178
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303179 /*
3180 * ACA ID_GND threshold range is overlapped with OTG ID_FLOAT. Hence
3181 * PHY treat ACA ID_GND as float and no interrupt is generated. But
3182 * PMIC can detect ACA ID_GND and generate an interrupt.
3183 */
3184 if (aca_enabled() && motg->pdata->otg_control != OTG_PMIC_CONTROL) {
3185 dev_err(&pdev->dev, "ACA can not be enabled without PMIC\n");
3186 ret = -EINVAL;
3187 goto free_motg;
3188 }
3189
Ofir Cohen4da266f2012-01-03 10:19:29 +02003190 /* initialize reset counter */
3191 motg->reset_counter = 0;
3192
Amit Blay02eff132011-09-21 16:46:24 +03003193 /* Some targets don't support PHY clock. */
Manu Gautam5143b252012-01-05 19:25:23 -08003194 motg->phy_reset_clk = clk_get(&pdev->dev, "phy_clk");
Amit Blay02eff132011-09-21 16:46:24 +03003195 if (IS_ERR(motg->phy_reset_clk))
Manu Gautam5143b252012-01-05 19:25:23 -08003196 dev_err(&pdev->dev, "failed to get phy_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303197
Manu Gautam5143b252012-01-05 19:25:23 -08003198 motg->clk = clk_get(&pdev->dev, "alt_core_clk");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303199 if (IS_ERR(motg->clk)) {
Manu Gautam5143b252012-01-05 19:25:23 -08003200 dev_err(&pdev->dev, "failed to get alt_core_clk\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303201 ret = PTR_ERR(motg->clk);
3202 goto put_phy_reset_clk;
3203 }
Anji jonnala0f73cac2011-05-04 10:19:46 +05303204 clk_set_rate(motg->clk, 60000000);
3205
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303206 /* pm qos request to prevent apps idle power collapse */
3207 if (motg->pdata->swfi_latency)
3208 pm_qos_add_request(&motg->pm_qos_req_dma,
3209 PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Manu Gautam5143b252012-01-05 19:25:23 -08003210
Anji jonnala0f73cac2011-05-04 10:19:46 +05303211 /*
Manu Gautam5143b252012-01-05 19:25:23 -08003212 * USB Core is running its protocol engine based on CORE CLK,
Anji jonnala0f73cac2011-05-04 10:19:46 +05303213 * CORE CLK must be running at >55Mhz for correct HSUSB
3214 * operation and USB core cannot tolerate frequency changes on
3215 * CORE CLK. For such USB cores, vote for maximum clk frequency
3216 * on pclk source
3217 */
Manu Gautam5143b252012-01-05 19:25:23 -08003218 motg->core_clk = clk_get(&pdev->dev, "core_clk");
3219 if (IS_ERR(motg->core_clk)) {
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303220 motg->core_clk = NULL;
Manu Gautam5143b252012-01-05 19:25:23 -08003221 dev_err(&pdev->dev, "failed to get core_clk\n");
3222 ret = PTR_ERR(motg->clk);
3223 goto put_clk;
3224 }
3225 clk_set_rate(motg->core_clk, INT_MAX);
3226
3227 motg->pclk = clk_get(&pdev->dev, "iface_clk");
3228 if (IS_ERR(motg->pclk)) {
3229 dev_err(&pdev->dev, "failed to get iface_clk\n");
3230 ret = PTR_ERR(motg->pclk);
3231 goto put_core_clk;
3232 }
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303233
3234 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3235 if (!res) {
3236 dev_err(&pdev->dev, "failed to get platform resource mem\n");
3237 ret = -ENODEV;
Manu Gautam5143b252012-01-05 19:25:23 -08003238 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303239 }
3240
3241 motg->regs = ioremap(res->start, resource_size(res));
3242 if (!motg->regs) {
3243 dev_err(&pdev->dev, "ioremap failed\n");
3244 ret = -ENOMEM;
Manu Gautam5143b252012-01-05 19:25:23 -08003245 goto put_pclk;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303246 }
3247 dev_info(&pdev->dev, "OTG regs = %p\n", motg->regs);
3248
3249 motg->irq = platform_get_irq(pdev, 0);
3250 if (!motg->irq) {
3251 dev_err(&pdev->dev, "platform_get_irq failed\n");
3252 ret = -ENODEV;
3253 goto free_regs;
3254 }
3255
Stephen Boyd7dd22662012-01-26 16:09:31 -08003256 motg->xo_handle = clk_get(&pdev->dev, "xo");
Anji jonnala7da3f262011-12-02 17:22:14 -08003257 if (IS_ERR(motg->xo_handle)) {
3258 dev_err(&pdev->dev, "%s not able to get the handle "
3259 "to vote for TCXO D0 buffer\n", __func__);
3260 ret = PTR_ERR(motg->xo_handle);
3261 goto free_regs;
3262 }
3263
Stephen Boyd7dd22662012-01-26 16:09:31 -08003264 ret = clk_prepare_enable(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -08003265 if (ret) {
3266 dev_err(&pdev->dev, "%s failed to vote for TCXO "
3267 "D0 buffer%d\n", __func__, ret);
3268 goto free_xo_handle;
3269 }
3270
Manu Gautam28b1bac2012-01-30 16:43:06 +05303271 clk_prepare_enable(motg->pclk);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303272
3273 ret = msm_hsusb_init_vddcx(motg, 1);
3274 if (ret) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003275 dev_err(&pdev->dev, "hsusb vddcx init failed\n");
Anji jonnala7da3f262011-12-02 17:22:14 -08003276 goto devote_xo_handle;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303277 }
3278
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003279 ret = msm_hsusb_config_vddcx(1);
3280 if (ret) {
3281 dev_err(&pdev->dev, "hsusb vddcx configuration failed\n");
3282 goto free_init_vddcx;
3283 }
3284
Anji jonnala11aa5c42011-05-04 10:19:48 +05303285 ret = msm_hsusb_ldo_init(motg, 1);
3286 if (ret) {
3287 dev_err(&pdev->dev, "hsusb vreg configuration failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003288 goto free_init_vddcx;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303289 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003290
Mayank Rana9e9a2ac2012-03-24 04:05:28 +05303291 if (pdata->mhl_enable) {
3292 mhl_analog_switch = devm_regulator_get(motg->otg.dev,
3293 "mhl_ext_3p3v");
3294 if (IS_ERR(mhl_analog_switch)) {
3295 dev_err(&pdev->dev, "Unable to get mhl_analog_switch\n");
3296 goto free_ldo_init;
3297 }
3298 }
3299
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003300 ret = msm_hsusb_ldo_enable(motg, 1);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303301 if (ret) {
3302 dev_err(&pdev->dev, "hsusb vreg enable failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003303 goto free_ldo_init;
Anji jonnala11aa5c42011-05-04 10:19:48 +05303304 }
Manu Gautam28b1bac2012-01-30 16:43:06 +05303305 clk_prepare_enable(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303306
3307 writel(0, USB_USBINTR);
3308 writel(0, USB_OTGSC);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003309 /* Ensure that above STOREs are completed before enabling interrupts */
3310 mb();
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303311
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003312 wake_lock_init(&motg->wlock, WAKE_LOCK_SUSPEND, "msm_otg");
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303313 msm_otg_init_timer(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303314 INIT_WORK(&motg->sm_work, msm_otg_sm_work);
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303315 INIT_DELAYED_WORK(&motg->chg_work, msm_chg_detect_work);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303316 setup_timer(&motg->id_timer, msm_otg_id_timer_func,
3317 (unsigned long) motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303318 ret = request_irq(motg->irq, msm_otg_irq, IRQF_SHARED,
3319 "msm_otg", motg);
3320 if (ret) {
3321 dev_err(&pdev->dev, "request irq failed\n");
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003322 goto destroy_wlock;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303323 }
3324
3325 otg->init = msm_otg_reset;
3326 otg->set_host = msm_otg_set_host;
3327 otg->set_peripheral = msm_otg_set_peripheral;
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303328 otg->set_power = msm_otg_set_power;
Vijayavardhan Vennapusaa3152032012-03-05 16:29:30 +05303329 otg->start_hnp = msm_otg_start_hnp;
3330 otg->start_srp = msm_otg_start_srp;
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303331 otg->set_suspend = msm_otg_set_suspend;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303332
3333 otg->io_ops = &msm_otg_io_ops;
3334
3335 ret = otg_set_transceiver(&motg->otg);
3336 if (ret) {
3337 dev_err(&pdev->dev, "otg_set_transceiver failed\n");
3338 goto free_irq;
3339 }
3340
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303341 if (motg->pdata->mode == USB_OTG &&
3342 motg->pdata->otg_control == OTG_PMIC_CONTROL) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003343 if (motg->pdata->pmic_id_irq) {
3344 ret = request_irq(motg->pdata->pmic_id_irq,
3345 msm_pmic_id_irq,
3346 IRQF_TRIGGER_RISING |
3347 IRQF_TRIGGER_FALLING,
3348 "msm_otg", motg);
3349 if (ret) {
3350 dev_err(&pdev->dev, "request irq failed for PMIC ID\n");
3351 goto remove_otg;
3352 }
3353 } else {
3354 ret = -ENODEV;
3355 dev_err(&pdev->dev, "PMIC IRQ for ID notifications doesn't exist\n");
3356 goto remove_otg;
3357 }
3358 }
3359
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303360 msm_hsusb_mhl_switch_enable(motg, 1);
3361
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303362 platform_set_drvdata(pdev, motg);
3363 device_init_wakeup(&pdev->dev, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003364 motg->mA_port = IUNIT;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303365
Anji jonnalad270e2d2011-08-09 11:28:32 +05303366 ret = msm_otg_debugfs_init(motg);
3367 if (ret)
3368 dev_dbg(&pdev->dev, "mode debugfs file is"
3369 "not available\n");
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303370
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003371 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3372 pm8921_charger_register_vbus_sn(&msm_otg_set_vbus_state);
3373
Amit Blay58b31472011-11-18 09:39:39 +02003374 if (motg->pdata->phy_type == SNPS_28NM_INTEGRATED_PHY) {
3375 if (motg->pdata->otg_control == OTG_PMIC_CONTROL &&
Pavankumar Kondeti0d81f312012-01-13 11:34:10 +05303376 (!(motg->pdata->mode == USB_OTG) ||
3377 motg->pdata->pmic_id_irq))
Amit Blay58b31472011-11-18 09:39:39 +02003378 motg->caps = ALLOW_PHY_POWER_COLLAPSE |
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003379 ALLOW_PHY_RETENTION |
3380 ALLOW_PHY_COMP_DISABLE;
3381
Amit Blay58b31472011-11-18 09:39:39 +02003382 if (motg->pdata->otg_control == OTG_PHY_CONTROL)
3383 motg->caps = ALLOW_PHY_RETENTION;
3384 }
3385
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003386 wake_lock(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303387 pm_runtime_set_active(&pdev->dev);
3388 pm_runtime_enable(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303389
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303390 if (motg->pdata->bus_scale_table) {
3391 motg->bus_perf_client =
3392 msm_bus_scale_register_client(motg->pdata->bus_scale_table);
3393 if (!motg->bus_perf_client)
3394 dev_err(motg->otg.dev, "%s: Failed to register BUS "
3395 "scaling client!!\n", __func__);
Manu Gautam8bdcc592012-03-06 11:26:06 +05303396 else
3397 debug_bus_voting_enabled = true;
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303398 }
3399
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303400 return 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003401
3402remove_otg:
3403 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303404free_irq:
3405 free_irq(motg->irq, motg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003406destroy_wlock:
3407 wake_lock_destroy(&motg->wlock);
Manu Gautam28b1bac2012-01-30 16:43:06 +05303408 clk_disable_unprepare(motg->core_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003409 msm_hsusb_ldo_enable(motg, 0);
3410free_ldo_init:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303411 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003412free_init_vddcx:
Anji jonnala11aa5c42011-05-04 10:19:48 +05303413 msm_hsusb_init_vddcx(motg, 0);
Anji jonnala7da3f262011-12-02 17:22:14 -08003414devote_xo_handle:
Manu Gautam28b1bac2012-01-30 16:43:06 +05303415 clk_disable_unprepare(motg->pclk);
Stephen Boyd7dd22662012-01-26 16:09:31 -08003416 clk_disable_unprepare(motg->xo_handle);
Anji jonnala7da3f262011-12-02 17:22:14 -08003417free_xo_handle:
Stephen Boyd7dd22662012-01-26 16:09:31 -08003418 clk_put(motg->xo_handle);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303419free_regs:
3420 iounmap(motg->regs);
Manu Gautam5143b252012-01-05 19:25:23 -08003421put_pclk:
3422 clk_put(motg->pclk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303423put_core_clk:
Manu Gautam5143b252012-01-05 19:25:23 -08003424 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303425put_clk:
3426 clk_put(motg->clk);
3427put_phy_reset_clk:
Amit Blay02eff132011-09-21 16:46:24 +03003428 if (!IS_ERR(motg->phy_reset_clk))
3429 clk_put(motg->phy_reset_clk);
Pavankumar Kondetiaa449e12011-11-04 11:09:26 +05303430free_motg:
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303431 if (motg->pdata->swfi_latency)
3432 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303433 kfree(motg);
3434 return ret;
3435}
3436
3437static int __devexit msm_otg_remove(struct platform_device *pdev)
3438{
3439 struct msm_otg *motg = platform_get_drvdata(pdev);
3440 struct otg_transceiver *otg = &motg->otg;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303441 int cnt = 0;
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303442
3443 if (otg->host || otg->gadget)
3444 return -EBUSY;
3445
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303446 if (pdev->dev.of_node)
3447 msm_otg_setup_devices(pdev, motg->pdata->mode, false);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003448 if (motg->pdata->otg_control == OTG_PMIC_CONTROL)
3449 pm8921_charger_unregister_vbus_sn(0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303450 msm_otg_debugfs_cleanup();
Pavankumar Kondetid8608522011-05-04 10:19:47 +05303451 cancel_delayed_work_sync(&motg->chg_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303452 cancel_work_sync(&motg->sm_work);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303453
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303454 pm_runtime_resume(&pdev->dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303455
3456 device_init_wakeup(&pdev->dev, 0);
3457 pm_runtime_disable(&pdev->dev);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003458 wake_lock_destroy(&motg->wlock);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303459
Vijayavardhan Vennapusafc464f02011-11-04 21:54:00 +05303460 msm_hsusb_mhl_switch_enable(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003461 if (motg->pdata->pmic_id_irq)
3462 free_irq(motg->pdata->pmic_id_irq, motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303463 otg_set_transceiver(NULL);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303464 free_irq(motg->irq, motg);
3465
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303466 /*
3467 * Put PHY in low power mode.
3468 */
3469 ulpi_read(otg, 0x14);
3470 ulpi_write(otg, 0x08, 0x09);
3471
3472 writel(readl(USB_PORTSC) | PORTSC_PHCD, USB_PORTSC);
3473 while (cnt < PHY_SUSPEND_TIMEOUT_USEC) {
3474 if (readl(USB_PORTSC) & PORTSC_PHCD)
3475 break;
3476 udelay(1);
3477 cnt++;
3478 }
3479 if (cnt >= PHY_SUSPEND_TIMEOUT_USEC)
3480 dev_err(otg->dev, "Unable to suspend PHY\n");
3481
Manu Gautam28b1bac2012-01-30 16:43:06 +05303482 clk_disable_unprepare(motg->pclk);
3483 clk_disable_unprepare(motg->core_clk);
Stephen Boyd7dd22662012-01-26 16:09:31 -08003484 clk_put(motg->xo_handle);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003485 msm_hsusb_ldo_enable(motg, 0);
Anji jonnala11aa5c42011-05-04 10:19:48 +05303486 msm_hsusb_ldo_init(motg, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003487 msm_hsusb_init_vddcx(motg, 0);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303488
3489 iounmap(motg->regs);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303490 pm_runtime_set_suspended(&pdev->dev);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303491
Amit Blay02eff132011-09-21 16:46:24 +03003492 if (!IS_ERR(motg->phy_reset_clk))
3493 clk_put(motg->phy_reset_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303494 clk_put(motg->pclk);
3495 clk_put(motg->clk);
Manu Gautam5143b252012-01-05 19:25:23 -08003496 clk_put(motg->core_clk);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303497
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303498 if (motg->pdata->swfi_latency)
3499 pm_qos_remove_request(&motg->pm_qos_req_dma);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303500
Manu Gautamcd82e9d2011-12-20 14:17:28 +05303501 if (motg->bus_perf_client)
3502 msm_bus_scale_unregister_client(motg->bus_perf_client);
3503
Anji jonnalaa7c1c5c2011-12-12 12:20:36 +05303504 kfree(motg);
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303505 return 0;
3506}
3507
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303508#ifdef CONFIG_PM_RUNTIME
3509static int msm_otg_runtime_idle(struct device *dev)
3510{
3511 struct msm_otg *motg = dev_get_drvdata(dev);
3512 struct otg_transceiver *otg = &motg->otg;
3513
3514 dev_dbg(dev, "OTG runtime idle\n");
3515
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303516 if (otg->state == OTG_STATE_UNDEFINED)
3517 return -EAGAIN;
3518 else
3519 return 0;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303520}
3521
3522static int msm_otg_runtime_suspend(struct device *dev)
3523{
3524 struct msm_otg *motg = dev_get_drvdata(dev);
3525
3526 dev_dbg(dev, "OTG runtime suspend\n");
3527 return msm_otg_suspend(motg);
3528}
3529
3530static int msm_otg_runtime_resume(struct device *dev)
3531{
3532 struct msm_otg *motg = dev_get_drvdata(dev);
3533
3534 dev_dbg(dev, "OTG runtime resume\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303535 pm_runtime_get_noresume(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303536 return msm_otg_resume(motg);
3537}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303538#endif
3539
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303540#ifdef CONFIG_PM_SLEEP
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303541static int msm_otg_pm_suspend(struct device *dev)
3542{
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303543 int ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303544
3545 dev_dbg(dev, "OTG PM suspend\n");
Pavankumar Kondeti8be99cf2011-08-04 10:48:08 +05303546
3547#ifdef CONFIG_PM_RUNTIME
3548 ret = pm_runtime_suspend(dev);
3549 if (ret > 0)
3550 ret = 0;
3551#else
3552 ret = msm_otg_suspend(dev_get_drvdata(dev));
3553#endif
3554 return ret;
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303555}
3556
3557static int msm_otg_pm_resume(struct device *dev)
3558{
3559 struct msm_otg *motg = dev_get_drvdata(dev);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303560
3561 dev_dbg(dev, "OTG PM resume\n");
3562
Manu Gautamf284c052011-09-08 16:52:48 +05303563#ifdef CONFIG_PM_RUNTIME
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303564 /*
Manu Gautamf284c052011-09-08 16:52:48 +05303565 * Do not resume hardware as part of system resume,
3566 * rather, wait for the ASYNC INT from the h/w
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303567 */
Gregory Beanebd8ca22011-10-11 12:02:35 -07003568 return 0;
Manu Gautamf284c052011-09-08 16:52:48 +05303569#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303570
Manu Gautamf284c052011-09-08 16:52:48 +05303571 return msm_otg_resume(motg);
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303572}
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303573#endif
3574
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303575#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303576static const struct dev_pm_ops msm_otg_dev_pm_ops = {
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303577 SET_SYSTEM_SLEEP_PM_OPS(msm_otg_pm_suspend, msm_otg_pm_resume)
3578 SET_RUNTIME_PM_OPS(msm_otg_runtime_suspend, msm_otg_runtime_resume,
3579 msm_otg_runtime_idle)
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303580};
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303581#endif
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303582
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303583static struct of_device_id msm_otg_dt_match[] = {
3584 { .compatible = "qcom,hsusb-otg",
3585 },
3586 {}
3587};
3588
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303589static struct platform_driver msm_otg_driver = {
3590 .remove = __devexit_p(msm_otg_remove),
3591 .driver = {
3592 .name = DRIVER_NAME,
3593 .owner = THIS_MODULE,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303594#ifdef CONFIG_PM
Pavankumar Kondeti87c01042010-12-07 17:53:58 +05303595 .pm = &msm_otg_dev_pm_ops,
Pavankumar Kondeti70187732011-02-15 09:42:34 +05303596#endif
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +05303597 .of_match_table = msm_otg_dt_match,
Pavankumar Kondetie0c201f2010-12-07 17:53:55 +05303598 },
3599};
3600
3601static int __init msm_otg_init(void)
3602{
3603 return platform_driver_probe(&msm_otg_driver, msm_otg_probe);
3604}
3605
3606static void __exit msm_otg_exit(void)
3607{
3608 platform_driver_unregister(&msm_otg_driver);
3609}
3610
3611module_init(msm_otg_init);
3612module_exit(msm_otg_exit);
3613
3614MODULE_LICENSE("GPL v2");
3615MODULE_DESCRIPTION("MSM USB transceiver driver");