blob: e64a32c4882525f292bba91e2fb98160c1078931 [file] [log] [blame]
Glauber Costac048fdf2008-03-03 14:12:54 -03001#include <linux/init.h>
2
3#include <linux/mm.h>
4#include <linux/delay.h>
5#include <linux/spinlock.h>
6#include <linux/smp.h>
7#include <linux/kernel_stat.h>
8#include <linux/mc146818rtc.h>
9#include <linux/interrupt.h>
10
11#include <asm/mtrr.h>
12#include <asm/pgalloc.h>
13#include <asm/tlbflush.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030014#include <asm/mmu_context.h>
15#include <asm/proto.h>
16#include <asm/apicdef.h>
17#include <asm/idle.h>
Cliff Wickman18129242008-06-02 08:56:14 -050018#include <asm/uv/uv_hub.h>
19#include <asm/uv/uv_bau.h>
Glauber Costa5af55732008-03-25 13:28:56 -030020
Brian Gerst9eb912d2009-01-19 00:38:57 +090021DEFINE_PER_CPU_SHARED_ALIGNED(struct tlb_state, cpu_tlbstate)
22 = { &init_mm, 0, };
23
Glauber Costa5af55732008-03-25 13:28:56 -030024#include <mach_ipi.h>
Glauber Costac048fdf2008-03-03 14:12:54 -030025/*
26 * Smarter SMP flushing macros.
27 * c/o Linus Torvalds.
28 *
29 * These mean you can really definitely utterly forget about
30 * writing to user space from interrupts. (Its not allowed anyway).
31 *
32 * Optimizations Manfred Spraul <manfred@colorfullife.com>
33 *
34 * More scalable flush, from Andi Kleen
35 *
36 * To avoid global state use 8 different call vectors.
37 * Each CPU uses a specific vector to trigger flushes on other
38 * CPUs. Depending on the received vector the target CPUs look into
39 * the right per cpu variable for the flush data.
40 *
41 * With more than 8 CPUs they are hashed to the 8 available
42 * vectors. The limited global vector space forces us to this right now.
43 * In future when interrupts are split into per CPU domains this could be
44 * fixed, at the cost of triggering multiple IPIs in some cases.
45 */
46
47union smp_flush_state {
48 struct {
Glauber Costac048fdf2008-03-03 14:12:54 -030049 struct mm_struct *flush_mm;
50 unsigned long flush_va;
51 spinlock_t tlbstate_lock;
Rusty Russell4595f962009-01-10 21:58:09 -080052 DECLARE_BITMAP(flush_cpumask, NR_CPUS);
Glauber Costac048fdf2008-03-03 14:12:54 -030053 };
54 char pad[SMP_CACHE_BYTES];
55} ____cacheline_aligned;
56
57/* State is put into the per CPU data section, but padded
58 to a full cache line because other CPUs can access it and we don't
59 want false sharing in the per cpu data segment. */
60static DEFINE_PER_CPU(union smp_flush_state, flush_state);
61
62/*
63 * We cannot call mmdrop() because we are in interrupt context,
64 * instead update mm->cpu_vm_mask.
65 */
66void leave_mm(int cpu)
67{
Brian Gerst9eb912d2009-01-19 00:38:57 +090068 if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK)
Glauber Costac048fdf2008-03-03 14:12:54 -030069 BUG();
Brian Gerst9eb912d2009-01-19 00:38:57 +090070 cpu_clear(cpu, percpu_read(cpu_tlbstate.active_mm)->cpu_vm_mask);
Glauber Costac048fdf2008-03-03 14:12:54 -030071 load_cr3(swapper_pg_dir);
72}
73EXPORT_SYMBOL_GPL(leave_mm);
74
75/*
76 *
77 * The flush IPI assumes that a thread switch happens in this order:
78 * [cpu0: the cpu that switches]
79 * 1) switch_mm() either 1a) or 1b)
80 * 1a) thread switch to a different mm
81 * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
82 * Stop ipi delivery for the old mm. This is not synchronized with
83 * the other cpus, but smp_invalidate_interrupt ignore flush ipis
84 * for the wrong mm, and in the worst case we perform a superfluous
85 * tlb flush.
86 * 1a2) set cpu mmu_state to TLBSTATE_OK
87 * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
88 * was in lazy tlb mode.
89 * 1a3) update cpu active_mm
90 * Now cpu0 accepts tlb flushes for the new mm.
91 * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
92 * Now the other cpus will send tlb flush ipis.
93 * 1a4) change cr3.
94 * 1b) thread switch without mm change
95 * cpu active_mm is correct, cpu0 already handles
96 * flush ipis.
97 * 1b1) set cpu mmu_state to TLBSTATE_OK
98 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
99 * Atomically set the bit [other cpus will start sending flush ipis],
100 * and test the bit.
101 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
102 * 2) switch %%esp, ie current
103 *
104 * The interrupt must handle 2 special cases:
105 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
106 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
107 * runs in kernel space, the cpu could load tlb entries for user space
108 * pages.
109 *
110 * The good news is that cpu mmu_state is local to each cpu, no
111 * write/read ordering problems.
112 */
113
114/*
115 * TLB flush IPI:
116 *
117 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
118 * 2) Leave the mm if we are in the lazy tlb mode.
119 *
120 * Interrupts are disabled.
121 */
122
123asmlinkage void smp_invalidate_interrupt(struct pt_regs *regs)
124{
125 int cpu;
126 int sender;
127 union smp_flush_state *f;
128
129 cpu = smp_processor_id();
130 /*
131 * orig_rax contains the negated interrupt vector.
132 * Use that to determine where the sender put the data.
133 */
134 sender = ~regs->orig_ax - INVALIDATE_TLB_VECTOR_START;
135 f = &per_cpu(flush_state, sender);
136
Rusty Russell4595f962009-01-10 21:58:09 -0800137 if (!cpumask_test_cpu(cpu, to_cpumask(f->flush_cpumask)))
Glauber Costac048fdf2008-03-03 14:12:54 -0300138 goto out;
139 /*
140 * This was a BUG() but until someone can quote me the
141 * line from the intel manual that guarantees an IPI to
142 * multiple CPUs is retried _only_ on the erroring CPUs
143 * its staying as a return
144 *
145 * BUG();
146 */
147
Brian Gerst9eb912d2009-01-19 00:38:57 +0900148 if (f->flush_mm == percpu_read(cpu_tlbstate.active_mm)) {
149 if (percpu_read(cpu_tlbstate.state) == TLBSTATE_OK) {
Glauber Costac048fdf2008-03-03 14:12:54 -0300150 if (f->flush_va == TLB_FLUSH_ALL)
151 local_flush_tlb();
152 else
153 __flush_tlb_one(f->flush_va);
154 } else
155 leave_mm(cpu);
156 }
157out:
158 ack_APIC_irq();
Rusty Russell4595f962009-01-10 21:58:09 -0800159 cpumask_clear_cpu(cpu, to_cpumask(f->flush_cpumask));
Hiroshi Shimamoto8ae93662008-12-12 15:52:26 -0800160 inc_irq_stat(irq_tlb_count);
Glauber Costac048fdf2008-03-03 14:12:54 -0300161}
162
Rusty Russell4595f962009-01-10 21:58:09 -0800163static void flush_tlb_others_ipi(const struct cpumask *cpumask,
164 struct mm_struct *mm, unsigned long va)
Glauber Costac048fdf2008-03-03 14:12:54 -0300165{
166 int sender;
167 union smp_flush_state *f;
Cliff Wickman18129242008-06-02 08:56:14 -0500168
Glauber Costac048fdf2008-03-03 14:12:54 -0300169 /* Caller has disabled preemption */
170 sender = smp_processor_id() % NUM_INVALIDATE_TLB_VECTORS;
171 f = &per_cpu(flush_state, sender);
172
173 /*
174 * Could avoid this lock when
175 * num_online_cpus() <= NUM_INVALIDATE_TLB_VECTORS, but it is
176 * probably not worth checking this for a cache-hot lock.
177 */
178 spin_lock(&f->tlbstate_lock);
179
180 f->flush_mm = mm;
181 f->flush_va = va;
Rusty Russell4595f962009-01-10 21:58:09 -0800182 cpumask_andnot(to_cpumask(f->flush_cpumask),
183 cpumask, cpumask_of(smp_processor_id()));
Glauber Costac048fdf2008-03-03 14:12:54 -0300184
185 /*
Suresh Siddhad6f0f392008-11-04 13:53:04 -0800186 * Make the above memory operations globally visible before
187 * sending the IPI.
188 */
189 smp_mb();
190 /*
Glauber Costac048fdf2008-03-03 14:12:54 -0300191 * We have to send the IPI only to
192 * CPUs affected.
193 */
Ingo Molnar54da5b3d2009-01-15 13:04:58 +0100194 send_IPI_mask(to_cpumask(f->flush_cpumask),
195 INVALIDATE_TLB_VECTOR_START + sender);
Glauber Costac048fdf2008-03-03 14:12:54 -0300196
Rusty Russell4595f962009-01-10 21:58:09 -0800197 while (!cpumask_empty(to_cpumask(f->flush_cpumask)))
Glauber Costac048fdf2008-03-03 14:12:54 -0300198 cpu_relax();
199
200 f->flush_mm = NULL;
201 f->flush_va = 0;
202 spin_unlock(&f->tlbstate_lock);
203}
204
Rusty Russell4595f962009-01-10 21:58:09 -0800205void native_flush_tlb_others(const struct cpumask *cpumask,
206 struct mm_struct *mm, unsigned long va)
207{
208 if (is_uv_system()) {
Mike Travis0e219902009-01-10 21:58:10 -0800209 /* FIXME: could be an percpu_alloc'd thing */
210 static DEFINE_PER_CPU(cpumask_t, flush_tlb_mask);
211 struct cpumask *after_uv_flush = &get_cpu_var(flush_tlb_mask);
Rusty Russell4595f962009-01-10 21:58:09 -0800212
Mike Travis0e219902009-01-10 21:58:10 -0800213 cpumask_andnot(after_uv_flush, cpumask,
214 cpumask_of(smp_processor_id()));
215 if (!uv_flush_tlb_others(after_uv_flush, mm, va))
216 flush_tlb_others_ipi(after_uv_flush, mm, va);
217
218 put_cpu_var(flush_tlb_uv_cpumask);
219 return;
Rusty Russell4595f962009-01-10 21:58:09 -0800220 }
221 flush_tlb_others_ipi(cpumask, mm, va);
222}
223
Ingo Molnara4928cf2008-04-23 13:20:56 +0200224static int __cpuinit init_smp_flush(void)
Glauber Costac048fdf2008-03-03 14:12:54 -0300225{
226 int i;
227
Akinobu Mita7c04e642008-04-19 23:55:17 +0900228 for_each_possible_cpu(i)
Glauber Costac048fdf2008-03-03 14:12:54 -0300229 spin_lock_init(&per_cpu(flush_state, i).tlbstate_lock);
Akinobu Mita7c04e642008-04-19 23:55:17 +0900230
Glauber Costac048fdf2008-03-03 14:12:54 -0300231 return 0;
232}
233core_initcall(init_smp_flush);
234
235void flush_tlb_current_task(void)
236{
237 struct mm_struct *mm = current->mm;
Glauber Costac048fdf2008-03-03 14:12:54 -0300238
239 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300240
241 local_flush_tlb();
Rusty Russell4595f962009-01-10 21:58:09 -0800242 if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
243 flush_tlb_others(&mm->cpu_vm_mask, mm, TLB_FLUSH_ALL);
Glauber Costac048fdf2008-03-03 14:12:54 -0300244 preempt_enable();
245}
246
247void flush_tlb_mm(struct mm_struct *mm)
248{
Glauber Costac048fdf2008-03-03 14:12:54 -0300249 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300250
251 if (current->active_mm == mm) {
252 if (current->mm)
253 local_flush_tlb();
254 else
255 leave_mm(smp_processor_id());
256 }
Rusty Russell4595f962009-01-10 21:58:09 -0800257 if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
258 flush_tlb_others(&mm->cpu_vm_mask, mm, TLB_FLUSH_ALL);
Glauber Costac048fdf2008-03-03 14:12:54 -0300259
260 preempt_enable();
261}
262
263void flush_tlb_page(struct vm_area_struct *vma, unsigned long va)
264{
265 struct mm_struct *mm = vma->vm_mm;
Glauber Costac048fdf2008-03-03 14:12:54 -0300266
267 preempt_disable();
Glauber Costac048fdf2008-03-03 14:12:54 -0300268
269 if (current->active_mm == mm) {
270 if (current->mm)
271 __flush_tlb_one(va);
272 else
273 leave_mm(smp_processor_id());
274 }
275
Rusty Russell4595f962009-01-10 21:58:09 -0800276 if (cpumask_any_but(&mm->cpu_vm_mask, smp_processor_id()) < nr_cpu_ids)
277 flush_tlb_others(&mm->cpu_vm_mask, mm, va);
Glauber Costac048fdf2008-03-03 14:12:54 -0300278
279 preempt_enable();
280}
281
282static void do_flush_tlb_all(void *info)
283{
284 unsigned long cpu = smp_processor_id();
285
286 __flush_tlb_all();
Brian Gerst9eb912d2009-01-19 00:38:57 +0900287 if (percpu_read(cpu_tlbstate.state) == TLBSTATE_LAZY)
Glauber Costac048fdf2008-03-03 14:12:54 -0300288 leave_mm(cpu);
289}
290
291void flush_tlb_all(void)
292{
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200293 on_each_cpu(do_flush_tlb_all, NULL, 1);
Glauber Costac048fdf2008-03-03 14:12:54 -0300294}