blob: e20332f4abdc57e891231bb39503b4dcb4d1aa18 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053028
29#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053030#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070031#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070032#include "clockdomain.h"
Kevin Hilman0f724ed2008-10-28 17:32:11 -070033#include <plat/serial.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053034
Kevin Hilmanc98e2232008-10-28 17:30:07 -070035#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060036#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010037#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070038
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053039#ifdef CONFIG_CPU_IDLE
40
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080041/*
42 * The latencies/thresholds for various C states have
43 * to be configured from the respective board files.
44 * These are some default values (which might not provide
45 * the best power savings) used on boards which do not
46 * pass these details from the board file.
47 */
48static struct cpuidle_params cpuidle_params_table[] = {
49 /* C1 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020050 {2 + 2, 5, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080051 /* C2 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020052 {10 + 10, 30, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080053 /* C3 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020054 {50 + 50, 300, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080055 /* C4 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020056 {1500 + 1800, 4000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080057 /* C5 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020058 {2500 + 7500, 12000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080059 /* C6 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020060 {3000 + 8500, 15000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080061 /* C7 */
Jean Pihet866ba0e2011-05-09 12:02:13 +020062 {10000 + 30000, 300000, 1},
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080063};
Jean Pihetbadc3032011-05-09 12:02:14 +020064#define OMAP3_NUM_STATES ARRAY_SIZE(cpuidle_params_table)
65
66/* Mach specific information to be recorded in the C-state driver_data */
67struct omap3_idle_statedata {
68 u32 mpu_state;
69 u32 core_state;
70 u8 valid;
71};
72struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
73
74struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080075
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020076static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
77 struct clockdomain *clkdm)
78{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070079 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020080 return 0;
81}
82
83static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
84 struct clockdomain *clkdm)
85{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070086 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020087 return 0;
88}
89
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053090/**
91 * omap3_enter_idle - Programs OMAP3 to enter the specified state
92 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053093 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +053094 * @index: the index of state to be entered
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053095 *
96 * Called from the CPUidle framework to program the device to the
97 * specified target state selected by the governor.
98 */
99static int omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530100 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530101 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530102{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530103 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +0530104 cpuidle_get_statedata(&dev->states_usage[index]);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530105 struct timespec ts_preidle, ts_postidle, ts_idle;
Kevin Hilmanc98e2232008-10-28 17:30:07 -0700106 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530107 int idle_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530108
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530109 /* Used to keep track of the total time in idle */
110 getnstimeofday(&ts_preidle);
111
112 local_irq_disable();
113 local_fiq_disable();
114
Jouni Hogander71391782008-10-28 10:59:05 +0200115 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
116 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +0530117
Tero Kristocf228542009-03-20 15:21:02 +0200118 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530119 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530120
Jean Pihetbadc3032011-05-09 12:02:14 +0200121 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530122 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200123 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
124 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
125 }
126
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530127 /* Execute ARM wfi */
128 omap_sram_idle();
129
Jean Pihetbadc3032011-05-09 12:02:14 +0200130 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530131 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200132 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
133 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
134 }
135
Rajendra Nayak20b01662008-10-08 17:31:22 +0530136return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530137 getnstimeofday(&ts_postidle);
138 ts_idle = timespec_sub(ts_postidle, ts_preidle);
139
140 local_irq_enable();
141 local_fiq_enable();
142
Deepthi Dharware978aa72011-10-28 16:20:09 +0530143 idle_time = ts_idle.tv_nsec / NSEC_PER_USEC + ts_idle.tv_sec * \
144 USEC_PER_SEC;
145
146 /* Update cpuidle counters */
147 dev->last_residency = idle_time;
148
149 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530150}
151
152/**
Jean Pihet04908912011-05-09 12:02:16 +0200153 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530154 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530155 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530156 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530157 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530158 * If the state corresponding to index is valid, index is returned back
159 * to the caller. Else, this function searches for a lower c-state which is
160 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200161 *
162 * A state is valid if the 'valid' field is enabled and
163 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530164 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530165static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530166 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530167 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530168{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530169 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530170 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530171 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200172 u32 mpu_deepest_state = PWRDM_POWER_RET;
173 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530174 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200175
176 if (enable_off_mode) {
177 mpu_deepest_state = PWRDM_POWER_OFF;
178 /*
179 * Erratum i583: valable for ES rev < Es1.2 on 3630.
180 * CORE OFF mode is not supported in a stable form, restrict
181 * instead the CORE state to RET.
182 */
183 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
184 core_deepest_state = PWRDM_POWER_OFF;
185 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530186
187 /* Check if current state is valid */
Jean Pihet04908912011-05-09 12:02:16 +0200188 if ((cx->valid) &&
189 (cx->mpu_state >= mpu_deepest_state) &&
190 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530191 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530192 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200193 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530194
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200195 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200196 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530197 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530198 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530199 break;
200 }
201 }
202
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200203 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530204 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530205
206 /*
207 * Drop to next valid state.
208 * Start search from the next (lower) state.
209 */
210 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200211 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530212 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Jean Pihet04908912011-05-09 12:02:16 +0200213 if ((cx->valid) &&
214 (cx->mpu_state >= mpu_deepest_state) &&
215 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530216 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530217 break;
218 }
219 }
220 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200221 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530222 * So, no need to check for 'next_index == -1' outside
223 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530224 */
225 }
226
Deepthi Dharware978aa72011-10-28 16:20:09 +0530227 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530228}
229
230/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530231 * omap3_enter_idle_bm - Checks for any bus activity
232 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530233 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530234 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530235 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200236 * This function checks for any pending activity and then programs
237 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530238 */
239static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530240 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530241 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530242{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530243 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200244 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200245 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700246 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700247
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200248 if (!omap3_can_sleep()) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530249 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700250 goto select_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530251 }
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700252
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700253 /*
254 * Prevent idle completely if CAM is active.
255 * CAM does not have wakeup capability in OMAP3.
256 */
257 cam_state = pwrdm_read_pwrst(cam_pd);
258 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530259 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700260 goto select_state;
261 }
262
263 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200264 * FIXME: we currently manage device-specific idle states
265 * for PER and CORE in combination with CPU-specific
266 * idle states. This is wrong, and device-specific
267 * idle management needs to be separated out into
268 * its own code.
269 */
270
271 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700272 * Prevent PER off if CORE is not in retention or off as this
273 * would disable PER wakeups completely.
274 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530275 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200276 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700277 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
278 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700279 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700280 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700281
282 /* Are we changing PER target state? */
283 if (per_next_state != per_saved_state)
284 pwrdm_set_next_pwrst(per_pd, per_next_state);
285
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530286 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200287
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700288select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530289 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700290
291 /* Restore original PER state if it was modified */
292 if (per_next_state != per_saved_state)
293 pwrdm_set_next_pwrst(per_pd, per_saved_state);
294
295 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530296}
297
298DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
299
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800300void omap3_pm_init_cpuidle(struct cpuidle_params *cpuidle_board_params)
301{
302 int i;
303
304 if (!cpuidle_board_params)
305 return;
306
Jean Pihetbadc3032011-05-09 12:02:14 +0200307 for (i = 0; i < OMAP3_NUM_STATES; i++) {
308 cpuidle_params_table[i].valid = cpuidle_board_params[i].valid;
Jean Pihet866ba0e2011-05-09 12:02:13 +0200309 cpuidle_params_table[i].exit_latency =
310 cpuidle_board_params[i].exit_latency;
311 cpuidle_params_table[i].target_residency =
312 cpuidle_board_params[i].target_residency;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800313 }
314 return;
315}
316
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530317struct cpuidle_driver omap3_idle_driver = {
318 .name = "omap3_idle",
319 .owner = THIS_MODULE,
320};
321
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530322/* Helper to fill the C-state common data*/
323static inline void _fill_cstate(struct cpuidle_driver *drv,
Jean Pihetbadc3032011-05-09 12:02:14 +0200324 int idx, const char *descr)
325{
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530326 struct cpuidle_state *state = &drv->states[idx];
Jean Pihetbadc3032011-05-09 12:02:14 +0200327
328 state->exit_latency = cpuidle_params_table[idx].exit_latency;
329 state->target_residency = cpuidle_params_table[idx].target_residency;
330 state->flags = CPUIDLE_FLAG_TIME_VALID;
331 state->enter = omap3_enter_idle_bm;
Jean Pihetbadc3032011-05-09 12:02:14 +0200332 sprintf(state->name, "C%d", idx + 1);
333 strncpy(state->desc, descr, CPUIDLE_DESC_LEN);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530334
335}
336
337/* Helper to register the driver_data */
338static inline struct omap3_idle_statedata *_fill_cstate_usage(
339 struct cpuidle_device *dev,
340 int idx)
341{
342 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
343 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
344
345 cx->valid = cpuidle_params_table[idx].valid;
Deepthi Dharwar42027352011-10-28 16:20:33 +0530346 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200347
348 return cx;
349}
350
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530351/**
352 * omap3_idle_init - Init routine for OMAP3 idle
353 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200354 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530355 * framework with the valid set of states.
356 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300357int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530358{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530359 struct cpuidle_device *dev;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530360 struct cpuidle_driver *drv = &omap3_idle_driver;
Jean Pihetbadc3032011-05-09 12:02:14 +0200361 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530362
363 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530364 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700365 per_pd = pwrdm_lookup("per_pwrdm");
366 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530367
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530368
369 drv->safe_state_index = -1;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530370 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
371
Jean Pihetbadc3032011-05-09 12:02:14 +0200372 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530373 _fill_cstate(drv, 0, "MPU ON + CORE ON");
374 (&drv->states[0])->enter = omap3_enter_idle;
375 drv->safe_state_index = 0;
376 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200377 cx->valid = 1; /* C1 is always valid */
378 cx->mpu_state = PWRDM_POWER_ON;
379 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530380
Jean Pihetbadc3032011-05-09 12:02:14 +0200381 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530382 _fill_cstate(drv, 1, "MPU ON + CORE ON");
383 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200384 cx->mpu_state = PWRDM_POWER_ON;
385 cx->core_state = PWRDM_POWER_ON;
386
387 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530388 _fill_cstate(drv, 2, "MPU RET + CORE ON");
389 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200390 cx->mpu_state = PWRDM_POWER_RET;
391 cx->core_state = PWRDM_POWER_ON;
392
393 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530394 _fill_cstate(drv, 3, "MPU OFF + CORE ON");
395 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200396 cx->mpu_state = PWRDM_POWER_OFF;
397 cx->core_state = PWRDM_POWER_ON;
398
399 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530400 _fill_cstate(drv, 4, "MPU RET + CORE RET");
401 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200402 cx->mpu_state = PWRDM_POWER_RET;
403 cx->core_state = PWRDM_POWER_RET;
404
405 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530406 _fill_cstate(drv, 5, "MPU OFF + CORE RET");
407 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200408 cx->mpu_state = PWRDM_POWER_OFF;
409 cx->core_state = PWRDM_POWER_RET;
410
411 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530412 _fill_cstate(drv, 6, "MPU OFF + CORE OFF");
413 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200414 /*
415 * Erratum i583: implementation for ES rev < Es1.2 on 3630. We cannot
416 * enable OFF mode in a stable form for previous revisions.
417 * We disable C7 state as a result.
418 */
419 if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583)) {
420 cx->valid = 0;
421 pr_warn("%s: core off state C7 disabled due to i583\n",
422 __func__);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530423 }
Jean Pihetbadc3032011-05-09 12:02:14 +0200424 cx->mpu_state = PWRDM_POWER_OFF;
425 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530426
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530427 drv->state_count = OMAP3_NUM_STATES;
428 cpuidle_register_driver(&omap3_idle_driver);
429
Jean Pihetbadc3032011-05-09 12:02:14 +0200430 dev->state_count = OMAP3_NUM_STATES;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530431 if (cpuidle_register_device(dev)) {
432 printk(KERN_ERR "%s: CPUidle register device failed\n",
433 __func__);
434 return -EIO;
435 }
436
437 return 0;
438}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300439#else
440int __init omap3_idle_init(void)
441{
442 return 0;
443}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530444#endif /* CONFIG_CPU_IDLE */