| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 1 | #include <linux/delay.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | #include <linux/pci.h> | 
|  | 3 | #include <linux/module.h> | 
| Al Viro | f6a5703 | 2006-10-18 01:47:25 -0400 | [diff] [blame] | 4 | #include <linux/sched.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 5 | #include <linux/slab.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | #include <linux/ioport.h> | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 7 | #include <linux/wait.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 |  | 
| Adrian Bunk | 48b1914 | 2005-11-06 01:45:08 +0100 | [diff] [blame] | 9 | #include "pci.h" | 
|  | 10 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | /* | 
|  | 12 | * This interrupt-safe spinlock protects all accesses to PCI | 
|  | 13 | * configuration space. | 
|  | 14 | */ | 
|  | 15 |  | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 16 | static DEFINE_RAW_SPINLOCK(pci_lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 |  | 
|  | 18 | /* | 
|  | 19 | *  Wrappers for all PCI configuration access functions.  They just check | 
|  | 20 | *  alignment, do locking and call the low-level functions pointed to | 
|  | 21 | *  by pci_dev->ops. | 
|  | 22 | */ | 
|  | 23 |  | 
|  | 24 | #define PCI_byte_BAD 0 | 
|  | 25 | #define PCI_word_BAD (pos & 1) | 
|  | 26 | #define PCI_dword_BAD (pos & 3) | 
|  | 27 |  | 
|  | 28 | #define PCI_OP_READ(size,type,len) \ | 
|  | 29 | int pci_bus_read_config_##size \ | 
|  | 30 | (struct pci_bus *bus, unsigned int devfn, int pos, type *value)	\ | 
|  | 31 | {									\ | 
|  | 32 | int res;							\ | 
|  | 33 | unsigned long flags;						\ | 
|  | 34 | u32 data = 0;							\ | 
|  | 35 | if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 36 | raw_spin_lock_irqsave(&pci_lock, flags);			\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | res = bus->ops->read(bus, devfn, pos, len, &data);		\ | 
|  | 38 | *value = (type)data;						\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 39 | raw_spin_unlock_irqrestore(&pci_lock, flags);		\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | return res;							\ | 
|  | 41 | } | 
|  | 42 |  | 
|  | 43 | #define PCI_OP_WRITE(size,type,len) \ | 
|  | 44 | int pci_bus_write_config_##size \ | 
|  | 45 | (struct pci_bus *bus, unsigned int devfn, int pos, type value)	\ | 
|  | 46 | {									\ | 
|  | 47 | int res;							\ | 
|  | 48 | unsigned long flags;						\ | 
|  | 49 | if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER;	\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 50 | raw_spin_lock_irqsave(&pci_lock, flags);			\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | res = bus->ops->write(bus, devfn, pos, len, value);		\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 52 | raw_spin_unlock_irqrestore(&pci_lock, flags);		\ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | return res;							\ | 
|  | 54 | } | 
|  | 55 |  | 
|  | 56 | PCI_OP_READ(byte, u8, 1) | 
|  | 57 | PCI_OP_READ(word, u16, 2) | 
|  | 58 | PCI_OP_READ(dword, u32, 4) | 
|  | 59 | PCI_OP_WRITE(byte, u8, 1) | 
|  | 60 | PCI_OP_WRITE(word, u16, 2) | 
|  | 61 | PCI_OP_WRITE(dword, u32, 4) | 
|  | 62 |  | 
|  | 63 | EXPORT_SYMBOL(pci_bus_read_config_byte); | 
|  | 64 | EXPORT_SYMBOL(pci_bus_read_config_word); | 
|  | 65 | EXPORT_SYMBOL(pci_bus_read_config_dword); | 
|  | 66 | EXPORT_SYMBOL(pci_bus_write_config_byte); | 
|  | 67 | EXPORT_SYMBOL(pci_bus_write_config_word); | 
|  | 68 | EXPORT_SYMBOL(pci_bus_write_config_dword); | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 69 |  | 
| Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 70 | /** | 
|  | 71 | * pci_bus_set_ops - Set raw operations of pci bus | 
|  | 72 | * @bus:	pci bus struct | 
|  | 73 | * @ops:	new raw operations | 
|  | 74 | * | 
|  | 75 | * Return previous raw operations | 
|  | 76 | */ | 
|  | 77 | struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops) | 
|  | 78 | { | 
|  | 79 | struct pci_ops *old_ops; | 
|  | 80 | unsigned long flags; | 
|  | 81 |  | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 82 | raw_spin_lock_irqsave(&pci_lock, flags); | 
| Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 83 | old_ops = bus->ops; | 
|  | 84 | bus->ops = ops; | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 85 | raw_spin_unlock_irqrestore(&pci_lock, flags); | 
| Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 86 | return old_ops; | 
|  | 87 | } | 
|  | 88 | EXPORT_SYMBOL(pci_bus_set_ops); | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 89 |  | 
|  | 90 | /** | 
|  | 91 | * pci_read_vpd - Read one entry from Vital Product Data | 
|  | 92 | * @dev:	pci device struct | 
|  | 93 | * @pos:	offset in vpd space | 
|  | 94 | * @count:	number of bytes to read | 
|  | 95 | * @buf:	pointer to where to store result | 
|  | 96 | * | 
|  | 97 | */ | 
|  | 98 | ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf) | 
|  | 99 | { | 
|  | 100 | if (!dev->vpd || !dev->vpd->ops) | 
|  | 101 | return -ENODEV; | 
|  | 102 | return dev->vpd->ops->read(dev, pos, count, buf); | 
|  | 103 | } | 
|  | 104 | EXPORT_SYMBOL(pci_read_vpd); | 
|  | 105 |  | 
|  | 106 | /** | 
|  | 107 | * pci_write_vpd - Write entry to Vital Product Data | 
|  | 108 | * @dev:	pci device struct | 
|  | 109 | * @pos:	offset in vpd space | 
| Randy Dunlap | cffb2fa | 2009-04-10 15:17:50 -0700 | [diff] [blame] | 110 | * @count:	number of bytes to write | 
|  | 111 | * @buf:	buffer containing write data | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 112 | * | 
|  | 113 | */ | 
|  | 114 | ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf) | 
|  | 115 | { | 
|  | 116 | if (!dev->vpd || !dev->vpd->ops) | 
|  | 117 | return -ENODEV; | 
|  | 118 | return dev->vpd->ops->write(dev, pos, count, buf); | 
|  | 119 | } | 
|  | 120 | EXPORT_SYMBOL(pci_write_vpd); | 
|  | 121 |  | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 122 | /* | 
|  | 123 | * The following routines are to prevent the user from accessing PCI config | 
|  | 124 | * space when it's unsafe to do so.  Some devices require this during BIST and | 
|  | 125 | * we're required to prevent it during D-state transitions. | 
|  | 126 | * | 
|  | 127 | * We have a bit per device to indicate it's blocked and a global wait queue | 
|  | 128 | * for callers to sleep on until devices are unblocked. | 
|  | 129 | */ | 
|  | 130 | static DECLARE_WAIT_QUEUE_HEAD(pci_ucfg_wait); | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 131 |  | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 132 | static noinline void pci_wait_ucfg(struct pci_dev *dev) | 
|  | 133 | { | 
|  | 134 | DECLARE_WAITQUEUE(wait, current); | 
|  | 135 |  | 
|  | 136 | __add_wait_queue(&pci_ucfg_wait, &wait); | 
|  | 137 | do { | 
|  | 138 | set_current_state(TASK_UNINTERRUPTIBLE); | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 139 | raw_spin_unlock_irq(&pci_lock); | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 140 | schedule(); | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 141 | raw_spin_lock_irq(&pci_lock); | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 142 | } while (dev->block_ucfg_access); | 
|  | 143 | __remove_wait_queue(&pci_ucfg_wait, &wait); | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 144 | } | 
|  | 145 |  | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 146 | /* Returns 0 on success, negative values indicate error. */ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 147 | #define PCI_USER_READ_CONFIG(size,type)					\ | 
|  | 148 | int pci_user_read_config_##size						\ | 
|  | 149 | (struct pci_dev *dev, int pos, type *val)			\ | 
|  | 150 | {									\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 151 | int ret = 0;							\ | 
|  | 152 | u32 data = -1;							\ | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 153 | if (PCI_##size##_BAD)						\ | 
|  | 154 | return -EINVAL;						\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 155 | raw_spin_lock_irq(&pci_lock);				\ | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 156 | if (unlikely(dev->block_ucfg_access)) pci_wait_ucfg(dev);	\ | 
|  | 157 | ret = dev->bus->ops->read(dev->bus, dev->devfn,			\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 158 | pos, sizeof(type), &data);	\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 159 | raw_spin_unlock_irq(&pci_lock);				\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 160 | *val = (type)data;						\ | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 161 | if (ret > 0)							\ | 
|  | 162 | ret = -EINVAL;						\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 163 | return ret;							\ | 
|  | 164 | } | 
|  | 165 |  | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 166 | /* Returns 0 on success, negative values indicate error. */ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 167 | #define PCI_USER_WRITE_CONFIG(size,type)				\ | 
|  | 168 | int pci_user_write_config_##size					\ | 
|  | 169 | (struct pci_dev *dev, int pos, type val)			\ | 
|  | 170 | {									\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 171 | int ret = -EIO;							\ | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 172 | if (PCI_##size##_BAD)						\ | 
|  | 173 | return -EINVAL;						\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 174 | raw_spin_lock_irq(&pci_lock);				\ | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 175 | if (unlikely(dev->block_ucfg_access)) pci_wait_ucfg(dev);	\ | 
|  | 176 | ret = dev->bus->ops->write(dev->bus, dev->devfn,		\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 177 | pos, sizeof(type), val);	\ | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 178 | raw_spin_unlock_irq(&pci_lock);				\ | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 179 | if (ret > 0)							\ | 
|  | 180 | ret = -EINVAL;						\ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 181 | return ret;							\ | 
|  | 182 | } | 
|  | 183 |  | 
|  | 184 | PCI_USER_READ_CONFIG(byte, u8) | 
|  | 185 | PCI_USER_READ_CONFIG(word, u16) | 
|  | 186 | PCI_USER_READ_CONFIG(dword, u32) | 
|  | 187 | PCI_USER_WRITE_CONFIG(byte, u8) | 
|  | 188 | PCI_USER_WRITE_CONFIG(word, u16) | 
|  | 189 | PCI_USER_WRITE_CONFIG(dword, u32) | 
|  | 190 |  | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 191 | /* VPD access through PCI 2.2+ VPD capability */ | 
|  | 192 |  | 
|  | 193 | #define PCI_VPD_PCI22_SIZE (PCI_VPD_ADDR_MASK + 1) | 
|  | 194 |  | 
|  | 195 | struct pci_vpd_pci22 { | 
|  | 196 | struct pci_vpd base; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 197 | struct mutex lock; | 
|  | 198 | u16	flag; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 199 | bool	busy; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 200 | u8	cap; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 201 | }; | 
|  | 202 |  | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 203 | /* | 
|  | 204 | * Wait for last operation to complete. | 
|  | 205 | * This code has to spin since there is no other notification from the PCI | 
|  | 206 | * hardware. Since the VPD is often implemented by serial attachment to an | 
|  | 207 | * EEPROM, it may take many milliseconds to complete. | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 208 | * | 
|  | 209 | * Returns 0 on success, negative values indicate error. | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 210 | */ | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 211 | static int pci_vpd_pci22_wait(struct pci_dev *dev) | 
|  | 212 | { | 
|  | 213 | struct pci_vpd_pci22 *vpd = | 
|  | 214 | container_of(dev->vpd, struct pci_vpd_pci22, base); | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 215 | unsigned long timeout = jiffies + HZ/20 + 2; | 
|  | 216 | u16 status; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 217 | int ret; | 
|  | 218 |  | 
|  | 219 | if (!vpd->busy) | 
|  | 220 | return 0; | 
|  | 221 |  | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 222 | for (;;) { | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 223 | ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR, | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 224 | &status); | 
| Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 225 | if (ret < 0) | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 226 | return ret; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 227 |  | 
|  | 228 | if ((status & PCI_VPD_ADDR_F) == vpd->flag) { | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 229 | vpd->busy = false; | 
|  | 230 | return 0; | 
|  | 231 | } | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 232 |  | 
| Prarit Bhargava | 5030718 | 2010-05-17 14:25:14 -0400 | [diff] [blame] | 233 | if (time_after(jiffies, timeout)) { | 
|  | 234 | dev_printk(KERN_DEBUG, &dev->dev, | 
|  | 235 | "vpd r/w failed.  This is likely a firmware " | 
|  | 236 | "bug on this device.  Contact the card " | 
|  | 237 | "vendor for a firmware update."); | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 238 | return -ETIMEDOUT; | 
| Prarit Bhargava | 5030718 | 2010-05-17 14:25:14 -0400 | [diff] [blame] | 239 | } | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 240 | if (fatal_signal_pending(current)) | 
|  | 241 | return -EINTR; | 
|  | 242 | if (!cond_resched()) | 
|  | 243 | udelay(10); | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 244 | } | 
|  | 245 | } | 
|  | 246 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 247 | static ssize_t pci_vpd_pci22_read(struct pci_dev *dev, loff_t pos, size_t count, | 
|  | 248 | void *arg) | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 249 | { | 
|  | 250 | struct pci_vpd_pci22 *vpd = | 
|  | 251 | container_of(dev->vpd, struct pci_vpd_pci22, base); | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 252 | int ret; | 
|  | 253 | loff_t end = pos + count; | 
|  | 254 | u8 *buf = arg; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 255 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 256 | if (pos < 0 || pos > vpd->base.len || end > vpd->base.len) | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 257 | return -EINVAL; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 258 |  | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 259 | if (mutex_lock_killable(&vpd->lock)) | 
|  | 260 | return -EINTR; | 
|  | 261 |  | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 262 | ret = pci_vpd_pci22_wait(dev); | 
|  | 263 | if (ret < 0) | 
|  | 264 | goto out; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 265 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 266 | while (pos < end) { | 
|  | 267 | u32 val; | 
|  | 268 | unsigned int i, skip; | 
|  | 269 |  | 
|  | 270 | ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR, | 
|  | 271 | pos & ~3); | 
|  | 272 | if (ret < 0) | 
|  | 273 | break; | 
|  | 274 | vpd->busy = true; | 
|  | 275 | vpd->flag = PCI_VPD_ADDR_F; | 
|  | 276 | ret = pci_vpd_pci22_wait(dev); | 
|  | 277 | if (ret < 0) | 
|  | 278 | break; | 
|  | 279 |  | 
|  | 280 | ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val); | 
|  | 281 | if (ret < 0) | 
|  | 282 | break; | 
|  | 283 |  | 
|  | 284 | skip = pos & 3; | 
|  | 285 | for (i = 0;  i < sizeof(u32); i++) { | 
|  | 286 | if (i >= skip) { | 
|  | 287 | *buf++ = val; | 
|  | 288 | if (++pos == end) | 
|  | 289 | break; | 
|  | 290 | } | 
|  | 291 | val >>= 8; | 
|  | 292 | } | 
|  | 293 | } | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 294 | out: | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 295 | mutex_unlock(&vpd->lock); | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 296 | return ret ? ret : count; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 297 | } | 
|  | 298 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 299 | static ssize_t pci_vpd_pci22_write(struct pci_dev *dev, loff_t pos, size_t count, | 
|  | 300 | const void *arg) | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 301 | { | 
|  | 302 | struct pci_vpd_pci22 *vpd = | 
|  | 303 | container_of(dev->vpd, struct pci_vpd_pci22, base); | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 304 | const u8 *buf = arg; | 
|  | 305 | loff_t end = pos + count; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 306 | int ret = 0; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 307 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 308 | if (pos < 0 || (pos & 3) || (count & 3) || end > vpd->base.len) | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 309 | return -EINVAL; | 
|  | 310 |  | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 311 | if (mutex_lock_killable(&vpd->lock)) | 
|  | 312 | return -EINTR; | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 313 |  | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 314 | ret = pci_vpd_pci22_wait(dev); | 
|  | 315 | if (ret < 0) | 
|  | 316 | goto out; | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 317 |  | 
|  | 318 | while (pos < end) { | 
|  | 319 | u32 val; | 
|  | 320 |  | 
|  | 321 | val = *buf++; | 
|  | 322 | val |= *buf++ << 8; | 
|  | 323 | val |= *buf++ << 16; | 
|  | 324 | val |= *buf++ << 24; | 
|  | 325 |  | 
|  | 326 | ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val); | 
|  | 327 | if (ret < 0) | 
|  | 328 | break; | 
|  | 329 | ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR, | 
|  | 330 | pos | PCI_VPD_ADDR_F); | 
|  | 331 | if (ret < 0) | 
|  | 332 | break; | 
|  | 333 |  | 
|  | 334 | vpd->busy = true; | 
|  | 335 | vpd->flag = 0; | 
|  | 336 | ret = pci_vpd_pci22_wait(dev); | 
| Greg Thelen | d97ecd8 | 2011-04-17 08:22:21 -0700 | [diff] [blame] | 337 | if (ret < 0) | 
|  | 338 | break; | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 339 |  | 
|  | 340 | pos += sizeof(u32); | 
|  | 341 | } | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 342 | out: | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 343 | mutex_unlock(&vpd->lock); | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 344 | return ret ? ret : count; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 345 | } | 
|  | 346 |  | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 347 | static void pci_vpd_pci22_release(struct pci_dev *dev) | 
|  | 348 | { | 
|  | 349 | kfree(container_of(dev->vpd, struct pci_vpd_pci22, base)); | 
|  | 350 | } | 
|  | 351 |  | 
| Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 352 | static const struct pci_vpd_ops pci_vpd_pci22_ops = { | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 353 | .read = pci_vpd_pci22_read, | 
|  | 354 | .write = pci_vpd_pci22_write, | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 355 | .release = pci_vpd_pci22_release, | 
|  | 356 | }; | 
|  | 357 |  | 
|  | 358 | int pci_vpd_pci22_init(struct pci_dev *dev) | 
|  | 359 | { | 
|  | 360 | struct pci_vpd_pci22 *vpd; | 
|  | 361 | u8 cap; | 
|  | 362 |  | 
|  | 363 | cap = pci_find_capability(dev, PCI_CAP_ID_VPD); | 
|  | 364 | if (!cap) | 
|  | 365 | return -ENODEV; | 
|  | 366 | vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC); | 
|  | 367 | if (!vpd) | 
|  | 368 | return -ENOMEM; | 
|  | 369 |  | 
| Benjamin Li | 99cb233 | 2008-07-02 10:59:04 -0700 | [diff] [blame] | 370 | vpd->base.len = PCI_VPD_PCI22_SIZE; | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 371 | vpd->base.ops = &pci_vpd_pci22_ops; | 
| Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 372 | mutex_init(&vpd->lock); | 
| Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 373 | vpd->cap = cap; | 
|  | 374 | vpd->busy = false; | 
|  | 375 | dev->vpd = &vpd->base; | 
|  | 376 | return 0; | 
|  | 377 | } | 
|  | 378 |  | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 379 | /** | 
| Stephen Hemminger | db56794 | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 380 | * pci_vpd_truncate - Set available Vital Product Data size | 
|  | 381 | * @dev:	pci device struct | 
|  | 382 | * @size:	available memory in bytes | 
|  | 383 | * | 
|  | 384 | * Adjust size of available VPD area. | 
|  | 385 | */ | 
|  | 386 | int pci_vpd_truncate(struct pci_dev *dev, size_t size) | 
|  | 387 | { | 
|  | 388 | if (!dev->vpd) | 
|  | 389 | return -EINVAL; | 
|  | 390 |  | 
|  | 391 | /* limited by the access method */ | 
|  | 392 | if (size > dev->vpd->len) | 
|  | 393 | return -EINVAL; | 
|  | 394 |  | 
|  | 395 | dev->vpd->len = size; | 
| Anton Vorontsov | d407e32 | 2009-04-01 02:23:41 +0400 | [diff] [blame] | 396 | if (dev->vpd->attr) | 
|  | 397 | dev->vpd->attr->size = size; | 
| Stephen Hemminger | db56794 | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 398 |  | 
|  | 399 | return 0; | 
|  | 400 | } | 
|  | 401 | EXPORT_SYMBOL(pci_vpd_truncate); | 
|  | 402 |  | 
|  | 403 | /** | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 404 | * pci_block_user_cfg_access - Block userspace PCI config reads/writes | 
|  | 405 | * @dev:	pci device struct | 
|  | 406 | * | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 407 | * When user access is blocked, any reads or writes to config space will | 
|  | 408 | * sleep until access is unblocked again.  We don't allow nesting of | 
|  | 409 | * block/unblock calls. | 
|  | 410 | */ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 411 | void pci_block_user_cfg_access(struct pci_dev *dev) | 
|  | 412 | { | 
|  | 413 | unsigned long flags; | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 414 | int was_blocked; | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 415 |  | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 416 | raw_spin_lock_irqsave(&pci_lock, flags); | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 417 | was_blocked = dev->block_ucfg_access; | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 418 | dev->block_ucfg_access = 1; | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 419 | raw_spin_unlock_irqrestore(&pci_lock, flags); | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 420 |  | 
|  | 421 | /* If we BUG() inside the pci_lock, we're guaranteed to hose | 
|  | 422 | * the machine */ | 
|  | 423 | BUG_ON(was_blocked); | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 424 | } | 
|  | 425 | EXPORT_SYMBOL_GPL(pci_block_user_cfg_access); | 
|  | 426 |  | 
|  | 427 | /** | 
|  | 428 | * pci_unblock_user_cfg_access - Unblock userspace PCI config reads/writes | 
|  | 429 | * @dev:	pci device struct | 
|  | 430 | * | 
|  | 431 | * This function allows userspace PCI config accesses to resume. | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 432 | */ | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 433 | void pci_unblock_user_cfg_access(struct pci_dev *dev) | 
|  | 434 | { | 
|  | 435 | unsigned long flags; | 
|  | 436 |  | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 437 | raw_spin_lock_irqsave(&pci_lock, flags); | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 438 |  | 
|  | 439 | /* This indicates a problem in the caller, but we don't need | 
|  | 440 | * to kill them, unlike a double-block above. */ | 
|  | 441 | WARN_ON(!dev->block_ucfg_access); | 
|  | 442 |  | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 443 | dev->block_ucfg_access = 0; | 
| Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 444 | wake_up_all(&pci_ucfg_wait); | 
| Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 445 | raw_spin_unlock_irqrestore(&pci_lock, flags); | 
| Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 446 | } | 
|  | 447 | EXPORT_SYMBOL_GPL(pci_unblock_user_cfg_access); |