blob: ccd7b6711196116e0d4930b6369e5620ea471e16 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Hugh Daschbachd027bb32013-01-04 14:39:09 -080056 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010057 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090058};
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Tejun Heo441577e2010-03-29 10:32:39 +090060enum board_ids {
61 /* board IDs by feature in alphabetical order */
62 board_ahci,
63 board_ahci_ign_iferr,
64 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020065 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090066
67 /* board IDs for specific chipsets in alphabetical order */
68 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090069 board_ahci_mcp77,
70 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090071 board_ahci_mv,
72 board_ahci_sb600,
73 board_ahci_sb700, /* for SB700 and SB800 */
74 board_ahci_vt8251,
75
76 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700262 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800263 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
264 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
265 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
266 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
267 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
268 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
269 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
270 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston223588e2012-08-09 09:02:31 -0700271 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
272 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
273 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
274 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
275 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
276 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
277 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
278 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasleycc3b20f2013-01-25 12:01:05 -0800279 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
280 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
281 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
282 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
283 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
284 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
285 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
286 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
287 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci }, /* Avoton AHCI */
288 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci }, /* Avoton AHCI */
289 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci }, /* Avoton RAID */
290 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci }, /* Avoton RAID */
291 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci }, /* Avoton RAID */
292 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci }, /* Avoton RAID */
293 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci }, /* Avoton RAID */
294 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci }, /* Avoton RAID */
James Ralston72c84d52013-02-08 17:34:47 -0800295 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
296 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
297 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
298 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
299 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
300 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
301 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
302 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley86726b02013-06-19 16:36:45 -0700303 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston8fd2b472013-11-04 09:24:58 -0800304 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
305 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
306 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
307 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400308
Tejun Heoe34bb372007-02-26 20:24:03 +0900309 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
310 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
311 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400312
313 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800314 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800315 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
316 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
317 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
318 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
319 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
320 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400321
Shane Huange2dd90b2009-07-29 11:34:49 +0800322 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800323 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huang722804f2013-06-03 18:24:10 +0800324 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800325 /* AMD is using RAID class only for ahci controllers */
326 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
327 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
328
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400329 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400330 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900331 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400332
333 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900334 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
335 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
336 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
337 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
338 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
339 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
340 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
341 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900342 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
343 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
344 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
345 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
346 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
347 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
348 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
349 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
350 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
351 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
352 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
353 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
354 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
355 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
356 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
357 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
358 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
359 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
360 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
361 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
362 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
363 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
364 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
365 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
366 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
367 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
368 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
369 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
370 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
371 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
372 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
373 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
374 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
375 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
376 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
377 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
378 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
379 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
380 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
381 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
382 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
383 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
384 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
385 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
386 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
387 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
388 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
389 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
390 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
391 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
392 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
393 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
394 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
395 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
396 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
397 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
398 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
399 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
400 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
401 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
402 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
403 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
404 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
405 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
406 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
407 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
408 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
409 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
410 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
411 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
412 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
413 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
414 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
415 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
416 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
417 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400418
Jeff Garzik95916ed2006-07-29 04:10:14 -0400419 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900420 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
421 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
422 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400423
Alessandro Rubini318893e2012-01-06 13:33:39 +0100424 /* ST Microelectronics */
425 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
426
Jeff Garzikcd70c262007-07-08 02:29:42 -0400427 /* Marvell */
428 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100429 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200430 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500431 .class = PCI_CLASS_STORAGE_SATA_AHCI,
432 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200433 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100434 { PCI_DEVICE(0x1b4b, 0x9125),
435 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Matt Johnson642d8922012-04-27 01:42:30 -0500436 { PCI_DEVICE(0x1b4b, 0x917a),
437 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Alan Coxf0868b72012-09-04 16:07:18 +0100438 { PCI_DEVICE(0x1b4b, 0x9192),
439 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Tejun Heo50be5e32010-11-29 15:57:14 +0100440 { PCI_DEVICE(0x1b4b, 0x91a3),
441 .driver_data = board_ahci_yes_fbs },
Samir Benmendil34bf7632013-11-17 23:56:17 +0100442 { PCI_DEVICE(0x1b4b, 0x9230),
443 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400444
Mark Nelsonc77a0362008-10-23 14:08:16 +1100445 /* Promise */
446 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
447
Keng-Yu Linc9703762011-11-09 01:47:36 -0500448 /* Asmedia */
Alan Coxb7cd50f2012-09-04 16:25:25 +0100449 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
450 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
451 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
452 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500453
Hugh Daschbachd027bb32013-01-04 14:39:09 -0800454 /* Enmotus */
455 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
456
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500457 /* Generic, PCI class code for AHCI */
458 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500459 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 { } /* terminate list */
462};
463
464
465static struct pci_driver ahci_pci_driver = {
466 .name = DRV_NAME,
467 .id_table = ahci_pci_tbl,
468 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900469 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900470#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900471 .suspend = ahci_pci_device_suspend,
472 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900473#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474};
475
Alan Cox5b66c822008-09-03 14:48:34 +0100476#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
477static int marvell_enable;
478#else
479static int marvell_enable = 1;
480#endif
481module_param(marvell_enable, int, 0644);
482MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
483
484
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300485static void ahci_pci_save_initial_config(struct pci_dev *pdev,
486 struct ahci_host_priv *hpriv)
487{
488 unsigned int force_port_map = 0;
489 unsigned int mask_port_map = 0;
490
491 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
492 dev_info(&pdev->dev, "JMB361 has only one port\n");
493 force_port_map = 1;
494 }
495
496 /*
497 * Temporary Marvell 6145 hack: PATA port presence
498 * is asserted through the standard AHCI port
499 * presence register, as bit 4 (counting from 0)
500 */
501 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
502 if (pdev->device == 0x6121)
503 mask_port_map = 0x3;
504 else
505 mask_port_map = 0xf;
506 dev_info(&pdev->dev,
507 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
508 }
509
Anton Vorontsov1d513352010-03-03 20:17:37 +0300510 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
511 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300512}
513
Anton Vorontsov33030402010-03-03 20:17:39 +0300514static int ahci_pci_reset_controller(struct ata_host *host)
515{
516 struct pci_dev *pdev = to_pci_dev(host->dev);
517
518 ahci_reset_controller(host);
519
Tejun Heod91542c2006-07-26 15:59:26 +0900520 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300521 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900522 u16 tmp16;
523
524 /* configure PCS */
525 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900526 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
527 tmp16 |= hpriv->port_map;
528 pci_write_config_word(pdev, 0x92, tmp16);
529 }
Tejun Heod91542c2006-07-26 15:59:26 +0900530 }
531
532 return 0;
533}
534
Anton Vorontsov781d6552010-03-03 20:17:42 +0300535static void ahci_pci_init_controller(struct ata_host *host)
536{
537 struct ahci_host_priv *hpriv = host->private_data;
538 struct pci_dev *pdev = to_pci_dev(host->dev);
539 void __iomem *port_mmio;
540 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100541 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900542
Tejun Heo417a1a62007-09-23 13:19:55 +0900543 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100544 if (pdev->device == 0x6121)
545 mv = 2;
546 else
547 mv = 4;
548 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400549
550 writel(0, port_mmio + PORT_IRQ_MASK);
551
552 /* clear port IRQ */
553 tmp = readl(port_mmio + PORT_IRQ_STAT);
554 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
555 if (tmp)
556 writel(tmp, port_mmio + PORT_IRQ_STAT);
557 }
558
Anton Vorontsov781d6552010-03-03 20:17:42 +0300559 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900560}
561
Tejun Heocc0680a2007-08-06 18:36:23 +0900562static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900563 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900564{
Tejun Heocc0680a2007-08-06 18:36:23 +0900565 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900566 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900567 int rc;
568
569 DPRINTK("ENTER\n");
570
Tejun Heo4447d352007-04-17 23:44:08 +0900571 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900572
Tejun Heocc0680a2007-08-06 18:36:23 +0900573 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900574 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900575
Tejun Heo4447d352007-04-17 23:44:08 +0900576 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900577
578 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
579
580 /* vt8251 doesn't clear BSY on signature FIS reception,
581 * request follow-up softreset.
582 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900583 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900584}
585
Tejun Heoedc93052007-10-25 14:59:16 +0900586static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
587 unsigned long deadline)
588{
589 struct ata_port *ap = link->ap;
590 struct ahci_port_priv *pp = ap->private_data;
591 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
592 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900593 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900594 int rc;
595
596 ahci_stop_engine(ap);
597
598 /* clear D2H reception area to properly wait for D2H FIS */
599 ata_tf_init(link->device, &tf);
600 tf.command = 0x80;
601 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
602
603 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900604 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900605
606 ahci_start_engine(ap);
607
Tejun Heoedc93052007-10-25 14:59:16 +0900608 /* The pseudo configuration device on SIMG4726 attached to
609 * ASUS P5W-DH Deluxe doesn't send signature FIS after
610 * hardreset if no device is attached to the first downstream
611 * port && the pseudo device locks up on SRST w/ PMP==0. To
612 * work around this, wait for !BSY only briefly. If BSY isn't
613 * cleared, perform CLO and proceed to IDENTIFY (achieved by
614 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
615 *
616 * Wait for two seconds. Devices attached to downstream port
617 * which can't process the following IDENTIFY after this will
618 * have to be reset again. For most cases, this should
619 * suffice while making probing snappish enough.
620 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900621 if (online) {
622 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
623 ahci_check_ready);
624 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800625 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900626 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900627 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900628}
629
Tejun Heo438ac6d2007-03-02 17:31:26 +0900630#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900631static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
632{
Jeff Garzikcca39742006-08-24 03:19:22 -0400633 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900634 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300635 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900636 u32 ctl;
637
Tejun Heo9b10ae82009-05-30 20:50:12 +0900638 if (mesg.event & PM_EVENT_SUSPEND &&
639 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700640 dev_err(&pdev->dev,
641 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900642 return -EIO;
643 }
644
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100645 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900646 /* AHCI spec rev1.1 section 8.3.3:
647 * Software must disable interrupts prior to requesting a
648 * transition of the HBA to D3 state.
649 */
650 ctl = readl(mmio + HOST_CTL);
651 ctl &= ~HOST_IRQ_EN;
652 writel(ctl, mmio + HOST_CTL);
653 readl(mmio + HOST_CTL); /* flush */
654 }
655
656 return ata_pci_device_suspend(pdev, mesg);
657}
658
659static int ahci_pci_device_resume(struct pci_dev *pdev)
660{
Jeff Garzikcca39742006-08-24 03:19:22 -0400661 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900662 int rc;
663
Tejun Heo553c4aa2006-12-26 19:39:50 +0900664 rc = ata_pci_device_do_resume(pdev);
665 if (rc)
666 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900667
668 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300669 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900670 if (rc)
671 return rc;
672
Anton Vorontsov781d6552010-03-03 20:17:42 +0300673 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900674 }
675
Jeff Garzikcca39742006-08-24 03:19:22 -0400676 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900677
678 return 0;
679}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900680#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900681
Tejun Heo4447d352007-04-17 23:44:08 +0900682static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Alessandro Rubini318893e2012-01-06 13:33:39 +0100686 /*
687 * If the device fixup already set the dma_mask to some non-standard
688 * value, don't extend it here. This happens on STA2X11, for example.
689 */
690 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
691 return 0;
692
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700694 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
695 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700697 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700699 dev_err(&pdev->dev,
700 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return rc;
702 }
703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700705 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700707 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708 return rc;
709 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700710 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700712 dev_err(&pdev->dev,
713 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return rc;
715 }
716 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return 0;
718}
719
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300720static void ahci_pci_print_info(struct ata_host *host)
721{
722 struct pci_dev *pdev = to_pci_dev(host->dev);
723 u16 cc;
724 const char *scc_s;
725
726 pci_read_config_word(pdev, 0x0a, &cc);
727 if (cc == PCI_CLASS_STORAGE_IDE)
728 scc_s = "IDE";
729 else if (cc == PCI_CLASS_STORAGE_SATA)
730 scc_s = "SATA";
731 else if (cc == PCI_CLASS_STORAGE_RAID)
732 scc_s = "RAID";
733 else
734 scc_s = "unknown";
735
736 ahci_print_info(host, scc_s);
737}
738
Tejun Heoedc93052007-10-25 14:59:16 +0900739/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
740 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
741 * support PMP and the 4726 either directly exports the device
742 * attached to the first downstream port or acts as a hardware storage
743 * controller and emulate a single ATA device (can be RAID 0/1 or some
744 * other configuration).
745 *
746 * When there's no device attached to the first downstream port of the
747 * 4726, "Config Disk" appears, which is a pseudo ATA device to
748 * configure the 4726. However, ATA emulation of the device is very
749 * lame. It doesn't send signature D2H Reg FIS after the initial
750 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
751 *
752 * The following function works around the problem by always using
753 * hardreset on the port and not depending on receiving signature FIS
754 * afterward. If signature FIS isn't received soon, ATA class is
755 * assumed without follow-up softreset.
756 */
757static void ahci_p5wdh_workaround(struct ata_host *host)
758{
759 static struct dmi_system_id sysids[] = {
760 {
761 .ident = "P5W DH Deluxe",
762 .matches = {
763 DMI_MATCH(DMI_SYS_VENDOR,
764 "ASUSTEK COMPUTER INC"),
765 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
766 },
767 },
768 { }
769 };
770 struct pci_dev *pdev = to_pci_dev(host->dev);
771
772 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
773 dmi_check_system(sysids)) {
774 struct ata_port *ap = host->ports[1];
775
Joe Perchesa44fec12011-04-15 15:51:58 -0700776 dev_info(&pdev->dev,
777 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900778
779 ap->ops = &ahci_p5wdh_ops;
780 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
781 }
782}
783
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900784/* only some SB600 ahci controllers can do 64bit DMA */
785static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800786{
787 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900788 /*
789 * The oldest version known to be broken is 0901 and
790 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900791 * Enable 64bit DMA on 1501 and anything newer.
792 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900793 * Please read bko#9412 for more info.
794 */
Shane Huang58a09b32009-05-27 15:04:43 +0800795 {
796 .ident = "ASUS M2A-VM",
797 .matches = {
798 DMI_MATCH(DMI_BOARD_VENDOR,
799 "ASUSTeK Computer INC."),
800 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
801 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900802 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800803 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100804 /*
805 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
806 * support 64bit DMA.
807 *
808 * BIOS versions earlier than 1.5 had the Manufacturer DMI
809 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
810 * This spelling mistake was fixed in BIOS version 1.5, so
811 * 1.5 and later have the Manufacturer as
812 * "MICRO-STAR INTERNATIONAL CO.,LTD".
813 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
814 *
815 * BIOS versions earlier than 1.9 had a Board Product Name
816 * DMI field of "MS-7376". This was changed to be
817 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
818 * match on DMI_BOARD_NAME of "MS-7376".
819 */
820 {
821 .ident = "MSI K9A2 Platinum",
822 .matches = {
823 DMI_MATCH(DMI_BOARD_VENDOR,
824 "MICRO-STAR INTER"),
825 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
826 },
827 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000828 /*
829 * All BIOS versions for the Asus M3A support 64bit DMA.
830 * (all release versions from 0301 to 1206 were tested)
831 */
832 {
833 .ident = "ASUS M3A",
834 .matches = {
835 DMI_MATCH(DMI_BOARD_VENDOR,
836 "ASUSTeK Computer INC."),
837 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
838 },
839 },
Shane Huang58a09b32009-05-27 15:04:43 +0800840 { }
841 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900842 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900843 int year, month, date;
844 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800845
Tejun Heo03d783b2009-08-16 21:04:02 +0900846 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800847 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900848 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800849 return false;
850
Mark Nelsone65cc192009-11-03 20:06:48 +1100851 if (!match->driver_data)
852 goto enable_64bit;
853
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900854 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
855 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800856
Mark Nelsone65cc192009-11-03 20:06:48 +1100857 if (strcmp(buf, match->driver_data) >= 0)
858 goto enable_64bit;
859 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700860 dev_warn(&pdev->dev,
861 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
862 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900863 return false;
864 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100865
866enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700867 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100868 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800869}
870
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100871static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
872{
873 static const struct dmi_system_id broken_systems[] = {
874 {
875 .ident = "HP Compaq nx6310",
876 .matches = {
877 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
878 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
879 },
880 /* PCI slot number of the controller */
881 .driver_data = (void *)0x1FUL,
882 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100883 {
884 .ident = "HP Compaq 6720s",
885 .matches = {
886 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
887 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
888 },
889 /* PCI slot number of the controller */
890 .driver_data = (void *)0x1FUL,
891 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100892
893 { } /* terminate list */
894 };
895 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
896
897 if (dmi) {
898 unsigned long slot = (unsigned long)dmi->driver_data;
899 /* apply the quirk only to on-board controllers */
900 return slot == PCI_SLOT(pdev->devfn);
901 }
902
903 return false;
904}
905
Tejun Heo9b10ae82009-05-30 20:50:12 +0900906static bool ahci_broken_suspend(struct pci_dev *pdev)
907{
908 static const struct dmi_system_id sysids[] = {
909 /*
910 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
911 * to the harddisk doesn't become online after
912 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900913 *
914 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
915 *
916 * Use dates instead of versions to match as HP is
917 * apparently recycling both product and version
918 * strings.
919 *
920 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900921 */
922 {
923 .ident = "dv4",
924 .matches = {
925 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
926 DMI_MATCH(DMI_PRODUCT_NAME,
927 "HP Pavilion dv4 Notebook PC"),
928 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900929 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900930 },
931 {
932 .ident = "dv5",
933 .matches = {
934 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
935 DMI_MATCH(DMI_PRODUCT_NAME,
936 "HP Pavilion dv5 Notebook PC"),
937 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900938 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900939 },
940 {
941 .ident = "dv6",
942 .matches = {
943 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
944 DMI_MATCH(DMI_PRODUCT_NAME,
945 "HP Pavilion dv6 Notebook PC"),
946 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900947 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900948 },
949 {
950 .ident = "HDX18",
951 .matches = {
952 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
953 DMI_MATCH(DMI_PRODUCT_NAME,
954 "HP HDX18 Notebook PC"),
955 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900956 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900957 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900958 /*
959 * Acer eMachines G725 has the same problem. BIOS
960 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300961 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900962 * that we don't have much idea about. For now,
963 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900964 *
965 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900966 */
967 {
968 .ident = "G725",
969 .matches = {
970 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
971 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
972 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900973 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900974 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900975 { } /* terminate list */
976 };
977 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900978 int year, month, date;
979 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900980
981 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
982 return false;
983
Tejun Heo9deb3432010-03-16 09:50:26 +0900984 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
985 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900986
Tejun Heo9deb3432010-03-16 09:50:26 +0900987 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900988}
989
Tejun Heo55946392009-08-04 14:30:08 +0900990static bool ahci_broken_online(struct pci_dev *pdev)
991{
992#define ENCODE_BUSDEVFN(bus, slot, func) \
993 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
994 static const struct dmi_system_id sysids[] = {
995 /*
996 * There are several gigabyte boards which use
997 * SIMG5723s configured as hardware RAID. Certain
998 * 5723 firmware revisions shipped there keep the link
999 * online but fail to answer properly to SRST or
1000 * IDENTIFY when no device is attached downstream
1001 * causing libata to retry quite a few times leading
1002 * to excessive detection delay.
1003 *
1004 * As these firmwares respond to the second reset try
1005 * with invalid device signature, considering unknown
1006 * sig as offline works around the problem acceptably.
1007 */
1008 {
1009 .ident = "EP45-DQ6",
1010 .matches = {
1011 DMI_MATCH(DMI_BOARD_VENDOR,
1012 "Gigabyte Technology Co., Ltd."),
1013 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1014 },
1015 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1016 },
1017 {
1018 .ident = "EP45-DS5",
1019 .matches = {
1020 DMI_MATCH(DMI_BOARD_VENDOR,
1021 "Gigabyte Technology Co., Ltd."),
1022 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1023 },
1024 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1025 },
1026 { } /* terminate list */
1027 };
1028#undef ENCODE_BUSDEVFN
1029 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1030 unsigned int val;
1031
1032 if (!dmi)
1033 return false;
1034
1035 val = (unsigned long)dmi->driver_data;
1036
1037 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1038}
1039
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001040#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001041static void ahci_gtf_filter_workaround(struct ata_host *host)
1042{
1043 static const struct dmi_system_id sysids[] = {
1044 /*
1045 * Aspire 3810T issues a bunch of SATA enable commands
1046 * via _GTF including an invalid one and one which is
1047 * rejected by the device. Among the successful ones
1048 * is FPDMA non-zero offset enable which when enabled
1049 * only on the drive side leads to NCQ command
1050 * failures. Filter it out.
1051 */
1052 {
1053 .ident = "Aspire 3810T",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1056 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1057 },
1058 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1059 },
1060 { }
1061 };
1062 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1063 unsigned int filter;
1064 int i;
1065
1066 if (!dmi)
1067 return;
1068
1069 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001070 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1071 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001072
1073 for (i = 0; i < host->n_ports; i++) {
1074 struct ata_port *ap = host->ports[i];
1075 struct ata_link *link;
1076 struct ata_device *dev;
1077
1078 ata_for_each_link(link, ap, EDGE)
1079 ata_for_each_dev(dev, link, ALL)
1080 dev->gtf_filter |= filter;
1081 }
1082}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001083#else
1084static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1085{}
1086#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001087
Tejun Heo24dc5f32007-01-20 16:00:28 +09001088static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
Tejun Heoe297d992008-06-10 00:13:04 +09001090 unsigned int board_id = ent->driver_data;
1091 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001092 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001093 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001095 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001096 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001097 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 VPRINTK("ENTER\n");
1100
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001101 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001102
Joe Perches06296a12011-04-15 15:52:00 -07001103 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104
Alan Cox5b66c822008-09-03 14:48:34 +01001105 /* The AHCI driver can only drive the SATA ports, the PATA driver
1106 can drive them all so if both drivers are selected make sure
1107 AHCI stays out of the way */
1108 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1109 return -ENODEV;
1110
Tejun Heoc6353b42010-06-17 11:42:22 +02001111 /*
1112 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1113 * ahci, use ata_generic instead.
1114 */
1115 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1116 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1117 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1118 pdev->subsystem_device == 0xcb89)
1119 return -ENODEV;
1120
Mark Nelson7a022672009-11-22 12:07:41 +11001121 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1122 * At the moment, we can only use the AHCI mode. Let the users know
1123 * that for SAS drives they're out of luck.
1124 */
1125 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001126 dev_info(&pdev->dev,
1127 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001128
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001129 /* Both Connext and Enmotus devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001130 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1131 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbachd027bb32013-01-04 14:39:09 -08001132 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1133 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001134
Tejun Heo4447d352007-04-17 23:44:08 +09001135 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001136 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 if (rc)
1138 return rc;
1139
Tejun Heodea55132008-03-11 19:52:31 +09001140 /* AHCI controllers often implement SFF compatible interface.
1141 * Grab all PCI BARs just in case.
1142 */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001143 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001144 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001145 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001146 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001147 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Tejun Heoc4f77922007-12-06 15:09:43 +09001149 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1150 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1151 u8 map;
1152
1153 /* ICH6s share the same PCI ID for both piix and ahci
1154 * modes. Enabling ahci mode while MAP indicates
1155 * combined mode is a bad idea. Yield to ata_piix.
1156 */
1157 pci_read_config_byte(pdev, ICH_MAP, &map);
1158 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001159 dev_info(&pdev->dev,
1160 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001161 return -ENODEV;
1162 }
1163 }
1164
Tejun Heo24dc5f32007-01-20 16:00:28 +09001165 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1166 if (!hpriv)
1167 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001168 hpriv->flags |= (unsigned long)pi.private_data;
1169
Tejun Heoe297d992008-06-10 00:13:04 +09001170 /* MCP65 revision A1 and A2 can't do MSI */
1171 if (board_id == board_ahci_mcp65 &&
1172 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1173 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1174
Shane Huange427fe02008-12-30 10:53:41 +08001175 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1176 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1177 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1178
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001179 /* only some SB600s can do 64bit DMA */
1180 if (ahci_sb600_enable_64bit(pdev))
1181 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001182
Tejun Heo31b239a2009-09-17 00:34:39 +09001183 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1184 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
Alessandro Rubini318893e2012-01-06 13:33:39 +01001186 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001187
Tejun Heo4447d352007-04-17 23:44:08 +09001188 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001189 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Tejun Heo4447d352007-04-17 23:44:08 +09001191 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001192 if (hpriv->cap & HOST_CAP_NCQ) {
1193 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001194 /*
1195 * Auto-activate optimization is supposed to be
1196 * supported on all AHCI controllers indicating NCQ
1197 * capability, but it seems to be broken on some
1198 * chipsets including NVIDIAs.
1199 */
1200 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001201 pi.flags |= ATA_FLAG_FPDMA_AA;
1202 }
Tejun Heo4447d352007-04-17 23:44:08 +09001203
Tejun Heo7d50b602007-09-23 13:19:54 +09001204 if (hpriv->cap & HOST_CAP_PMP)
1205 pi.flags |= ATA_FLAG_PMP;
1206
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001207 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001208
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001209 if (ahci_broken_system_poweroff(pdev)) {
1210 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1211 dev_info(&pdev->dev,
1212 "quirky BIOS, skipping spindown on poweroff\n");
1213 }
1214
Tejun Heo9b10ae82009-05-30 20:50:12 +09001215 if (ahci_broken_suspend(pdev)) {
1216 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001217 dev_warn(&pdev->dev,
1218 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001219 }
1220
Tejun Heo55946392009-08-04 14:30:08 +09001221 if (ahci_broken_online(pdev)) {
1222 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1223 dev_info(&pdev->dev,
1224 "online status unreliable, applying workaround\n");
1225 }
1226
Tejun Heo837f5f82008-02-06 15:13:51 +09001227 /* CAP.NP sometimes indicate the index of the last enabled
1228 * port, at other times, that of the last possible port, so
1229 * determining the maximum port number requires looking at
1230 * both CAP.NP and port_map.
1231 */
1232 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1233
1234 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001235 if (!host)
1236 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001237 host->private_data = hpriv;
1238
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001239 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001240 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001241 else
1242 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001243
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001244 if (pi.flags & ATA_FLAG_EM)
1245 ahci_reset_em(host);
1246
Tejun Heo4447d352007-04-17 23:44:08 +09001247 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001248 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001249
Alessandro Rubini318893e2012-01-06 13:33:39 +01001250 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1251 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001252 0x100 + ap->port_no * 0x80, "port");
1253
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001254 /* set enclosure management message type */
1255 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001256 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001257
1258
Jeff Garzikdab632e2007-05-28 08:33:01 -04001259 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001260 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001261 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263
Tejun Heoedc93052007-10-25 14:59:16 +09001264 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1265 ahci_p5wdh_workaround(host);
1266
Tejun Heof80ae7e2009-09-16 04:18:03 +09001267 /* apply gtf filter quirk */
1268 ahci_gtf_filter_workaround(host);
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001271 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001273 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
Anton Vorontsov33030402010-03-03 20:17:39 +03001275 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001276 if (rc)
1277 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001278
Anton Vorontsov781d6552010-03-03 20:17:42 +03001279 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001280 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Tejun Heo4447d352007-04-17 23:44:08 +09001282 pci_set_master(pdev);
1283 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1284 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001285}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286
1287static int __init ahci_init(void)
1288{
Pavel Roskinb7887192006-08-10 18:13:18 +09001289 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290}
1291
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292static void __exit ahci_exit(void)
1293{
1294 pci_unregister_driver(&ahci_pci_driver);
1295}
1296
1297
1298MODULE_AUTHOR("Jeff Garzik");
1299MODULE_DESCRIPTION("AHCI SATA low-level driver");
1300MODULE_LICENSE("GPL");
1301MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001302MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
1304module_init(ahci_init);
1305module_exit(ahci_exit);