blob: 33e538f769091e25ae75125b75275a64ab088a6f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d2011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103061static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103067static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010087 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010097module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030119static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100124static int align_buffer_size = -1;
125module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800151 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700152 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100153 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200154 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200155 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200156 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200157 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200158 "{ATI, RS780},"
159 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100160 "{ATI, RV630},"
161 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100162 "{ATI, RV670},"
163 "{ATI, RV635},"
164 "{ATI, RV620},"
165 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200166 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200167 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200168 "{SiS, SIS966},"
169 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170MODULE_DESCRIPTION("Intel HDA driver");
171
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200172#ifdef CONFIG_SND_VERBOSE_PRINTK
173#define SFX /* nop */
174#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200176#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200177
178/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 * registers
180 */
181#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200182#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
183#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
184#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
185#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
186#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#define ICH6_REG_VMIN 0x02
188#define ICH6_REG_VMAJ 0x03
189#define ICH6_REG_OUTPAY 0x04
190#define ICH6_REG_INPAY 0x06
191#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200192#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200193#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
194#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define ICH6_REG_WAKEEN 0x0c
196#define ICH6_REG_STATESTS 0x0e
197#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200198#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define ICH6_REG_INTCTL 0x20
200#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200201#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200202#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
203#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_CORBLBASE 0x40
205#define ICH6_REG_CORBUBASE 0x44
206#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_REG_CORBRP 0x4a
208#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200210#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
211#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214#define ICH6_REG_CORBSIZE 0x4e
215
216#define ICH6_REG_RIRBLBASE 0x50
217#define ICH6_REG_RIRBUBASE 0x54
218#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#define ICH6_REG_RINTCNT 0x5a
221#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
223#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
224#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200226#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
227#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#define ICH6_REG_RIRBSIZE 0x5e
229
230#define ICH6_REG_IC 0x60
231#define ICH6_REG_IR 0x64
232#define ICH6_REG_IRS 0x68
233#define ICH6_IRS_VALID (1<<1)
234#define ICH6_IRS_BUSY (1<<0)
235
236#define ICH6_REG_DPLBASE 0x70
237#define ICH6_REG_DPUBASE 0x74
238#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
239
240/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
241enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
242
243/* stream register offsets from stream base */
244#define ICH6_REG_SD_CTL 0x00
245#define ICH6_REG_SD_STS 0x03
246#define ICH6_REG_SD_LPIB 0x04
247#define ICH6_REG_SD_CBL 0x08
248#define ICH6_REG_SD_LVI 0x0c
249#define ICH6_REG_SD_FIFOW 0x0e
250#define ICH6_REG_SD_FIFOSIZE 0x10
251#define ICH6_REG_SD_FORMAT 0x12
252#define ICH6_REG_SD_BDLPL 0x18
253#define ICH6_REG_SD_BDLPU 0x1c
254
255/* PCI space */
256#define ICH6_PCIREG_TCSEL 0x44
257
258/*
259 * other constants
260 */
261
262/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200265#define ICH6_NUM_PLAYBACK 4
266
267/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200269#define ULI_NUM_PLAYBACK 6
270
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200273#define ATIHDMI_NUM_PLAYBACK 1
274
Kailang Yangf2690022008-05-27 11:44:55 +0200275/* TERA has 4 playback and 3 capture */
276#define TERA_NUM_CAPTURE 3
277#define TERA_NUM_PLAYBACK 4
278
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200279/* this number is statically defined for simplicity */
280#define MAX_AZX_DEV 16
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100283#define BDL_SIZE 4096
284#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
285#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286/* max buffer size - no h/w limit, you can increase as you like */
287#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* RIRB int mask: overrun[2], response[0] */
290#define RIRB_INT_RESPONSE 0x01
291#define RIRB_INT_OVERRUN 0x04
292#define RIRB_INT_MASK 0x05
293
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200294/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800295#define AZX_MAX_CODECS 8
296#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800297#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299/* SD_CTL bits */
300#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
301#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100302#define SD_CTL_STRIPE (3 << 16) /* stripe control */
303#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
304#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
306#define SD_CTL_STREAM_TAG_SHIFT 20
307
308/* SD_CTL and SD_STS */
309#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
310#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
311#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
313 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* SD_STS */
316#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
317
318/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200319#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
320#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
321#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/* below are so far hardcoded - should read registers in future */
324#define ICH6_MAX_CORB_ENTRIES 256
325#define ICH6_MAX_RIRB_ENTRIES 256
326
Takashi Iwaic74db862005-05-12 14:26:27 +0200327/* position fix mode */
328enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200329 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200330 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200331 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200332 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100333 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200334};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Frederick Lif5d40b32005-05-12 14:55:20 +0200336/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200337#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
338#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
339
Vinod Gda3fca22005-09-13 18:49:12 +0200340/* Defines for Nvidia HDA support */
341#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
342#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700343#define NVIDIA_HDA_ISTRM_COH 0x4d
344#define NVIDIA_HDA_OSTRM_COH 0x4c
345#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200346
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100347/* Defines for Intel SCH HDA snoop control */
348#define INTEL_SCH_HDA_DEVC 0x78
349#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
350
Joseph Chan0e153472008-08-26 14:38:03 +0200351/* Define IN stream 0 FIFO size offset in VIA controller */
352#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
353/* Define VIA HD Audio Device ID*/
354#define VIA_HDAC_DEVICE_ID 0x3288
355
Yang, Libinc4da29c2008-11-13 11:07:07 +0100356/* HD Audio class code */
357#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 */
361
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100362struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100363 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200367 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200368 unsigned int frags; /* number for period in the play buffer */
369 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200370 unsigned long start_wallclk; /* start + minimum wallclk */
371 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200378 struct snd_pcm_substream *substream; /* assigned substream,
379 * set in PCM open
380 */
381 unsigned int format_val; /* format value to be set in the
382 * controller and the codec
383 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 unsigned char stream_tag; /* assigned stream */
385 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200386 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int opened :1;
389 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200390 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200391 /*
392 * For VIA:
393 * A flag to ensure DMA position is 0
394 * when link position is not greater than FIFO size
395 */
396 unsigned int insufficient :1;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200397 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398};
399
400/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100401struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 u32 *buf; /* CORB/RIRB buffer
403 * Each CORB entry is 4byte, RIRB is 8byte
404 */
405 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
406 /* for RIRB */
407 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800408 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
409 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410};
411
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100412struct azx_pcm {
413 struct azx *chip;
414 struct snd_pcm *pcm;
415 struct hda_codec *codec;
416 struct hda_pcm_stream *hinfo[2];
417 struct list_head list;
418};
419
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100420struct azx {
421 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200423 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425 /* chip type specific */
426 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200427 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200428 int playback_streams;
429 int playback_index_offset;
430 int capture_streams;
431 int capture_index_offset;
432 int num_streams;
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* pci resources */
435 unsigned long addr;
436 void __iomem *remap_addr;
437 int irq;
438
439 /* locks */
440 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100441 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200443 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100444 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100447 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /* HD codec */
450 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100451 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100453 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100456 struct azx_rb corb;
457 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100459 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 struct snd_dma_buffer rb;
461 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200462
463 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200464 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200465 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200466 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200467 unsigned int initialized :1;
468 unsigned int single_cmd :1;
469 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200470 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200471 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100472 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200473 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100474 unsigned int align_buffer_size:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200475
476 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800477 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200478
479 /* for pending irqs */
480 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100481
482 /* reboot notifier (for mysterious hangup problem at power-down) */
483 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484};
485
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200486/* driver types */
487enum {
488 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800489 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100490 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200491 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200492 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800493 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200494 AZX_DRIVER_VIA,
495 AZX_DRIVER_SIS,
496 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200497 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200498 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200499 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100500 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200501 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200502};
503
Takashi Iwai9477c582011-05-25 09:11:37 +0200504/* driver quirks (capabilities) */
505/* bits 0-7 are used for indicating driver type */
506#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
507#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
508#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
509#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
510#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
511#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
512#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
513#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
514#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
515#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
516#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
517#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200518#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500519#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100520#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200521
522/* quirks for ATI SB / AMD Hudson */
523#define AZX_DCAPS_PRESET_ATI_SB \
524 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
525 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
526
527/* quirks for ATI/AMD HDMI */
528#define AZX_DCAPS_PRESET_ATI_HDMI \
529 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
530
531/* quirks for Nvidia */
532#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100533 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
534 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200535
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536static char *driver_short_names[] __devinitdata = {
537 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800538 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100539 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200540 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200541 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800542 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
544 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200545 [AZX_DRIVER_ULI] = "HDA ULI M5461",
546 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200547 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200548 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100549 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200550};
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552/*
553 * macros for easy use
554 */
555#define azx_writel(chip,reg,value) \
556 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
557#define azx_readl(chip,reg) \
558 readl((chip)->remap_addr + ICH6_REG_##reg)
559#define azx_writew(chip,reg,value) \
560 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
561#define azx_readw(chip,reg) \
562 readw((chip)->remap_addr + ICH6_REG_##reg)
563#define azx_writeb(chip,reg,value) \
564 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
565#define azx_readb(chip,reg) \
566 readb((chip)->remap_addr + ICH6_REG_##reg)
567
568#define azx_sd_writel(dev,reg,value) \
569 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
570#define azx_sd_readl(dev,reg) \
571 readl((dev)->sd_addr + ICH6_REG_##reg)
572#define azx_sd_writew(dev,reg,value) \
573 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
574#define azx_sd_readw(dev,reg) \
575 readw((dev)->sd_addr + ICH6_REG_##reg)
576#define azx_sd_writeb(dev,reg,value) \
577 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
578#define azx_sd_readb(dev,reg) \
579 readb((dev)->sd_addr + ICH6_REG_##reg)
580
581/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100582#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200584#ifdef CONFIG_X86
Takashi Iwai6f812be2013-01-29 18:07:22 +0100585static void __mark_pages_wc(struct azx *chip, struct snd_dma_buffer *dmab, bool on)
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200586{
Takashi Iwai6f812be2013-01-29 18:07:22 +0100587 int pages;
588
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200589 if (azx_snoop(chip))
590 return;
Takashi Iwai6f812be2013-01-29 18:07:22 +0100591 if (!dmab || !dmab->area || !dmab->bytes)
592 return;
593
594#ifdef CONFIG_SND_DMA_SGBUF
595 if (dmab->dev.type == SNDRV_DMA_TYPE_DEV_SG) {
596 struct snd_sg_buf *sgbuf = dmab->private_data;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200597 if (on)
Takashi Iwai6f812be2013-01-29 18:07:22 +0100598 set_pages_array_wc(sgbuf->page_table, sgbuf->pages);
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200599 else
Takashi Iwai6f812be2013-01-29 18:07:22 +0100600 set_pages_array_wb(sgbuf->page_table, sgbuf->pages);
601 return;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200602 }
Takashi Iwai6f812be2013-01-29 18:07:22 +0100603#endif
604
605 pages = (dmab->bytes + PAGE_SIZE - 1) >> PAGE_SHIFT;
606 if (on)
607 set_memory_wc((unsigned long)dmab->area, pages);
608 else
609 set_memory_wb((unsigned long)dmab->area, pages);
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200610}
611
612static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
613 bool on)
614{
Takashi Iwai6f812be2013-01-29 18:07:22 +0100615 __mark_pages_wc(chip, buf, on);
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200616}
617static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai6f812be2013-01-29 18:07:22 +0100618 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200619{
620 if (azx_dev->wc_marked != on) {
Takashi Iwai6f812be2013-01-29 18:07:22 +0100621 __mark_pages_wc(chip, substream->runtime->dma_buffer_p, on);
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200622 azx_dev->wc_marked = on;
623 }
624}
625#else
626/* NOP for other archs */
627static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
628 bool on)
629{
630}
631static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
Takashi Iwai6f812be2013-01-29 18:07:22 +0100632 struct snd_pcm_substream *substream, bool on)
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200633{
634}
635#endif
636
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200637static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200638static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639/*
640 * Interface for HD codec
641 */
642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643/*
644 * CORB / RIRB interface
645 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100646static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
648 int err;
649
650 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200651 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
652 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 PAGE_SIZE, &chip->rb);
654 if (err < 0) {
655 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
656 return err;
657 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200658 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return 0;
660}
661
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100662static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800664 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 /* CORB set up */
666 chip->corb.addr = chip->rb.addr;
667 chip->corb.buf = (u32 *)chip->rb.area;
668 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200669 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200671 /* set the corb size to 256 entries (ULI requires explicitly) */
672 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 /* set the corb write pointer to 0 */
674 azx_writew(chip, CORBWP, 0);
675 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200676 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200678 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680 /* RIRB set up */
681 chip->rirb.addr = chip->rb.addr + 2048;
682 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800683 chip->rirb.wp = chip->rirb.rp = 0;
684 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200686 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200688 /* set the rirb size to 256 entries (ULI requires explicitly) */
689 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200691 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200693 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200694 azx_writew(chip, RINTCNT, 0xc0);
695 else
696 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800699 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700}
701
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100702static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800704 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 /* disable ringbuffer DMAs */
706 azx_writeb(chip, RIRBCTL, 0);
707 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800708 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710
Wu Fengguangdeadff12009-08-01 18:45:16 +0800711static unsigned int azx_command_addr(u32 cmd)
712{
713 unsigned int addr = cmd >> 28;
714
715 if (addr >= AZX_MAX_CODECS) {
716 snd_BUG();
717 addr = 0;
718 }
719
720 return addr;
721}
722
723static unsigned int azx_response_addr(u32 res)
724{
725 unsigned int addr = res & 0xf;
726
727 if (addr >= AZX_MAX_CODECS) {
728 snd_BUG();
729 addr = 0;
730 }
731
732 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733}
734
735/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100736static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100738 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800739 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Wu Fengguangc32649f2009-08-01 18:48:12 +0800742 spin_lock_irq(&chip->reg_lock);
743
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 /* add command to corb */
745 wp = azx_readb(chip, CORBWP);
746 wp++;
747 wp %= ICH6_MAX_CORB_ENTRIES;
748
Wu Fengguangdeadff12009-08-01 18:45:16 +0800749 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 chip->corb.buf[wp] = cpu_to_le32(val);
751 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 spin_unlock_irq(&chip->reg_lock);
754
755 return 0;
756}
757
758#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
759
760/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100761static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762{
763 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800764 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 u32 res, res_ex;
766
767 wp = azx_readb(chip, RIRBWP);
768 if (wp == chip->rirb.wp)
769 return;
770 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800771
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 while (chip->rirb.rp != wp) {
773 chip->rirb.rp++;
774 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
775
776 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
777 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
778 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800779 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
781 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800782 else if (chip->rirb.cmds[addr]) {
783 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100784 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800785 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800786 } else
787 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
788 "last cmd=%#08x\n",
789 res, res_ex,
790 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 }
792}
793
794/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800795static unsigned int azx_rirb_get_response(struct hda_bus *bus,
796 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100798 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200799 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200800 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200801 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200803 again:
804 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200805
806 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200807 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200808 spin_lock_irq(&chip->reg_lock);
809 azx_update_rirb(chip);
810 spin_unlock_irq(&chip->reg_lock);
811 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800812 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100813 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100814 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200815
816 if (!do_poll)
817 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800818 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100819 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100820 if (time_after(jiffies, timeout))
821 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200822 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100823 msleep(2); /* temporary workaround */
824 else {
825 udelay(10);
826 cond_resched();
827 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100828 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200829
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200830 if (!chip->polling_mode && chip->poll_count < 2) {
831 snd_printdd(SFX "azx_get_response timeout, "
832 "polling the codec once: last cmd=0x%08x\n",
833 chip->last_cmd[addr]);
834 do_poll = 1;
835 chip->poll_count++;
836 goto again;
837 }
838
839
Takashi Iwai23c4a882009-10-30 13:21:49 +0100840 if (!chip->polling_mode) {
841 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
842 "switching to polling mode: last cmd=0x%08x\n",
843 chip->last_cmd[addr]);
844 chip->polling_mode = 1;
845 goto again;
846 }
847
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200848 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200849 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800850 "disabling MSI: last cmd=0x%08x\n",
851 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200852 free_irq(chip->irq, chip);
853 chip->irq = -1;
854 pci_disable_msi(chip->pci);
855 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100856 if (azx_acquire_irq(chip, 1) < 0) {
857 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200858 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100859 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200860 goto again;
861 }
862
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100863 if (chip->probing) {
864 /* If this critical timeout happens during the codec probing
865 * phase, this is likely an access to a non-existing codec
866 * slot. Better to return an error and reset the system.
867 */
868 return -1;
869 }
870
Takashi Iwai8dd78332009-06-02 01:16:07 +0200871 /* a fatal communication error; need either to reset or to fallback
872 * to the single_cmd mode
873 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100874 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200875 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200876 bus->response_reset = 1;
877 return -1; /* give a chance to retry */
878 }
879
880 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
881 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800882 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200883 chip->single_cmd = 1;
884 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100885 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200886 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100887 /* disable unsolicited responses */
888 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200889 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890}
891
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892/*
893 * Use the single immediate command instead of CORB/RIRB for simplicity
894 *
895 * Note: according to Intel, this is not preferred use. The command was
896 * intended for the BIOS only, and may get confused with unsolicited
897 * responses. So, we shouldn't use it for normal operation from the
898 * driver.
899 * I left the codes, however, for debugging/testing purposes.
900 */
901
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200902/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800903static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200904{
905 int timeout = 50;
906
907 while (timeout--) {
908 /* check IRV busy bit */
909 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
910 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800911 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200912 return 0;
913 }
914 udelay(1);
915 }
916 if (printk_ratelimit())
917 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
918 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800919 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200920 return -EIO;
921}
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100924static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100926 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800927 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 int timeout = 50;
929
Takashi Iwai8dd78332009-06-02 01:16:07 +0200930 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 while (timeout--) {
932 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200933 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200935 azx_writew(chip, IRS, azx_readw(chip, IRS) |
936 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200938 azx_writew(chip, IRS, azx_readw(chip, IRS) |
939 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800940 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 }
942 udelay(1);
943 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100944 if (printk_ratelimit())
945 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
946 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 return -EIO;
948}
949
950/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800951static unsigned int azx_single_get_response(struct hda_bus *bus,
952 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100954 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800955 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956}
957
Takashi Iwai111d3af2006-02-16 18:17:58 +0100958/*
959 * The below are the main callbacks from hda_codec.
960 *
961 * They are just the skeleton to call sub-callbacks according to the
962 * current setting of chip->single_cmd.
963 */
964
965/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100966static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100967{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100968 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200969
Wu Fengguangfeb27342009-08-01 19:17:14 +0800970 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100971 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100972 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100973 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100974 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100975}
976
977/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800978static unsigned int azx_get_response(struct hda_bus *bus,
979 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100980{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100981 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100982 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800983 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100984 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100986}
987
Takashi Iwaicb53c622007-08-10 17:21:45 +0200988#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100989static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200990#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100993static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994{
995 int count;
996
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100997 if (!full_reset)
998 goto __skip;
999
Danny Tholene8a7f132007-09-11 21:41:56 +02001000 /* clear STATESTS */
1001 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* reset controller */
1004 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1005
1006 count = 50;
1007 while (azx_readb(chip, GCTL) && --count)
1008 msleep(1);
1009
1010 /* delay for >= 100us for codec PLL to settle per spec
1011 * Rev 0.9 section 5.5.1
1012 */
1013 msleep(1);
1014
1015 /* Bring controller out of reset */
1016 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1017
1018 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001019 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 msleep(1);
1021
Pavel Machek927fc862006-08-31 17:03:43 +02001022 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 msleep(1);
1024
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001025 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001027 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001028 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 return -EBUSY;
1030 }
1031
Matt41e2fce2005-07-04 17:49:55 +02001032 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001033 if (!chip->single_cmd)
1034 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1035 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001038 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001040 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 }
1042
1043 return 0;
1044}
1045
1046
1047/*
1048 * Lowlevel interface
1049 */
1050
1051/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001052static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
1054 /* enable controller CIE and GIE */
1055 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1056 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1057}
1058
1059/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001060static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061{
1062 int i;
1063
1064 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001065 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001066 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 azx_sd_writeb(azx_dev, SD_CTL,
1068 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1069 }
1070
1071 /* disable SIE for all streams */
1072 azx_writeb(chip, INTCTL, 0);
1073
1074 /* disable controller CIE and GIE */
1075 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1076 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1077}
1078
1079/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001080static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
1082 int i;
1083
1084 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001085 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001086 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1088 }
1089
1090 /* clear STATESTS */
1091 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1092
1093 /* clear rirb status */
1094 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1095
1096 /* clear int status */
1097 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1098}
1099
1100/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001101static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
Joseph Chan0e153472008-08-26 14:38:03 +02001103 /*
1104 * Before stream start, initialize parameter
1105 */
1106 azx_dev->insufficient = 1;
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001109 azx_writel(chip, INTCTL,
1110 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 /* set DMA start and interrupt mask */
1112 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1113 SD_CTL_DMA_START | SD_INT_MASK);
1114}
1115
Takashi Iwai1dddab42009-03-18 15:15:37 +01001116/* stop DMA */
1117static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1120 ~(SD_CTL_DMA_START | SD_INT_MASK));
1121 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001122}
1123
1124/* stop a stream */
1125static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1126{
1127 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001129 azx_writel(chip, INTCTL,
1130 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131}
1132
1133
1134/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001135 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001137static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001139 if (chip->initialized)
1140 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001143 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
1145 /* initialize interrupts */
1146 azx_int_clear(chip);
1147 azx_int_enable(chip);
1148
1149 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001150 if (!chip->single_cmd)
1151 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001153 /* program the position buffer */
1154 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001155 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001156
Takashi Iwaicb53c622007-08-10 17:21:45 +02001157 chip->initialized = 1;
1158}
1159
1160/*
1161 * initialize the PCI registers
1162 */
1163/* update bits in a PCI register byte */
1164static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1165 unsigned char mask, unsigned char val)
1166{
1167 unsigned char data;
1168
1169 pci_read_config_byte(pci, reg, &data);
1170 data &= ~mask;
1171 data |= (val & mask);
1172 pci_write_config_byte(pci, reg, data);
1173}
1174
1175static void azx_init_pci(struct azx *chip)
1176{
1177 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1178 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1179 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001180 * codecs.
1181 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001182 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001183 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001184 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001185 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001186 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001187
Takashi Iwai9477c582011-05-25 09:11:37 +02001188 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1189 * we need to enable snoop.
1190 */
1191 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001192 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001193 update_pci_byte(chip->pci,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001194 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1195 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001196 }
1197
1198 /* For NVIDIA HDA, enable snoop */
1199 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001200 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001201 update_pci_byte(chip->pci,
1202 NVIDIA_HDA_TRANSREG_ADDR,
1203 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001204 update_pci_byte(chip->pci,
1205 NVIDIA_HDA_ISTRM_COH,
1206 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1207 update_pci_byte(chip->pci,
1208 NVIDIA_HDA_OSTRM_COH,
1209 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001210 }
1211
1212 /* Enable SCH/PCH snoop if needed */
1213 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001214 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001215 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001216 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1217 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1218 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1219 if (!azx_snoop(chip))
1220 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1221 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001222 pci_read_config_word(chip->pci,
1223 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001224 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001225 snd_printdd(SFX "SCH snoop: %s\n",
1226 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1227 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001228 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229}
1230
1231
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001232static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1233
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234/*
1235 * interrupt handler
1236 */
David Howells7d12e782006-10-05 14:55:46 +01001237static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001239 struct azx *chip = dev_id;
1240 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001242 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001243 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245 spin_lock(&chip->reg_lock);
1246
1247 status = azx_readl(chip, INTSTS);
1248 if (status == 0) {
1249 spin_unlock(&chip->reg_lock);
1250 return IRQ_NONE;
1251 }
1252
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001253 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 azx_dev = &chip->azx_dev[i];
1255 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001256 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001258 if (!azx_dev->substream || !azx_dev->running ||
1259 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001260 continue;
1261 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001262 ok = azx_position_ok(chip, azx_dev);
1263 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001264 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 spin_unlock(&chip->reg_lock);
1266 snd_pcm_period_elapsed(azx_dev->substream);
1267 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001268 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001269 /* bogus IRQ, process it later */
1270 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001271 queue_work(chip->bus->workq,
1272 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 }
1274 }
1275 }
1276
1277 /* clear rirb int */
1278 status = azx_readb(chip, RIRBSTS);
1279 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001280 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001281 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001282 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001284 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1286 }
1287
1288#if 0
1289 /* clear state status int */
1290 if (azx_readb(chip, STATESTS) & 0x04)
1291 azx_writeb(chip, STATESTS, 0x04);
1292#endif
1293 spin_unlock(&chip->reg_lock);
1294
1295 return IRQ_HANDLED;
1296}
1297
1298
1299/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001300 * set up a BDL entry
1301 */
1302static int setup_bdle(struct snd_pcm_substream *substream,
1303 struct azx_dev *azx_dev, u32 **bdlp,
1304 int ofs, int size, int with_ioc)
1305{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001306 u32 *bdl = *bdlp;
1307
1308 while (size > 0) {
1309 dma_addr_t addr;
1310 int chunk;
1311
1312 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1313 return -EINVAL;
1314
Takashi Iwai77a23f22008-08-21 13:00:13 +02001315 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001316 /* program the address field of the BDL entry */
1317 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001318 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001319 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001320 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001321 bdl[2] = cpu_to_le32(chunk);
1322 /* program the IOC to enable interrupt
1323 * only when the whole fragment is processed
1324 */
1325 size -= chunk;
1326 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1327 bdl += 4;
1328 azx_dev->frags++;
1329 ofs += chunk;
1330 }
1331 *bdlp = bdl;
1332 return ofs;
1333}
1334
1335/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 * set up BDL entries
1337 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001338static int azx_setup_periods(struct azx *chip,
1339 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001340 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001342 u32 *bdl;
1343 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001344 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 /* reset BDL address */
1347 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1348 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1349
Takashi Iwai97b71c92009-03-18 15:09:13 +01001350 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001351 periods = azx_dev->bufsize / period_bytes;
1352
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001354 bdl = (u32 *)azx_dev->bdl.area;
1355 ofs = 0;
1356 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001357 pos_adj = bdl_pos_adj[chip->dev_index];
1358 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001359 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001360 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001361 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001362 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001363 pos_adj = pos_align;
1364 else
1365 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1366 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001367 pos_adj = frames_to_bytes(runtime, pos_adj);
1368 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001369 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001370 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001371 pos_adj = 0;
1372 } else {
1373 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001374 &bdl, ofs, pos_adj,
1375 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 if (ofs < 0)
1377 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001378 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001379 } else
1380 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001381 for (i = 0; i < periods; i++) {
1382 if (i == periods - 1 && pos_adj)
1383 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1384 period_bytes - pos_adj, 0);
1385 else
1386 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001387 period_bytes,
1388 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001389 if (ofs < 0)
1390 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001392 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001393
1394 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001395 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001396 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001397 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398}
1399
Takashi Iwai1dddab42009-03-18 15:15:37 +01001400/* reset stream */
1401static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402{
1403 unsigned char val;
1404 int timeout;
1405
Takashi Iwai1dddab42009-03-18 15:15:37 +01001406 azx_stream_clear(chip, azx_dev);
1407
Takashi Iwaid01ce992007-07-27 16:52:19 +02001408 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1409 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410 udelay(3);
1411 timeout = 300;
1412 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1413 --timeout)
1414 ;
1415 val &= ~SD_CTL_STREAM_RESET;
1416 azx_sd_writeb(azx_dev, SD_CTL, val);
1417 udelay(3);
1418
1419 timeout = 300;
1420 /* waiting for hardware to report that the stream is out of reset */
1421 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1422 --timeout)
1423 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001424
1425 /* reset first position - may not be synced with hw at this time */
1426 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001427}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Takashi Iwai1dddab42009-03-18 15:15:37 +01001429/*
1430 * set up the SD for streaming
1431 */
1432static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1433{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001434 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001435 /* make sure the run bit is zero for SD */
1436 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 /* program the stream_tag */
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001438 val = azx_sd_readl(azx_dev, SD_CTL);
1439 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1440 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1441 if (!azx_snoop(chip))
1442 val |= SD_CTL_TRAFFIC_PRIO;
1443 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
1445 /* program the length of samples in cyclic buffer */
1446 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1447
1448 /* program the stream format */
1449 /* this value needs to be the same as the one programmed */
1450 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1451
1452 /* program the stream LVI (last valid index) of the BDL */
1453 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1454
1455 /* program the BDL address */
1456 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001457 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001459 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001461 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001462 if (chip->position_fix[0] != POS_FIX_LPIB ||
1463 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001464 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1465 azx_writel(chip, DPLBASE,
1466 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1467 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001470 azx_sd_writel(azx_dev, SD_CTL,
1471 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472
1473 return 0;
1474}
1475
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001476/*
1477 * Probe the given codec address
1478 */
1479static int probe_codec(struct azx *chip, int addr)
1480{
1481 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1482 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1483 unsigned int res;
1484
Wu Fengguanga678cde2009-08-01 18:46:46 +08001485 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001486 chip->probing = 1;
1487 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001488 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001489 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001490 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001491 if (res == -1)
1492 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001493 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001494 return 0;
1495}
1496
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001497static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1498 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001499static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
Takashi Iwai8dd78332009-06-02 01:16:07 +02001501static void azx_bus_reset(struct hda_bus *bus)
1502{
1503 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001504
1505 bus->in_reset = 1;
1506 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001507 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001508#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001509 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001510 struct azx_pcm *p;
1511 list_for_each_entry(p, &chip->pcm_list, list)
1512 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001513 snd_hda_suspend(chip->bus);
1514 snd_hda_resume(chip->bus);
1515 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001516#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001517 bus->in_reset = 0;
1518}
1519
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520/*
1521 * Codec initialization
1522 */
1523
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001524/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1525static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001526 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001527 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001528};
1529
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001530static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531{
1532 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001533 int c, codecs, err;
1534 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
1536 memset(&bus_temp, 0, sizeof(bus_temp));
1537 bus_temp.private_data = chip;
1538 bus_temp.modelname = model;
1539 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001540 bus_temp.ops.command = azx_send_cmd;
1541 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001542 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001543 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001544#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001545 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001546 bus_temp.ops.pm_notify = azx_power_notify;
1547#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
Takashi Iwaid01ce992007-07-27 16:52:19 +02001549 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1550 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 return err;
1552
Takashi Iwai9477c582011-05-25 09:11:37 +02001553 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1554 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001555 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001556 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001557
Takashi Iwai34c25352008-10-28 11:38:58 +01001558 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001559 max_slots = azx_max_codecs[chip->driver_type];
1560 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001561 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001562
1563 /* First try to probe all given codec slots */
1564 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001565 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001566 if (probe_codec(chip, c) < 0) {
1567 /* Some BIOSen give you wrong codec addresses
1568 * that don't exist
1569 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001570 snd_printk(KERN_WARNING SFX
1571 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001572 "disabling it...\n", c);
1573 chip->codec_mask &= ~(1 << c);
1574 /* More badly, accessing to a non-existing
1575 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001576 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001577 * Thus if an error occurs during probing,
1578 * better to reset the controller chip to
1579 * get back to the sanity state.
1580 */
1581 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001582 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001583 }
1584 }
1585 }
1586
Takashi Iwaid507cd62011-04-26 15:25:02 +02001587 /* AMD chipsets often cause the communication stalls upon certain
1588 * sequence like the pin-detection. It seems that forcing the synced
1589 * access works around the stall. Grrr...
1590 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001591 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1592 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001593 chip->bus->sync_write = 1;
1594 chip->bus->allow_bus_reset = 1;
1595 }
1596
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001597 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001598 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001599 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001600 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001601 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 if (err < 0)
1603 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001604 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001606 }
1607 }
1608 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1610 return -ENXIO;
1611 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001612 return 0;
1613}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001615/* configure each codec instance */
1616static int __devinit azx_codec_configure(struct azx *chip)
1617{
1618 struct hda_codec *codec;
1619 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1620 snd_hda_codec_configure(codec);
1621 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 return 0;
1623}
1624
1625
1626/*
1627 * PCM support
1628 */
1629
1630/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001631static inline struct azx_dev *
1632azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001634 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001635 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001636 /* make a non-zero unique key for the substream */
1637 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1638 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001639
1640 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001641 dev = chip->playback_index_offset;
1642 nums = chip->playback_streams;
1643 } else {
1644 dev = chip->capture_index_offset;
1645 nums = chip->capture_streams;
1646 }
1647 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001648 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001649 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001650 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001651 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001653 if (res) {
1654 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001655 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001656 }
1657 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
1660/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001661static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
1663 azx_dev->opened = 0;
1664}
1665
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001666static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001667 .info = (SNDRV_PCM_INFO_MMAP |
1668 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1670 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001671 /* No full-resume yet implemented */
1672 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001673 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001674 SNDRV_PCM_INFO_SYNC_START |
1675 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1677 .rates = SNDRV_PCM_RATE_48000,
1678 .rate_min = 48000,
1679 .rate_max = 48000,
1680 .channels_min = 2,
1681 .channels_max = 2,
1682 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1683 .period_bytes_min = 128,
1684 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1685 .periods_min = 2,
1686 .periods_max = AZX_MAX_FRAG,
1687 .fifo_size = 0,
1688};
1689
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001690static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691{
1692 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1693 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001694 struct azx *chip = apcm->chip;
1695 struct azx_dev *azx_dev;
1696 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 unsigned long flags;
1698 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001699 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700
Ingo Molnar62932df2006-01-16 16:34:20 +01001701 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001702 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001704 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705 return -EBUSY;
1706 }
1707 runtime->hw = azx_pcm_hw;
1708 runtime->hw.channels_min = hinfo->channels_min;
1709 runtime->hw.channels_max = hinfo->channels_max;
1710 runtime->hw.formats = hinfo->formats;
1711 runtime->hw.rates = hinfo->rates;
1712 snd_pcm_limit_hw_rates(runtime);
1713 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001714 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001715 /* constrain buffer sizes to be multiple of 128
1716 bytes. This is more efficient in terms of memory
1717 access but isn't required by the HDA spec and
1718 prevents users from specifying exact period/buffer
1719 sizes. For example for 44.1kHz, a period size set
1720 to 20ms will be rounded to 19.59ms. */
1721 buff_step = 128;
1722 else
1723 /* Don't enforce steps on buffer sizes, still need to
1724 be multiple of 4 bytes (HDA spec). Tested on Intel
1725 HDA controllers, may not work on all devices where
1726 option needs to be disabled */
1727 buff_step = 4;
1728
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001729 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001730 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001731 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001732 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001733 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001734 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1735 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001737 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001738 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 return err;
1740 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001741 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001742 /* sanity check */
1743 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1744 snd_BUG_ON(!runtime->hw.channels_max) ||
1745 snd_BUG_ON(!runtime->hw.formats) ||
1746 snd_BUG_ON(!runtime->hw.rates)) {
1747 azx_release_device(azx_dev);
1748 hinfo->ops.close(hinfo, apcm->codec, substream);
1749 snd_hda_power_down(apcm->codec);
1750 mutex_unlock(&chip->open_mutex);
1751 return -EINVAL;
1752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 spin_lock_irqsave(&chip->reg_lock, flags);
1754 azx_dev->substream = substream;
1755 azx_dev->running = 0;
1756 spin_unlock_irqrestore(&chip->reg_lock, flags);
1757
1758 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001759 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001760 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 return 0;
1762}
1763
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001764static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765{
1766 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1767 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001768 struct azx *chip = apcm->chip;
1769 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 unsigned long flags;
1771
Ingo Molnar62932df2006-01-16 16:34:20 +01001772 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 spin_lock_irqsave(&chip->reg_lock, flags);
1774 azx_dev->substream = NULL;
1775 azx_dev->running = 0;
1776 spin_unlock_irqrestore(&chip->reg_lock, flags);
1777 azx_release_device(azx_dev);
1778 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001779 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001780 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781 return 0;
1782}
1783
Takashi Iwaid01ce992007-07-27 16:52:19 +02001784static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1785 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001787 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1788 struct azx *chip = apcm->chip;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001789 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001790 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001791
Takashi Iwai6f812be2013-01-29 18:07:22 +01001792 mark_runtime_wc(chip, azx_dev, substream, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001793 azx_dev->bufsize = 0;
1794 azx_dev->period_bytes = 0;
1795 azx_dev->format_val = 0;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001796 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001797 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001798 if (ret < 0)
1799 return ret;
Takashi Iwai6f812be2013-01-29 18:07:22 +01001800 mark_runtime_wc(chip, azx_dev, substream, true);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001801 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802}
1803
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001804static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
1806 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001807 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001808 struct azx *chip = apcm->chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1810
1811 /* reset BDL address */
1812 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1813 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1814 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001815 azx_dev->bufsize = 0;
1816 azx_dev->period_bytes = 0;
1817 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818
Takashi Iwaieb541332010-08-06 13:48:11 +02001819 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
Takashi Iwai6f812be2013-01-29 18:07:22 +01001821 mark_runtime_wc(chip, azx_dev, substream, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 return snd_pcm_lib_free_pages(substream);
1823}
1824
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001825static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826{
1827 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001828 struct azx *chip = apcm->chip;
1829 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001831 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001832 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001833 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001834 struct hda_spdif_out *spdif =
1835 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1836 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001838 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001839 format_val = snd_hda_calc_stream_format(runtime->rate,
1840 runtime->channels,
1841 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001842 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001843 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001844 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001845 snd_printk(KERN_ERR SFX
1846 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 runtime->rate, runtime->channels, runtime->format);
1848 return -EINVAL;
1849 }
1850
Takashi Iwai97b71c92009-03-18 15:09:13 +01001851 bufsize = snd_pcm_lib_buffer_bytes(substream);
1852 period_bytes = snd_pcm_lib_period_bytes(substream);
1853
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001854 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001855 bufsize, format_val);
1856
1857 if (bufsize != azx_dev->bufsize ||
1858 period_bytes != azx_dev->period_bytes ||
1859 format_val != azx_dev->format_val) {
1860 azx_dev->bufsize = bufsize;
1861 azx_dev->period_bytes = period_bytes;
1862 azx_dev->format_val = format_val;
1863 err = azx_setup_periods(chip, substream, azx_dev);
1864 if (err < 0)
1865 return err;
1866 }
1867
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001868 /* wallclk has 24Mhz clock source */
1869 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1870 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871 azx_setup_controller(chip, azx_dev);
1872 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1873 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1874 else
1875 azx_dev->fifo_size = 0;
1876
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001877 stream_tag = azx_dev->stream_tag;
1878 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001879 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001880 stream_tag > chip->capture_streams)
1881 stream_tag -= chip->capture_streams;
1882 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001883 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884}
1885
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001886static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887{
1888 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001889 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001890 struct azx_dev *azx_dev;
1891 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001892 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001893 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001896 case SNDRV_PCM_TRIGGER_START:
1897 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1899 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001900 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001901 break;
1902 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001903 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001905 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 break;
1907 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001908 return -EINVAL;
1909 }
1910
1911 snd_pcm_group_for_each_entry(s, substream) {
1912 if (s->pcm->card != substream->pcm->card)
1913 continue;
1914 azx_dev = get_azx_dev(s);
1915 sbits |= 1 << azx_dev->index;
1916 nsync++;
1917 snd_pcm_trigger_done(s, substream);
1918 }
1919
1920 spin_lock(&chip->reg_lock);
1921 if (nsync > 1) {
1922 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001923 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1924 azx_writel(chip, OLD_SSYNC,
1925 azx_readl(chip, OLD_SSYNC) | sbits);
1926 else
1927 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001928 }
1929 snd_pcm_group_for_each_entry(s, substream) {
1930 if (s->pcm->card != substream->pcm->card)
1931 continue;
1932 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001933 if (start) {
1934 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1935 if (!rstart)
1936 azx_dev->start_wallclk -=
1937 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001938 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001939 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001940 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001941 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001942 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 }
1944 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001945 if (start) {
1946 if (nsync == 1)
1947 return 0;
1948 /* wait until all FIFOs get ready */
1949 for (timeout = 5000; timeout; timeout--) {
1950 nwait = 0;
1951 snd_pcm_group_for_each_entry(s, substream) {
1952 if (s->pcm->card != substream->pcm->card)
1953 continue;
1954 azx_dev = get_azx_dev(s);
1955 if (!(azx_sd_readb(azx_dev, SD_STS) &
1956 SD_STS_FIFO_READY))
1957 nwait++;
1958 }
1959 if (!nwait)
1960 break;
1961 cpu_relax();
1962 }
1963 } else {
1964 /* wait until all RUN bits are cleared */
1965 for (timeout = 5000; timeout; timeout--) {
1966 nwait = 0;
1967 snd_pcm_group_for_each_entry(s, substream) {
1968 if (s->pcm->card != substream->pcm->card)
1969 continue;
1970 azx_dev = get_azx_dev(s);
1971 if (azx_sd_readb(azx_dev, SD_CTL) &
1972 SD_CTL_DMA_START)
1973 nwait++;
1974 }
1975 if (!nwait)
1976 break;
1977 cpu_relax();
1978 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001980 if (nsync > 1) {
1981 spin_lock(&chip->reg_lock);
1982 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001983 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1984 azx_writel(chip, OLD_SSYNC,
1985 azx_readl(chip, OLD_SSYNC) & ~sbits);
1986 else
1987 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001988 spin_unlock(&chip->reg_lock);
1989 }
1990 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991}
1992
Joseph Chan0e153472008-08-26 14:38:03 +02001993/* get the current DMA position with correction on VIA chips */
1994static unsigned int azx_via_get_position(struct azx *chip,
1995 struct azx_dev *azx_dev)
1996{
1997 unsigned int link_pos, mini_pos, bound_pos;
1998 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1999 unsigned int fifo_size;
2000
2001 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002002 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002003 /* Playback, no problem using link position */
2004 return link_pos;
2005 }
2006
2007 /* Capture */
2008 /* For new chipset,
2009 * use mod to get the DMA position just like old chipset
2010 */
2011 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2012 mod_dma_pos %= azx_dev->period_bytes;
2013
2014 /* azx_dev->fifo_size can't get FIFO size of in stream.
2015 * Get from base address + offset.
2016 */
2017 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2018
2019 if (azx_dev->insufficient) {
2020 /* Link position never gather than FIFO size */
2021 if (link_pos <= fifo_size)
2022 return 0;
2023
2024 azx_dev->insufficient = 0;
2025 }
2026
2027 if (link_pos <= fifo_size)
2028 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2029 else
2030 mini_pos = link_pos - fifo_size;
2031
2032 /* Find nearest previous boudary */
2033 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2034 mod_link_pos = link_pos % azx_dev->period_bytes;
2035 if (mod_link_pos >= fifo_size)
2036 bound_pos = link_pos - mod_link_pos;
2037 else if (mod_dma_pos >= mod_mini_pos)
2038 bound_pos = mini_pos - mod_mini_pos;
2039 else {
2040 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2041 if (bound_pos >= azx_dev->bufsize)
2042 bound_pos = 0;
2043 }
2044
2045 /* Calculate real DMA position we want */
2046 return bound_pos + mod_dma_pos;
2047}
2048
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002049static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002050 struct azx_dev *azx_dev,
2051 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002052{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002053 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002054 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055
David Henningsson4cb36312010-09-30 10:12:50 +02002056 switch (chip->position_fix[stream]) {
2057 case POS_FIX_LPIB:
2058 /* read LPIB */
2059 pos = azx_sd_readl(azx_dev, SD_LPIB);
2060 break;
2061 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002062 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002063 break;
2064 default:
2065 /* use the position buffer */
2066 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002067 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002068 if (!pos || pos == (u32)-1) {
2069 printk(KERN_WARNING
2070 "hda-intel: Invalid position buffer, "
2071 "using LPIB read method instead.\n");
2072 chip->position_fix[stream] = POS_FIX_LPIB;
2073 pos = azx_sd_readl(azx_dev, SD_LPIB);
2074 } else
2075 chip->position_fix[stream] = POS_FIX_POSBUF;
2076 }
2077 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002078 }
David Henningsson4cb36312010-09-30 10:12:50 +02002079
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 if (pos >= azx_dev->bufsize)
2081 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002082 return pos;
2083}
2084
2085static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2086{
2087 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2088 struct azx *chip = apcm->chip;
2089 struct azx_dev *azx_dev = get_azx_dev(substream);
2090 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002091 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002092}
2093
2094/*
2095 * Check whether the current DMA position is acceptable for updating
2096 * periods. Returns non-zero if it's OK.
2097 *
2098 * Many HD-audio controllers appear pretty inaccurate about
2099 * the update-IRQ timing. The IRQ is issued before actually the
2100 * data is processed. So, we need to process it afterwords in a
2101 * workqueue.
2102 */
2103static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2104{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002105 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002106 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002107 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002108
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002109 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2110 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002111 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002112
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002113 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002114 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002115
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002116 if (WARN_ONCE(!azx_dev->period_bytes,
2117 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002118 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002119 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002120 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2121 /* NG - it's below the first next period boundary */
2122 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002123 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002124 return 1; /* OK, it's fine */
2125}
2126
2127/*
2128 * The work for pending PCM period updates.
2129 */
2130static void azx_irq_pending_work(struct work_struct *work)
2131{
2132 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002133 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002134
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002135 if (!chip->irq_pending_warned) {
2136 printk(KERN_WARNING
2137 "hda-intel: IRQ timing workaround is activated "
2138 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2139 chip->card->number);
2140 chip->irq_pending_warned = 1;
2141 }
2142
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002143 for (;;) {
2144 pending = 0;
2145 spin_lock_irq(&chip->reg_lock);
2146 for (i = 0; i < chip->num_streams; i++) {
2147 struct azx_dev *azx_dev = &chip->azx_dev[i];
2148 if (!azx_dev->irq_pending ||
2149 !azx_dev->substream ||
2150 !azx_dev->running)
2151 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002152 ok = azx_position_ok(chip, azx_dev);
2153 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002154 azx_dev->irq_pending = 0;
2155 spin_unlock(&chip->reg_lock);
2156 snd_pcm_period_elapsed(azx_dev->substream);
2157 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002158 } else if (ok < 0) {
2159 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002160 } else
2161 pending++;
2162 }
2163 spin_unlock_irq(&chip->reg_lock);
2164 if (!pending)
2165 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002166 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002167 }
2168}
2169
2170/* clear irq_pending flags and assure no on-going workq */
2171static void azx_clear_irq_pending(struct azx *chip)
2172{
2173 int i;
2174
2175 spin_lock_irq(&chip->reg_lock);
2176 for (i = 0; i < chip->num_streams; i++)
2177 chip->azx_dev[i].irq_pending = 0;
2178 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179}
2180
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002181#ifdef CONFIG_X86
2182static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2183 struct vm_area_struct *area)
2184{
2185 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2186 struct azx *chip = apcm->chip;
2187 if (!azx_snoop(chip))
2188 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2189 return snd_pcm_lib_default_mmap(substream, area);
2190}
2191#else
2192#define azx_pcm_mmap NULL
2193#endif
2194
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002195static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 .open = azx_pcm_open,
2197 .close = azx_pcm_close,
2198 .ioctl = snd_pcm_lib_ioctl,
2199 .hw_params = azx_pcm_hw_params,
2200 .hw_free = azx_pcm_hw_free,
2201 .prepare = azx_pcm_prepare,
2202 .trigger = azx_pcm_trigger,
2203 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002204 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002205 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206};
2207
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002208static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209{
Takashi Iwai176d5332008-07-30 15:01:44 +02002210 struct azx_pcm *apcm = pcm->private_data;
2211 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002212 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002213 kfree(apcm);
2214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215}
2216
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002217#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2218
Takashi Iwai176d5332008-07-30 15:01:44 +02002219static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002220azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2221 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002223 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002224 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002226 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002227 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002228 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002230 list_for_each_entry(apcm, &chip->pcm_list, list) {
2231 if (apcm->pcm->device == pcm_dev) {
2232 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2233 return -EBUSY;
2234 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002235 }
2236 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2237 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2238 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 &pcm);
2240 if (err < 0)
2241 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002242 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002243 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 if (apcm == NULL)
2245 return -ENOMEM;
2246 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002247 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 pcm->private_data = apcm;
2250 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002251 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2252 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002253 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002254 cpcm->pcm = pcm;
2255 for (s = 0; s < 2; s++) {
2256 apcm->hinfo[s] = &cpcm->stream[s];
2257 if (cpcm->stream[s].substreams)
2258 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2259 }
2260 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002261 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2262 if (size > MAX_PREALLOC_SIZE)
2263 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002264 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002266 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 return 0;
2268}
2269
2270/*
2271 * mixer creation - all stuff is implemented in hda module
2272 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002273static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274{
2275 return snd_hda_build_controls(chip->bus);
2276}
2277
2278
2279/*
2280 * initialize SD streams
2281 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002282static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283{
2284 int i;
2285
2286 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002287 * assign the starting bdl address to each stream (device)
2288 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002290 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002291 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002292 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2294 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2295 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2296 azx_dev->sd_int_sta_mask = 1 << i;
2297 /* stream tag: must be non-zero and unique */
2298 azx_dev->index = i;
2299 azx_dev->stream_tag = i + 1;
2300 }
2301
2302 return 0;
2303}
2304
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002305static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2306{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002307 if (request_irq(chip->pci->irq, azx_interrupt,
2308 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002309 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002310 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2311 "disabling device\n", chip->pci->irq);
2312 if (do_disconnect)
2313 snd_card_disconnect(chip->card);
2314 return -1;
2315 }
2316 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002317 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002318 return 0;
2319}
2320
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321
Takashi Iwaicb53c622007-08-10 17:21:45 +02002322static void azx_stop_chip(struct azx *chip)
2323{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002324 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002325 return;
2326
2327 /* disable interrupts */
2328 azx_int_disable(chip);
2329 azx_int_clear(chip);
2330
2331 /* disable CORB/RIRB */
2332 azx_free_cmd_io(chip);
2333
2334 /* disable position buffer */
2335 azx_writel(chip, DPLBASE, 0);
2336 azx_writel(chip, DPUBASE, 0);
2337
2338 chip->initialized = 0;
2339}
2340
2341#ifdef CONFIG_SND_HDA_POWER_SAVE
2342/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002343static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002344{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002345 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002346 struct hda_codec *c;
2347 int power_on = 0;
2348
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002349 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002350 if (c->power_on) {
2351 power_on = 1;
2352 break;
2353 }
2354 }
2355 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002356 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002357 else if (chip->running && power_save_controller &&
2358 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002359 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002360}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002361#endif /* CONFIG_SND_HDA_POWER_SAVE */
2362
2363#ifdef CONFIG_PM
2364/*
2365 * power management
2366 */
Takashi Iwai986862b2008-11-27 12:40:13 +01002367
Takashi Iwai619a3412012-05-08 16:30:59 +02002368static int snd_hda_codecs_inuse(struct hda_bus *bus)
2369{
2370 struct hda_codec *codec;
2371
2372 list_for_each_entry(codec, &bus->codec_list, list) {
2373 if (snd_hda_codec_needs_resume(codec))
2374 return 1;
2375 }
2376 return 0;
2377}
2378
Takashi Iwai421a1252005-11-17 16:11:09 +01002379static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002380{
Takashi Iwai421a1252005-11-17 16:11:09 +01002381 struct snd_card *card = pci_get_drvdata(pci);
2382 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002383 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384
Takashi Iwai421a1252005-11-17 16:11:09 +01002385 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002386 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002387 list_for_each_entry(p, &chip->pcm_list, list)
2388 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002389 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002390 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002391 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002392 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002393 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002394 chip->irq = -1;
2395 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002396 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002397 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002398 pci_disable_device(pci);
2399 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002400 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401 return 0;
2402}
2403
Takashi Iwai421a1252005-11-17 16:11:09 +01002404static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002405{
Takashi Iwai421a1252005-11-17 16:11:09 +01002406 struct snd_card *card = pci_get_drvdata(pci);
2407 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002409 pci_set_power_state(pci, PCI_D0);
2410 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002411 if (pci_enable_device(pci) < 0) {
2412 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2413 "disabling device\n");
2414 snd_card_disconnect(card);
2415 return -EIO;
2416 }
2417 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002418 if (chip->msi)
2419 if (pci_enable_msi(pci) < 0)
2420 chip->msi = 0;
2421 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002422 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002423 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002424
Takashi Iwai619a3412012-05-08 16:30:59 +02002425 if (snd_hda_codecs_inuse(chip->bus))
2426 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002427
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002429 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430 return 0;
2431}
2432#endif /* CONFIG_PM */
2433
2434
2435/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002436 * reboot notifier for hang-up problem at power-down
2437 */
2438static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2439{
2440 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002441 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002442 azx_stop_chip(chip);
2443 return NOTIFY_OK;
2444}
2445
2446static void azx_notifier_register(struct azx *chip)
2447{
2448 chip->reboot_notifier.notifier_call = azx_halt;
2449 register_reboot_notifier(&chip->reboot_notifier);
2450}
2451
2452static void azx_notifier_unregister(struct azx *chip)
2453{
2454 if (chip->reboot_notifier.notifier_call)
2455 unregister_reboot_notifier(&chip->reboot_notifier);
2456}
2457
2458/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 * destructor
2460 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002461static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002462{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002463 int i;
2464
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002465 azx_notifier_unregister(chip);
2466
Takashi Iwaice43fba2005-05-30 20:33:44 +02002467 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002468 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002469 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002471 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 }
2473
Jeff Garzikf000fd82008-04-22 13:50:34 +02002474 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002476 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002477 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002478 if (chip->remap_addr)
2479 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002481 if (chip->azx_dev) {
2482 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002483 if (chip->azx_dev[i].bdl.area) {
2484 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002485 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002486 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002487 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002488 if (chip->rb.area) {
2489 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002491 }
2492 if (chip->posbuf.area) {
2493 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496 pci_release_regions(chip->pci);
2497 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002498 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002499 kfree(chip);
2500
2501 return 0;
2502}
2503
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002504static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002505{
2506 return azx_free(device->device_data);
2507}
2508
2509/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002510 * white/black-listing for position_fix
2511 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002512static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002513 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2514 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002515 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002516 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002517 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002518 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002519 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002520 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002521 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002522 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002523 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002524 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002525 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002526 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002527 {}
2528};
2529
2530static int __devinit check_position_fix(struct azx *chip, int fix)
2531{
2532 const struct snd_pci_quirk *q;
2533
Takashi Iwaic673ba12009-03-17 07:49:14 +01002534 switch (fix) {
2535 case POS_FIX_LPIB:
2536 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002537 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002538 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002539 return fix;
2540 }
2541
Takashi Iwaic673ba12009-03-17 07:49:14 +01002542 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2543 if (q) {
2544 printk(KERN_INFO
2545 "hda_intel: position_fix set to %d "
2546 "for device %04x:%04x\n",
2547 q->value, q->subvendor, q->subdevice);
2548 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002549 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002550
2551 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002552 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2553 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002554 return POS_FIX_VIACOMBO;
2555 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002556 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2557 snd_printd(SFX "Using LPIB position fix\n");
2558 return POS_FIX_LPIB;
2559 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002560 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002561}
2562
2563/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002564 * black-lists for probe_mask
2565 */
2566static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2567 /* Thinkpad often breaks the controller communication when accessing
2568 * to the non-working (or non-existing) modem codec slot.
2569 */
2570 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2571 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2572 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002573 /* broken BIOS */
2574 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002575 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2576 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002577 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002578 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002579 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002580 {}
2581};
2582
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002583#define AZX_FORCE_CODEC_MASK 0x100
2584
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002585static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002586{
2587 const struct snd_pci_quirk *q;
2588
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002589 chip->codec_probe_mask = probe_mask[dev];
2590 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002591 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2592 if (q) {
2593 printk(KERN_INFO
2594 "hda_intel: probe_mask set to 0x%x "
2595 "for device %04x:%04x\n",
2596 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002597 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002598 }
2599 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002600
2601 /* check forced option */
2602 if (chip->codec_probe_mask != -1 &&
2603 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2604 chip->codec_mask = chip->codec_probe_mask & 0xff;
2605 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2606 chip->codec_mask);
2607 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002608}
2609
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002610/*
Takashi Iwai716238552009-09-28 13:14:04 +02002611 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002612 */
Takashi Iwai716238552009-09-28 13:14:04 +02002613static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002614 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002615 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002616 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Takashi Iwaibd925e22013-09-09 10:20:48 +02002617 SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
Michele Ballabio4193d132010-03-06 21:06:46 +01002618 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002619 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002620 {}
2621};
2622
2623static void __devinit check_msi(struct azx *chip)
2624{
2625 const struct snd_pci_quirk *q;
2626
Takashi Iwai716238552009-09-28 13:14:04 +02002627 if (enable_msi >= 0) {
2628 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002629 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002630 }
2631 chip->msi = 1; /* enable MSI as default */
2632 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002633 if (q) {
2634 printk(KERN_INFO
2635 "hda_intel: msi for device %04x:%04x set to %d\n",
2636 q->subvendor, q->subdevice, q->value);
2637 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002638 return;
2639 }
2640
2641 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002642 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2643 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002644 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002645 }
2646}
2647
Takashi Iwaia1585d72011-12-14 09:27:04 +01002648/* check the snoop mode availability */
2649static void __devinit azx_check_snoop_available(struct azx *chip)
2650{
2651 bool snoop = chip->snoop;
2652
2653 switch (chip->driver_type) {
2654 case AZX_DRIVER_VIA:
2655 /* force to non-snoop mode for a new VIA controller
2656 * when BIOS is set
2657 */
2658 if (snoop) {
2659 u8 val;
2660 pci_read_config_byte(chip->pci, 0x42, &val);
2661 if (!(val & 0x80) && chip->pci->revision == 0x30)
2662 snoop = false;
2663 }
2664 break;
2665 case AZX_DRIVER_ATIHDMI_NS:
2666 /* new ATI HDMI requires non-snoop */
2667 snoop = false;
2668 break;
2669 }
2670
2671 if (snoop != chip->snoop) {
2672 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2673 snoop ? "snoop" : "non-snoop");
2674 chip->snoop = snoop;
2675 }
2676}
Takashi Iwai669ba272007-08-17 09:17:36 +02002677
2678/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679 * constructor
2680 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002681static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002682 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002683 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002685 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002686 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002687 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002688 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 .dev_free = azx_dev_free,
2690 };
2691
2692 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002693
Pavel Machek927fc862006-08-31 17:03:43 +02002694 err = pci_enable_device(pci);
2695 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002696 return err;
2697
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002698 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002699 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2701 pci_disable_device(pci);
2702 return -ENOMEM;
2703 }
2704
2705 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002706 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 chip->card = card;
2708 chip->pci = pci;
2709 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002710 chip->driver_caps = driver_caps;
2711 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002712 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002713 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002714 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002715 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002717 chip->position_fix[0] = chip->position_fix[1] =
2718 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002719 /* combo mode uses LPIB for playback */
2720 if (chip->position_fix[0] == POS_FIX_COMBO) {
2721 chip->position_fix[0] = POS_FIX_LPIB;
2722 chip->position_fix[1] = POS_FIX_AUTO;
2723 }
2724
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002725 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002726
Takashi Iwai27346162006-01-12 18:28:44 +01002727 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002728 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002729 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002730
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002731 if (bdl_pos_adj[dev] < 0) {
2732 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002733 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002734 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002735 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002736 break;
2737 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002738 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002739 break;
2740 }
2741 }
2742
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002743#if BITS_PER_LONG != 64
2744 /* Fix up base address on ULI M5461 */
2745 if (chip->driver_type == AZX_DRIVER_ULI) {
2746 u16 tmp3;
2747 pci_read_config_word(pci, 0x40, &tmp3);
2748 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2749 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2750 }
2751#endif
2752
Pavel Machek927fc862006-08-31 17:03:43 +02002753 err = pci_request_regions(pci, "ICH HD audio");
2754 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002755 kfree(chip);
2756 pci_disable_device(pci);
2757 return err;
2758 }
2759
Pavel Machek927fc862006-08-31 17:03:43 +02002760 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002761 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 if (chip->remap_addr == NULL) {
2763 snd_printk(KERN_ERR SFX "ioremap error\n");
2764 err = -ENXIO;
2765 goto errout;
2766 }
2767
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002768 if (chip->msi)
2769 if (pci_enable_msi(pci) < 0)
2770 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002771
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002772 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002773 err = -EBUSY;
2774 goto errout;
2775 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002776
2777 pci_set_master(pci);
2778 synchronize_irq(chip->irq);
2779
Tobin Davisbcd72002008-01-15 11:23:55 +01002780 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002781 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002782
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002783 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002784 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002785 struct pci_dev *p_smbus;
2786 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2787 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2788 NULL);
2789 if (p_smbus) {
2790 if (p_smbus->revision < 0x30)
2791 gcap &= ~ICH6_GCAP_64OK;
2792 pci_dev_put(p_smbus);
2793 }
2794 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002795
Takashi Iwai9477c582011-05-25 09:11:37 +02002796 /* disable 64bit DMA address on some devices */
2797 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2798 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002799 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002800 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002801
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002802 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01002803 if (align_buffer_size >= 0)
2804 chip->align_buffer_size = !!align_buffer_size;
2805 else {
2806 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2807 chip->align_buffer_size = 0;
2808 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
2809 chip->align_buffer_size = 1;
2810 else
2811 chip->align_buffer_size = 1;
2812 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002813
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002814 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002815 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002816 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002817 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002818 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2819 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002820 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002821
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002822 /* read number of streams from GCAP register instead of using
2823 * hardcoded value
2824 */
2825 chip->capture_streams = (gcap >> 8) & 0x0f;
2826 chip->playback_streams = (gcap >> 12) & 0x0f;
2827 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002828 /* gcap didn't give any info, switching to old method */
2829
2830 switch (chip->driver_type) {
2831 case AZX_DRIVER_ULI:
2832 chip->playback_streams = ULI_NUM_PLAYBACK;
2833 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002834 break;
2835 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08002836 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01002837 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2838 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002839 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002840 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002841 default:
2842 chip->playback_streams = ICH6_NUM_PLAYBACK;
2843 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002844 break;
2845 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002846 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002847 chip->capture_index_offset = 0;
2848 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002849 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002850 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2851 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002852 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002853 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002854 goto errout;
2855 }
2856
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002857 for (i = 0; i < chip->num_streams; i++) {
2858 /* allocate memory for the BDL for each stream */
2859 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2860 snd_dma_pci_data(chip->pci),
2861 BDL_SIZE, &chip->azx_dev[i].bdl);
2862 if (err < 0) {
2863 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2864 goto errout;
2865 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002866 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002868 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002869 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2870 snd_dma_pci_data(chip->pci),
2871 chip->num_streams * 8, &chip->posbuf);
2872 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002873 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2874 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002876 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002878 err = azx_alloc_cmd_io(chip);
2879 if (err < 0)
2880 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881
2882 /* initialize streams */
2883 azx_init_stream(chip);
2884
2885 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002886 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002887 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
2889 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002890 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891 snd_printk(KERN_ERR SFX "no codecs found!\n");
2892 err = -ENODEV;
2893 goto errout;
2894 }
2895
Takashi Iwaid01ce992007-07-27 16:52:19 +02002896 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2897 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2899 goto errout;
2900 }
2901
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002902 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002903 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2904 sizeof(card->shortname));
2905 snprintf(card->longname, sizeof(card->longname),
2906 "%s at 0x%lx irq %i",
2907 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002908
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 *rchip = chip;
2910 return 0;
2911
2912 errout:
2913 azx_free(chip);
2914 return err;
2915}
2916
Takashi Iwaicb53c622007-08-10 17:21:45 +02002917static void power_down_all_codecs(struct azx *chip)
2918{
2919#ifdef CONFIG_SND_HDA_POWER_SAVE
2920 /* The codecs were powered up in snd_hda_codec_new().
2921 * Now all initialization done, so turn them down if possible
2922 */
2923 struct hda_codec *codec;
2924 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2925 snd_hda_power_down(codec);
2926 }
2927#endif
2928}
2929
Takashi Iwaid01ce992007-07-27 16:52:19 +02002930static int __devinit azx_probe(struct pci_dev *pci,
2931 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002932{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002933 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002934 struct snd_card *card;
2935 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002936 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002938 if (dev >= SNDRV_CARDS)
2939 return -ENODEV;
2940 if (!enable[dev]) {
2941 dev++;
2942 return -ENOENT;
2943 }
2944
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002945 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2946 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002948 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949 }
2950
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002951 /* set this here since it's referred in snd_hda_load_patch() */
2952 snd_card_set_dev(card, &pci->dev);
2953
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002954 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002955 if (err < 0)
2956 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002957 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002959#ifdef CONFIG_SND_HDA_INPUT_BEEP
2960 chip->beep_mode = beep_mode[dev];
2961#endif
2962
Linus Torvalds1da177e2005-04-16 15:20:36 -07002963 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002964 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002965 if (err < 0)
2966 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002967#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002968 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002969 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2970 patch[dev]);
2971 err = snd_hda_load_patch(chip->bus, patch[dev]);
2972 if (err < 0)
2973 goto out_free;
2974 }
2975#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002976 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002977 err = azx_codec_configure(chip);
2978 if (err < 0)
2979 goto out_free;
2980 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981
2982 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002983 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002984 if (err < 0)
2985 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986
2987 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002988 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002989 if (err < 0)
2990 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991
Takashi Iwaid01ce992007-07-27 16:52:19 +02002992 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002993 if (err < 0)
2994 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995
2996 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002997 chip->running = 1;
2998 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002999 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01003001 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003003out_free:
3004 snd_card_free(card);
3005 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006}
3007
3008static void __devexit azx_remove(struct pci_dev *pci)
3009{
3010 snd_card_free(pci_get_drvdata(pci));
3011 pci_set_drvdata(pci, NULL);
3012}
3013
3014/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003015static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003016 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003017 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003018 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3019 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07003020 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003021 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003022 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3023 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003024 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003025 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003026 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3027 AZX_DCAPS_BUFSIZE},
Seth Heasley8bc039a2012-01-23 16:24:31 -08003028 /* Lynx Point */
3029 { PCI_DEVICE(0x8086, 0x8c20),
3030 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3031 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01003032 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003033 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003034 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003035 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003036 { PCI_DEVICE(0x8086, 0x080a),
3037 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003038 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003039 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003040 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003041 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3042 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003043 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003044 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3045 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003046 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003047 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3048 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003049 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003050 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3051 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003052 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003053 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3054 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003055 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003056 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3057 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003058 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003059 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3060 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003061 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003062 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3063 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003064 /* Generic Intel */
3065 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3066 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3067 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003068 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003069 /* ATI SB 450/600/700/800/900 */
3070 { PCI_DEVICE(0x1002, 0x437b),
3071 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3072 { PCI_DEVICE(0x1002, 0x4383),
3073 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3074 /* AMD Hudson */
3075 { PCI_DEVICE(0x1022, 0x780d),
3076 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003077 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003078 { PCI_DEVICE(0x1002, 0x793b),
3079 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3080 { PCI_DEVICE(0x1002, 0x7919),
3081 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3082 { PCI_DEVICE(0x1002, 0x960f),
3083 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3084 { PCI_DEVICE(0x1002, 0x970f),
3085 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3086 { PCI_DEVICE(0x1002, 0xaa00),
3087 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3088 { PCI_DEVICE(0x1002, 0xaa08),
3089 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3090 { PCI_DEVICE(0x1002, 0xaa10),
3091 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3092 { PCI_DEVICE(0x1002, 0xaa18),
3093 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3094 { PCI_DEVICE(0x1002, 0xaa20),
3095 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3096 { PCI_DEVICE(0x1002, 0xaa28),
3097 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3098 { PCI_DEVICE(0x1002, 0xaa30),
3099 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3100 { PCI_DEVICE(0x1002, 0xaa38),
3101 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3102 { PCI_DEVICE(0x1002, 0xaa40),
3103 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3104 { PCI_DEVICE(0x1002, 0xaa48),
3105 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003106 { PCI_DEVICE(0x1002, 0x9902),
3107 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3108 { PCI_DEVICE(0x1002, 0xaaa0),
3109 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3110 { PCI_DEVICE(0x1002, 0xaaa8),
3111 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3112 { PCI_DEVICE(0x1002, 0xaab0),
3113 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003114 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003115 { PCI_DEVICE(0x1106, 0x3288),
3116 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003117 /* SIS966 */
3118 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3119 /* ULI M5461 */
3120 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3121 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003122 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3123 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3124 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003125 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003126 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003127 { PCI_DEVICE(0x6549, 0x1200),
3128 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003129 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003130#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3131 /* the following entry conflicts with snd-ctxfi driver,
3132 * as ctxfi driver mutates from HD-audio to native mode with
3133 * a special command sequence.
3134 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003135 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3136 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3137 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003138 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003139 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003140#else
3141 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003142 { PCI_DEVICE(0x1102, 0x0009),
3143 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003144 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003145#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003146 /* Vortex86MX */
3147 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003148 /* VMware HDAudio */
3149 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003150 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003151 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3152 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3153 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003154 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003155 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3156 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3157 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003158 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159 { 0, }
3160};
3161MODULE_DEVICE_TABLE(pci, azx_ids);
3162
3163/* pci_driver definition */
3164static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003165 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 .id_table = azx_ids,
3167 .probe = azx_probe,
3168 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003169#ifdef CONFIG_PM
3170 .suspend = azx_suspend,
3171 .resume = azx_resume,
3172#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173};
3174
3175static int __init alsa_card_azx_init(void)
3176{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003177 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178}
3179
3180static void __exit alsa_card_azx_exit(void)
3181{
3182 pci_unregister_driver(&driver);
3183}
3184
3185module_init(alsa_card_azx_init)
3186module_exit(alsa_card_azx_exit)