blob: 676debfc1702346939a5f17423e6a706f7e69886 [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/bootmem.h>
17#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/e820.h>
24#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090025#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020026#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010028#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020029#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Joerg Roedel0440d4c2007-10-24 12:49:50 +020031int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010032int gart_iommu_aperture_disabled __initdata;
33int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010036int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38int fix_aperture __initdata = 1;
39
Yinghai Lu55c0d722008-04-19 01:31:11 -070040struct bus_dev_range {
41 int bus;
42 int dev_base;
43 int dev_limit;
44};
45
46static struct bus_dev_range bus_dev_ranges[] __initdata = {
47 { 0x00, 0x18, 0x20},
48 { 0xff, 0x00, 0x20},
49 { 0xfe, 0x00, 0x20}
50};
51
Aaron Durbin56dd6692006-09-26 10:52:40 +020052static struct resource gart_resource = {
53 .name = "GART",
54 .flags = IORESOURCE_MEM,
55};
56
57static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
58{
59 gart_resource.start = aper_base;
60 gart_resource.end = aper_base + aper_size - 1;
61 insert_resource(&iomem_resource, &gart_resource);
62}
63
Andrew Morton42442ed2005-06-08 15:49:25 -070064/* This code runs before the PCI subsystem is initialized, so just
65 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Ingo Molnarc140df92008-01-30 13:30:09 +010067static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068{
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010070 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Yinghai Lu7677b2e2008-04-14 20:40:37 -070072 /* aper_size should <= 1G */
73 if (fallback_aper_order > 5)
74 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010075 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Ingo Molnarc140df92008-01-30 13:30:09 +010077 /*
78 * Aperture has to be naturally aligned. This means a 2GB aperture
79 * won't have much chance of finding a place in the lower 4GB of
80 * memory. Unfortunately we cannot move it up because that would
81 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070083 /*
84 * using 512M as goal, in case kexec will load kernel_big
85 * that will do the on position decompress, and could overlap with
86 * that positon with gart that is used.
87 * sequende:
88 * kernel_small
89 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
90 * ==> kernel_small(gart area become e820_reserved)
91 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
92 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
93 * so don't use 512M below as gart iommu, leave the space for kernel
94 * code for safe
95 */
96 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010098 printk(KERN_ERR
99 "Cannot allocate aperture memory hole (%p,%uK)\n",
100 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200102 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 return 0;
104 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100105 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
106 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200107 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100108 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
109 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100110
111 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112}
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Andrew Morton42442ed2005-06-08 15:49:25 -0700115/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200116static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100117{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100119 u8 pos;
120
Yinghai Lu55c0d722008-04-19 01:31:11 -0700121 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100122 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100124
Yinghai Lu55c0d722008-04-19 01:31:11 -0700125 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100126 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100128
129 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700130 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 if (id == 0xff)
132 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100133 if (id == cap)
134 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700135 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100136 pos+PCI_CAP_LIST_NEXT);
137 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100139}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200142static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100143{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 u32 apsize;
145 u32 apsizereg;
146 int nbits;
147 u32 aper_low, aper_hi;
148 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700149 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Yinghai Lu55c0d722008-04-19 01:31:11 -0700151 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
152 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100154 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 return 0;
156 }
157
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700158 /* old_order could be the value from NB gart setting */
159 old_order = *order;
160
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 apsize = apsizereg & 0xfff;
162 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100163 if (apsize & 0xff)
164 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 nbits = hweight16(apsize);
166 *order = 7 - nbits;
167 if ((int)*order < 0) /* < 32MB */
168 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100169
Yinghai Lu55c0d722008-04-19 01:31:11 -0700170 aper_low = read_pci_config(bus, slot, func, 0x10);
171 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
173
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700174 /*
175 * On some sick chips, APSIZE is 0. It means it wants 4G
176 * so let double check that order, and lets trust AMD NB settings:
177 */
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700178 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
179 aper, 32 << old_order);
180 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700181 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
182 32 << *order, apsizereg);
183 *order = old_order;
184 }
185
Ingo Molnar31183ba2008-01-30 13:30:10 +0100186 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
187 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700189 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100190 return 0;
191 return (u32)aper;
192}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
Ingo Molnarc140df92008-01-30 13:30:09 +0100194/*
195 * Look for an AGP bridge. Windows only expects the aperture in the
196 * AGP bridge and some BIOS forget to initialize the Northbridge too.
197 * Work around this here.
198 *
199 * Do an PCI bus scan by hand because we're running before the PCI
200 * subsystem.
201 *
202 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
203 * generically. It's probably overkill to always scan all slots because
204 * the AGP bridges should be always an own bus on the HT hierarchy,
205 * but do it here for future safety.
206 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200207static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700209 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700212 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100213 for (slot = 0; slot < 32; slot++) {
214 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 u32 class, cap;
216 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700217 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 PCI_CLASS_REVISION);
219 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100220 break;
221
222 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 case PCI_CLASS_BRIDGE_HOST:
224 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
225 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700226 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100227 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 if (!cap)
229 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100230 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700231 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100232 order);
233 }
234
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700236 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 PCI_HEADER_TYPE);
238 if (!(type & 0x80))
239 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100240 }
241 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100243 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100244
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 return 0;
246}
247
Yinghai Luaaf23042008-01-30 13:33:09 +0100248static int gart_fix_e820 __initdata = 1;
249
250static int __init parse_gart_mem(char *p)
251{
252 if (!p)
253 return -EINVAL;
254
255 if (!strncmp(p, "off", 3))
256 gart_fix_e820 = 0;
257 else if (!strncmp(p, "on", 2))
258 gart_fix_e820 = 1;
259
260 return 0;
261}
262early_param("gart_fix_e820", parse_gart_mem);
263
264void __init early_gart_iommu_check(void)
265{
266 /*
267 * in case it is enabled before, esp for kexec/kdump,
268 * previous kernel already enable that. memset called
269 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
270 * or second kernel have different position for GART hole. and new
271 * kernel could use hole as RAM that is still used by GART set by
272 * first kernel
273 * or BIOS forget to put that in reserved.
274 * try to update e820 to make that region as reserved.
275 */
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200276 int i, fix, slot;
Yinghai Luaaf23042008-01-30 13:33:09 +0100277 u32 ctl;
278 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
279 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200280 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100281
282 if (!early_pci_allowed())
283 return;
284
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200285 /* This is mostly duplicate of iommu_hole_init */
Yinghai Luaaf23042008-01-30 13:33:09 +0100286 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700287 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
288 int bus;
289 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100290
Yinghai Lu55c0d722008-04-19 01:31:11 -0700291 bus = bus_dev_ranges[i].bus;
292 dev_base = bus_dev_ranges[i].dev_base;
293 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100294
Yinghai Lu55c0d722008-04-19 01:31:11 -0700295 for (slot = dev_base; slot < dev_limit; slot++) {
296 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
297 continue;
298
299 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
300 aper_enabled = ctl & AMD64_GARTEN;
301 aper_order = (ctl >> 1) & 7;
302 aper_size = (32 * 1024 * 1024) << aper_order;
303 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
304 aper_base <<= 25;
305
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200306 if (last_valid) {
307 if ((aper_order != last_aper_order) ||
308 (aper_base != last_aper_base) ||
309 (aper_enabled != last_aper_enabled)) {
310 fix = 1;
311 break;
312 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700313 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200314
Yinghai Lu55c0d722008-04-19 01:31:11 -0700315 last_aper_order = aper_order;
316 last_aper_base = aper_base;
317 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200318 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100319 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100320 }
321
322 if (!fix && !aper_enabled)
323 return;
324
325 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
326 fix = 1;
327
328 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700329 if (e820_any_mapped(aper_base, aper_base + aper_size,
330 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200331 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100332 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700333 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100334 update_e820();
335 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100336 }
337
Pavel Machek4f384f82008-05-26 21:17:30 +0200338 if (!fix)
339 return;
340
Yinghai Luaaf23042008-01-30 13:33:09 +0100341 /* different nodes have different setting, disable them all at first*/
Yinghai Lu55c0d722008-04-19 01:31:11 -0700342 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
343 int bus;
344 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100345
Yinghai Lu55c0d722008-04-19 01:31:11 -0700346 bus = bus_dev_ranges[i].bus;
347 dev_base = bus_dev_ranges[i].dev_base;
348 dev_limit = bus_dev_ranges[i].dev_limit;
349
350 for (slot = dev_base; slot < dev_limit; slot++) {
351 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
352 continue;
353
354 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
355 ctl &= ~AMD64_GARTEN;
356 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
357 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100358 }
359
360}
361
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700362static int __initdata printed_gart_size_msg;
363
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200364void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100365{
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700366 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100367 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700369 int fix, slot, valid_agp = 0;
370 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200372 if (gart_iommu_aperture_disabled || !fix_aperture ||
373 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 return;
375
Dan Aloni753811d2007-07-21 17:11:36 +0200376 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700378 if (!fallback_aper_force)
379 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100382 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700383 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
384 int bus;
385 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Yinghai Lu55c0d722008-04-19 01:31:11 -0700387 bus = bus_dev_ranges[i].bus;
388 dev_base = bus_dev_ranges[i].dev_base;
389 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Yinghai Lu55c0d722008-04-19 01:31:11 -0700391 for (slot = dev_base; slot < dev_limit; slot++) {
392 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
393 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Yinghai Lu55c0d722008-04-19 01:31:11 -0700395 iommu_detected = 1;
396 gart_iommu_aperture = 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100397
Yinghai Lu55c0d722008-04-19 01:31:11 -0700398 aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
399 aper_size = (32 * 1024 * 1024) << aper_order;
400 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
401 aper_base <<= 25;
402
403 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
404 node, aper_base, aper_size >> 20);
405 node++;
406
407 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
408 if (valid_agp && agp_aper_base &&
409 agp_aper_base == aper_base &&
410 agp_aper_order == aper_order) {
411 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700412 if (!no_iommu &&
413 max_pfn > MAX_DMA32_PFN &&
414 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700415 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
416 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
417 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
418 printed_gart_size_msg = 1;
419 }
420 } else {
421 fix = 1;
422 goto out;
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700423 }
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
Yinghai Lu55c0d722008-04-19 01:31:11 -0700426 if ((last_aper_order && aper_order != last_aper_order) ||
427 (last_aper_base && aper_base != last_aper_base)) {
428 fix = 1;
429 goto out;
430 }
431 last_aper_order = aper_order;
432 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100434 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
Yinghai Lu55c0d722008-04-19 01:31:11 -0700436out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200437 if (!fix && !fallback_aper_force) {
438 if (last_aper_base) {
439 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100440
Aaron Durbin56dd6692006-09-26 10:52:40 +0200441 insert_aperture_resource((u32)last_aper_base, n);
442 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100443 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Yinghai Lu8c9fd912008-04-13 18:42:31 -0700446 if (!fallback_aper_force) {
447 aper_alloc = agp_aper_base;
448 aper_order = agp_aper_order;
449 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100450
451 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 /* Got the aperture from the AGP bridge */
Andi Kleen63f02fd2005-09-12 18:49:24 +0200453 } else if (swiotlb && !valid_agp) {
454 /* Do nothing */
Yinghai Luc987d122008-06-24 22:14:09 -0700455 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 force_iommu ||
457 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100458 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400459 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100460 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400461 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100462 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400463 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100464 "This costs you %d MB of RAM\n",
465 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 aper_order = fallback_aper_order;
468 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100469 if (!aper_alloc) {
470 /*
471 * Could disable AGP and IOMMU here, but it's
472 * probably not worth it. But the later users
473 * cannot deal with bad apertures and turning
474 * on the aperture over memory causes very
475 * strange problems, so it's better to panic
476 * early.
477 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 panic("Not enough memory for aperture");
479 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100480 } else {
481 return;
482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700485 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
486 int bus;
487 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Yinghai Lu55c0d722008-04-19 01:31:11 -0700489 bus = bus_dev_ranges[i].bus;
490 dev_base = bus_dev_ranges[i].dev_base;
491 dev_limit = bus_dev_ranges[i].dev_limit;
492 for (slot = dev_base; slot < dev_limit; slot++) {
493 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
494 continue;
495
496 /* Don't enable translation yet. That is done later.
497 Assume this BIOS didn't initialise the GART so
498 just overwrite all previous bits */
499 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
500 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
501 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100502 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200503
504 set_up_gart_resume(aper_order, aper_alloc);
Ingo Molnarc140df92008-01-30 13:30:09 +0100505}