blob: 497c265a93b4a3d245428152374703af174bdb22 [file] [log] [blame]
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090026#include <linux/slab.h>
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050027#include "drmP.h"
28#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000029#include "radeon_asic.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050030#include "radeon_drm.h"
Alex Deucher0fcdb612010-03-24 13:20:41 -040031#include "evergreend.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050032#include "atom.h"
33#include "avivod.h"
34#include "evergreen_reg.h"
Alex Deucher2281a372010-10-21 13:31:38 -040035#include "evergreen_blit_shaders.h"
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050036
Alex Deucherfe251e22010-03-24 13:36:43 -040037#define EVERGREEN_PFP_UCODE_SIZE 1120
38#define EVERGREEN_PM4_UCODE_SIZE 1376
39
Alex Deucherdfbc8b92012-08-15 17:13:53 -040040static const u32 crtc_offsets[6] =
41{
42 EVERGREEN_CRTC0_REGISTER_OFFSET,
43 EVERGREEN_CRTC1_REGISTER_OFFSET,
44 EVERGREEN_CRTC2_REGISTER_OFFSET,
45 EVERGREEN_CRTC3_REGISTER_OFFSET,
46 EVERGREEN_CRTC4_REGISTER_OFFSET,
47 EVERGREEN_CRTC5_REGISTER_OFFSET
48};
49
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050050static void evergreen_gpu_init(struct radeon_device *rdev);
51void evergreen_fini(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040052void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -050053extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
54 int ring, u32 cp_int_cntl);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -050055
Jerome Glisse285484e2011-12-16 17:03:42 -050056void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
57 unsigned *bankh, unsigned *mtaspect,
58 unsigned *tile_split)
59{
60 *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
61 *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
62 *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
63 *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
64 switch (*bankw) {
65 default:
66 case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
67 case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
68 case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
69 case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
70 }
71 switch (*bankh) {
72 default:
73 case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
74 case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
75 case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
76 case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
77 }
78 switch (*mtaspect) {
79 default:
80 case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
81 case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
82 case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
83 case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
84 }
85}
86
Alex Deucherd054ac12011-09-01 17:46:15 +000087void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
88{
89 u16 ctl, v;
90 int cap, err;
91
92 cap = pci_pcie_cap(rdev->pdev);
93 if (!cap)
94 return;
95
96 err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
97 if (err)
98 return;
99
100 v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
101
102 /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
103 * to avoid hangs or perfomance issues
104 */
105 if ((v == 0) || (v == 6) || (v == 7)) {
106 ctl &= ~PCI_EXP_DEVCTL_READRQ;
107 ctl |= (2 << 12);
108 pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
109 }
110}
111
Alex Deucher3ae19b72012-02-23 17:53:37 -0500112void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
113{
Alex Deucher3ae19b72012-02-23 17:53:37 -0500114 int i;
115
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400116 if (crtc >= rdev->num_crtc)
117 return;
118
119 if (RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[crtc]) & EVERGREEN_CRTC_MASTER_EN) {
Alex Deucher3ae19b72012-02-23 17:53:37 -0500120 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400121 if (!(RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK))
Alex Deucher3ae19b72012-02-23 17:53:37 -0500122 break;
123 udelay(1);
124 }
125 for (i = 0; i < rdev->usec_timeout; i++) {
Alex Deucherdfbc8b92012-08-15 17:13:53 -0400126 if (RREG32(EVERGREEN_CRTC_STATUS + crtc_offsets[crtc]) & EVERGREEN_CRTC_V_BLANK)
Alex Deucher3ae19b72012-02-23 17:53:37 -0500127 break;
128 udelay(1);
129 }
130 }
131}
132
Alex Deucher6f34be52010-11-21 10:59:01 -0500133void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
134{
Alex Deucher6f34be52010-11-21 10:59:01 -0500135 /* enable the pflip int */
136 radeon_irq_kms_pflip_irq_get(rdev, crtc);
137}
138
139void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
140{
141 /* disable the pflip int */
142 radeon_irq_kms_pflip_irq_put(rdev, crtc);
143}
144
145u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
146{
147 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
148 u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
Alex Deucherf6496472011-11-28 14:49:26 -0500149 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500150
151 /* Lock the graphics update lock */
152 tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
153 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
154
155 /* update the scanout addresses */
156 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
157 upper_32_bits(crtc_base));
158 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
159 (u32)crtc_base);
160
161 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
162 upper_32_bits(crtc_base));
163 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
164 (u32)crtc_base);
165
166 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500167 for (i = 0; i < rdev->usec_timeout; i++) {
168 if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
169 break;
170 udelay(1);
171 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500172 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
173
174 /* Unlock the lock, so double-buffering can take place inside vblank */
175 tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
176 WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
177
178 /* Return current update_pending status: */
179 return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
180}
181
Alex Deucher21a81222010-07-02 12:58:16 -0400182/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500183int evergreen_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400184{
Alex Deucher1c88d742011-06-14 19:15:53 +0000185 u32 temp, toffset;
186 int actual_temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400187
Alex Deucher67b3f822011-05-25 18:45:37 -0400188 if (rdev->family == CHIP_JUNIPER) {
189 toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
190 TOFFSET_SHIFT;
191 temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
192 TS0_ADC_DOUT_SHIFT;
Alex Deucher21a81222010-07-02 12:58:16 -0400193
Alex Deucher67b3f822011-05-25 18:45:37 -0400194 if (toffset & 0x100)
195 actual_temp = temp / 2 - (0x200 - toffset);
196 else
197 actual_temp = temp / 2 + toffset;
198
199 actual_temp = actual_temp * 1000;
200
201 } else {
202 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
203 ASIC_T_SHIFT;
204
205 if (temp & 0x400)
206 actual_temp = -256;
207 else if (temp & 0x200)
208 actual_temp = 255;
209 else if (temp & 0x100) {
210 actual_temp = temp & 0x1ff;
211 actual_temp |= ~0x1ff;
212 } else
213 actual_temp = temp & 0xff;
214
215 actual_temp = (actual_temp * 1000) / 2;
216 }
217
218 return actual_temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400219}
220
Alex Deucher20d391d2011-02-01 16:12:34 -0500221int sumo_get_temp(struct radeon_device *rdev)
Alex Deuchere33df252010-11-22 17:56:32 -0500222{
223 u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
Alex Deucher20d391d2011-02-01 16:12:34 -0500224 int actual_temp = temp - 49;
Alex Deuchere33df252010-11-22 17:56:32 -0500225
226 return actual_temp * 1000;
227}
228
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400229void sumo_pm_init_profile(struct radeon_device *rdev)
230{
231 int idx;
232
233 /* default */
234 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
235 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
236 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
237 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
238
239 /* low,mid sh/mh */
240 if (rdev->flags & RADEON_IS_MOBILITY)
241 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
242 else
243 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
244
245 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
246 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
247 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
248 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
249
250 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
251 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
252 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
253 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
254
255 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
256 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
257 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
258 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
259
260 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
261 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
262 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
263 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
264
265 /* high sh/mh */
266 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
267 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
268 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
269 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
270 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
271 rdev->pm.power_state[idx].num_clock_modes - 1;
272
273 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
274 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
275 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
276 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
277 rdev->pm.power_state[idx].num_clock_modes - 1;
278}
279
Alex Deucher49e02b72010-04-23 17:57:27 -0400280void evergreen_pm_misc(struct radeon_device *rdev)
281{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400282 int req_ps_idx = rdev->pm.requested_power_state_index;
283 int req_cm_idx = rdev->pm.requested_clock_mode_index;
284 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
285 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher49e02b72010-04-23 17:57:27 -0400286
Alex Deucher2feea492011-04-12 14:49:24 -0400287 if (voltage->type == VOLTAGE_SW) {
Alex Deuchera377e182011-06-20 13:00:31 -0400288 /* 0xff01 is a flag rather then an actual voltage */
289 if (voltage->voltage == 0xff01)
290 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400291 if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400292 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400293 rdev->pm.current_vddc = voltage->voltage;
Alex Deucher2feea492011-04-12 14:49:24 -0400294 DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
295 }
Alex Deuchera377e182011-06-20 13:00:31 -0400296 /* 0xff01 is a flag rather then an actual voltage */
297 if (voltage->vddci == 0xff01)
298 return;
Alex Deucher2feea492011-04-12 14:49:24 -0400299 if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
300 radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
301 rdev->pm.current_vddci = voltage->vddci;
302 DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
Alex Deucher4d601732010-06-07 18:15:18 -0400303 }
304 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400305}
306
307void evergreen_pm_prepare(struct radeon_device *rdev)
308{
309 struct drm_device *ddev = rdev->ddev;
310 struct drm_crtc *crtc;
311 struct radeon_crtc *radeon_crtc;
312 u32 tmp;
313
314 /* disable any active CRTCs */
315 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
316 radeon_crtc = to_radeon_crtc(crtc);
317 if (radeon_crtc->enabled) {
318 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
319 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
320 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
321 }
322 }
323}
324
325void evergreen_pm_finish(struct radeon_device *rdev)
326{
327 struct drm_device *ddev = rdev->ddev;
328 struct drm_crtc *crtc;
329 struct radeon_crtc *radeon_crtc;
330 u32 tmp;
331
332 /* enable any active CRTCs */
333 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
334 radeon_crtc = to_radeon_crtc(crtc);
335 if (radeon_crtc->enabled) {
336 tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
337 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
338 WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
339 }
340 }
341}
342
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500343bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
344{
345 bool connected = false;
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500346
347 switch (hpd) {
348 case RADEON_HPD_1:
349 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
350 connected = true;
351 break;
352 case RADEON_HPD_2:
353 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
354 connected = true;
355 break;
356 case RADEON_HPD_3:
357 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
358 connected = true;
359 break;
360 case RADEON_HPD_4:
361 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
362 connected = true;
363 break;
364 case RADEON_HPD_5:
365 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
366 connected = true;
367 break;
368 case RADEON_HPD_6:
369 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
370 connected = true;
371 break;
372 default:
373 break;
374 }
375
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500376 return connected;
377}
378
379void evergreen_hpd_set_polarity(struct radeon_device *rdev,
380 enum radeon_hpd_id hpd)
381{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500382 u32 tmp;
383 bool connected = evergreen_hpd_sense(rdev, hpd);
384
385 switch (hpd) {
386 case RADEON_HPD_1:
387 tmp = RREG32(DC_HPD1_INT_CONTROL);
388 if (connected)
389 tmp &= ~DC_HPDx_INT_POLARITY;
390 else
391 tmp |= DC_HPDx_INT_POLARITY;
392 WREG32(DC_HPD1_INT_CONTROL, tmp);
393 break;
394 case RADEON_HPD_2:
395 tmp = RREG32(DC_HPD2_INT_CONTROL);
396 if (connected)
397 tmp &= ~DC_HPDx_INT_POLARITY;
398 else
399 tmp |= DC_HPDx_INT_POLARITY;
400 WREG32(DC_HPD2_INT_CONTROL, tmp);
401 break;
402 case RADEON_HPD_3:
403 tmp = RREG32(DC_HPD3_INT_CONTROL);
404 if (connected)
405 tmp &= ~DC_HPDx_INT_POLARITY;
406 else
407 tmp |= DC_HPDx_INT_POLARITY;
408 WREG32(DC_HPD3_INT_CONTROL, tmp);
409 break;
410 case RADEON_HPD_4:
411 tmp = RREG32(DC_HPD4_INT_CONTROL);
412 if (connected)
413 tmp &= ~DC_HPDx_INT_POLARITY;
414 else
415 tmp |= DC_HPDx_INT_POLARITY;
416 WREG32(DC_HPD4_INT_CONTROL, tmp);
417 break;
418 case RADEON_HPD_5:
419 tmp = RREG32(DC_HPD5_INT_CONTROL);
420 if (connected)
421 tmp &= ~DC_HPDx_INT_POLARITY;
422 else
423 tmp |= DC_HPDx_INT_POLARITY;
424 WREG32(DC_HPD5_INT_CONTROL, tmp);
425 break;
426 case RADEON_HPD_6:
427 tmp = RREG32(DC_HPD6_INT_CONTROL);
428 if (connected)
429 tmp &= ~DC_HPDx_INT_POLARITY;
430 else
431 tmp |= DC_HPDx_INT_POLARITY;
432 WREG32(DC_HPD6_INT_CONTROL, tmp);
433 break;
434 default:
435 break;
436 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500437}
438
439void evergreen_hpd_init(struct radeon_device *rdev)
440{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500441 struct drm_device *dev = rdev->ddev;
442 struct drm_connector *connector;
443 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
444 DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500445
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500446 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
447 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
448 switch (radeon_connector->hpd.hpd) {
449 case RADEON_HPD_1:
450 WREG32(DC_HPD1_CONTROL, tmp);
451 rdev->irq.hpd[0] = true;
452 break;
453 case RADEON_HPD_2:
454 WREG32(DC_HPD2_CONTROL, tmp);
455 rdev->irq.hpd[1] = true;
456 break;
457 case RADEON_HPD_3:
458 WREG32(DC_HPD3_CONTROL, tmp);
459 rdev->irq.hpd[2] = true;
460 break;
461 case RADEON_HPD_4:
462 WREG32(DC_HPD4_CONTROL, tmp);
463 rdev->irq.hpd[3] = true;
464 break;
465 case RADEON_HPD_5:
466 WREG32(DC_HPD5_CONTROL, tmp);
467 rdev->irq.hpd[4] = true;
468 break;
469 case RADEON_HPD_6:
470 WREG32(DC_HPD6_CONTROL, tmp);
471 rdev->irq.hpd[5] = true;
472 break;
473 default:
474 break;
475 }
Alex Deucher64912e92011-11-03 11:21:39 -0400476 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500477 }
478 if (rdev->irq.installed)
479 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500480}
481
482void evergreen_hpd_fini(struct radeon_device *rdev)
483{
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500484 struct drm_device *dev = rdev->ddev;
485 struct drm_connector *connector;
486
487 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
488 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
489 switch (radeon_connector->hpd.hpd) {
490 case RADEON_HPD_1:
491 WREG32(DC_HPD1_CONTROL, 0);
492 rdev->irq.hpd[0] = false;
493 break;
494 case RADEON_HPD_2:
495 WREG32(DC_HPD2_CONTROL, 0);
496 rdev->irq.hpd[1] = false;
497 break;
498 case RADEON_HPD_3:
499 WREG32(DC_HPD3_CONTROL, 0);
500 rdev->irq.hpd[2] = false;
501 break;
502 case RADEON_HPD_4:
503 WREG32(DC_HPD4_CONTROL, 0);
504 rdev->irq.hpd[3] = false;
505 break;
506 case RADEON_HPD_5:
507 WREG32(DC_HPD5_CONTROL, 0);
508 rdev->irq.hpd[4] = false;
509 break;
510 case RADEON_HPD_6:
511 WREG32(DC_HPD6_CONTROL, 0);
512 rdev->irq.hpd[5] = false;
513 break;
514 default:
515 break;
516 }
517 }
518}
519
Alex Deucherf9d9c362010-10-22 02:51:05 -0400520/* watermark setup */
521
522static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
523 struct radeon_crtc *radeon_crtc,
524 struct drm_display_mode *mode,
525 struct drm_display_mode *other_mode)
526{
Alex Deucher12dfc842011-04-14 19:07:34 -0400527 u32 tmp;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400528 /*
529 * Line Buffer Setup
530 * There are 3 line buffers, each one shared by 2 display controllers.
531 * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
532 * the display controllers. The paritioning is done via one of four
533 * preset allocations specified in bits 2:0:
534 * first display controller
535 * 0 - first half of lb (3840 * 2)
536 * 1 - first 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400537 * 2 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400538 * 3 - first 1/4 of lb (1920 * 2)
539 * second display controller
540 * 4 - second half of lb (3840 * 2)
541 * 5 - second 3/4 of lb (5760 * 2)
Alex Deucher12dfc842011-04-14 19:07:34 -0400542 * 6 - whole lb (7680 * 2), other crtc must be disabled
Alex Deucherf9d9c362010-10-22 02:51:05 -0400543 * 7 - last 1/4 of lb (1920 * 2)
544 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400545 /* this can get tricky if we have two large displays on a paired group
546 * of crtcs. Ideally for multiple large displays we'd assign them to
547 * non-linked crtcs for maximum line buffer allocation.
548 */
549 if (radeon_crtc->base.enabled && mode) {
550 if (other_mode)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400551 tmp = 0; /* 1/2 */
Alex Deucher12dfc842011-04-14 19:07:34 -0400552 else
553 tmp = 2; /* whole */
554 } else
555 tmp = 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400556
557 /* second controller of the pair uses second half of the lb */
558 if (radeon_crtc->crtc_id % 2)
559 tmp += 4;
560 WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
561
Alex Deucher12dfc842011-04-14 19:07:34 -0400562 if (radeon_crtc->base.enabled && mode) {
563 switch (tmp) {
564 case 0:
565 case 4:
566 default:
567 if (ASIC_IS_DCE5(rdev))
568 return 4096 * 2;
569 else
570 return 3840 * 2;
571 case 1:
572 case 5:
573 if (ASIC_IS_DCE5(rdev))
574 return 6144 * 2;
575 else
576 return 5760 * 2;
577 case 2:
578 case 6:
579 if (ASIC_IS_DCE5(rdev))
580 return 8192 * 2;
581 else
582 return 7680 * 2;
583 case 3:
584 case 7:
585 if (ASIC_IS_DCE5(rdev))
586 return 2048 * 2;
587 else
588 return 1920 * 2;
589 }
Alex Deucherf9d9c362010-10-22 02:51:05 -0400590 }
Alex Deucher12dfc842011-04-14 19:07:34 -0400591
592 /* controller not enabled, so no lb used */
593 return 0;
Alex Deucherf9d9c362010-10-22 02:51:05 -0400594}
595
Alex Deucherca7db222012-03-20 17:18:30 -0400596u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
Alex Deucherf9d9c362010-10-22 02:51:05 -0400597{
598 u32 tmp = RREG32(MC_SHARED_CHMAP);
599
600 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
601 case 0:
602 default:
603 return 1;
604 case 1:
605 return 2;
606 case 2:
607 return 4;
608 case 3:
609 return 8;
610 }
611}
612
613struct evergreen_wm_params {
614 u32 dram_channels; /* number of dram channels */
615 u32 yclk; /* bandwidth per dram data pin in kHz */
616 u32 sclk; /* engine clock in kHz */
617 u32 disp_clk; /* display clock in kHz */
618 u32 src_width; /* viewport width */
619 u32 active_time; /* active display time in ns */
620 u32 blank_time; /* blank time in ns */
621 bool interlaced; /* mode is interlaced */
622 fixed20_12 vsc; /* vertical scale ratio */
623 u32 num_heads; /* number of active crtcs */
624 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
625 u32 lb_size; /* line buffer allocated to pipe */
626 u32 vtaps; /* vertical scaler taps */
627};
628
629static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
630{
631 /* Calculate DRAM Bandwidth and the part allocated to display. */
632 fixed20_12 dram_efficiency; /* 0.7 */
633 fixed20_12 yclk, dram_channels, bandwidth;
634 fixed20_12 a;
635
636 a.full = dfixed_const(1000);
637 yclk.full = dfixed_const(wm->yclk);
638 yclk.full = dfixed_div(yclk, a);
639 dram_channels.full = dfixed_const(wm->dram_channels * 4);
640 a.full = dfixed_const(10);
641 dram_efficiency.full = dfixed_const(7);
642 dram_efficiency.full = dfixed_div(dram_efficiency, a);
643 bandwidth.full = dfixed_mul(dram_channels, yclk);
644 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
645
646 return dfixed_trunc(bandwidth);
647}
648
649static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
650{
651 /* Calculate DRAM Bandwidth and the part allocated to display. */
652 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
653 fixed20_12 yclk, dram_channels, bandwidth;
654 fixed20_12 a;
655
656 a.full = dfixed_const(1000);
657 yclk.full = dfixed_const(wm->yclk);
658 yclk.full = dfixed_div(yclk, a);
659 dram_channels.full = dfixed_const(wm->dram_channels * 4);
660 a.full = dfixed_const(10);
661 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
662 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
663 bandwidth.full = dfixed_mul(dram_channels, yclk);
664 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
665
666 return dfixed_trunc(bandwidth);
667}
668
669static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
670{
671 /* Calculate the display Data return Bandwidth */
672 fixed20_12 return_efficiency; /* 0.8 */
673 fixed20_12 sclk, bandwidth;
674 fixed20_12 a;
675
676 a.full = dfixed_const(1000);
677 sclk.full = dfixed_const(wm->sclk);
678 sclk.full = dfixed_div(sclk, a);
679 a.full = dfixed_const(10);
680 return_efficiency.full = dfixed_const(8);
681 return_efficiency.full = dfixed_div(return_efficiency, a);
682 a.full = dfixed_const(32);
683 bandwidth.full = dfixed_mul(a, sclk);
684 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
685
686 return dfixed_trunc(bandwidth);
687}
688
689static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
690{
691 /* Calculate the DMIF Request Bandwidth */
692 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
693 fixed20_12 disp_clk, bandwidth;
694 fixed20_12 a;
695
696 a.full = dfixed_const(1000);
697 disp_clk.full = dfixed_const(wm->disp_clk);
698 disp_clk.full = dfixed_div(disp_clk, a);
699 a.full = dfixed_const(10);
700 disp_clk_request_efficiency.full = dfixed_const(8);
701 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
702 a.full = dfixed_const(32);
703 bandwidth.full = dfixed_mul(a, disp_clk);
704 bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
705
706 return dfixed_trunc(bandwidth);
707}
708
709static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
710{
711 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
712 u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
713 u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
714 u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
715
716 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
717}
718
719static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
720{
721 /* Calculate the display mode Average Bandwidth
722 * DisplayMode should contain the source and destination dimensions,
723 * timing, etc.
724 */
725 fixed20_12 bpp;
726 fixed20_12 line_time;
727 fixed20_12 src_width;
728 fixed20_12 bandwidth;
729 fixed20_12 a;
730
731 a.full = dfixed_const(1000);
732 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
733 line_time.full = dfixed_div(line_time, a);
734 bpp.full = dfixed_const(wm->bytes_per_pixel);
735 src_width.full = dfixed_const(wm->src_width);
736 bandwidth.full = dfixed_mul(src_width, bpp);
737 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
738 bandwidth.full = dfixed_div(bandwidth, line_time);
739
740 return dfixed_trunc(bandwidth);
741}
742
743static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
744{
745 /* First calcualte the latency in ns */
746 u32 mc_latency = 2000; /* 2000 ns. */
747 u32 available_bandwidth = evergreen_available_bandwidth(wm);
748 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
749 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
750 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
751 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
752 (wm->num_heads * cursor_line_pair_return_time);
753 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
754 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
755 fixed20_12 a, b, c;
756
757 if (wm->num_heads == 0)
758 return 0;
759
760 a.full = dfixed_const(2);
761 b.full = dfixed_const(1);
762 if ((wm->vsc.full > a.full) ||
763 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
764 (wm->vtaps >= 5) ||
765 ((wm->vsc.full >= a.full) && wm->interlaced))
766 max_src_lines_per_dst_line = 4;
767 else
768 max_src_lines_per_dst_line = 2;
769
770 a.full = dfixed_const(available_bandwidth);
771 b.full = dfixed_const(wm->num_heads);
772 a.full = dfixed_div(a, b);
773
774 b.full = dfixed_const(1000);
775 c.full = dfixed_const(wm->disp_clk);
776 b.full = dfixed_div(c, b);
777 c.full = dfixed_const(wm->bytes_per_pixel);
778 b.full = dfixed_mul(b, c);
779
780 lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
781
782 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
783 b.full = dfixed_const(1000);
784 c.full = dfixed_const(lb_fill_bw);
785 b.full = dfixed_div(c, b);
786 a.full = dfixed_div(a, b);
787 line_fill_time = dfixed_trunc(a);
788
789 if (line_fill_time < wm->active_time)
790 return latency;
791 else
792 return latency + (line_fill_time - wm->active_time);
793
794}
795
796static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
797{
798 if (evergreen_average_bandwidth(wm) <=
799 (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
800 return true;
801 else
802 return false;
803};
804
805static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
806{
807 if (evergreen_average_bandwidth(wm) <=
808 (evergreen_available_bandwidth(wm) / wm->num_heads))
809 return true;
810 else
811 return false;
812};
813
814static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
815{
816 u32 lb_partitions = wm->lb_size / wm->src_width;
817 u32 line_time = wm->active_time + wm->blank_time;
818 u32 latency_tolerant_lines;
819 u32 latency_hiding;
820 fixed20_12 a;
821
822 a.full = dfixed_const(1);
823 if (wm->vsc.full > a.full)
824 latency_tolerant_lines = 1;
825 else {
826 if (lb_partitions <= (wm->vtaps + 1))
827 latency_tolerant_lines = 1;
828 else
829 latency_tolerant_lines = 2;
830 }
831
832 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
833
834 if (evergreen_latency_watermark(wm) <= latency_hiding)
835 return true;
836 else
837 return false;
838}
839
840static void evergreen_program_watermarks(struct radeon_device *rdev,
841 struct radeon_crtc *radeon_crtc,
842 u32 lb_size, u32 num_heads)
843{
844 struct drm_display_mode *mode = &radeon_crtc->base.mode;
845 struct evergreen_wm_params wm;
846 u32 pixel_period;
847 u32 line_time = 0;
848 u32 latency_watermark_a = 0, latency_watermark_b = 0;
849 u32 priority_a_mark = 0, priority_b_mark = 0;
850 u32 priority_a_cnt = PRIORITY_OFF;
851 u32 priority_b_cnt = PRIORITY_OFF;
852 u32 pipe_offset = radeon_crtc->crtc_id * 16;
853 u32 tmp, arb_control3;
854 fixed20_12 a, b, c;
855
856 if (radeon_crtc->base.enabled && num_heads && mode) {
857 pixel_period = 1000000 / (u32)mode->clock;
858 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
859 priority_a_cnt = 0;
860 priority_b_cnt = 0;
861
862 wm.yclk = rdev->pm.current_mclk * 10;
863 wm.sclk = rdev->pm.current_sclk * 10;
864 wm.disp_clk = mode->clock;
865 wm.src_width = mode->crtc_hdisplay;
866 wm.active_time = mode->crtc_hdisplay * pixel_period;
867 wm.blank_time = line_time - wm.active_time;
868 wm.interlaced = false;
869 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
870 wm.interlaced = true;
871 wm.vsc = radeon_crtc->vsc;
872 wm.vtaps = 1;
873 if (radeon_crtc->rmx_type != RMX_OFF)
874 wm.vtaps = 2;
875 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
876 wm.lb_size = lb_size;
877 wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
878 wm.num_heads = num_heads;
879
880 /* set for high clocks */
881 latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
882 /* set for low clocks */
883 /* wm.yclk = low clk; wm.sclk = low clk */
884 latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
885
886 /* possibly force display priority to high */
887 /* should really do this at mode validation time... */
888 if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
889 !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
890 !evergreen_check_latency_hiding(&wm) ||
891 (rdev->disp_priority == 2)) {
Alex Deucher92bdfd42011-08-04 17:28:40 +0000892 DRM_DEBUG_KMS("force priority to high\n");
Alex Deucherf9d9c362010-10-22 02:51:05 -0400893 priority_a_cnt |= PRIORITY_ALWAYS_ON;
894 priority_b_cnt |= PRIORITY_ALWAYS_ON;
895 }
896
897 a.full = dfixed_const(1000);
898 b.full = dfixed_const(mode->clock);
899 b.full = dfixed_div(b, a);
900 c.full = dfixed_const(latency_watermark_a);
901 c.full = dfixed_mul(c, b);
902 c.full = dfixed_mul(c, radeon_crtc->hsc);
903 c.full = dfixed_div(c, a);
904 a.full = dfixed_const(16);
905 c.full = dfixed_div(c, a);
906 priority_a_mark = dfixed_trunc(c);
907 priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
908
909 a.full = dfixed_const(1000);
910 b.full = dfixed_const(mode->clock);
911 b.full = dfixed_div(b, a);
912 c.full = dfixed_const(latency_watermark_b);
913 c.full = dfixed_mul(c, b);
914 c.full = dfixed_mul(c, radeon_crtc->hsc);
915 c.full = dfixed_div(c, a);
916 a.full = dfixed_const(16);
917 c.full = dfixed_div(c, a);
918 priority_b_mark = dfixed_trunc(c);
919 priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
920 }
921
922 /* select wm A */
923 arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
924 tmp = arb_control3;
925 tmp &= ~LATENCY_WATERMARK_MASK(3);
926 tmp |= LATENCY_WATERMARK_MASK(1);
927 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
928 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
929 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
930 LATENCY_HIGH_WATERMARK(line_time)));
931 /* select wm B */
932 tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
933 tmp &= ~LATENCY_WATERMARK_MASK(3);
934 tmp |= LATENCY_WATERMARK_MASK(2);
935 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
936 WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
937 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
938 LATENCY_HIGH_WATERMARK(line_time)));
939 /* restore original selection */
940 WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
941
942 /* write the priority marks */
943 WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
944 WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
945
946}
947
Alex Deucher0ca2ab52010-02-26 13:57:45 -0500948void evergreen_bandwidth_update(struct radeon_device *rdev)
949{
Alex Deucherf9d9c362010-10-22 02:51:05 -0400950 struct drm_display_mode *mode0 = NULL;
951 struct drm_display_mode *mode1 = NULL;
952 u32 num_heads = 0, lb_size;
953 int i;
954
955 radeon_update_display_priority(rdev);
956
957 for (i = 0; i < rdev->num_crtc; i++) {
958 if (rdev->mode_info.crtcs[i]->base.enabled)
959 num_heads++;
960 }
961 for (i = 0; i < rdev->num_crtc; i += 2) {
962 mode0 = &rdev->mode_info.crtcs[i]->base.mode;
963 mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
964 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
965 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
966 lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
967 evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
968 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500969}
970
Alex Deucherb9952a82011-03-02 20:07:33 -0500971int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500972{
973 unsigned i;
974 u32 tmp;
975
976 for (i = 0; i < rdev->usec_timeout; i++) {
977 /* read MC_STATUS */
978 tmp = RREG32(SRBM_STATUS) & 0x1F00;
979 if (!tmp)
980 return 0;
981 udelay(1);
982 }
983 return -1;
984}
985
986/*
987 * GART
988 */
Alex Deucher0fcdb612010-03-24 13:20:41 -0400989void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
990{
991 unsigned i;
992 u32 tmp;
993
Alex Deucher6f2f48a2010-12-15 11:01:56 -0500994 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
995
Alex Deucher0fcdb612010-03-24 13:20:41 -0400996 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
997 for (i = 0; i < rdev->usec_timeout; i++) {
998 /* read MC_STATUS */
999 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1000 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1001 if (tmp == 2) {
1002 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1003 return;
1004 }
1005 if (tmp) {
1006 return;
1007 }
1008 udelay(1);
1009 }
1010}
1011
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001012int evergreen_pcie_gart_enable(struct radeon_device *rdev)
1013{
1014 u32 tmp;
Alex Deucher0fcdb612010-03-24 13:20:41 -04001015 int r;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001016
Jerome Glissec9a1be92011-11-03 11:16:49 -04001017 if (rdev->gart.robj == NULL) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001018 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1019 return -EINVAL;
1020 }
1021 r = radeon_gart_table_vram_pin(rdev);
1022 if (r)
1023 return r;
Dave Airlie82568562010-02-05 16:00:07 +10001024 radeon_gart_restore(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001025 /* Setup L2 cache */
1026 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1027 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1028 EFFECTIVE_L2_QUEUE_SIZE(7));
1029 WREG32(VM_L2_CNTL2, 0);
1030 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1031 /* Setup TLB control */
1032 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1033 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1034 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1035 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001036 if (rdev->flags & RADEON_IS_IGP) {
1037 WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
1038 WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
1039 WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
1040 } else {
1041 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1042 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1043 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
Alex Deucherfe3777a2012-05-31 18:54:43 -04001044 if ((rdev->family == CHIP_JUNIPER) ||
1045 (rdev->family == CHIP_CYPRESS) ||
1046 (rdev->family == CHIP_HEMLOCK) ||
1047 (rdev->family == CHIP_BARTS))
1048 WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
Alex Deucher8aeb96f2011-05-03 19:28:02 -04001049 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001050 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1051 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1052 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1053 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
1054 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1055 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1056 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1057 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1058 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1059 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1060 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucher0fcdb612010-03-24 13:20:41 -04001061 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001062
Alex Deucher0fcdb612010-03-24 13:20:41 -04001063 evergreen_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001064 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1065 (unsigned)(rdev->mc.gtt_size >> 20),
1066 (unsigned long long)rdev->gart.table_addr);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001067 rdev->gart.ready = true;
1068 return 0;
1069}
1070
1071void evergreen_pcie_gart_disable(struct radeon_device *rdev)
1072{
1073 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001074
1075 /* Disable all tables */
Alex Deucher0fcdb612010-03-24 13:20:41 -04001076 WREG32(VM_CONTEXT0_CNTL, 0);
1077 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001078
1079 /* Setup L2 cache */
1080 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1081 EFFECTIVE_L2_QUEUE_SIZE(7));
1082 WREG32(VM_L2_CNTL2, 0);
1083 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1084 /* Setup TLB control */
1085 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1086 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1087 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1088 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1089 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1090 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1091 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1092 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001093 radeon_gart_table_vram_unpin(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001094}
1095
1096void evergreen_pcie_gart_fini(struct radeon_device *rdev)
1097{
1098 evergreen_pcie_gart_disable(rdev);
1099 radeon_gart_table_vram_free(rdev);
1100 radeon_gart_fini(rdev);
1101}
1102
1103
1104void evergreen_agp_enable(struct radeon_device *rdev)
1105{
1106 u32 tmp;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001107
1108 /* Setup L2 cache */
1109 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1110 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1111 EFFECTIVE_L2_QUEUE_SIZE(7));
1112 WREG32(VM_L2_CNTL2, 0);
1113 WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
1114 /* Setup TLB control */
1115 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1116 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1117 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
1118 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
1119 WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
1120 WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
1121 WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
1122 WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
1123 WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
1124 WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
1125 WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
Alex Deucher0fcdb612010-03-24 13:20:41 -04001126 WREG32(VM_CONTEXT0_CNTL, 0);
1127 WREG32(VM_CONTEXT1_CNTL, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128}
1129
Alex Deucherb9952a82011-03-02 20:07:33 -05001130void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001131{
Alex Deuchera0c246c2012-08-15 17:18:42 -04001132 u32 crtc_enabled, tmp, frame_count, blackout;
1133 int i, j;
1134
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001135 save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
1136 save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001137
Alex Deuchera0c246c2012-08-15 17:18:42 -04001138 /* disable VGA render */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001139 WREG32(VGA_RENDER_CONTROL, 0);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001140 /* blank the display controllers */
1141 for (i = 0; i < rdev->num_crtc; i++) {
1142 crtc_enabled = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]) & EVERGREEN_CRTC_MASTER_EN;
1143 if (crtc_enabled) {
1144 save->crtc_enabled[i] = true;
1145 if (ASIC_IS_DCE6(rdev)) {
1146 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1147 if (!(tmp & EVERGREEN_CRTC_BLANK_DATA_EN)) {
1148 radeon_wait_for_vblank(rdev, i);
1149 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
1150 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
1151 }
1152 } else {
1153 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1154 if (!(tmp & EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE)) {
1155 radeon_wait_for_vblank(rdev, i);
1156 tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1157 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
1158 }
1159 }
1160 /* wait for the next frame */
1161 frame_count = radeon_get_vblank_counter(rdev, i);
1162 for (j = 0; j < rdev->usec_timeout; j++) {
1163 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1164 break;
1165 udelay(1);
1166 }
1167 }
Alex Deucher18007402010-11-22 17:56:28 -05001168 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001169
Alex Deuchera0c246c2012-08-15 17:18:42 -04001170 radeon_mc_wait_for_idle(rdev);
1171
1172 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
1173 if ((blackout & BLACKOUT_MODE_MASK) != 1) {
1174 /* Block CPU access */
1175 WREG32(BIF_FB_EN, 0);
1176 /* blackout the MC */
1177 blackout &= ~BLACKOUT_MODE_MASK;
1178 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
Alex Deucherb7eff392011-07-08 11:44:56 -04001179 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001180}
1181
Alex Deucherb9952a82011-03-02 20:07:33 -05001182void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001183{
Alex Deuchera0c246c2012-08-15 17:18:42 -04001184 u32 tmp, frame_count;
1185 int i, j;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001186
Alex Deuchera0c246c2012-08-15 17:18:42 -04001187 /* update crtc base addresses */
1188 for (i = 0; i < rdev->num_crtc; i++) {
1189 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001190 upper_32_bits(rdev->mc.vram_start));
Alex Deuchera0c246c2012-08-15 17:18:42 -04001191 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001192 upper_32_bits(rdev->mc.vram_start));
Alex Deuchera0c246c2012-08-15 17:18:42 -04001193 WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001194 (u32)rdev->mc.vram_start);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001195 WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
Alex Deucher18007402010-11-22 17:56:28 -05001196 (u32)rdev->mc.vram_start);
Alex Deucherb7eff392011-07-08 11:44:56 -04001197 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001198 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
1199 WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
Alex Deuchera0c246c2012-08-15 17:18:42 -04001200
1201 /* unblackout the MC */
1202 tmp = RREG32(MC_SHARED_BLACKOUT_CNTL);
1203 tmp &= ~BLACKOUT_MODE_MASK;
1204 WREG32(MC_SHARED_BLACKOUT_CNTL, tmp);
1205 /* allow CPU access */
1206 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
1207
1208 for (i = 0; i < rdev->num_crtc; i++) {
1209 if (save->crtc_enabled) {
1210 if (ASIC_IS_DCE6(rdev)) {
1211 tmp = RREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i]);
1212 tmp |= EVERGREEN_CRTC_BLANK_DATA_EN;
1213 WREG32(EVERGREEN_CRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
1214 } else {
1215 tmp = RREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i]);
1216 tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
1217 WREG32(EVERGREEN_CRTC_CONTROL + crtc_offsets[i], tmp);
1218 }
1219 /* wait for the next frame */
1220 frame_count = radeon_get_vblank_counter(rdev, i);
1221 for (j = 0; j < rdev->usec_timeout; j++) {
1222 if (radeon_get_vblank_counter(rdev, i) != frame_count)
1223 break;
1224 udelay(1);
1225 }
1226 }
1227 }
1228 /* Unlock vga access */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001229 WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
1230 mdelay(1);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001231 WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
1232}
1233
Alex Deucher755d8192011-03-02 20:07:34 -05001234void evergreen_mc_program(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235{
1236 struct evergreen_mc_save save;
1237 u32 tmp;
1238 int i, j;
1239
1240 /* Initialize HDP */
1241 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1242 WREG32((0x2c14 + j), 0x00000000);
1243 WREG32((0x2c18 + j), 0x00000000);
1244 WREG32((0x2c1c + j), 0x00000000);
1245 WREG32((0x2c20 + j), 0x00000000);
1246 WREG32((0x2c24 + j), 0x00000000);
1247 }
1248 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1249
1250 evergreen_mc_stop(rdev, &save);
1251 if (evergreen_mc_wait_for_idle(rdev)) {
1252 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1253 }
1254 /* Lockout access through VGA aperture*/
1255 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
1256 /* Update configuration */
1257 if (rdev->flags & RADEON_IS_AGP) {
1258 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1259 /* VRAM before AGP */
1260 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1261 rdev->mc.vram_start >> 12);
1262 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1263 rdev->mc.gtt_end >> 12);
1264 } else {
1265 /* VRAM after AGP */
1266 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1267 rdev->mc.gtt_start >> 12);
1268 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1269 rdev->mc.vram_end >> 12);
1270 }
1271 } else {
1272 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1273 rdev->mc.vram_start >> 12);
1274 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1275 rdev->mc.vram_end >> 12);
1276 }
Alex Deucher3b9832f2011-11-10 08:59:39 -05001277 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001278 /* llano/ontario only */
1279 if ((rdev->family == CHIP_PALM) ||
1280 (rdev->family == CHIP_SUMO) ||
1281 (rdev->family == CHIP_SUMO2)) {
Alex Deucherb4183e32010-12-15 11:04:10 -05001282 tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
1283 tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
1284 tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
1285 WREG32(MC_FUS_VM_FB_OFFSET, tmp);
1286 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001287 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
1288 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1289 WREG32(MC_VM_FB_LOCATION, tmp);
1290 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
Alex Deucherc46cb4d2011-01-06 19:12:37 -05001291 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001292 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001293 if (rdev->flags & RADEON_IS_AGP) {
1294 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
1295 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
1296 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1297 } else {
1298 WREG32(MC_VM_AGP_BASE, 0);
1299 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1300 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1301 }
1302 if (evergreen_mc_wait_for_idle(rdev)) {
1303 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1304 }
1305 evergreen_mc_resume(rdev, &save);
1306 /* we need to own VRAM, so turn off the VGA renderer here
1307 * to stop it overwriting our objects */
1308 rv515_vga_render_disable(rdev);
1309}
1310
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001311/*
1312 * CP.
1313 */
Alex Deucher12920592011-02-02 12:37:40 -05001314void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1315{
Christian Könige32eb502011-10-23 12:56:27 +02001316 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02001317
Alex Deucher12920592011-02-02 12:37:40 -05001318 /* set to DX10/11 mode */
Christian Könige32eb502011-10-23 12:56:27 +02001319 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1320 radeon_ring_write(ring, 1);
Alex Deucher12920592011-02-02 12:37:40 -05001321 /* FIXME: implement */
Christian Könige32eb502011-10-23 12:56:27 +02001322 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1323 radeon_ring_write(ring,
Alex Deucher0f234f52011-02-13 19:06:33 -05001324#ifdef __BIG_ENDIAN
1325 (2 << 0) |
1326#endif
1327 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02001328 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1329 radeon_ring_write(ring, ib->length_dw);
Alex Deucher12920592011-02-02 12:37:40 -05001330}
1331
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001332
1333static int evergreen_cp_load_microcode(struct radeon_device *rdev)
1334{
Alex Deucherfe251e22010-03-24 13:36:43 -04001335 const __be32 *fw_data;
1336 int i;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001337
Alex Deucherfe251e22010-03-24 13:36:43 -04001338 if (!rdev->me_fw || !rdev->pfp_fw)
1339 return -EINVAL;
1340
1341 r700_cp_stop(rdev);
Alex Deucher0f234f52011-02-13 19:06:33 -05001342 WREG32(CP_RB_CNTL,
1343#ifdef __BIG_ENDIAN
1344 BUF_SWAP_32BIT |
1345#endif
1346 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Alex Deucherfe251e22010-03-24 13:36:43 -04001347
1348 fw_data = (const __be32 *)rdev->pfp_fw->data;
1349 WREG32(CP_PFP_UCODE_ADDR, 0);
1350 for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
1351 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1352 WREG32(CP_PFP_UCODE_ADDR, 0);
1353
1354 fw_data = (const __be32 *)rdev->me_fw->data;
1355 WREG32(CP_ME_RAM_WADDR, 0);
1356 for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
1357 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1358
1359 WREG32(CP_PFP_UCODE_ADDR, 0);
1360 WREG32(CP_ME_RAM_WADDR, 0);
1361 WREG32(CP_ME_RAM_RADDR, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001362 return 0;
1363}
1364
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001365static int evergreen_cp_start(struct radeon_device *rdev)
1366{
Christian Könige32eb502011-10-23 12:56:27 +02001367 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher2281a372010-10-21 13:31:38 -04001368 int r, i;
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001369 uint32_t cp_me;
1370
Christian Könige32eb502011-10-23 12:56:27 +02001371 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001372 if (r) {
1373 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1374 return r;
1375 }
Christian Könige32eb502011-10-23 12:56:27 +02001376 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1377 radeon_ring_write(ring, 0x1);
1378 radeon_ring_write(ring, 0x0);
1379 radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
1380 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1381 radeon_ring_write(ring, 0);
1382 radeon_ring_write(ring, 0);
1383 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001384
1385 cp_me = 0xff;
1386 WREG32(CP_ME_CNTL, cp_me);
1387
Christian Könige32eb502011-10-23 12:56:27 +02001388 r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001389 if (r) {
1390 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1391 return r;
1392 }
Alex Deucher2281a372010-10-21 13:31:38 -04001393
1394 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001395 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1396 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001397
1398 for (i = 0; i < evergreen_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001399 radeon_ring_write(ring, evergreen_default_state[i]);
Alex Deucher2281a372010-10-21 13:31:38 -04001400
Christian Könige32eb502011-10-23 12:56:27 +02001401 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1402 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher2281a372010-10-21 13:31:38 -04001403
1404 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001405 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1406 radeon_ring_write(ring, 0);
Alex Deucher2281a372010-10-21 13:31:38 -04001407
1408 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001409 radeon_ring_write(ring, 0xc0026f00);
1410 radeon_ring_write(ring, 0x00000000);
1411 radeon_ring_write(ring, 0x00000000);
1412 radeon_ring_write(ring, 0x00000000);
Alex Deucher2281a372010-10-21 13:31:38 -04001413
1414 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001415 radeon_ring_write(ring, 0xc0036f00);
1416 radeon_ring_write(ring, 0x00000bc4);
1417 radeon_ring_write(ring, 0xffffffff);
1418 radeon_ring_write(ring, 0xffffffff);
1419 radeon_ring_write(ring, 0xffffffff);
Alex Deucher2281a372010-10-21 13:31:38 -04001420
Christian Könige32eb502011-10-23 12:56:27 +02001421 radeon_ring_write(ring, 0xc0026900);
1422 radeon_ring_write(ring, 0x00000316);
1423 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1424 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher18ff84d2011-02-02 12:37:41 -05001425
Christian Könige32eb502011-10-23 12:56:27 +02001426 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001427
1428 return 0;
1429}
1430
Alex Deucherfe251e22010-03-24 13:36:43 -04001431int evergreen_cp_resume(struct radeon_device *rdev)
1432{
Christian Könige32eb502011-10-23 12:56:27 +02001433 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherfe251e22010-03-24 13:36:43 -04001434 u32 tmp;
1435 u32 rb_bufsz;
1436 int r;
1437
1438 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1439 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1440 SOFT_RESET_PA |
1441 SOFT_RESET_SH |
1442 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001443 SOFT_RESET_SPI |
Alex Deucherfe251e22010-03-24 13:36:43 -04001444 SOFT_RESET_SX));
1445 RREG32(GRBM_SOFT_RESET);
1446 mdelay(15);
1447 WREG32(GRBM_SOFT_RESET, 0);
1448 RREG32(GRBM_SOFT_RESET);
1449
1450 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001451 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04001452 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Alex Deucherfe251e22010-03-24 13:36:43 -04001453#ifdef __BIG_ENDIAN
1454 tmp |= BUF_SWAP_32BIT;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001455#endif
Alex Deucherfe251e22010-03-24 13:36:43 -04001456 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02001457 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001458 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucherfe251e22010-03-24 13:36:43 -04001459
1460 /* Set the write pointer delay */
1461 WREG32(CP_RB_WPTR_DELAY, 0);
1462
1463 /* Initialize the ring buffer's read and write pointers */
1464 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
1465 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001466 ring->wptr = 0;
1467 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001468
1469 /* set the wb address wether it's enabled or not */
Alex Deucher0f234f52011-02-13 19:06:33 -05001470 WREG32(CP_RB_RPTR_ADDR,
Alex Deucher0f234f52011-02-13 19:06:33 -05001471 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04001472 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1473 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1474
1475 if (rdev->wb.enabled)
1476 WREG32(SCRATCH_UMSK, 0xff);
1477 else {
1478 tmp |= RB_NO_UPDATE;
1479 WREG32(SCRATCH_UMSK, 0);
1480 }
1481
Alex Deucherfe251e22010-03-24 13:36:43 -04001482 mdelay(1);
1483 WREG32(CP_RB_CNTL, tmp);
1484
Christian Könige32eb502011-10-23 12:56:27 +02001485 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Alex Deucherfe251e22010-03-24 13:36:43 -04001486 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
1487
Christian Könige32eb502011-10-23 12:56:27 +02001488 ring->rptr = RREG32(CP_RB_RPTR);
Alex Deucherfe251e22010-03-24 13:36:43 -04001489
Alex Deucher7e7b41d2010-09-02 21:32:32 -04001490 evergreen_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001491 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05001492 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Alex Deucherfe251e22010-03-24 13:36:43 -04001493 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001494 ring->ready = false;
Alex Deucherfe251e22010-03-24 13:36:43 -04001495 return r;
1496 }
1497 return 0;
1498}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001499
1500/*
1501 * Core functions
1502 */
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001503static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
1504 u32 num_tile_pipes,
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001505 u32 num_backends,
1506 u32 backend_disable_mask)
1507{
1508 u32 backend_map = 0;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001509 u32 enabled_backends_mask = 0;
1510 u32 enabled_backends_count = 0;
1511 u32 cur_pipe;
1512 u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
1513 u32 cur_backend = 0;
1514 u32 i;
1515 bool force_no_swizzle;
1516
1517 if (num_tile_pipes > EVERGREEN_MAX_PIPES)
1518 num_tile_pipes = EVERGREEN_MAX_PIPES;
1519 if (num_tile_pipes < 1)
1520 num_tile_pipes = 1;
1521 if (num_backends > EVERGREEN_MAX_BACKENDS)
1522 num_backends = EVERGREEN_MAX_BACKENDS;
1523 if (num_backends < 1)
1524 num_backends = 1;
1525
1526 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1527 if (((backend_disable_mask >> i) & 1) == 0) {
1528 enabled_backends_mask |= (1 << i);
1529 ++enabled_backends_count;
1530 }
1531 if (enabled_backends_count == num_backends)
1532 break;
1533 }
1534
1535 if (enabled_backends_count == 0) {
1536 enabled_backends_mask = 1;
1537 enabled_backends_count = 1;
1538 }
1539
1540 if (enabled_backends_count != num_backends)
1541 num_backends = enabled_backends_count;
1542
1543 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
1544 switch (rdev->family) {
1545 case CHIP_CEDAR:
1546 case CHIP_REDWOOD:
Alex Deucherd5e455e2010-11-22 17:56:29 -05001547 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04001548 case CHIP_SUMO:
1549 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001550 case CHIP_TURKS:
1551 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001552 force_no_swizzle = false;
1553 break;
1554 case CHIP_CYPRESS:
1555 case CHIP_HEMLOCK:
1556 case CHIP_JUNIPER:
Alex Deucheradb68fa2011-01-06 21:19:24 -05001557 case CHIP_BARTS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001558 default:
1559 force_no_swizzle = true;
1560 break;
1561 }
1562 if (force_no_swizzle) {
1563 bool last_backend_enabled = false;
1564
1565 force_no_swizzle = false;
1566 for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
1567 if (((enabled_backends_mask >> i) & 1) == 1) {
1568 if (last_backend_enabled)
1569 force_no_swizzle = true;
1570 last_backend_enabled = true;
1571 } else
1572 last_backend_enabled = false;
1573 }
1574 }
1575
1576 switch (num_tile_pipes) {
1577 case 1:
1578 case 3:
1579 case 5:
1580 case 7:
1581 DRM_ERROR("odd number of pipes!\n");
1582 break;
1583 case 2:
1584 swizzle_pipe[0] = 0;
1585 swizzle_pipe[1] = 1;
1586 break;
1587 case 4:
1588 if (force_no_swizzle) {
1589 swizzle_pipe[0] = 0;
1590 swizzle_pipe[1] = 1;
1591 swizzle_pipe[2] = 2;
1592 swizzle_pipe[3] = 3;
1593 } else {
1594 swizzle_pipe[0] = 0;
1595 swizzle_pipe[1] = 2;
1596 swizzle_pipe[2] = 1;
1597 swizzle_pipe[3] = 3;
1598 }
1599 break;
1600 case 6:
1601 if (force_no_swizzle) {
1602 swizzle_pipe[0] = 0;
1603 swizzle_pipe[1] = 1;
1604 swizzle_pipe[2] = 2;
1605 swizzle_pipe[3] = 3;
1606 swizzle_pipe[4] = 4;
1607 swizzle_pipe[5] = 5;
1608 } else {
1609 swizzle_pipe[0] = 0;
1610 swizzle_pipe[1] = 2;
1611 swizzle_pipe[2] = 4;
1612 swizzle_pipe[3] = 1;
1613 swizzle_pipe[4] = 3;
1614 swizzle_pipe[5] = 5;
1615 }
1616 break;
1617 case 8:
1618 if (force_no_swizzle) {
1619 swizzle_pipe[0] = 0;
1620 swizzle_pipe[1] = 1;
1621 swizzle_pipe[2] = 2;
1622 swizzle_pipe[3] = 3;
1623 swizzle_pipe[4] = 4;
1624 swizzle_pipe[5] = 5;
1625 swizzle_pipe[6] = 6;
1626 swizzle_pipe[7] = 7;
1627 } else {
1628 swizzle_pipe[0] = 0;
1629 swizzle_pipe[1] = 2;
1630 swizzle_pipe[2] = 4;
1631 swizzle_pipe[3] = 6;
1632 swizzle_pipe[4] = 1;
1633 swizzle_pipe[5] = 3;
1634 swizzle_pipe[6] = 5;
1635 swizzle_pipe[7] = 7;
1636 }
1637 break;
1638 }
1639
1640 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1641 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1642 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1643
1644 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
1645
1646 cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
1647 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001648
1649 return backend_map;
1650}
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001651
1652static void evergreen_gpu_init(struct radeon_device *rdev)
1653{
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001654 u32 cc_rb_backend_disable = 0;
1655 u32 cc_gc_shader_pipe_config;
1656 u32 gb_addr_config = 0;
1657 u32 mc_shared_chmap, mc_arb_ramcfg;
1658 u32 gb_backend_map;
1659 u32 grbm_gfx_index;
1660 u32 sx_debug_1;
1661 u32 smx_dc_ctl0;
1662 u32 sq_config;
1663 u32 sq_lds_resource_mgmt;
1664 u32 sq_gpr_resource_mgmt_1;
1665 u32 sq_gpr_resource_mgmt_2;
1666 u32 sq_gpr_resource_mgmt_3;
1667 u32 sq_thread_resource_mgmt;
1668 u32 sq_thread_resource_mgmt_2;
1669 u32 sq_stack_resource_mgmt_1;
1670 u32 sq_stack_resource_mgmt_2;
1671 u32 sq_stack_resource_mgmt_3;
1672 u32 vgt_cache_invalidation;
Alex Deucherf25a5c62011-05-19 11:07:57 -04001673 u32 hdp_host_path_cntl, tmp;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001674 int i, j, num_shader_engines, ps_thread_count;
1675
1676 switch (rdev->family) {
1677 case CHIP_CYPRESS:
1678 case CHIP_HEMLOCK:
1679 rdev->config.evergreen.num_ses = 2;
1680 rdev->config.evergreen.max_pipes = 4;
1681 rdev->config.evergreen.max_tile_pipes = 8;
1682 rdev->config.evergreen.max_simds = 10;
1683 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1684 rdev->config.evergreen.max_gprs = 256;
1685 rdev->config.evergreen.max_threads = 248;
1686 rdev->config.evergreen.max_gs_threads = 32;
1687 rdev->config.evergreen.max_stack_entries = 512;
1688 rdev->config.evergreen.sx_num_of_sets = 4;
1689 rdev->config.evergreen.sx_max_export_size = 256;
1690 rdev->config.evergreen.sx_max_export_pos_size = 64;
1691 rdev->config.evergreen.sx_max_export_smx_size = 192;
1692 rdev->config.evergreen.max_hw_contexts = 8;
1693 rdev->config.evergreen.sq_num_cf_insts = 2;
1694
1695 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1696 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1697 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1698 break;
1699 case CHIP_JUNIPER:
1700 rdev->config.evergreen.num_ses = 1;
1701 rdev->config.evergreen.max_pipes = 4;
1702 rdev->config.evergreen.max_tile_pipes = 4;
1703 rdev->config.evergreen.max_simds = 10;
1704 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1705 rdev->config.evergreen.max_gprs = 256;
1706 rdev->config.evergreen.max_threads = 248;
1707 rdev->config.evergreen.max_gs_threads = 32;
1708 rdev->config.evergreen.max_stack_entries = 512;
1709 rdev->config.evergreen.sx_num_of_sets = 4;
1710 rdev->config.evergreen.sx_max_export_size = 256;
1711 rdev->config.evergreen.sx_max_export_pos_size = 64;
1712 rdev->config.evergreen.sx_max_export_smx_size = 192;
1713 rdev->config.evergreen.max_hw_contexts = 8;
1714 rdev->config.evergreen.sq_num_cf_insts = 2;
1715
1716 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1717 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1718 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1719 break;
1720 case CHIP_REDWOOD:
1721 rdev->config.evergreen.num_ses = 1;
1722 rdev->config.evergreen.max_pipes = 4;
1723 rdev->config.evergreen.max_tile_pipes = 4;
1724 rdev->config.evergreen.max_simds = 5;
1725 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1726 rdev->config.evergreen.max_gprs = 256;
1727 rdev->config.evergreen.max_threads = 248;
1728 rdev->config.evergreen.max_gs_threads = 32;
1729 rdev->config.evergreen.max_stack_entries = 256;
1730 rdev->config.evergreen.sx_num_of_sets = 4;
1731 rdev->config.evergreen.sx_max_export_size = 256;
1732 rdev->config.evergreen.sx_max_export_pos_size = 64;
1733 rdev->config.evergreen.sx_max_export_smx_size = 192;
1734 rdev->config.evergreen.max_hw_contexts = 8;
1735 rdev->config.evergreen.sq_num_cf_insts = 2;
1736
1737 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1738 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1739 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1740 break;
1741 case CHIP_CEDAR:
1742 default:
1743 rdev->config.evergreen.num_ses = 1;
1744 rdev->config.evergreen.max_pipes = 2;
1745 rdev->config.evergreen.max_tile_pipes = 2;
1746 rdev->config.evergreen.max_simds = 2;
1747 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1748 rdev->config.evergreen.max_gprs = 256;
1749 rdev->config.evergreen.max_threads = 192;
1750 rdev->config.evergreen.max_gs_threads = 16;
1751 rdev->config.evergreen.max_stack_entries = 256;
1752 rdev->config.evergreen.sx_num_of_sets = 4;
1753 rdev->config.evergreen.sx_max_export_size = 128;
1754 rdev->config.evergreen.sx_max_export_pos_size = 32;
1755 rdev->config.evergreen.sx_max_export_smx_size = 96;
1756 rdev->config.evergreen.max_hw_contexts = 4;
1757 rdev->config.evergreen.sq_num_cf_insts = 1;
1758
1759 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1760 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1761 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1762 break;
Alex Deucherd5e455e2010-11-22 17:56:29 -05001763 case CHIP_PALM:
1764 rdev->config.evergreen.num_ses = 1;
1765 rdev->config.evergreen.max_pipes = 2;
1766 rdev->config.evergreen.max_tile_pipes = 2;
1767 rdev->config.evergreen.max_simds = 2;
1768 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1769 rdev->config.evergreen.max_gprs = 256;
1770 rdev->config.evergreen.max_threads = 192;
1771 rdev->config.evergreen.max_gs_threads = 16;
1772 rdev->config.evergreen.max_stack_entries = 256;
1773 rdev->config.evergreen.sx_num_of_sets = 4;
1774 rdev->config.evergreen.sx_max_export_size = 128;
1775 rdev->config.evergreen.sx_max_export_pos_size = 32;
1776 rdev->config.evergreen.sx_max_export_smx_size = 96;
1777 rdev->config.evergreen.max_hw_contexts = 4;
1778 rdev->config.evergreen.sq_num_cf_insts = 1;
1779
1780 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1781 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1782 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1783 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04001784 case CHIP_SUMO:
1785 rdev->config.evergreen.num_ses = 1;
1786 rdev->config.evergreen.max_pipes = 4;
1787 rdev->config.evergreen.max_tile_pipes = 2;
1788 if (rdev->pdev->device == 0x9648)
1789 rdev->config.evergreen.max_simds = 3;
1790 else if ((rdev->pdev->device == 0x9647) ||
1791 (rdev->pdev->device == 0x964a))
1792 rdev->config.evergreen.max_simds = 4;
1793 else
1794 rdev->config.evergreen.max_simds = 5;
1795 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1796 rdev->config.evergreen.max_gprs = 256;
1797 rdev->config.evergreen.max_threads = 248;
1798 rdev->config.evergreen.max_gs_threads = 32;
1799 rdev->config.evergreen.max_stack_entries = 256;
1800 rdev->config.evergreen.sx_num_of_sets = 4;
1801 rdev->config.evergreen.sx_max_export_size = 256;
1802 rdev->config.evergreen.sx_max_export_pos_size = 64;
1803 rdev->config.evergreen.sx_max_export_smx_size = 192;
1804 rdev->config.evergreen.max_hw_contexts = 8;
1805 rdev->config.evergreen.sq_num_cf_insts = 2;
1806
1807 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1808 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1809 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1810 break;
1811 case CHIP_SUMO2:
1812 rdev->config.evergreen.num_ses = 1;
1813 rdev->config.evergreen.max_pipes = 4;
1814 rdev->config.evergreen.max_tile_pipes = 4;
1815 rdev->config.evergreen.max_simds = 2;
1816 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1817 rdev->config.evergreen.max_gprs = 256;
1818 rdev->config.evergreen.max_threads = 248;
1819 rdev->config.evergreen.max_gs_threads = 32;
1820 rdev->config.evergreen.max_stack_entries = 512;
1821 rdev->config.evergreen.sx_num_of_sets = 4;
1822 rdev->config.evergreen.sx_max_export_size = 256;
1823 rdev->config.evergreen.sx_max_export_pos_size = 64;
1824 rdev->config.evergreen.sx_max_export_smx_size = 192;
1825 rdev->config.evergreen.max_hw_contexts = 8;
1826 rdev->config.evergreen.sq_num_cf_insts = 2;
1827
1828 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1829 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1830 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1831 break;
Alex Deucheradb68fa2011-01-06 21:19:24 -05001832 case CHIP_BARTS:
1833 rdev->config.evergreen.num_ses = 2;
1834 rdev->config.evergreen.max_pipes = 4;
1835 rdev->config.evergreen.max_tile_pipes = 8;
1836 rdev->config.evergreen.max_simds = 7;
1837 rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
1838 rdev->config.evergreen.max_gprs = 256;
1839 rdev->config.evergreen.max_threads = 248;
1840 rdev->config.evergreen.max_gs_threads = 32;
1841 rdev->config.evergreen.max_stack_entries = 512;
1842 rdev->config.evergreen.sx_num_of_sets = 4;
1843 rdev->config.evergreen.sx_max_export_size = 256;
1844 rdev->config.evergreen.sx_max_export_pos_size = 64;
1845 rdev->config.evergreen.sx_max_export_smx_size = 192;
1846 rdev->config.evergreen.max_hw_contexts = 8;
1847 rdev->config.evergreen.sq_num_cf_insts = 2;
1848
1849 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1850 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1851 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1852 break;
1853 case CHIP_TURKS:
1854 rdev->config.evergreen.num_ses = 1;
1855 rdev->config.evergreen.max_pipes = 4;
1856 rdev->config.evergreen.max_tile_pipes = 4;
1857 rdev->config.evergreen.max_simds = 6;
1858 rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
1859 rdev->config.evergreen.max_gprs = 256;
1860 rdev->config.evergreen.max_threads = 248;
1861 rdev->config.evergreen.max_gs_threads = 32;
1862 rdev->config.evergreen.max_stack_entries = 256;
1863 rdev->config.evergreen.sx_num_of_sets = 4;
1864 rdev->config.evergreen.sx_max_export_size = 256;
1865 rdev->config.evergreen.sx_max_export_pos_size = 64;
1866 rdev->config.evergreen.sx_max_export_smx_size = 192;
1867 rdev->config.evergreen.max_hw_contexts = 8;
1868 rdev->config.evergreen.sq_num_cf_insts = 2;
1869
1870 rdev->config.evergreen.sc_prim_fifo_size = 0x100;
1871 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1872 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1873 break;
1874 case CHIP_CAICOS:
1875 rdev->config.evergreen.num_ses = 1;
1876 rdev->config.evergreen.max_pipes = 4;
1877 rdev->config.evergreen.max_tile_pipes = 2;
1878 rdev->config.evergreen.max_simds = 2;
1879 rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
1880 rdev->config.evergreen.max_gprs = 256;
1881 rdev->config.evergreen.max_threads = 192;
1882 rdev->config.evergreen.max_gs_threads = 16;
1883 rdev->config.evergreen.max_stack_entries = 256;
1884 rdev->config.evergreen.sx_num_of_sets = 4;
1885 rdev->config.evergreen.sx_max_export_size = 128;
1886 rdev->config.evergreen.sx_max_export_pos_size = 32;
1887 rdev->config.evergreen.sx_max_export_smx_size = 96;
1888 rdev->config.evergreen.max_hw_contexts = 4;
1889 rdev->config.evergreen.sq_num_cf_insts = 1;
1890
1891 rdev->config.evergreen.sc_prim_fifo_size = 0x40;
1892 rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
1893 rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
1894 break;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001895 }
1896
1897 /* Initialize HDP */
1898 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1899 WREG32((0x2c14 + j), 0x00000000);
1900 WREG32((0x2c18 + j), 0x00000000);
1901 WREG32((0x2c1c + j), 0x00000000);
1902 WREG32((0x2c20 + j), 0x00000000);
1903 WREG32((0x2c24 + j), 0x00000000);
1904 }
1905
1906 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1907
Alex Deucherd054ac12011-09-01 17:46:15 +00001908 evergreen_fix_pci_max_read_req_size(rdev);
1909
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001910 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
1911
1912 cc_gc_shader_pipe_config |=
1913 INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
1914 & EVERGREEN_MAX_PIPES_MASK);
1915 cc_gc_shader_pipe_config |=
1916 INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
1917 & EVERGREEN_MAX_SIMDS_MASK);
1918
1919 cc_rb_backend_disable =
1920 BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
1921 & EVERGREEN_MAX_BACKENDS_MASK);
1922
1923
1924 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
Alex Deucher05b3ef62012-03-20 17:18:37 -04001925 if ((rdev->family == CHIP_PALM) ||
1926 (rdev->family == CHIP_SUMO) ||
1927 (rdev->family == CHIP_SUMO2))
Alex Deucherd9282fc2011-05-11 03:15:24 -04001928 mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
1929 else
1930 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001931
1932 switch (rdev->config.evergreen.max_tile_pipes) {
1933 case 1:
1934 default:
1935 gb_addr_config |= NUM_PIPES(0);
1936 break;
1937 case 2:
1938 gb_addr_config |= NUM_PIPES(1);
1939 break;
1940 case 4:
1941 gb_addr_config |= NUM_PIPES(2);
1942 break;
1943 case 8:
1944 gb_addr_config |= NUM_PIPES(3);
1945 break;
1946 }
1947
1948 gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1949 gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
1950 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
1951 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
1952 gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
1953 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
1954
1955 if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
1956 gb_addr_config |= ROW_SIZE(2);
1957 else
1958 gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
1959
1960 if (rdev->ddev->pdev->device == 0x689e) {
1961 u32 efuse_straps_4;
1962 u32 efuse_straps_3;
1963 u8 efuse_box_bit_131_124;
1964
1965 WREG32(RCU_IND_INDEX, 0x204);
1966 efuse_straps_4 = RREG32(RCU_IND_DATA);
1967 WREG32(RCU_IND_INDEX, 0x203);
1968 efuse_straps_3 = RREG32(RCU_IND_DATA);
1969 efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
1970
1971 switch(efuse_box_bit_131_124) {
1972 case 0x00:
1973 gb_backend_map = 0x76543210;
1974 break;
1975 case 0x55:
1976 gb_backend_map = 0x77553311;
1977 break;
1978 case 0x56:
1979 gb_backend_map = 0x77553300;
1980 break;
1981 case 0x59:
1982 gb_backend_map = 0x77552211;
1983 break;
1984 case 0x66:
1985 gb_backend_map = 0x77443300;
1986 break;
1987 case 0x99:
1988 gb_backend_map = 0x66552211;
1989 break;
1990 case 0x5a:
1991 gb_backend_map = 0x77552200;
1992 break;
1993 case 0xaa:
1994 gb_backend_map = 0x66442200;
1995 break;
1996 case 0x95:
1997 gb_backend_map = 0x66553311;
1998 break;
1999 default:
2000 DRM_ERROR("bad backend map, using default\n");
2001 gb_backend_map =
2002 evergreen_get_tile_pipe_to_backend_map(rdev,
2003 rdev->config.evergreen.max_tile_pipes,
2004 rdev->config.evergreen.max_backends,
2005 ((EVERGREEN_MAX_BACKENDS_MASK <<
2006 rdev->config.evergreen.max_backends) &
2007 EVERGREEN_MAX_BACKENDS_MASK));
2008 break;
2009 }
2010 } else if (rdev->ddev->pdev->device == 0x68b9) {
2011 u32 efuse_straps_3;
2012 u8 efuse_box_bit_127_124;
2013
2014 WREG32(RCU_IND_INDEX, 0x203);
2015 efuse_straps_3 = RREG32(RCU_IND_DATA);
Alex Deucherd31dba52010-10-11 12:41:32 -04002016 efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002017
2018 switch(efuse_box_bit_127_124) {
2019 case 0x0:
2020 gb_backend_map = 0x00003210;
2021 break;
2022 case 0x5:
2023 case 0x6:
2024 case 0x9:
2025 case 0xa:
2026 gb_backend_map = 0x00003311;
2027 break;
2028 default:
2029 DRM_ERROR("bad backend map, using default\n");
2030 gb_backend_map =
2031 evergreen_get_tile_pipe_to_backend_map(rdev,
2032 rdev->config.evergreen.max_tile_pipes,
2033 rdev->config.evergreen.max_backends,
2034 ((EVERGREEN_MAX_BACKENDS_MASK <<
2035 rdev->config.evergreen.max_backends) &
2036 EVERGREEN_MAX_BACKENDS_MASK));
2037 break;
2038 }
Alex Deucherb741be82010-09-09 19:15:23 -04002039 } else {
2040 switch (rdev->family) {
2041 case CHIP_CYPRESS:
2042 case CHIP_HEMLOCK:
Alex Deucher03f40092011-01-06 21:19:25 -05002043 case CHIP_BARTS:
Alex Deucherb741be82010-09-09 19:15:23 -04002044 gb_backend_map = 0x66442200;
2045 break;
2046 case CHIP_JUNIPER:
Alex Deucher9a4a0b92011-07-11 19:45:32 +00002047 gb_backend_map = 0x00002200;
Alex Deucherb741be82010-09-09 19:15:23 -04002048 break;
2049 default:
2050 gb_backend_map =
2051 evergreen_get_tile_pipe_to_backend_map(rdev,
2052 rdev->config.evergreen.max_tile_pipes,
2053 rdev->config.evergreen.max_backends,
2054 ((EVERGREEN_MAX_BACKENDS_MASK <<
2055 rdev->config.evergreen.max_backends) &
2056 EVERGREEN_MAX_BACKENDS_MASK));
2057 }
2058 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002059
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002060 /* setup tiling info dword. gb_addr_config is not adequate since it does
2061 * not have bank info, so create a custom tiling dword.
2062 * bits 3:0 num_pipes
2063 * bits 7:4 num_banks
2064 * bits 11:8 group_size
2065 * bits 15:12 row_size
2066 */
2067 rdev->config.evergreen.tile_config = 0;
2068 switch (rdev->config.evergreen.max_tile_pipes) {
2069 case 1:
2070 default:
2071 rdev->config.evergreen.tile_config |= (0 << 0);
2072 break;
2073 case 2:
2074 rdev->config.evergreen.tile_config |= (1 << 0);
2075 break;
2076 case 4:
2077 rdev->config.evergreen.tile_config |= (2 << 0);
2078 break;
2079 case 8:
2080 rdev->config.evergreen.tile_config |= (3 << 0);
2081 break;
2082 }
Alex Deucherd698a342011-06-23 00:49:29 -04002083 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
Alex Deucher5bfa4872011-05-20 12:35:22 -04002084 if (rdev->flags & RADEON_IS_IGP)
Alex Deucherd698a342011-06-23 00:49:29 -04002085 rdev->config.evergreen.tile_config |= 1 << 4;
Alex Deucherd8d09be2012-05-31 18:53:36 -04002086 else {
Alex Deucher75a75712012-07-31 11:01:10 -04002087 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
2088 case 0: /* four banks */
Alex Deucherd8d09be2012-05-31 18:53:36 -04002089 rdev->config.evergreen.tile_config |= 0 << 4;
Alex Deucher75a75712012-07-31 11:01:10 -04002090 break;
2091 case 1: /* eight banks */
2092 rdev->config.evergreen.tile_config |= 1 << 4;
2093 break;
2094 case 2: /* sixteen banks */
2095 default:
2096 rdev->config.evergreen.tile_config |= 2 << 4;
2097 break;
2098 }
Alex Deucherd8d09be2012-05-31 18:53:36 -04002099 }
Alex Deucher1aa52bd2010-11-17 12:11:03 -05002100 rdev->config.evergreen.tile_config |=
2101 ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
2102 rdev->config.evergreen.tile_config |=
2103 ((gb_addr_config & 0x30000000) >> 28) << 12;
2104
Alex Deuchere55b9422011-07-15 19:53:52 +00002105 rdev->config.evergreen.backend_map = gb_backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002106 WREG32(GB_BACKEND_MAP, gb_backend_map);
2107 WREG32(GB_ADDR_CONFIG, gb_addr_config);
2108 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
2109 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
2110
2111 num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
2112 grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
2113
2114 for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
2115 u32 rb = cc_rb_backend_disable | (0xf0 << 16);
2116 u32 sp = cc_gc_shader_pipe_config;
2117 u32 gfx = grbm_gfx_index | SE_INDEX(i);
2118
2119 if (i == num_shader_engines) {
2120 rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
2121 sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
2122 }
2123
2124 WREG32(GRBM_GFX_INDEX, gfx);
2125 WREG32(RLC_GFX_INDEX, gfx);
2126
2127 WREG32(CC_RB_BACKEND_DISABLE, rb);
2128 WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
2129 WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
2130 WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
Jerome Glisse888e4b92012-05-31 19:00:24 -04002131 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002132
Jerome Glisse888e4b92012-05-31 19:00:24 -04002133 grbm_gfx_index = INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002134 WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
2135 WREG32(RLC_GFX_INDEX, grbm_gfx_index);
2136
2137 WREG32(CGTS_SYS_TCC_DISABLE, 0);
2138 WREG32(CGTS_TCC_DISABLE, 0);
2139 WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
2140 WREG32(CGTS_USER_TCC_DISABLE, 0);
2141
2142 /* set HW defaults for 3D engine */
2143 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
2144 ROQ_IB2_START(0x2b)));
2145
2146 WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
2147
2148 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
2149 SYNC_GRADIENT |
2150 SYNC_WALKER |
2151 SYNC_ALIGNER));
2152
2153 sx_debug_1 = RREG32(SX_DEBUG_1);
2154 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
2155 WREG32(SX_DEBUG_1, sx_debug_1);
2156
2157
2158 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
2159 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
2160 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
2161 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
2162
Alex Deucher789ed2a2012-06-14 22:06:36 +02002163 if (rdev->family <= CHIP_SUMO2)
2164 WREG32(SMX_SAR_CTL0, 0x00010000);
2165
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002166 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
2167 POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
2168 SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
2169
2170 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
2171 SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
2172 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
2173
2174 WREG32(VGT_NUM_INSTANCES, 1);
2175 WREG32(SPI_CONFIG_CNTL, 0);
2176 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
2177 WREG32(CP_PERFMON_CNTL, 0);
2178
2179 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
2180 FETCH_FIFO_HIWATER(0x4) |
2181 DONE_FIFO_HIWATER(0xe0) |
2182 ALU_UPDATE_FIFO_HIWATER(0x8)));
2183
2184 sq_config = RREG32(SQ_CONFIG);
2185 sq_config &= ~(PS_PRIO(3) |
2186 VS_PRIO(3) |
2187 GS_PRIO(3) |
2188 ES_PRIO(3));
2189 sq_config |= (VC_ENABLE |
2190 EXPORT_SRC_C |
2191 PS_PRIO(0) |
2192 VS_PRIO(1) |
2193 GS_PRIO(2) |
2194 ES_PRIO(3));
2195
Alex Deucherd5e455e2010-11-22 17:56:29 -05002196 switch (rdev->family) {
2197 case CHIP_CEDAR:
2198 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002199 case CHIP_SUMO:
2200 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002201 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002202 /* no vertex cache */
2203 sq_config &= ~VC_ENABLE;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002204 break;
2205 default:
2206 break;
2207 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002208
2209 sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
2210
2211 sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
2212 sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
2213 sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
2214 sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2215 sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
2216 sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2217 sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
2218
Alex Deucherd5e455e2010-11-22 17:56:29 -05002219 switch (rdev->family) {
2220 case CHIP_CEDAR:
2221 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002222 case CHIP_SUMO:
2223 case CHIP_SUMO2:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002224 ps_thread_count = 96;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002225 break;
2226 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002227 ps_thread_count = 128;
Alex Deucherd5e455e2010-11-22 17:56:29 -05002228 break;
2229 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002230
2231 sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
Alex Deucherf96b35c2010-06-16 12:24:07 -04002232 sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2233 sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2234 sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2235 sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
2236 sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002237
2238 sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2239 sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2240 sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2241 sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2242 sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2243 sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
2244
2245 WREG32(SQ_CONFIG, sq_config);
2246 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2247 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2248 WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
2249 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2250 WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
2251 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2252 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2253 WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
2254 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
2255 WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
2256
2257 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
2258 FORCE_EOV_MAX_REZ_CNT(255)));
2259
Alex Deucherd5e455e2010-11-22 17:56:29 -05002260 switch (rdev->family) {
2261 case CHIP_CEDAR:
2262 case CHIP_PALM:
Alex Deucherd5c5a722011-05-31 15:42:48 -04002263 case CHIP_SUMO:
2264 case CHIP_SUMO2:
Alex Deucheradb68fa2011-01-06 21:19:24 -05002265 case CHIP_CAICOS:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002266 vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002267 break;
2268 default:
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002269 vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
Alex Deucherd5e455e2010-11-22 17:56:29 -05002270 break;
2271 }
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002272 vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
2273 WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
2274
2275 WREG32(VGT_GS_VERTEX_REUSE, 16);
Alex Deucher12920592011-02-02 12:37:40 -05002276 WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002277 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2278
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002279 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
2280 WREG32(VGT_OUT_DEALLOC_CNTL, 16);
2281
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002282 WREG32(CB_PERF_CTR0_SEL_0, 0);
2283 WREG32(CB_PERF_CTR0_SEL_1, 0);
2284 WREG32(CB_PERF_CTR1_SEL_0, 0);
2285 WREG32(CB_PERF_CTR1_SEL_1, 0);
2286 WREG32(CB_PERF_CTR2_SEL_0, 0);
2287 WREG32(CB_PERF_CTR2_SEL_1, 0);
2288 WREG32(CB_PERF_CTR3_SEL_0, 0);
2289 WREG32(CB_PERF_CTR3_SEL_1, 0);
2290
Alex Deucher60a4a3e2010-06-29 17:03:35 -04002291 /* clear render buffer base addresses */
2292 WREG32(CB_COLOR0_BASE, 0);
2293 WREG32(CB_COLOR1_BASE, 0);
2294 WREG32(CB_COLOR2_BASE, 0);
2295 WREG32(CB_COLOR3_BASE, 0);
2296 WREG32(CB_COLOR4_BASE, 0);
2297 WREG32(CB_COLOR5_BASE, 0);
2298 WREG32(CB_COLOR6_BASE, 0);
2299 WREG32(CB_COLOR7_BASE, 0);
2300 WREG32(CB_COLOR8_BASE, 0);
2301 WREG32(CB_COLOR9_BASE, 0);
2302 WREG32(CB_COLOR10_BASE, 0);
2303 WREG32(CB_COLOR11_BASE, 0);
2304
2305 /* set the shader const cache sizes to 0 */
2306 for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
2307 WREG32(i, 0);
2308 for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
2309 WREG32(i, 0);
2310
Alex Deucherf25a5c62011-05-19 11:07:57 -04002311 tmp = RREG32(HDP_MISC_CNTL);
2312 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
2313 WREG32(HDP_MISC_CNTL, tmp);
2314
Alex Deucher32fcdbf2010-03-24 13:33:47 -04002315 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
2316 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
2317
2318 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
2319
2320 udelay(50);
2321
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002322}
2323
2324int evergreen_mc_init(struct radeon_device *rdev)
2325{
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002326 u32 tmp;
2327 int chansize, numchan;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002328
2329 /* Get VRAM informations */
2330 rdev->mc.vram_is_ddr = true;
Alex Deucher05b3ef62012-03-20 17:18:37 -04002331 if ((rdev->family == CHIP_PALM) ||
2332 (rdev->family == CHIP_SUMO) ||
2333 (rdev->family == CHIP_SUMO2))
Alex Deucher82084412011-07-01 13:18:28 -04002334 tmp = RREG32(FUS_MC_ARB_RAMCFG);
2335 else
2336 tmp = RREG32(MC_ARB_RAMCFG);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002337 if (tmp & CHANSIZE_OVERRIDE) {
2338 chansize = 16;
2339 } else if (tmp & CHANSIZE_MASK) {
2340 chansize = 64;
2341 } else {
2342 chansize = 32;
2343 }
2344 tmp = RREG32(MC_SHARED_CHMAP);
2345 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
2346 case 0:
2347 default:
2348 numchan = 1;
2349 break;
2350 case 1:
2351 numchan = 2;
2352 break;
2353 case 2:
2354 numchan = 4;
2355 break;
2356 case 3:
2357 numchan = 8;
2358 break;
2359 }
2360 rdev->mc.vram_width = numchan * chansize;
2361 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002362 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2363 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002364 /* Setup GPU memory space */
Alex Deucher05b3ef62012-03-20 17:18:37 -04002365 if ((rdev->family == CHIP_PALM) ||
2366 (rdev->family == CHIP_SUMO) ||
2367 (rdev->family == CHIP_SUMO2)) {
Alex Deucher6eb18f82010-11-22 17:56:27 -05002368 /* size in bytes on fusion */
2369 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
2370 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
2371 } else {
Alex Deucher05b3ef62012-03-20 17:18:37 -04002372 /* size in MB on evergreen/cayman/tn */
Alex Deucher6eb18f82010-11-22 17:56:27 -05002373 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2374 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
2375 }
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002376 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05002377 r700_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002378 radeon_update_bandwidth_info(rdev);
2379
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002380 return 0;
2381}
Jerome Glissed594e462010-02-17 21:54:29 +00002382
Christian Könige32eb502011-10-23 12:56:27 +02002383bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00002384{
Alex Deucher17db7042010-12-21 16:05:39 -05002385 u32 srbm_status;
2386 u32 grbm_status;
2387 u32 grbm_status_se0, grbm_status_se1;
2388 struct r100_gpu_lockup *lockup = &rdev->config.evergreen.lockup;
2389 int r;
2390
2391 srbm_status = RREG32(SRBM_STATUS);
2392 grbm_status = RREG32(GRBM_STATUS);
2393 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
2394 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
2395 if (!(grbm_status & GUI_ACTIVE)) {
Christian Könige32eb502011-10-23 12:56:27 +02002396 r100_gpu_lockup_update(lockup, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002397 return false;
2398 }
2399 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02002400 r = radeon_ring_lock(rdev, ring, 2);
Alex Deucher17db7042010-12-21 16:05:39 -05002401 if (!r) {
2402 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02002403 radeon_ring_write(ring, 0x80000000);
2404 radeon_ring_write(ring, 0x80000000);
2405 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher17db7042010-12-21 16:05:39 -05002406 }
Christian Könige32eb502011-10-23 12:56:27 +02002407 ring->rptr = RREG32(CP_RB_RPTR);
2408 return r100_gpu_cp_is_lockup(rdev, lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002409}
2410
Alex Deucher747943e2010-03-24 13:26:36 -04002411static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
2412{
2413 struct evergreen_mc_save save;
Alex Deucher747943e2010-03-24 13:26:36 -04002414 u32 grbm_reset = 0;
2415
Alex Deucher8d96fe92011-01-21 15:38:22 +00002416 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
2417 return 0;
2418
Alex Deucher747943e2010-03-24 13:26:36 -04002419 dev_info(rdev->dev, "GPU softreset \n");
2420 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2421 RREG32(GRBM_STATUS));
2422 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2423 RREG32(GRBM_STATUS_SE0));
2424 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2425 RREG32(GRBM_STATUS_SE1));
2426 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2427 RREG32(SRBM_STATUS));
2428 evergreen_mc_stop(rdev, &save);
2429 if (evergreen_mc_wait_for_idle(rdev)) {
2430 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2431 }
2432 /* Disable CP parsing/prefetching */
2433 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
2434
2435 /* reset all the gfx blocks */
2436 grbm_reset = (SOFT_RESET_CP |
2437 SOFT_RESET_CB |
2438 SOFT_RESET_DB |
2439 SOFT_RESET_PA |
2440 SOFT_RESET_SC |
2441 SOFT_RESET_SPI |
2442 SOFT_RESET_SH |
2443 SOFT_RESET_SX |
2444 SOFT_RESET_TC |
2445 SOFT_RESET_TA |
2446 SOFT_RESET_VC |
2447 SOFT_RESET_VGT);
2448
2449 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
2450 WREG32(GRBM_SOFT_RESET, grbm_reset);
2451 (void)RREG32(GRBM_SOFT_RESET);
2452 udelay(50);
2453 WREG32(GRBM_SOFT_RESET, 0);
2454 (void)RREG32(GRBM_SOFT_RESET);
Alex Deucher747943e2010-03-24 13:26:36 -04002455 /* Wait a little for things to settle down */
2456 udelay(50);
2457 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2458 RREG32(GRBM_STATUS));
2459 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2460 RREG32(GRBM_STATUS_SE0));
2461 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2462 RREG32(GRBM_STATUS_SE1));
2463 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2464 RREG32(SRBM_STATUS));
Alex Deucher747943e2010-03-24 13:26:36 -04002465 evergreen_mc_resume(rdev, &save);
2466 return 0;
2467}
2468
Jerome Glissea2d07b72010-03-09 14:45:11 +00002469int evergreen_asic_reset(struct radeon_device *rdev)
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002470{
Alex Deucher747943e2010-03-24 13:26:36 -04002471 return evergreen_gpu_soft_reset(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002472}
2473
Alex Deucher45f9a392010-03-24 13:55:51 -04002474/* Interrupts */
2475
2476u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
2477{
2478 switch (crtc) {
2479 case 0:
2480 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
2481 case 1:
2482 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
2483 case 2:
2484 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
2485 case 3:
2486 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
2487 case 4:
2488 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
2489 case 5:
2490 return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
2491 default:
2492 return 0;
2493 }
2494}
2495
2496void evergreen_disable_interrupt_state(struct radeon_device *rdev)
2497{
2498 u32 tmp;
2499
Alex Deucher1b370782011-11-17 20:13:28 -05002500 if (rdev->family >= CHIP_CAYMAN) {
2501 cayman_cp_int_cntl_setup(rdev, 0,
2502 CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
2503 cayman_cp_int_cntl_setup(rdev, 1, 0);
2504 cayman_cp_int_cntl_setup(rdev, 2, 0);
2505 } else
2506 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher45f9a392010-03-24 13:55:51 -04002507 WREG32(GRBM_INT_CNTL, 0);
2508 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2509 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002510 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002511 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2512 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002513 }
2514 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002515 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2516 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2517 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002518
2519 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
2520 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002521 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002522 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
2523 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
Alex Deucherb7eff392011-07-08 11:44:56 -04002524 }
2525 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002526 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
2527 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
2528 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002529
Alex Deucher05b3ef62012-03-20 17:18:37 -04002530 /* only one DAC on DCE6 */
2531 if (!ASIC_IS_DCE6(rdev))
2532 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
Alex Deucher45f9a392010-03-24 13:55:51 -04002533 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2534
2535 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2536 WREG32(DC_HPD1_INT_CONTROL, tmp);
2537 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2538 WREG32(DC_HPD2_INT_CONTROL, tmp);
2539 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2540 WREG32(DC_HPD3_INT_CONTROL, tmp);
2541 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2542 WREG32(DC_HPD4_INT_CONTROL, tmp);
2543 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2544 WREG32(DC_HPD5_INT_CONTROL, tmp);
2545 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2546 WREG32(DC_HPD6_INT_CONTROL, tmp);
2547
2548}
2549
2550int evergreen_irq_set(struct radeon_device *rdev)
2551{
2552 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
Alex Deucher1b370782011-11-17 20:13:28 -05002553 u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002554 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
2555 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
Alex Deucher2031f772010-04-22 12:52:11 -04002556 u32 grbm_int_cntl = 0;
Alex Deucher6f34be52010-11-21 10:59:01 -05002557 u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
Alex Deucher45f9a392010-03-24 13:55:51 -04002558
2559 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00002560 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Alex Deucher45f9a392010-03-24 13:55:51 -04002561 return -EINVAL;
2562 }
2563 /* don't enable anything if the ih is disabled */
2564 if (!rdev->ih.enabled) {
2565 r600_disable_interrupts(rdev);
2566 /* force the active interrupt state to all disabled */
2567 evergreen_disable_interrupt_state(rdev);
2568 return 0;
2569 }
2570
2571 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
2572 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
2573 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
2574 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
2575 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
2576 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
2577
Alex Deucher1b370782011-11-17 20:13:28 -05002578 if (rdev->family >= CHIP_CAYMAN) {
2579 /* enable CP interrupts on all rings */
2580 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2581 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2582 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2583 }
2584 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
2585 DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
2586 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
2587 }
2588 if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
2589 DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
2590 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
2591 }
2592 } else {
2593 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
2594 DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
2595 cp_int_cntl |= RB_INT_ENABLE;
2596 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
2597 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002598 }
Alex Deucher1b370782011-11-17 20:13:28 -05002599
Alex Deucher6f34be52010-11-21 10:59:01 -05002600 if (rdev->irq.crtc_vblank_int[0] ||
2601 rdev->irq.pflip[0]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002602 DRM_DEBUG("evergreen_irq_set: vblank 0\n");
2603 crtc1 |= VBLANK_INT_MASK;
2604 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002605 if (rdev->irq.crtc_vblank_int[1] ||
2606 rdev->irq.pflip[1]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002607 DRM_DEBUG("evergreen_irq_set: vblank 1\n");
2608 crtc2 |= VBLANK_INT_MASK;
2609 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002610 if (rdev->irq.crtc_vblank_int[2] ||
2611 rdev->irq.pflip[2]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002612 DRM_DEBUG("evergreen_irq_set: vblank 2\n");
2613 crtc3 |= VBLANK_INT_MASK;
2614 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002615 if (rdev->irq.crtc_vblank_int[3] ||
2616 rdev->irq.pflip[3]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002617 DRM_DEBUG("evergreen_irq_set: vblank 3\n");
2618 crtc4 |= VBLANK_INT_MASK;
2619 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002620 if (rdev->irq.crtc_vblank_int[4] ||
2621 rdev->irq.pflip[4]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002622 DRM_DEBUG("evergreen_irq_set: vblank 4\n");
2623 crtc5 |= VBLANK_INT_MASK;
2624 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002625 if (rdev->irq.crtc_vblank_int[5] ||
2626 rdev->irq.pflip[5]) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002627 DRM_DEBUG("evergreen_irq_set: vblank 5\n");
2628 crtc6 |= VBLANK_INT_MASK;
2629 }
2630 if (rdev->irq.hpd[0]) {
2631 DRM_DEBUG("evergreen_irq_set: hpd 1\n");
2632 hpd1 |= DC_HPDx_INT_EN;
2633 }
2634 if (rdev->irq.hpd[1]) {
2635 DRM_DEBUG("evergreen_irq_set: hpd 2\n");
2636 hpd2 |= DC_HPDx_INT_EN;
2637 }
2638 if (rdev->irq.hpd[2]) {
2639 DRM_DEBUG("evergreen_irq_set: hpd 3\n");
2640 hpd3 |= DC_HPDx_INT_EN;
2641 }
2642 if (rdev->irq.hpd[3]) {
2643 DRM_DEBUG("evergreen_irq_set: hpd 4\n");
2644 hpd4 |= DC_HPDx_INT_EN;
2645 }
2646 if (rdev->irq.hpd[4]) {
2647 DRM_DEBUG("evergreen_irq_set: hpd 5\n");
2648 hpd5 |= DC_HPDx_INT_EN;
2649 }
2650 if (rdev->irq.hpd[5]) {
2651 DRM_DEBUG("evergreen_irq_set: hpd 6\n");
2652 hpd6 |= DC_HPDx_INT_EN;
2653 }
Alex Deucher2031f772010-04-22 12:52:11 -04002654 if (rdev->irq.gui_idle) {
2655 DRM_DEBUG("gui idle\n");
2656 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
2657 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002658
Alex Deucher1b370782011-11-17 20:13:28 -05002659 if (rdev->family >= CHIP_CAYMAN) {
2660 cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
2661 cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
2662 cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
2663 } else
2664 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher2031f772010-04-22 12:52:11 -04002665 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deucher45f9a392010-03-24 13:55:51 -04002666
2667 WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
2668 WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002669 if (rdev->num_crtc >= 4) {
Alex Deucher18007402010-11-22 17:56:28 -05002670 WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
2671 WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
Alex Deucherb7eff392011-07-08 11:44:56 -04002672 }
2673 if (rdev->num_crtc >= 6) {
Alex Deucher18007402010-11-22 17:56:28 -05002674 WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
2675 WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
2676 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002677
Alex Deucher6f34be52010-11-21 10:59:01 -05002678 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
2679 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
Alex Deucherb7eff392011-07-08 11:44:56 -04002680 if (rdev->num_crtc >= 4) {
2681 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
2682 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
2683 }
2684 if (rdev->num_crtc >= 6) {
2685 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
2686 WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
2687 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002688
Alex Deucher45f9a392010-03-24 13:55:51 -04002689 WREG32(DC_HPD1_INT_CONTROL, hpd1);
2690 WREG32(DC_HPD2_INT_CONTROL, hpd2);
2691 WREG32(DC_HPD3_INT_CONTROL, hpd3);
2692 WREG32(DC_HPD4_INT_CONTROL, hpd4);
2693 WREG32(DC_HPD5_INT_CONTROL, hpd5);
2694 WREG32(DC_HPD6_INT_CONTROL, hpd6);
2695
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002696 return 0;
2697}
2698
Andi Kleencbdd4502011-10-13 16:08:46 -07002699static void evergreen_irq_ack(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002700{
2701 u32 tmp;
2702
Alex Deucher6f34be52010-11-21 10:59:01 -05002703 rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
2704 rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
2705 rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
2706 rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
2707 rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
2708 rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
2709 rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
2710 rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
Alex Deucherb7eff392011-07-08 11:44:56 -04002711 if (rdev->num_crtc >= 4) {
2712 rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
2713 rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
2714 }
2715 if (rdev->num_crtc >= 6) {
2716 rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
2717 rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
2718 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002719
Alex Deucher6f34be52010-11-21 10:59:01 -05002720 if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
2721 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2722 if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
2723 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
Alex Deucher6f34be52010-11-21 10:59:01 -05002724 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002725 WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002726 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002727 WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002728 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002729 WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05002730 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
Alex Deucher45f9a392010-03-24 13:55:51 -04002731 WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
2732
Alex Deucherb7eff392011-07-08 11:44:56 -04002733 if (rdev->num_crtc >= 4) {
2734 if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
2735 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2736 if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
2737 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2738 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
2739 WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
2740 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
2741 WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
2742 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
2743 WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
2744 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
2745 WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
2746 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002747
Alex Deucherb7eff392011-07-08 11:44:56 -04002748 if (rdev->num_crtc >= 6) {
2749 if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
2750 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2751 if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
2752 WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
2753 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
2754 WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
2755 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
2756 WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
2757 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
2758 WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
2759 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
2760 WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
2761 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002762
Alex Deucher6f34be52010-11-21 10:59:01 -05002763 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002764 tmp = RREG32(DC_HPD1_INT_CONTROL);
2765 tmp |= DC_HPDx_INT_ACK;
2766 WREG32(DC_HPD1_INT_CONTROL, tmp);
2767 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002768 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002769 tmp = RREG32(DC_HPD2_INT_CONTROL);
2770 tmp |= DC_HPDx_INT_ACK;
2771 WREG32(DC_HPD2_INT_CONTROL, tmp);
2772 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002773 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002774 tmp = RREG32(DC_HPD3_INT_CONTROL);
2775 tmp |= DC_HPDx_INT_ACK;
2776 WREG32(DC_HPD3_INT_CONTROL, tmp);
2777 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002778 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002779 tmp = RREG32(DC_HPD4_INT_CONTROL);
2780 tmp |= DC_HPDx_INT_ACK;
2781 WREG32(DC_HPD4_INT_CONTROL, tmp);
2782 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002783 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002784 tmp = RREG32(DC_HPD5_INT_CONTROL);
2785 tmp |= DC_HPDx_INT_ACK;
2786 WREG32(DC_HPD5_INT_CONTROL, tmp);
2787 }
Alex Deucher6f34be52010-11-21 10:59:01 -05002788 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002789 tmp = RREG32(DC_HPD5_INT_CONTROL);
2790 tmp |= DC_HPDx_INT_ACK;
2791 WREG32(DC_HPD6_INT_CONTROL, tmp);
2792 }
2793}
2794
2795void evergreen_irq_disable(struct radeon_device *rdev)
2796{
Alex Deucher45f9a392010-03-24 13:55:51 -04002797 r600_disable_interrupts(rdev);
2798 /* Wait and acknowledge irq */
2799 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002800 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002801 evergreen_disable_interrupt_state(rdev);
2802}
2803
Alex Deucher755d8192011-03-02 20:07:34 -05002804void evergreen_irq_suspend(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002805{
2806 evergreen_irq_disable(rdev);
2807 r600_rlc_stop(rdev);
2808}
2809
Andi Kleencbdd4502011-10-13 16:08:46 -07002810static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
Alex Deucher45f9a392010-03-24 13:55:51 -04002811{
2812 u32 wptr, tmp;
2813
Alex Deucher724c80e2010-08-27 18:25:25 -04002814 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04002815 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04002816 else
2817 wptr = RREG32(IH_RB_WPTR);
Alex Deucher45f9a392010-03-24 13:55:51 -04002818
2819 if (wptr & RB_OVERFLOW) {
2820 /* When a ring buffer overflow happen start parsing interrupt
2821 * from the last not overwritten vector (wptr + 16). Hopefully
2822 * this should allow us to catchup.
2823 */
2824 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
2825 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
2826 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
2827 tmp = RREG32(IH_RB_CNTL);
2828 tmp |= IH_WPTR_OVERFLOW_CLEAR;
2829 WREG32(IH_RB_CNTL, tmp);
2830 }
2831 return (wptr & rdev->ih.ptr_mask);
2832}
2833
2834int evergreen_irq_process(struct radeon_device *rdev)
2835{
Dave Airlie682f1a52011-06-18 03:59:51 +00002836 u32 wptr;
2837 u32 rptr;
Alex Deucher45f9a392010-03-24 13:55:51 -04002838 u32 src_id, src_data;
2839 u32 ring_index;
Alex Deucher45f9a392010-03-24 13:55:51 -04002840 unsigned long flags;
2841 bool queue_hotplug = false;
2842
Dave Airlie682f1a52011-06-18 03:59:51 +00002843 if (!rdev->ih.enabled || rdev->shutdown)
Alex Deucher45f9a392010-03-24 13:55:51 -04002844 return IRQ_NONE;
2845
Dave Airlie682f1a52011-06-18 03:59:51 +00002846 wptr = evergreen_get_ih_wptr(rdev);
2847 rptr = rdev->ih.rptr;
2848 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
Alex Deucher45f9a392010-03-24 13:55:51 -04002849
Dave Airlie682f1a52011-06-18 03:59:51 +00002850 spin_lock_irqsave(&rdev->ih.lock, flags);
Alex Deucher45f9a392010-03-24 13:55:51 -04002851 if (rptr == wptr) {
2852 spin_unlock_irqrestore(&rdev->ih.lock, flags);
2853 return IRQ_NONE;
2854 }
Alex Deucher45f9a392010-03-24 13:55:51 -04002855restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10002856 /* Order reading of wptr vs. reading of IH ring data */
2857 rmb();
2858
Alex Deucher45f9a392010-03-24 13:55:51 -04002859 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05002860 evergreen_irq_ack(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04002861
2862 rdev->ih.wptr = wptr;
2863 while (rptr != wptr) {
2864 /* wptr/rptr are in bytes! */
2865 ring_index = rptr / 4;
Alex Deucher0f234f52011-02-13 19:06:33 -05002866 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
2867 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucher45f9a392010-03-24 13:55:51 -04002868
2869 switch (src_id) {
2870 case 1: /* D1 vblank/vline */
2871 switch (src_data) {
2872 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002873 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002874 if (rdev->irq.crtc_vblank_int[0]) {
2875 drm_handle_vblank(rdev->ddev, 0);
2876 rdev->pm.vblank_sync = true;
2877 wake_up(&rdev->irq.vblank_queue);
2878 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002879 if (rdev->irq.pflip[0])
2880 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002881 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002882 DRM_DEBUG("IH: D1 vblank\n");
2883 }
2884 break;
2885 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002886 if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
2887 rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002888 DRM_DEBUG("IH: D1 vline\n");
2889 }
2890 break;
2891 default:
2892 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2893 break;
2894 }
2895 break;
2896 case 2: /* D2 vblank/vline */
2897 switch (src_data) {
2898 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002899 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05002900 if (rdev->irq.crtc_vblank_int[1]) {
2901 drm_handle_vblank(rdev->ddev, 1);
2902 rdev->pm.vblank_sync = true;
2903 wake_up(&rdev->irq.vblank_queue);
2904 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05002905 if (rdev->irq.pflip[1])
2906 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05002907 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002908 DRM_DEBUG("IH: D2 vblank\n");
2909 }
2910 break;
2911 case 1: /* D2 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002912 if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
2913 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002914 DRM_DEBUG("IH: D2 vline\n");
2915 }
2916 break;
2917 default:
2918 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2919 break;
2920 }
2921 break;
2922 case 3: /* D3 vblank/vline */
2923 switch (src_data) {
2924 case 0: /* D3 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002925 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
2926 if (rdev->irq.crtc_vblank_int[2]) {
2927 drm_handle_vblank(rdev->ddev, 2);
2928 rdev->pm.vblank_sync = true;
2929 wake_up(&rdev->irq.vblank_queue);
2930 }
2931 if (rdev->irq.pflip[2])
2932 radeon_crtc_handle_flip(rdev, 2);
2933 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002934 DRM_DEBUG("IH: D3 vblank\n");
2935 }
2936 break;
2937 case 1: /* D3 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002938 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
2939 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002940 DRM_DEBUG("IH: D3 vline\n");
2941 }
2942 break;
2943 default:
2944 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2945 break;
2946 }
2947 break;
2948 case 4: /* D4 vblank/vline */
2949 switch (src_data) {
2950 case 0: /* D4 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002951 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
2952 if (rdev->irq.crtc_vblank_int[3]) {
2953 drm_handle_vblank(rdev->ddev, 3);
2954 rdev->pm.vblank_sync = true;
2955 wake_up(&rdev->irq.vblank_queue);
2956 }
2957 if (rdev->irq.pflip[3])
2958 radeon_crtc_handle_flip(rdev, 3);
2959 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002960 DRM_DEBUG("IH: D4 vblank\n");
2961 }
2962 break;
2963 case 1: /* D4 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002964 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
2965 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002966 DRM_DEBUG("IH: D4 vline\n");
2967 }
2968 break;
2969 default:
2970 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2971 break;
2972 }
2973 break;
2974 case 5: /* D5 vblank/vline */
2975 switch (src_data) {
2976 case 0: /* D5 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05002977 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
2978 if (rdev->irq.crtc_vblank_int[4]) {
2979 drm_handle_vblank(rdev->ddev, 4);
2980 rdev->pm.vblank_sync = true;
2981 wake_up(&rdev->irq.vblank_queue);
2982 }
2983 if (rdev->irq.pflip[4])
2984 radeon_crtc_handle_flip(rdev, 4);
2985 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002986 DRM_DEBUG("IH: D5 vblank\n");
2987 }
2988 break;
2989 case 1: /* D5 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05002990 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
2991 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04002992 DRM_DEBUG("IH: D5 vline\n");
2993 }
2994 break;
2995 default:
2996 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
2997 break;
2998 }
2999 break;
3000 case 6: /* D6 vblank/vline */
3001 switch (src_data) {
3002 case 0: /* D6 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003003 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
3004 if (rdev->irq.crtc_vblank_int[5]) {
3005 drm_handle_vblank(rdev->ddev, 5);
3006 rdev->pm.vblank_sync = true;
3007 wake_up(&rdev->irq.vblank_queue);
3008 }
3009 if (rdev->irq.pflip[5])
3010 radeon_crtc_handle_flip(rdev, 5);
3011 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003012 DRM_DEBUG("IH: D6 vblank\n");
3013 }
3014 break;
3015 case 1: /* D6 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003016 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
3017 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003018 DRM_DEBUG("IH: D6 vline\n");
3019 }
3020 break;
3021 default:
3022 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3023 break;
3024 }
3025 break;
3026 case 42: /* HPD hotplug */
3027 switch (src_data) {
3028 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003029 if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
3030 rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003031 queue_hotplug = true;
3032 DRM_DEBUG("IH: HPD1\n");
3033 }
3034 break;
3035 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003036 if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
3037 rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003038 queue_hotplug = true;
3039 DRM_DEBUG("IH: HPD2\n");
3040 }
3041 break;
3042 case 2:
Alex Deucher6f34be52010-11-21 10:59:01 -05003043 if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
3044 rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003045 queue_hotplug = true;
3046 DRM_DEBUG("IH: HPD3\n");
3047 }
3048 break;
3049 case 3:
Alex Deucher6f34be52010-11-21 10:59:01 -05003050 if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
3051 rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003052 queue_hotplug = true;
3053 DRM_DEBUG("IH: HPD4\n");
3054 }
3055 break;
3056 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003057 if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
3058 rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003059 queue_hotplug = true;
3060 DRM_DEBUG("IH: HPD5\n");
3061 }
3062 break;
3063 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003064 if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
3065 rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
Alex Deucher45f9a392010-03-24 13:55:51 -04003066 queue_hotplug = true;
3067 DRM_DEBUG("IH: HPD6\n");
3068 }
3069 break;
3070 default:
3071 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3072 break;
3073 }
3074 break;
3075 case 176: /* CP_INT in ring buffer */
3076 case 177: /* CP_INT in IB1 */
3077 case 178: /* CP_INT in IB2 */
3078 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003079 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003080 break;
3081 case 181: /* CP EOP event */
3082 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher1b370782011-11-17 20:13:28 -05003083 if (rdev->family >= CHIP_CAYMAN) {
3084 switch (src_data) {
3085 case 0:
3086 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
3087 break;
3088 case 1:
3089 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
3090 break;
3091 case 2:
3092 radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
3093 break;
3094 }
3095 } else
3096 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucher45f9a392010-03-24 13:55:51 -04003097 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003098 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003099 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003100 rdev->pm.gui_idle = true;
3101 wake_up(&rdev->irq.idle_queue);
3102 break;
Alex Deucher45f9a392010-03-24 13:55:51 -04003103 default:
3104 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
3105 break;
3106 }
3107
3108 /* wptr/rptr are in bytes! */
3109 rptr += 16;
3110 rptr &= rdev->ih.ptr_mask;
3111 }
3112 /* make sure wptr hasn't changed while processing */
3113 wptr = evergreen_get_ih_wptr(rdev);
3114 if (wptr != rdev->ih.wptr)
3115 goto restart_ih;
3116 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003117 schedule_work(&rdev->hotplug_work);
Alex Deucher45f9a392010-03-24 13:55:51 -04003118 rdev->ih.rptr = rptr;
3119 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3120 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3121 return IRQ_HANDLED;
3122}
3123
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003124static int evergreen_startup(struct radeon_device *rdev)
3125{
Christian Könige32eb502011-10-23 12:56:27 +02003126 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003127 int r;
3128
Alex Deucher9e46a482011-01-06 18:49:35 -05003129 /* enable pcie gen2 link */
Ilija Hadziccd540332011-09-20 10:22:57 -04003130 evergreen_pcie_gen2_enable(rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -05003131
Alex Deucher0af62b02011-01-06 21:19:31 -05003132 if (ASIC_IS_DCE5(rdev)) {
3133 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
3134 r = ni_init_microcode(rdev);
3135 if (r) {
3136 DRM_ERROR("Failed to load firmware!\n");
3137 return r;
3138 }
3139 }
Alex Deucher755d8192011-03-02 20:07:34 -05003140 r = ni_mc_load_microcode(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003141 if (r) {
Alex Deucher0af62b02011-01-06 21:19:31 -05003142 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003143 return r;
3144 }
Alex Deucher0af62b02011-01-06 21:19:31 -05003145 } else {
3146 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3147 r = r600_init_microcode(rdev);
3148 if (r) {
3149 DRM_ERROR("Failed to load firmware!\n");
3150 return r;
3151 }
3152 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003153 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003154
Alex Deucher16cdf042011-10-28 10:30:02 -04003155 r = r600_vram_scratch_init(rdev);
3156 if (r)
3157 return r;
3158
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003159 evergreen_mc_program(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003160 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher0fcdb612010-03-24 13:20:41 -04003161 evergreen_agp_enable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003162 } else {
3163 r = evergreen_pcie_gart_enable(rdev);
3164 if (r)
3165 return r;
3166 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003167 evergreen_gpu_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003168
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003169 r = evergreen_blit_init(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003170 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003171 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003172 rdev->asic->copy.copy = NULL;
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003173 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003174 }
3175
Alex Deucher724c80e2010-08-27 18:25:25 -04003176 /* allocate wb buffer */
3177 r = radeon_wb_init(rdev);
3178 if (r)
3179 return r;
3180
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003181 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3182 if (r) {
3183 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3184 return r;
3185 }
3186
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003187 /* Enable IRQ */
3188 r = r600_irq_init(rdev);
3189 if (r) {
3190 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3191 radeon_irq_kms_fini(rdev);
3192 return r;
3193 }
Alex Deucher45f9a392010-03-24 13:55:51 -04003194 evergreen_irq_set(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003195
Christian Könige32eb502011-10-23 12:56:27 +02003196 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003197 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3198 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003199 if (r)
3200 return r;
3201 r = evergreen_cp_load_microcode(rdev);
3202 if (r)
3203 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003204 r = evergreen_cp_resume(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003205 if (r)
3206 return r;
Alex Deucherfe251e22010-03-24 13:36:43 -04003207
Jerome Glisseb15ba512011-11-15 11:48:34 -05003208 r = radeon_ib_pool_start(rdev);
3209 if (r)
3210 return r;
3211
Alex Deucherf7128122012-02-23 17:53:45 -05003212 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003213 if (r) {
3214 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
3215 rdev->accel_working = false;
Matthijs Kooijman3fe89a02012-02-02 21:23:11 +01003216 return r;
Dave Airlie7a7e8732012-01-03 09:43:28 +00003217 }
3218
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003219 r = r600_audio_init(rdev);
3220 if (r) {
3221 DRM_ERROR("radeon: audio init failed\n");
Jerome Glisseb15ba512011-11-15 11:48:34 -05003222 return r;
3223 }
3224
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003225 return 0;
3226}
3227
3228int evergreen_resume(struct radeon_device *rdev)
3229{
3230 int r;
3231
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003232 /* reset the asic, the gfx blocks are often in a bad state
3233 * after the driver is unloaded or after a resume
3234 */
3235 if (radeon_asic_reset(rdev))
3236 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003237 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
3238 * posting will perform necessary task to bring back GPU into good
3239 * shape.
3240 */
3241 /* post card */
3242 atom_asic_init(rdev->mode_info.atom_context);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003243
Jerome Glisseb15ba512011-11-15 11:48:34 -05003244 rdev->accel_working = true;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003245 r = evergreen_startup(rdev);
3246 if (r) {
Alex Deucher755d8192011-03-02 20:07:34 -05003247 DRM_ERROR("evergreen startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003248 rdev->accel_working = false;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003249 return r;
3250 }
Alex Deucherfe251e22010-03-24 13:36:43 -04003251
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003252 return r;
3253
3254}
3255
3256int evergreen_suspend(struct radeon_device *rdev)
3257{
Christian Könige32eb502011-10-23 12:56:27 +02003258 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003259
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003260 r600_audio_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003261 /* FIXME: we should wait for ring to be empty */
Jerome Glisseb15ba512011-11-15 11:48:34 -05003262 radeon_ib_pool_suspend(rdev);
3263 r600_blit_suspend(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003264 r700_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02003265 ring->ready = false;
Alex Deucher45f9a392010-03-24 13:55:51 -04003266 evergreen_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003267 radeon_wb_disable(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003268 evergreen_pcie_gart_disable(rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04003269
3270 return 0;
3271}
3272
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003273/* Plan is to move initialization in that function and use
3274 * helper function so that radeon_device_init pretty much
3275 * do nothing more than calling asic specific function. This
3276 * should also allow to remove a bunch of callback function
3277 * like vram_info.
3278 */
3279int evergreen_init(struct radeon_device *rdev)
3280{
3281 int r;
3282
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003283 /* This don't do much */
3284 r = radeon_gem_init(rdev);
3285 if (r)
3286 return r;
3287 /* Read BIOS */
3288 if (!radeon_get_bios(rdev)) {
3289 if (ASIC_IS_AVIVO(rdev))
3290 return -EINVAL;
3291 }
3292 /* Must be an ATOMBIOS */
3293 if (!rdev->is_atom_bios) {
Alex Deucher755d8192011-03-02 20:07:34 -05003294 dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003295 return -EINVAL;
3296 }
3297 r = radeon_atombios_init(rdev);
3298 if (r)
3299 return r;
Alex Deucher86f5c9e2010-12-20 12:35:04 -05003300 /* reset the asic, the gfx blocks are often in a bad state
3301 * after the driver is unloaded or after a resume
3302 */
3303 if (radeon_asic_reset(rdev))
3304 dev_warn(rdev->dev, "GPU reset failed !\n");
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003305 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003306 if (!radeon_card_posted(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003307 if (!rdev->bios) {
3308 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3309 return -EINVAL;
3310 }
3311 DRM_INFO("GPU not posted. posting now...\n");
3312 atom_asic_init(rdev->mode_info.atom_context);
3313 }
3314 /* Initialize scratch registers */
3315 r600_scratch_init(rdev);
3316 /* Initialize surface registers */
3317 radeon_surface_init(rdev);
3318 /* Initialize clocks */
3319 radeon_get_clock_info(rdev->ddev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003320 /* Fence driver */
3321 r = radeon_fence_driver_init(rdev);
3322 if (r)
3323 return r;
Jerome Glissed594e462010-02-17 21:54:29 +00003324 /* initialize AGP */
3325 if (rdev->flags & RADEON_IS_AGP) {
3326 r = radeon_agp_init(rdev);
3327 if (r)
3328 radeon_agp_disable(rdev);
3329 }
3330 /* initialize memory controller */
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003331 r = evergreen_mc_init(rdev);
3332 if (r)
3333 return r;
3334 /* Memory manager */
3335 r = radeon_bo_init(rdev);
3336 if (r)
3337 return r;
Alex Deucher45f9a392010-03-24 13:55:51 -04003338
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003339 r = radeon_irq_kms_init(rdev);
3340 if (r)
3341 return r;
3342
Christian Könige32eb502011-10-23 12:56:27 +02003343 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3344 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003345
3346 rdev->ih.ring_obj = NULL;
3347 r600_ih_ring_init(rdev, 64 * 1024);
3348
3349 r = r600_pcie_gart_init(rdev);
3350 if (r)
3351 return r;
Alex Deucher0fcdb612010-03-24 13:20:41 -04003352
Jerome Glisseb15ba512011-11-15 11:48:34 -05003353 r = radeon_ib_pool_init(rdev);
Alex Deucher148a03b2010-06-03 19:00:03 -04003354 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05003355 if (r) {
3356 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
3357 rdev->accel_working = false;
3358 }
3359
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003360 r = evergreen_startup(rdev);
3361 if (r) {
Alex Deucherfe251e22010-03-24 13:36:43 -04003362 dev_err(rdev->dev, "disabling GPU acceleration\n");
3363 r700_cp_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003364 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003365 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003366 r100_ib_fini(rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04003367 radeon_irq_kms_fini(rdev);
Alex Deucher0fcdb612010-03-24 13:20:41 -04003368 evergreen_pcie_gart_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003369 rdev->accel_working = false;
3370 }
Alex Deucher77e00f22011-12-21 11:58:17 -05003371
3372 /* Don't start up if the MC ucode is missing on BTC parts.
3373 * The default clocks and voltages before the MC ucode
3374 * is loaded are not suffient for advanced operations.
3375 */
3376 if (ASIC_IS_DCE5(rdev)) {
3377 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
3378 DRM_ERROR("radeon: MC ucode required for NI+.\n");
3379 return -EINVAL;
3380 }
3381 }
3382
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003383 return 0;
3384}
3385
3386void evergreen_fini(struct radeon_device *rdev)
3387{
Rafał Miłecki69d2ae52011-12-07 23:32:24 +01003388 r600_audio_fini(rdev);
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04003389 r600_blit_fini(rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04003390 r700_cp_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003391 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003392 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003393 r100_ib_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003394 radeon_irq_kms_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003395 evergreen_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003396 r600_vram_scratch_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003397 radeon_gem_fini(rdev);
Christian König15d33322011-09-15 19:02:22 +02003398 radeon_semaphore_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003399 radeon_fence_driver_fini(rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003400 radeon_agp_fini(rdev);
3401 radeon_bo_fini(rdev);
3402 radeon_atombios_fini(rdev);
3403 kfree(rdev->bios);
3404 rdev->bios = NULL;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05003405}
Alex Deucher9e46a482011-01-06 18:49:35 -05003406
Ilija Hadzicb07759b2011-09-20 10:22:58 -04003407void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
Alex Deucher9e46a482011-01-06 18:49:35 -05003408{
3409 u32 link_width_cntl, speed_cntl;
3410
Alex Deucherd42dd572011-01-12 20:05:11 -05003411 if (radeon_pcie_gen2 == 0)
3412 return;
3413
Alex Deucher9e46a482011-01-06 18:49:35 -05003414 if (rdev->flags & RADEON_IS_IGP)
3415 return;
3416
3417 if (!(rdev->flags & RADEON_IS_PCIE))
3418 return;
3419
3420 /* x2 cards have a special sequence */
3421 if (ASIC_IS_X2(rdev))
3422 return;
3423
3424 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3425 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
3426 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3427
3428 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3429 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3430 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3431
3432 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3433 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3434 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3435
3436 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3437 speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
3438 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3439
3440 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3441 speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
3442 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3443
3444 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3445 speed_cntl |= LC_GEN2_EN_STRAP;
3446 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3447
3448 } else {
3449 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3450 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3451 if (1)
3452 link_width_cntl |= LC_UPCONFIGURE_DIS;
3453 else
3454 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3455 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3456 }
3457}