blob: 74a3b3f1e48e7db320907ce859b44767f2ffc4e5 [file] [log] [blame]
Sathish Ambley4df614c2011-10-07 16:30:46 -07001/dts-v1/;
2
3/include/ "skeleton.dtsi"
4
5/ {
6 model = "Qualcomm MSM Copper";
7 compatible = "qcom,msmcopper-sim", "qcom,msmcopper";
8 interrupt-parent = <&intc>;
9
10 intc: interrupt-controller@F9000000 {
11 compatible = "qcom,msm-qgic2";
12 interrupt-controller;
Michael Bohanc7224532012-01-06 16:02:52 -080013 #interrupt-cells = <3>;
Sathish Ambley4df614c2011-10-07 16:30:46 -070014 reg = <0xF9000000 0x1000>,
15 <0xF9002000 0x1000>;
16 };
Sathish Ambley3d50c762011-10-25 15:26:00 -070017
Michael Bohan0425f6f2012-01-17 14:36:39 -080018 msmgpio: gpio@fd400000 {
19 compatible = "qcom,msm-gpio";
20 interrupt-controller;
21 #interrupt-cells = <2>;
22 reg = <0xfd400000 0x4000>;
23 };
24
Sathish Ambley098f9bd2011-11-09 16:32:53 -080025 timer {
26 compatible = "qcom,msm-qtimer";
Michael Bohanc7224532012-01-06 16:02:52 -080027 interrupts = <1 2 0>;
Sathish Ambley098f9bd2011-11-09 16:32:53 -080028 };
29
David Brown225abee2012-02-09 22:28:50 -080030 serial@f991f000 {
Sathish Ambley3d50c762011-10-25 15:26:00 -070031 compatible = "qcom,msm-lsuart-v14";
David Brown225abee2012-02-09 22:28:50 -080032 reg = <0xf991f000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -080033 interrupts = <0 109 0>;
Sathish Ambley3d50c762011-10-25 15:26:00 -070034 };
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053035
David Brown225abee2012-02-09 22:28:50 -080036 usb@f9a55000 {
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053037 compatible = "qcom,hsusb-otg";
David Brown225abee2012-02-09 22:28:50 -080038 reg = <0xf9a55000 0x400>;
Michael Bohanc7224532012-01-06 16:02:52 -080039 interrupts = <0 134 0>;
Pavankumar Kondetieaea7fe2011-10-27 14:46:45 +053040
41 qcom,hsusb-otg-phy-type = <2>;
42 qcom,hsusb-otg-mode = <1>;
43 qcom,hsusb-otg-otg-control = <1>;
44 };
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053045
David Brown225abee2012-02-09 22:28:50 -080046 qcom,sdcc@f980b000 {
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053047 cell-index = <1>;
48 compatible = "qcom,msm-sdcc";
David Brown225abee2012-02-09 22:28:50 -080049 reg = <0xf980b000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -080050 interrupts = <0 123 0>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053051
52 qcom,sdcc-clk-rates = <400000 24000000 48000000>;
53 qcom,sdcc-sup-voltages = <3300 3300>;
54 qcom,sdcc-bus-width = <8>;
55 qcom,sdcc-nonremovable;
56 qcom,sdcc-disable_cmd23;
57 };
58
David Brown225abee2012-02-09 22:28:50 -080059 qcom,sdcc@f984b000 {
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053060 cell-index = <3>;
61 compatible = "qcom,msm-sdcc";
David Brown225abee2012-02-09 22:28:50 -080062 reg = <0xf984b000 0x1000>;
Michael Bohanc7224532012-01-06 16:02:52 -080063 interrupts = <0 127 0>;
Sujit Reddy Thumma7285c2e2011-11-04 10:18:15 +053064
65 qcom,sdcc-clk-rates = <400000 24000000 48000000>;
66 qcom,sdcc-sup-voltages = <3300 3300>;
67 qcom,sdcc-bus-width = <4>;
68 qcom,sdcc-disable_cmd23;
69 };
Yan He1466daa2011-11-30 17:25:38 -080070
David Brown225abee2012-02-09 22:28:50 -080071 qcom,sps@f9980000 {
Yan He1466daa2011-11-30 17:25:38 -080072 compatible = "qcom,msm_sps";
David Brown225abee2012-02-09 22:28:50 -080073 reg = <0xf9984000 0x15000>,
74 <0xf9999000 0xb000>;
Michael Bohanc7224532012-01-06 16:02:52 -080075 interrupts = <0 94 0>;
Yan He1466daa2011-11-30 17:25:38 -080076
77 qcom,bam-dma-res-pipes = <6>;
78 };
79
Harini Jayaraman5f98dbb2011-12-20 13:38:19 -070080 spi@f9924000 {
81 compatible = "qcom,spi-qup-v2";
82 reg = <0xf9924000 0x1000>;
83 interrupts = <96>;
84 spi-max-frequency = <24000000>;
85 };
Kenneth Heitkef3c829c2012-01-13 17:02:43 -070086
87 qcom,spmi@fc4c0000 {
88 cell-index = <0>;
89 compatible = "qcom,spmi-pmic-arb";
90 reg = <0xfc4cf000 0x1000>,
91 <0Xfc4cb000 0x1000>;
92 /* 190,ee0_krait_hlos_spmi_periph_irq */
93 /* 187,channel_0_krait_hlos_trans_done_irq */
94 interrupts = <0 190 0 0 187 0>;
95 qcom,pmic-arb-ee = <0>;
96 qcom,pmic-arb-channel = <0>;
Gilad Avidova11c0b52012-02-15 15:30:49 -070097 qcom,pmic-arb-ppid-map = <0x13000000>, /* PM8941_LDO1 */
98 <0x13100001>, /* PM8941_LDO2 */
99 <0x13200002>, /* PM8941_LDO3 */
100 <0x13300003>, /* PM8941_LDO4 */
101 <0x13400004>, /* PM8941_LDO5 */
102 <0x13500005>, /* PM8941_LDO6 */
103 <0x13600006>, /* PM8941_LDO7 */
104 <0x13700007>, /* PM8941_LDO8 */
105 <0x13800008>, /* PM8941_LDO9 */
106 <0x13900009>, /* PM8941_LDO10 */
107 <0x13a0000a>, /* PM8941_LDO11 */
108 <0x13b0000b>, /* PM8941_LDO12 */
109 <0x13c0000c>, /* PM8941_LDO13 */
110 <0x13d0000d>, /* PM8941_LDO14 */
111 <0x13e0000e>, /* PM8941_LDO15 */
112 <0x13f0000f>, /* PM8941_LDO16 */
113 <0x14000010>, /* PM8941_LDO17 */
114 <0x14100011>, /* PM8941_LDO18 */
115 <0x14200012>, /* PM8941_LDO19 */
116 <0x14300013>, /* PM8941_LDO20 */
117 <0x14400014>, /* PM8941_LDO21 */
118 <0x14500015>, /* PM8941_LDO22 */
119 <0x14600016>, /* PM8941_LDO23 */
120 <0x14700017>, /* PM8941_LDO24 */
121 <0x14800018>, /* PM8941_LDO25 */
122 <0x14900019>, /* PM8941_LDO26 */
123 <0x0c00001a>, /* PM8941_GPIO1 */
124 <0x0c10001b>, /* PM8941_GPIO2 */
125 <0x0c20001c>, /* PM8941_GPIO3 */
126 <0x0c30001d>, /* PM8941_GPIO4 */
127 <0x0c40001e>, /* PM8941_GPIO5 */
128 <0x0c50001f>, /* PM8941_GPIO6 */
129 <0x0c600020>, /* PM8941_GPIO7 */
130 <0x0c700021>, /* PM8941_GPIO8 */
131 <0x0c800022>, /* PM8941_GPIO9 */
132 <0x0c900023>, /* PM8941_GPIO10 */
133 <0x0ca00024>, /* PM8941_GPIO11 */
134 <0x0cb00025>, /* PM8941_GPIO12 */
135 <0x0cc00026>, /* PM8941_GPIO13 */
136 <0x0cd00027>, /* PM8941_GPIO14 */
137 <0x0ce00028>, /* PM8941_GPIO15 */
138 <0x0cf00029>, /* PM8941_GPIO16 */
139 <0x0d00002a>, /* PM8941_GPIO17 */
140 <0x0d10002b>, /* PM8941_GPIO18 */
141 <0x0d20002c>, /* PM8941_GPIO19 */
142 <0x0d30002d>, /* PM8941_GPIO20 */
143 <0x0d40002e>, /* PM8941_GPIO21 */
144 <0x0d50002f>, /* PM8941_GPIO22 */
145 <0x0d600030>, /* PM8941_GPIO23 */
146 <0x0d700031>, /* PM8941_GPIO24 */
147 <0x0d800032>, /* PM8941_GPIO25 */
148 <0x0d900033>, /* PM8941_GPIO26 */
149 <0x0da00034>, /* PM8941_GPIO27 */
150 <0x0db00035>, /* PM8941_GPIO28 */
151 <0x0dc00036>, /* PM8941_GPIO29 */
152 <0x0dd00037>, /* PM8941_GPIO30 */
153 <0x0de00038>, /* PM8941_GPIO31 */
154 <0x0df00039>, /* PM8941_GPIO32 */
155 <0x0e00003a>, /* PM8941_GPIO33 */
156 <0x0e10003b>, /* PM8941_GPIO34 */
157 <0x0e20003c>, /* PM8941_GPIO35 */
158 <0x0e30003d>, /* PM8941_GPIO36 */
159 <0x0280003e>, /* COINCELL */
160 <0x0100003f>, /* SMBC_OVP */
161 <0x01100040>, /* SMBC_CHG */
162 <0x01200041>, /* SMBC_BIF */
163 <0x00500042>, /* INTERRUPT */
164 <0x00100043>, /* PM8941_0 */
165 <0x20100044>, /* PM8841_0 */
166 <0x10100045>, /* PM8941_1 */
167 <0x30100046>, /* PM8841_1 */
168 <0x00800047>, /* PON0 */
169 <0x20800048>, /* PON1 */
170 <0x11000049>, /* PM8941_SMPS1 */
171 <0x1110004a>, /* PM8941_SMPS2 */
172 <0x1120004b>, /* PM8941_SMPS3 */
173 <0x3100004c>, /* PM8841_SMPS1 */
174 <0x3110004d>, /* PM8841_SMPS2 */
175 <0x3120004e>, /* PM8841_SMPS3 */
176 <0x3130004f>, /* PM8841_SMPS4 */
177 <0x31400050>, /* PM8841_SMPS5 */
178 <0x31500051>, /* PM8841_SMPS6 */
179 <0x31600052>, /* PM8841_SMPS7 */
180 <0x31700053>, /* PM8841_SMPS8 */
181 <0x05000054>, /* SHARED_XO */
182 <0x05100055>, /* BB_CLK1 */
183 <0x05200056>, /* BB_CLK2 */
184 <0x05900057>, /* SLEEP_CLK */
185 <0x07000058>, /* PBS_CORE */
186 <0x07100059>, /* PBS_CLIENT1 */
187 <0x0720005a>; /* PBS_CLIENT2 */
Kenneth Heitkef3c829c2012-01-13 17:02:43 -0700188 };
Sathish Ambley4df614c2011-10-07 16:30:46 -0700189};