blob: 718cfb194d5adf41df6335bbeecfe96a2104a545 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/gpio.h>
20#include <asm/clkdev.h>
21#include <linux/msm_kgsl.h>
22#include <linux/android_pmem.h>
23#include <mach/irqs-8960.h>
Mayank Rana9f51f582011-08-04 18:35:59 +053024#include <mach/dma.h>
25#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026#include <mach/board.h>
27#include <mach/msm_iomap.h>
28#include <mach/msm_hsusb.h>
29#include <mach/msm_sps.h>
30#include <mach/rpm.h>
31#include <mach/msm_bus_board.h>
32#include <mach/msm_memtypes.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070033#include <mach/msm_smd.h>
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -070034#include <sound/msm-dai-q6.h>
35#include <sound/apr_audio.h>
Joel Nidera1261942011-09-12 16:30:09 +030036#include <mach/msm_tsif.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037#include "clock.h"
38#include "devices.h"
39#include "devices-msm8x60.h"
40#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070041#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060042#include "rpm_log.h"
Praveen Chidambaram7a712232011-10-28 13:39:45 -060043#include "rpm_stats.h"
Stephen Boydeb819882011-08-29 14:46:30 -070044#include "pil-q6v4.h"
45#include "scm-pas.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046
47#ifdef CONFIG_MSM_MPM
48#include "mpm.h"
49#endif
50#ifdef CONFIG_MSM_DSPS
51#include <mach/msm_dsps.h>
52#endif
53
54
55/* Address of GSBI blocks */
56#define MSM_GSBI1_PHYS 0x16000000
57#define MSM_GSBI2_PHYS 0x16100000
58#define MSM_GSBI3_PHYS 0x16200000
59#define MSM_GSBI4_PHYS 0x16300000
60#define MSM_GSBI5_PHYS 0x16400000
61#define MSM_GSBI6_PHYS 0x16500000
62#define MSM_GSBI7_PHYS 0x16600000
63#define MSM_GSBI8_PHYS 0x1A000000
64#define MSM_GSBI9_PHYS 0x1A100000
65#define MSM_GSBI10_PHYS 0x1A200000
66#define MSM_GSBI11_PHYS 0x12440000
67#define MSM_GSBI12_PHYS 0x12480000
68
69#define MSM_UART2DM_PHYS (MSM_GSBI2_PHYS + 0x40000)
70#define MSM_UART5DM_PHYS (MSM_GSBI5_PHYS + 0x40000)
Mayank Rana9f51f582011-08-04 18:35:59 +053071#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070072
73/* GSBI QUP devices */
74#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x80000)
75#define MSM_GSBI2_QUP_PHYS (MSM_GSBI2_PHYS + 0x80000)
76#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
77#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
78#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
79#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
80#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
81#define MSM_GSBI8_QUP_PHYS (MSM_GSBI8_PHYS + 0x80000)
82#define MSM_GSBI9_QUP_PHYS (MSM_GSBI9_PHYS + 0x80000)
83#define MSM_GSBI10_QUP_PHYS (MSM_GSBI10_PHYS + 0x80000)
84#define MSM_GSBI11_QUP_PHYS (MSM_GSBI11_PHYS + 0x20000)
85#define MSM_GSBI12_QUP_PHYS (MSM_GSBI12_PHYS + 0x20000)
86#define MSM_QUP_SIZE SZ_4K
87
88#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
89#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
90#define MSM_PMIC_SSBI_SIZE SZ_4K
91
Stepan Moskovchenkobe5b45a2011-10-17 19:33:34 -070092#define MSM8960_HSUSB_PHYS 0x12500000
93#define MSM8960_HSUSB_SIZE SZ_4K
94
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095static struct resource resources_otg[] = {
96 {
97 .start = MSM8960_HSUSB_PHYS,
98 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
99 .flags = IORESOURCE_MEM,
100 },
101 {
102 .start = USB1_HS_IRQ,
103 .end = USB1_HS_IRQ,
104 .flags = IORESOURCE_IRQ,
105 },
106};
107
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700108struct platform_device msm8960_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109 .name = "msm_otg",
110 .id = -1,
111 .num_resources = ARRAY_SIZE(resources_otg),
112 .resource = resources_otg,
113 .dev = {
114 .coherent_dma_mask = 0xffffffff,
115 },
116};
117
118static struct resource resources_hsusb[] = {
119 {
120 .start = MSM8960_HSUSB_PHYS,
121 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE,
122 .flags = IORESOURCE_MEM,
123 },
124 {
125 .start = USB1_HS_IRQ,
126 .end = USB1_HS_IRQ,
127 .flags = IORESOURCE_IRQ,
128 },
129};
130
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700131struct platform_device msm8960_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700132 .name = "msm_hsusb",
133 .id = -1,
134 .num_resources = ARRAY_SIZE(resources_hsusb),
135 .resource = resources_hsusb,
136 .dev = {
137 .coherent_dma_mask = 0xffffffff,
138 },
139};
140
141static struct resource resources_hsusb_host[] = {
142 {
143 .start = MSM8960_HSUSB_PHYS,
144 .end = MSM8960_HSUSB_PHYS + MSM8960_HSUSB_SIZE - 1,
145 .flags = IORESOURCE_MEM,
146 },
147 {
148 .start = USB1_HS_IRQ,
149 .end = USB1_HS_IRQ,
150 .flags = IORESOURCE_IRQ,
151 },
152};
153
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530154static u64 dma_mask = DMA_BIT_MASK(32);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700155struct platform_device msm_device_hsusb_host = {
156 .name = "msm_hsusb_host",
157 .id = -1,
158 .num_resources = ARRAY_SIZE(resources_hsusb_host),
159 .resource = resources_hsusb_host,
160 .dev = {
161 .dma_mask = &dma_mask,
162 .coherent_dma_mask = 0xffffffff,
163 },
164};
165
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530166static struct resource resources_hsic_host[] = {
167 {
Stepan Moskovchenko8e06ae62011-10-17 18:01:29 -0700168 .start = 0x12520000,
169 .end = 0x12520000 + SZ_4K - 1,
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530170 .flags = IORESOURCE_MEM,
171 },
172 {
173 .start = USB_HSIC_IRQ,
174 .end = USB_HSIC_IRQ,
175 .flags = IORESOURCE_IRQ,
176 },
Vamsi Krishna34f01582011-12-14 19:54:42 -0800177 {
178 .start = MSM_GPIO_TO_INT(69),
179 .end = MSM_GPIO_TO_INT(69),
180 .name = "peripheral_status_irq",
181 .flags = IORESOURCE_IRQ,
182 },
Vijayavardhan Vennapusaeb566482011-09-18 07:48:37 +0530183};
184
185struct platform_device msm_device_hsic_host = {
186 .name = "msm_hsic_host",
187 .id = -1,
188 .num_resources = ARRAY_SIZE(resources_hsic_host),
189 .resource = resources_hsic_host,
190 .dev = {
191 .dma_mask = &dma_mask,
192 .coherent_dma_mask = DMA_BIT_MASK(32),
193 },
194};
195
Mona Hossain11c03ac2011-10-26 12:42:10 -0700196#define SHARED_IMEM_TZ_BASE 0x2a03f720
197static struct resource tzlog_resources[] = {
198 {
199 .start = SHARED_IMEM_TZ_BASE,
200 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
201 .flags = IORESOURCE_MEM,
202 },
203};
204
205struct platform_device msm_device_tz_log = {
206 .name = "tz_log",
207 .id = 0,
208 .num_resources = ARRAY_SIZE(tzlog_resources),
209 .resource = tzlog_resources,
210};
211
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700212static struct resource resources_uart_gsbi2[] = {
213 {
214 .start = MSM8960_GSBI2_UARTDM_IRQ,
215 .end = MSM8960_GSBI2_UARTDM_IRQ,
216 .flags = IORESOURCE_IRQ,
217 },
218 {
219 .start = MSM_UART2DM_PHYS,
220 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
221 .name = "uartdm_resource",
222 .flags = IORESOURCE_MEM,
223 },
224 {
225 .start = MSM_GSBI2_PHYS,
226 .end = MSM_GSBI2_PHYS + PAGE_SIZE - 1,
227 .name = "gsbi_resource",
228 .flags = IORESOURCE_MEM,
229 },
230};
231
232struct platform_device msm8960_device_uart_gsbi2 = {
233 .name = "msm_serial_hsl",
234 .id = 0,
235 .num_resources = ARRAY_SIZE(resources_uart_gsbi2),
236 .resource = resources_uart_gsbi2,
237};
Mayank Rana9f51f582011-08-04 18:35:59 +0530238/* GSBI 6 used into UARTDM Mode */
239static struct resource msm_uart_dm6_resources[] = {
240 {
241 .start = MSM_UART6DM_PHYS,
242 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
243 .name = "uartdm_resource",
244 .flags = IORESOURCE_MEM,
245 },
246 {
247 .start = GSBI6_UARTDM_IRQ,
248 .end = GSBI6_UARTDM_IRQ,
249 .flags = IORESOURCE_IRQ,
250 },
251 {
252 .start = MSM_GSBI6_PHYS,
253 .end = MSM_GSBI6_PHYS + 4 - 1,
254 .name = "gsbi_resource",
255 .flags = IORESOURCE_MEM,
256 },
257 {
258 .start = DMOV_HSUART_GSBI6_TX_CHAN,
259 .end = DMOV_HSUART_GSBI6_RX_CHAN,
260 .name = "uartdm_channels",
261 .flags = IORESOURCE_DMA,
262 },
263 {
264 .start = DMOV_HSUART_GSBI6_TX_CRCI,
265 .end = DMOV_HSUART_GSBI6_RX_CRCI,
266 .name = "uartdm_crci",
267 .flags = IORESOURCE_DMA,
268 },
269};
270static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
271struct platform_device msm_device_uart_dm6 = {
272 .name = "msm_serial_hs",
273 .id = 0,
274 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
275 .resource = msm_uart_dm6_resources,
276 .dev = {
277 .dma_mask = &msm_uart_dm6_dma_mask,
278 .coherent_dma_mask = DMA_BIT_MASK(32),
279 },
280};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700281
282static struct resource resources_uart_gsbi5[] = {
283 {
284 .start = GSBI5_UARTDM_IRQ,
285 .end = GSBI5_UARTDM_IRQ,
286 .flags = IORESOURCE_IRQ,
287 },
288 {
289 .start = MSM_UART5DM_PHYS,
290 .end = MSM_UART5DM_PHYS + PAGE_SIZE - 1,
291 .name = "uartdm_resource",
292 .flags = IORESOURCE_MEM,
293 },
294 {
295 .start = MSM_GSBI5_PHYS,
296 .end = MSM_GSBI5_PHYS + PAGE_SIZE - 1,
297 .name = "gsbi_resource",
298 .flags = IORESOURCE_MEM,
299 },
300};
301
302struct platform_device msm8960_device_uart_gsbi5 = {
303 .name = "msm_serial_hsl",
304 .id = 0,
305 .num_resources = ARRAY_SIZE(resources_uart_gsbi5),
306 .resource = resources_uart_gsbi5,
307};
308/* MSM Video core device */
309#ifdef CONFIG_MSM_BUS_SCALING
310static struct msm_bus_vectors vidc_init_vectors[] = {
311 {
312 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
313 .dst = MSM_BUS_SLAVE_EBI_CH0,
314 .ab = 0,
315 .ib = 0,
316 },
317 {
318 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
319 .dst = MSM_BUS_SLAVE_EBI_CH0,
320 .ab = 0,
321 .ib = 0,
322 },
323 {
324 .src = MSM_BUS_MASTER_AMPSS_M0,
325 .dst = MSM_BUS_SLAVE_EBI_CH0,
326 .ab = 0,
327 .ib = 0,
328 },
329 {
330 .src = MSM_BUS_MASTER_AMPSS_M0,
331 .dst = MSM_BUS_SLAVE_EBI_CH0,
332 .ab = 0,
333 .ib = 0,
334 },
335};
336static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
337 {
338 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
339 .dst = MSM_BUS_SLAVE_EBI_CH0,
340 .ab = 54525952,
341 .ib = 436207616,
342 },
343 {
344 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
345 .dst = MSM_BUS_SLAVE_EBI_CH0,
346 .ab = 72351744,
347 .ib = 289406976,
348 },
349 {
350 .src = MSM_BUS_MASTER_AMPSS_M0,
351 .dst = MSM_BUS_SLAVE_EBI_CH0,
352 .ab = 500000,
353 .ib = 1000000,
354 },
355 {
356 .src = MSM_BUS_MASTER_AMPSS_M0,
357 .dst = MSM_BUS_SLAVE_EBI_CH0,
358 .ab = 500000,
359 .ib = 1000000,
360 },
361};
362static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
363 {
364 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
365 .dst = MSM_BUS_SLAVE_EBI_CH0,
366 .ab = 40894464,
367 .ib = 327155712,
368 },
369 {
370 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
371 .dst = MSM_BUS_SLAVE_EBI_CH0,
372 .ab = 48234496,
373 .ib = 192937984,
374 },
375 {
376 .src = MSM_BUS_MASTER_AMPSS_M0,
377 .dst = MSM_BUS_SLAVE_EBI_CH0,
378 .ab = 500000,
379 .ib = 2000000,
380 },
381 {
382 .src = MSM_BUS_MASTER_AMPSS_M0,
383 .dst = MSM_BUS_SLAVE_EBI_CH0,
384 .ab = 500000,
385 .ib = 2000000,
386 },
387};
388static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
389 {
390 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
391 .dst = MSM_BUS_SLAVE_EBI_CH0,
392 .ab = 163577856,
393 .ib = 1308622848,
394 },
395 {
396 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
397 .dst = MSM_BUS_SLAVE_EBI_CH0,
398 .ab = 219152384,
399 .ib = 876609536,
400 },
401 {
402 .src = MSM_BUS_MASTER_AMPSS_M0,
403 .dst = MSM_BUS_SLAVE_EBI_CH0,
404 .ab = 1750000,
405 .ib = 3500000,
406 },
407 {
408 .src = MSM_BUS_MASTER_AMPSS_M0,
409 .dst = MSM_BUS_SLAVE_EBI_CH0,
410 .ab = 1750000,
411 .ib = 3500000,
412 },
413};
414static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
415 {
416 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
417 .dst = MSM_BUS_SLAVE_EBI_CH0,
418 .ab = 121634816,
419 .ib = 973078528,
420 },
421 {
422 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
423 .dst = MSM_BUS_SLAVE_EBI_CH0,
424 .ab = 155189248,
425 .ib = 620756992,
426 },
427 {
428 .src = MSM_BUS_MASTER_AMPSS_M0,
429 .dst = MSM_BUS_SLAVE_EBI_CH0,
430 .ab = 1750000,
431 .ib = 7000000,
432 },
433 {
434 .src = MSM_BUS_MASTER_AMPSS_M0,
435 .dst = MSM_BUS_SLAVE_EBI_CH0,
436 .ab = 1750000,
437 .ib = 7000000,
438 },
439};
440static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
441 {
442 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
443 .dst = MSM_BUS_SLAVE_EBI_CH0,
444 .ab = 372244480,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700445 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700446 },
447 {
448 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
449 .dst = MSM_BUS_SLAVE_EBI_CH0,
450 .ab = 501219328,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700451 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700452 },
453 {
454 .src = MSM_BUS_MASTER_AMPSS_M0,
455 .dst = MSM_BUS_SLAVE_EBI_CH0,
456 .ab = 2500000,
457 .ib = 5000000,
458 },
459 {
460 .src = MSM_BUS_MASTER_AMPSS_M0,
461 .dst = MSM_BUS_SLAVE_EBI_CH0,
462 .ab = 2500000,
463 .ib = 5000000,
464 },
465};
466static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
467 {
468 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
469 .dst = MSM_BUS_SLAVE_EBI_CH0,
470 .ab = 222298112,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700471 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700472 },
473 {
474 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
475 .dst = MSM_BUS_SLAVE_EBI_CH0,
476 .ab = 330301440,
Gopikrishnaiah Anandan3e6bdda2011-11-04 16:05:04 -0700477 .ib = 2560000000U,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478 },
479 {
480 .src = MSM_BUS_MASTER_AMPSS_M0,
481 .dst = MSM_BUS_SLAVE_EBI_CH0,
482 .ab = 2500000,
483 .ib = 700000000,
484 },
485 {
486 .src = MSM_BUS_MASTER_AMPSS_M0,
487 .dst = MSM_BUS_SLAVE_EBI_CH0,
488 .ab = 2500000,
489 .ib = 10000000,
490 },
491};
492
493static struct msm_bus_paths vidc_bus_client_config[] = {
494 {
495 ARRAY_SIZE(vidc_init_vectors),
496 vidc_init_vectors,
497 },
498 {
499 ARRAY_SIZE(vidc_venc_vga_vectors),
500 vidc_venc_vga_vectors,
501 },
502 {
503 ARRAY_SIZE(vidc_vdec_vga_vectors),
504 vidc_vdec_vga_vectors,
505 },
506 {
507 ARRAY_SIZE(vidc_venc_720p_vectors),
508 vidc_venc_720p_vectors,
509 },
510 {
511 ARRAY_SIZE(vidc_vdec_720p_vectors),
512 vidc_vdec_720p_vectors,
513 },
514 {
515 ARRAY_SIZE(vidc_venc_1080p_vectors),
516 vidc_venc_1080p_vectors,
517 },
518 {
519 ARRAY_SIZE(vidc_vdec_1080p_vectors),
520 vidc_vdec_1080p_vectors,
521 },
522};
523
524static struct msm_bus_scale_pdata vidc_bus_client_data = {
525 vidc_bus_client_config,
526 ARRAY_SIZE(vidc_bus_client_config),
527 .name = "vidc",
528};
529#endif
530
Mona Hossain9c430e32011-07-27 11:04:47 -0700531#ifdef CONFIG_HW_RANDOM_MSM
532/* PRNG device */
533#define MSM_PRNG_PHYS 0x1A500000
534static struct resource rng_resources = {
535 .flags = IORESOURCE_MEM,
536 .start = MSM_PRNG_PHYS,
537 .end = MSM_PRNG_PHYS + SZ_512 - 1,
538};
539
540struct platform_device msm_device_rng = {
541 .name = "msm_rng",
542 .id = 0,
543 .num_resources = 1,
544 .resource = &rng_resources,
545};
546#endif
547
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548#define MSM_VIDC_BASE_PHYS 0x04400000
549#define MSM_VIDC_BASE_SIZE 0x00100000
550
551static struct resource msm_device_vidc_resources[] = {
552 {
553 .start = MSM_VIDC_BASE_PHYS,
554 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
555 .flags = IORESOURCE_MEM,
556 },
557 {
558 .start = VCODEC_IRQ,
559 .end = VCODEC_IRQ,
560 .flags = IORESOURCE_IRQ,
561 },
562};
563
564struct msm_vidc_platform_data vidc_platform_data = {
565#ifdef CONFIG_MSM_BUS_SCALING
566 .vidc_bus_client_pdata = &vidc_bus_client_data,
567#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -0700568#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Olav Hauganb5be7992011-11-18 14:29:02 -0800569 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700570 .enable_ion = 1,
571#else
Deepak Kotur12301a72011-11-09 18:30:29 -0800572 .memtype = MEMTYPE_EBI1,
Deepak Koturcb4f6722011-10-31 14:06:57 -0700573 .enable_ion = 0,
574#endif
Deepika Pepakayalabebc7622011-12-01 15:13:43 -0800575 .disable_dmx = 0,
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +0530576 .disable_fullhd = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700577};
578
579struct platform_device msm_device_vidc = {
580 .name = "msm_vidc",
581 .id = 0,
582 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
583 .resource = msm_device_vidc_resources,
584 .dev = {
585 .platform_data = &vidc_platform_data,
586 },
587};
588
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700589#define MSM_SDC1_BASE 0x12400000
590#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
591#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
592#define MSM_SDC2_BASE 0x12140000
593#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
594#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
595#define MSM_SDC2_BASE 0x12140000
596#define MSM_SDC3_BASE 0x12180000
597#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
598#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
599#define MSM_SDC4_BASE 0x121C0000
600#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
601#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
602#define MSM_SDC5_BASE 0x12200000
603#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
604#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
605
606static struct resource resources_sdc1[] = {
607 {
608 .name = "core_mem",
609 .flags = IORESOURCE_MEM,
610 .start = MSM_SDC1_BASE,
611 .end = MSM_SDC1_DML_BASE - 1,
612 },
613 {
614 .name = "core_irq",
615 .flags = IORESOURCE_IRQ,
616 .start = SDC1_IRQ_0,
617 .end = SDC1_IRQ_0
618 },
619#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
620 {
621 .name = "sdcc_dml_addr",
622 .start = MSM_SDC1_DML_BASE,
623 .end = MSM_SDC1_BAM_BASE - 1,
624 .flags = IORESOURCE_MEM,
625 },
626 {
627 .name = "sdcc_bam_addr",
628 .start = MSM_SDC1_BAM_BASE,
629 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
630 .flags = IORESOURCE_MEM,
631 },
632 {
633 .name = "sdcc_bam_irq",
634 .start = SDC1_BAM_IRQ,
635 .end = SDC1_BAM_IRQ,
636 .flags = IORESOURCE_IRQ,
637 },
638#endif
639};
640
641static struct resource resources_sdc2[] = {
642 {
643 .name = "core_mem",
644 .flags = IORESOURCE_MEM,
645 .start = MSM_SDC2_BASE,
646 .end = MSM_SDC2_DML_BASE - 1,
647 },
648 {
649 .name = "core_irq",
650 .flags = IORESOURCE_IRQ,
651 .start = SDC2_IRQ_0,
652 .end = SDC2_IRQ_0
653 },
654#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
655 {
656 .name = "sdcc_dml_addr",
657 .start = MSM_SDC2_DML_BASE,
658 .end = MSM_SDC2_BAM_BASE - 1,
659 .flags = IORESOURCE_MEM,
660 },
661 {
662 .name = "sdcc_bam_addr",
663 .start = MSM_SDC2_BAM_BASE,
664 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
665 .flags = IORESOURCE_MEM,
666 },
667 {
668 .name = "sdcc_bam_irq",
669 .start = SDC2_BAM_IRQ,
670 .end = SDC2_BAM_IRQ,
671 .flags = IORESOURCE_IRQ,
672 },
673#endif
674};
675
676static struct resource resources_sdc3[] = {
677 {
678 .name = "core_mem",
679 .flags = IORESOURCE_MEM,
680 .start = MSM_SDC3_BASE,
681 .end = MSM_SDC3_DML_BASE - 1,
682 },
683 {
684 .name = "core_irq",
685 .flags = IORESOURCE_IRQ,
686 .start = SDC3_IRQ_0,
687 .end = SDC3_IRQ_0
688 },
689#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
690 {
691 .name = "sdcc_dml_addr",
692 .start = MSM_SDC3_DML_BASE,
693 .end = MSM_SDC3_BAM_BASE - 1,
694 .flags = IORESOURCE_MEM,
695 },
696 {
697 .name = "sdcc_bam_addr",
698 .start = MSM_SDC3_BAM_BASE,
699 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
700 .flags = IORESOURCE_MEM,
701 },
702 {
703 .name = "sdcc_bam_irq",
704 .start = SDC3_BAM_IRQ,
705 .end = SDC3_BAM_IRQ,
706 .flags = IORESOURCE_IRQ,
707 },
708#endif
709};
710
711static struct resource resources_sdc4[] = {
712 {
713 .name = "core_mem",
714 .flags = IORESOURCE_MEM,
715 .start = MSM_SDC4_BASE,
716 .end = MSM_SDC4_DML_BASE - 1,
717 },
718 {
719 .name = "core_irq",
720 .flags = IORESOURCE_IRQ,
721 .start = SDC4_IRQ_0,
722 .end = SDC4_IRQ_0
723 },
724#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
725 {
726 .name = "sdcc_dml_addr",
727 .start = MSM_SDC4_DML_BASE,
728 .end = MSM_SDC4_BAM_BASE - 1,
729 .flags = IORESOURCE_MEM,
730 },
731 {
732 .name = "sdcc_bam_addr",
733 .start = MSM_SDC4_BAM_BASE,
734 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
735 .flags = IORESOURCE_MEM,
736 },
737 {
738 .name = "sdcc_bam_irq",
739 .start = SDC4_BAM_IRQ,
740 .end = SDC4_BAM_IRQ,
741 .flags = IORESOURCE_IRQ,
742 },
743#endif
744};
745
746static struct resource resources_sdc5[] = {
747 {
748 .name = "core_mem",
749 .flags = IORESOURCE_MEM,
750 .start = MSM_SDC5_BASE,
751 .end = MSM_SDC5_DML_BASE - 1,
752 },
753 {
754 .name = "core_irq",
755 .flags = IORESOURCE_IRQ,
756 .start = SDC5_IRQ_0,
757 .end = SDC5_IRQ_0
758 },
759#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
760 {
761 .name = "sdcc_dml_addr",
762 .start = MSM_SDC5_DML_BASE,
763 .end = MSM_SDC5_BAM_BASE - 1,
764 .flags = IORESOURCE_MEM,
765 },
766 {
767 .name = "sdcc_bam_addr",
768 .start = MSM_SDC5_BAM_BASE,
769 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
770 .flags = IORESOURCE_MEM,
771 },
772 {
773 .name = "sdcc_bam_irq",
774 .start = SDC5_BAM_IRQ,
775 .end = SDC5_BAM_IRQ,
776 .flags = IORESOURCE_IRQ,
777 },
778#endif
779};
780
781struct platform_device msm_device_sdc1 = {
782 .name = "msm_sdcc",
783 .id = 1,
784 .num_resources = ARRAY_SIZE(resources_sdc1),
785 .resource = resources_sdc1,
786 .dev = {
787 .coherent_dma_mask = 0xffffffff,
788 },
789};
790
791struct platform_device msm_device_sdc2 = {
792 .name = "msm_sdcc",
793 .id = 2,
794 .num_resources = ARRAY_SIZE(resources_sdc2),
795 .resource = resources_sdc2,
796 .dev = {
797 .coherent_dma_mask = 0xffffffff,
798 },
799};
800
801struct platform_device msm_device_sdc3 = {
802 .name = "msm_sdcc",
803 .id = 3,
804 .num_resources = ARRAY_SIZE(resources_sdc3),
805 .resource = resources_sdc3,
806 .dev = {
807 .coherent_dma_mask = 0xffffffff,
808 },
809};
810
811struct platform_device msm_device_sdc4 = {
812 .name = "msm_sdcc",
813 .id = 4,
814 .num_resources = ARRAY_SIZE(resources_sdc4),
815 .resource = resources_sdc4,
816 .dev = {
817 .coherent_dma_mask = 0xffffffff,
818 },
819};
820
821struct platform_device msm_device_sdc5 = {
822 .name = "msm_sdcc",
823 .id = 5,
824 .num_resources = ARRAY_SIZE(resources_sdc5),
825 .resource = resources_sdc5,
826 .dev = {
827 .coherent_dma_mask = 0xffffffff,
828 },
829};
830
Stephen Boydeb819882011-08-29 14:46:30 -0700831#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
832#define SFAB_LPASS_Q6_ACLK_CTL (MSM_CLK_CTL_BASE + 0x23A0)
833
834static struct resource msm_8960_q6_lpass_resources[] = {
835 {
836 .start = MSM_LPASS_QDSP6SS_PHYS,
837 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
838 .flags = IORESOURCE_MEM,
839 },
840};
841
842static struct pil_q6v4_pdata msm_8960_q6_lpass_data = {
843 .strap_tcm_base = 0x01460000,
844 .strap_ahb_upper = 0x00290000,
845 .strap_ahb_lower = 0x00000280,
846 .aclk_reg = SFAB_LPASS_Q6_ACLK_CTL,
847 .name = "q6",
848 .pas_id = PAS_Q6,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700849 .bus_port = MSM_BUS_MASTER_LPASS_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700850};
851
852struct platform_device msm_8960_q6_lpass = {
853 .name = "pil_qdsp6v4",
854 .id = 0,
855 .num_resources = ARRAY_SIZE(msm_8960_q6_lpass_resources),
856 .resource = msm_8960_q6_lpass_resources,
857 .dev.platform_data = &msm_8960_q6_lpass_data,
858};
859
860#define MSM_MSS_ENABLE_PHYS 0x08B00000
861#define MSM_FW_QDSP6SS_PHYS 0x08800000
862#define MSS_Q6FW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C6C)
863#define SFAB_MSS_Q6_FW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2044)
864
865static struct resource msm_8960_q6_mss_fw_resources[] = {
866 {
867 .start = MSM_FW_QDSP6SS_PHYS,
868 .end = MSM_FW_QDSP6SS_PHYS + SZ_256 - 1,
869 .flags = IORESOURCE_MEM,
870 },
871 {
872 .start = MSM_MSS_ENABLE_PHYS,
873 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
874 .flags = IORESOURCE_MEM,
875 },
876};
877
878static struct pil_q6v4_pdata msm_8960_q6_mss_fw_data = {
879 .strap_tcm_base = 0x00400000,
880 .strap_ahb_upper = 0x00090000,
881 .strap_ahb_lower = 0x00000080,
882 .aclk_reg = SFAB_MSS_Q6_FW_ACLK_CTL,
883 .jtag_clk_reg = MSS_Q6FW_JTAG_CLK_CTL,
884 .name = "modem_fw",
885 .depends = "q6",
886 .pas_id = PAS_MODEM_FW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700887 .bus_port = MSM_BUS_MASTER_MSS_FW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700888};
889
890struct platform_device msm_8960_q6_mss_fw = {
891 .name = "pil_qdsp6v4",
892 .id = 1,
893 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_fw_resources),
894 .resource = msm_8960_q6_mss_fw_resources,
895 .dev.platform_data = &msm_8960_q6_mss_fw_data,
896};
897
898#define MSM_SW_QDSP6SS_PHYS 0x08900000
899#define SFAB_MSS_Q6_SW_ACLK_CTL (MSM_CLK_CTL_BASE + 0x2040)
900#define MSS_Q6SW_JTAG_CLK_CTL (MSM_CLK_CTL_BASE + 0x2C68)
901
902static struct resource msm_8960_q6_mss_sw_resources[] = {
903 {
904 .start = MSM_SW_QDSP6SS_PHYS,
905 .end = MSM_SW_QDSP6SS_PHYS + SZ_256 - 1,
906 .flags = IORESOURCE_MEM,
907 },
908 {
909 .start = MSM_MSS_ENABLE_PHYS,
910 .end = MSM_MSS_ENABLE_PHYS + 4 - 1,
911 .flags = IORESOURCE_MEM,
912 },
913};
914
915static struct pil_q6v4_pdata msm_8960_q6_mss_sw_data = {
916 .strap_tcm_base = 0x00420000,
917 .strap_ahb_upper = 0x00090000,
918 .strap_ahb_lower = 0x00000080,
919 .aclk_reg = SFAB_MSS_Q6_SW_ACLK_CTL,
920 .jtag_clk_reg = MSS_Q6SW_JTAG_CLK_CTL,
921 .name = "modem",
922 .depends = "modem_fw",
923 .pas_id = PAS_MODEM_SW,
Matt Wagantall6e4aafb2011-09-09 17:53:54 -0700924 .bus_port = MSM_BUS_MASTER_MSS_SW_PROC,
Stephen Boydeb819882011-08-29 14:46:30 -0700925};
926
927struct platform_device msm_8960_q6_mss_sw = {
928 .name = "pil_qdsp6v4",
929 .id = 2,
930 .num_resources = ARRAY_SIZE(msm_8960_q6_mss_sw_resources),
931 .resource = msm_8960_q6_mss_sw_resources,
932 .dev.platform_data = &msm_8960_q6_mss_sw_data,
933};
934
Stephen Boyd322a9922011-09-20 01:05:54 -0700935static struct resource msm_8960_riva_resources[] = {
936 {
937 .start = 0x03204000,
938 .end = 0x03204000 + SZ_256 - 1,
939 .flags = IORESOURCE_MEM,
940 },
941};
942
943struct platform_device msm_8960_riva = {
944 .name = "pil_riva",
945 .id = -1,
946 .num_resources = ARRAY_SIZE(msm_8960_riva_resources),
947 .resource = msm_8960_riva_resources,
948};
949
Stephen Boydd89eebe2011-09-28 23:28:11 -0700950struct platform_device msm_pil_tzapps = {
951 .name = "pil_tzapps",
952 .id = -1,
953};
954
Eric Holmberg023d25c2012-03-01 12:27:55 -0700955static struct resource smd_resource[] = {
956 {
957 .name = "a9_m2a_0",
958 .start = INT_A9_M2A_0,
959 .flags = IORESOURCE_IRQ,
960 },
961 {
962 .name = "a9_m2a_5",
963 .start = INT_A9_M2A_5,
964 .flags = IORESOURCE_IRQ,
965 },
966 {
967 .name = "adsp_a11",
968 .start = INT_ADSP_A11,
969 .flags = IORESOURCE_IRQ,
970 },
971 {
972 .name = "adsp_a11_smsm",
973 .start = INT_ADSP_A11_SMSM,
974 .flags = IORESOURCE_IRQ,
975 },
976 {
977 .name = "dsps_a11",
978 .start = INT_DSPS_A11,
979 .flags = IORESOURCE_IRQ,
980 },
981 {
982 .name = "dsps_a11_smsm",
983 .start = INT_DSPS_A11_SMSM,
984 .flags = IORESOURCE_IRQ,
985 },
986 {
987 .name = "wcnss_a11",
988 .start = INT_WCNSS_A11,
989 .flags = IORESOURCE_IRQ,
990 },
991 {
992 .name = "wcnss_a11_smsm",
993 .start = INT_WCNSS_A11_SMSM,
994 .flags = IORESOURCE_IRQ,
995 },
996};
997
998static struct smd_subsystem_config smd_config_list[] = {
999 {
1000 .irq_config_id = SMD_MODEM,
1001 .subsys_name = "modem",
1002 .edge = SMD_APPS_MODEM,
1003
1004 .smd_int.irq_name = "a9_m2a_0",
1005 .smd_int.flags = IRQF_TRIGGER_RISING,
1006 .smd_int.irq_id = -1,
1007 .smd_int.device_name = "smd_dev",
1008 .smd_int.dev_id = 0,
1009 .smd_int.out_bit_pos = 1 << 3,
1010 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1011 .smd_int.out_offset = 0x8,
1012
1013 .smsm_int.irq_name = "a9_m2a_5",
1014 .smsm_int.flags = IRQF_TRIGGER_RISING,
1015 .smsm_int.irq_id = -1,
1016 .smsm_int.device_name = "smd_smsm",
1017 .smsm_int.dev_id = 0,
1018 .smsm_int.out_bit_pos = 1 << 4,
1019 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1020 .smsm_int.out_offset = 0x8,
1021 },
1022 {
1023 .irq_config_id = SMD_Q6,
1024 .subsys_name = "q6",
1025 .edge = SMD_APPS_QDSP,
1026
1027 .smd_int.irq_name = "adsp_a11",
1028 .smd_int.flags = IRQF_TRIGGER_RISING,
1029 .smd_int.irq_id = -1,
1030 .smd_int.device_name = "smd_dev",
1031 .smd_int.dev_id = 0,
1032 .smd_int.out_bit_pos = 1 << 15,
1033 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1034 .smd_int.out_offset = 0x8,
1035
1036 .smsm_int.irq_name = "adsp_a11_smsm",
1037 .smsm_int.flags = IRQF_TRIGGER_RISING,
1038 .smsm_int.irq_id = -1,
1039 .smsm_int.device_name = "smd_smsm",
1040 .smsm_int.dev_id = 0,
1041 .smsm_int.out_bit_pos = 1 << 14,
1042 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1043 .smsm_int.out_offset = 0x8,
1044 },
1045 {
1046 .irq_config_id = SMD_DSPS,
1047 .subsys_name = "dsps",
1048 .edge = SMD_APPS_DSPS,
1049
1050 .smd_int.irq_name = "dsps_a11",
1051 .smd_int.flags = IRQF_TRIGGER_RISING,
1052 .smd_int.irq_id = -1,
1053 .smd_int.device_name = "smd_dev",
1054 .smd_int.dev_id = 0,
1055 .smd_int.out_bit_pos = 1,
1056 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1057 .smd_int.out_offset = 0x4080,
1058
1059 .smsm_int.irq_name = "dsps_a11_smsm",
1060 .smsm_int.flags = IRQF_TRIGGER_RISING,
1061 .smsm_int.irq_id = -1,
1062 .smsm_int.device_name = "smd_smsm",
1063 .smsm_int.dev_id = 0,
1064 .smsm_int.out_bit_pos = 1,
1065 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1066 .smsm_int.out_offset = 0x4094,
1067 },
1068 {
1069 .irq_config_id = SMD_WCNSS,
1070 .subsys_name = "wcnss",
1071 .edge = SMD_APPS_WCNSS,
1072
1073 .smd_int.irq_name = "wcnss_a11",
1074 .smd_int.flags = IRQF_TRIGGER_RISING,
1075 .smd_int.irq_id = -1,
1076 .smd_int.device_name = "smd_dev",
1077 .smd_int.dev_id = 0,
1078 .smd_int.out_bit_pos = 1 << 25,
1079 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1080 .smd_int.out_offset = 0x8,
1081
1082 .smsm_int.irq_name = "wcnss_a11_smsm",
1083 .smsm_int.flags = IRQF_TRIGGER_RISING,
1084 .smsm_int.irq_id = -1,
1085 .smsm_int.device_name = "smd_smsm",
1086 .smsm_int.dev_id = 0,
1087 .smsm_int.out_bit_pos = 1 << 23,
1088 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1089 .smsm_int.out_offset = 0x8,
1090 },
1091};
1092
1093static struct smd_platform smd_platform_data = {
1094 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1095 .smd_ss_configs = smd_config_list,
1096};
1097
1098
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001099struct platform_device msm_device_smd = {
1100 .name = "msm_smd",
1101 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001102 .resource = smd_resource,
1103 .num_resources = ARRAY_SIZE(smd_resource),
1104 .dev = {
1105 .platform_data = &smd_platform_data,
1106 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001107};
1108
1109struct platform_device msm_device_bam_dmux = {
1110 .name = "BAM_RMNT",
1111 .id = -1,
1112};
1113
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001114static struct msm_watchdog_pdata msm_watchdog_pdata = {
1115 .pet_time = 10000,
1116 .bark_time = 11000,
1117 .has_secure = true,
1118};
1119
1120struct platform_device msm8960_device_watchdog = {
1121 .name = "msm_watchdog",
1122 .id = -1,
1123 .dev = {
1124 .platform_data = &msm_watchdog_pdata,
1125 },
1126};
1127
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001128static struct resource msm_dmov_resource[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001129 {
1130 .start = ADM_0_SCSS_1_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131 .flags = IORESOURCE_IRQ,
1132 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001133 {
1134 .start = 0x18320000,
1135 .end = 0x18320000 + SZ_1M - 1,
1136 .flags = IORESOURCE_MEM,
1137 },
1138};
1139
1140static struct msm_dmov_pdata msm_dmov_pdata = {
1141 .sd = 1,
1142 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001143};
1144
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -07001145struct platform_device msm8960_device_dmov = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001146 .name = "msm_dmov",
1147 .id = -1,
1148 .resource = msm_dmov_resource,
1149 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001150 .dev = {
1151 .platform_data = &msm_dmov_pdata,
1152 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153};
1154
1155static struct platform_device *msm_sdcc_devices[] __initdata = {
1156 &msm_device_sdc1,
1157 &msm_device_sdc2,
1158 &msm_device_sdc3,
1159 &msm_device_sdc4,
1160 &msm_device_sdc5,
1161};
1162
1163int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1164{
1165 struct platform_device *pdev;
1166
1167 if (controller < 1 || controller > 5)
1168 return -EINVAL;
1169
1170 pdev = msm_sdcc_devices[controller-1];
1171 pdev->dev.platform_data = plat;
1172 return platform_device_register(pdev);
1173}
1174
1175static struct resource resources_qup_i2c_gsbi4[] = {
1176 {
1177 .name = "gsbi_qup_i2c_addr",
1178 .start = MSM_GSBI4_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001179 .end = MSM_GSBI4_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001180 .flags = IORESOURCE_MEM,
1181 },
1182 {
1183 .name = "qup_phys_addr",
1184 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001185 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001186 .flags = IORESOURCE_MEM,
1187 },
1188 {
1189 .name = "qup_err_intr",
1190 .start = GSBI4_QUP_IRQ,
1191 .end = GSBI4_QUP_IRQ,
1192 .flags = IORESOURCE_IRQ,
1193 },
1194};
1195
1196struct platform_device msm8960_device_qup_i2c_gsbi4 = {
1197 .name = "qup_i2c",
1198 .id = 4,
1199 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
1200 .resource = resources_qup_i2c_gsbi4,
1201};
1202
1203static struct resource resources_qup_i2c_gsbi3[] = {
1204 {
1205 .name = "gsbi_qup_i2c_addr",
1206 .start = MSM_GSBI3_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001207 .end = MSM_GSBI3_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001208 .flags = IORESOURCE_MEM,
1209 },
1210 {
1211 .name = "qup_phys_addr",
1212 .start = MSM_GSBI3_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001213 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001214 .flags = IORESOURCE_MEM,
1215 },
1216 {
1217 .name = "qup_err_intr",
1218 .start = GSBI3_QUP_IRQ,
1219 .end = GSBI3_QUP_IRQ,
1220 .flags = IORESOURCE_IRQ,
1221 },
1222};
1223
1224struct platform_device msm8960_device_qup_i2c_gsbi3 = {
1225 .name = "qup_i2c",
1226 .id = 3,
1227 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
1228 .resource = resources_qup_i2c_gsbi3,
1229};
1230
1231static struct resource resources_qup_i2c_gsbi10[] = {
1232 {
1233 .name = "gsbi_qup_i2c_addr",
1234 .start = MSM_GSBI10_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001235 .end = MSM_GSBI10_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001236 .flags = IORESOURCE_MEM,
1237 },
1238 {
1239 .name = "qup_phys_addr",
1240 .start = MSM_GSBI10_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001241 .end = MSM_GSBI10_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001242 .flags = IORESOURCE_MEM,
1243 },
1244 {
1245 .name = "qup_err_intr",
1246 .start = GSBI10_QUP_IRQ,
1247 .end = GSBI10_QUP_IRQ,
1248 .flags = IORESOURCE_IRQ,
1249 },
1250};
1251
1252struct platform_device msm8960_device_qup_i2c_gsbi10 = {
1253 .name = "qup_i2c",
1254 .id = 10,
1255 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi10),
1256 .resource = resources_qup_i2c_gsbi10,
1257};
1258
1259static struct resource resources_qup_i2c_gsbi12[] = {
1260 {
1261 .name = "gsbi_qup_i2c_addr",
1262 .start = MSM_GSBI12_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001263 .end = MSM_GSBI12_PHYS + 4 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001264 .flags = IORESOURCE_MEM,
1265 },
1266 {
1267 .name = "qup_phys_addr",
1268 .start = MSM_GSBI12_QUP_PHYS,
Harini Jayaramand7614a72011-09-15 14:16:02 -06001269 .end = MSM_GSBI12_QUP_PHYS + MSM_QUP_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001270 .flags = IORESOURCE_MEM,
1271 },
1272 {
1273 .name = "qup_err_intr",
1274 .start = GSBI12_QUP_IRQ,
1275 .end = GSBI12_QUP_IRQ,
1276 .flags = IORESOURCE_IRQ,
1277 },
1278};
1279
1280struct platform_device msm8960_device_qup_i2c_gsbi12 = {
1281 .name = "qup_i2c",
1282 .id = 12,
1283 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi12),
1284 .resource = resources_qup_i2c_gsbi12,
1285};
1286
1287#ifdef CONFIG_MSM_CAMERA
Kevin Chanbb8ef862012-02-14 13:03:04 -08001288static struct resource msm_cam_gsbi4_i2c_mux_resources[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001289 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001290 .name = "i2c_mux_rw",
Nishant Pandit24153d82011-08-27 16:05:13 +05301291 .start = 0x008003E0,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001292 .end = 0x008003E0 + SZ_8 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301293 .flags = IORESOURCE_MEM,
1294 },
1295 {
Kevin Chanbb8ef862012-02-14 13:03:04 -08001296 .name = "i2c_mux_ctl",
Nishant Pandit24153d82011-08-27 16:05:13 +05301297 .start = 0x008020B8,
Kevin Chanbb8ef862012-02-14 13:03:04 -08001298 .end = 0x008020B8 + SZ_4 - 1,
Nishant Pandit24153d82011-08-27 16:05:13 +05301299 .flags = IORESOURCE_MEM,
1300 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001301};
1302
Kevin Chanbb8ef862012-02-14 13:03:04 -08001303struct platform_device msm8960_device_i2c_mux_gsbi4 = {
1304 .name = "msm_cam_i2c_mux",
1305 .id = 0,
1306 .resource = msm_cam_gsbi4_i2c_mux_resources,
1307 .num_resources = ARRAY_SIZE(msm_cam_gsbi4_i2c_mux_resources),
1308};
Kevin Chanf6216f22011-10-25 18:40:11 -07001309
1310static struct resource msm_csiphy0_resources[] = {
1311 {
1312 .name = "csiphy",
1313 .start = 0x04800C00,
1314 .end = 0x04800C00 + SZ_1K - 1,
1315 .flags = IORESOURCE_MEM,
1316 },
1317 {
1318 .name = "csiphy",
1319 .start = CSIPHY_4LN_IRQ,
1320 .end = CSIPHY_4LN_IRQ,
1321 .flags = IORESOURCE_IRQ,
1322 },
1323};
1324
1325static struct resource msm_csiphy1_resources[] = {
1326 {
1327 .name = "csiphy",
1328 .start = 0x04801000,
1329 .end = 0x04801000 + SZ_1K - 1,
1330 .flags = IORESOURCE_MEM,
1331 },
1332 {
1333 .name = "csiphy",
1334 .start = MSM8960_CSIPHY_2LN_IRQ,
1335 .end = MSM8960_CSIPHY_2LN_IRQ,
1336 .flags = IORESOURCE_IRQ,
1337 },
1338};
1339
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001340static struct resource msm_csiphy2_resources[] = {
1341 {
1342 .name = "csiphy",
1343 .start = 0x04801400,
1344 .end = 0x04801400 + SZ_1K - 1,
1345 .flags = IORESOURCE_MEM,
1346 },
1347 {
1348 .name = "csiphy",
1349 .start = MSM8960_CSIPHY_2_2LN_IRQ,
1350 .end = MSM8960_CSIPHY_2_2LN_IRQ,
1351 .flags = IORESOURCE_IRQ,
1352 },
1353};
1354
Kevin Chanf6216f22011-10-25 18:40:11 -07001355struct platform_device msm8960_device_csiphy0 = {
1356 .name = "msm_csiphy",
1357 .id = 0,
1358 .resource = msm_csiphy0_resources,
1359 .num_resources = ARRAY_SIZE(msm_csiphy0_resources),
1360};
1361
1362struct platform_device msm8960_device_csiphy1 = {
1363 .name = "msm_csiphy",
1364 .id = 1,
1365 .resource = msm_csiphy1_resources,
1366 .num_resources = ARRAY_SIZE(msm_csiphy1_resources),
1367};
Kevin Chanc8b52e82011-10-25 23:20:21 -07001368
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001369struct platform_device msm8960_device_csiphy2 = {
1370 .name = "msm_csiphy",
1371 .id = 2,
1372 .resource = msm_csiphy2_resources,
1373 .num_resources = ARRAY_SIZE(msm_csiphy2_resources),
1374};
1375
Kevin Chanc8b52e82011-10-25 23:20:21 -07001376static struct resource msm_csid0_resources[] = {
1377 {
1378 .name = "csid",
1379 .start = 0x04800000,
1380 .end = 0x04800000 + SZ_1K - 1,
1381 .flags = IORESOURCE_MEM,
1382 },
1383 {
1384 .name = "csid",
1385 .start = CSI_0_IRQ,
1386 .end = CSI_0_IRQ,
1387 .flags = IORESOURCE_IRQ,
1388 },
1389};
1390
1391static struct resource msm_csid1_resources[] = {
1392 {
1393 .name = "csid",
1394 .start = 0x04800400,
1395 .end = 0x04800400 + SZ_1K - 1,
1396 .flags = IORESOURCE_MEM,
1397 },
1398 {
1399 .name = "csid",
1400 .start = CSI_1_IRQ,
1401 .end = CSI_1_IRQ,
1402 .flags = IORESOURCE_IRQ,
1403 },
1404};
1405
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001406static struct resource msm_csid2_resources[] = {
1407 {
1408 .name = "csid",
1409 .start = 0x04801800,
1410 .end = 0x04801800 + SZ_1K - 1,
1411 .flags = IORESOURCE_MEM,
1412 },
1413 {
1414 .name = "csid",
1415 .start = CSI_2_IRQ,
1416 .end = CSI_2_IRQ,
1417 .flags = IORESOURCE_IRQ,
1418 },
1419};
1420
Kevin Chanc8b52e82011-10-25 23:20:21 -07001421struct platform_device msm8960_device_csid0 = {
1422 .name = "msm_csid",
1423 .id = 0,
1424 .resource = msm_csid0_resources,
1425 .num_resources = ARRAY_SIZE(msm_csid0_resources),
1426};
1427
1428struct platform_device msm8960_device_csid1 = {
1429 .name = "msm_csid",
1430 .id = 1,
1431 .resource = msm_csid1_resources,
1432 .num_resources = ARRAY_SIZE(msm_csid1_resources),
1433};
Kevin Chane12c6672011-10-26 11:55:26 -07001434
Sreesudhan Ramakrish Ramkumarb1edcd02012-01-17 11:33:05 -08001435struct platform_device msm8960_device_csid2 = {
1436 .name = "msm_csid",
1437 .id = 2,
1438 .resource = msm_csid2_resources,
1439 .num_resources = ARRAY_SIZE(msm_csid2_resources),
1440};
1441
Kevin Chane12c6672011-10-26 11:55:26 -07001442struct resource msm_ispif_resources[] = {
1443 {
1444 .name = "ispif",
1445 .start = 0x04800800,
1446 .end = 0x04800800 + SZ_1K - 1,
1447 .flags = IORESOURCE_MEM,
1448 },
1449 {
1450 .name = "ispif",
1451 .start = ISPIF_IRQ,
1452 .end = ISPIF_IRQ,
1453 .flags = IORESOURCE_IRQ,
1454 },
1455};
1456
1457struct platform_device msm8960_device_ispif = {
1458 .name = "msm_ispif",
1459 .id = 0,
1460 .resource = msm_ispif_resources,
1461 .num_resources = ARRAY_SIZE(msm_ispif_resources),
1462};
Kevin Chan5827c552011-10-28 18:36:32 -07001463
1464static struct resource msm_vfe_resources[] = {
1465 {
1466 .name = "vfe32",
1467 .start = 0x04500000,
1468 .end = 0x04500000 + SZ_1M - 1,
1469 .flags = IORESOURCE_MEM,
1470 },
1471 {
1472 .name = "vfe32",
1473 .start = VFE_IRQ,
1474 .end = VFE_IRQ,
1475 .flags = IORESOURCE_IRQ,
1476 },
1477};
1478
1479struct platform_device msm8960_device_vfe = {
1480 .name = "msm_vfe",
1481 .id = 0,
1482 .resource = msm_vfe_resources,
1483 .num_resources = ARRAY_SIZE(msm_vfe_resources),
1484};
Kevin Chana0853122011-11-07 19:48:44 -08001485
1486static struct resource msm_vpe_resources[] = {
1487 {
1488 .name = "vpe",
1489 .start = 0x05300000,
1490 .end = 0x05300000 + SZ_1M - 1,
1491 .flags = IORESOURCE_MEM,
1492 },
1493 {
1494 .name = "vpe",
1495 .start = VPE_IRQ,
1496 .end = VPE_IRQ,
1497 .flags = IORESOURCE_IRQ,
1498 },
1499};
1500
1501struct platform_device msm8960_device_vpe = {
1502 .name = "msm_vpe",
1503 .id = 0,
1504 .resource = msm_vpe_resources,
1505 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1506};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001507#endif
1508
Joel Nidera1261942011-09-12 16:30:09 +03001509#define MSM_TSIF0_PHYS (0x18200000)
1510#define MSM_TSIF1_PHYS (0x18201000)
1511#define MSM_TSIF_SIZE (0x200)
1512
1513#define TSIF_0_CLK GPIO_CFG(75, 1, GPIO_CFG_INPUT, \
1514 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1515#define TSIF_0_EN GPIO_CFG(76, 1, GPIO_CFG_INPUT, \
1516 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1517#define TSIF_0_DATA GPIO_CFG(77, 1, GPIO_CFG_INPUT, \
1518 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1519#define TSIF_0_SYNC GPIO_CFG(82, 1, GPIO_CFG_INPUT, \
1520 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1521#define TSIF_1_CLK GPIO_CFG(79, 1, GPIO_CFG_INPUT, \
1522 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1523#define TSIF_1_EN GPIO_CFG(80, 1, GPIO_CFG_INPUT, \
1524 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1525#define TSIF_1_DATA GPIO_CFG(81, 1, GPIO_CFG_INPUT, \
1526 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1527#define TSIF_1_SYNC GPIO_CFG(78, 1, GPIO_CFG_INPUT, \
1528 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1529
1530static const struct msm_gpio tsif0_gpios[] = {
1531 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1532 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1533 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1534 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1535};
1536
1537static const struct msm_gpio tsif1_gpios[] = {
1538 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1539 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1540 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1541 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1542};
1543
1544struct msm_tsif_platform_data tsif1_platform_data = {
1545 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1546 .gpios = tsif1_gpios,
1547 .tsif_pclk = "tsif_pclk",
1548 .tsif_ref_clk = "tsif_ref_clk",
1549};
1550
1551struct resource tsif1_resources[] = {
1552 [0] = {
1553 .flags = IORESOURCE_IRQ,
1554 .start = TSIF2_IRQ,
1555 .end = TSIF2_IRQ,
1556 },
1557 [1] = {
1558 .flags = IORESOURCE_MEM,
1559 .start = MSM_TSIF1_PHYS,
1560 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1561 },
1562 [2] = {
1563 .flags = IORESOURCE_DMA,
1564 .start = DMOV_TSIF_CHAN,
1565 .end = DMOV_TSIF_CRCI,
1566 },
1567};
1568
1569struct msm_tsif_platform_data tsif0_platform_data = {
1570 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1571 .gpios = tsif0_gpios,
1572 .tsif_pclk = "tsif_pclk",
1573 .tsif_ref_clk = "tsif_ref_clk",
1574};
1575struct resource tsif0_resources[] = {
1576 [0] = {
1577 .flags = IORESOURCE_IRQ,
1578 .start = TSIF1_IRQ,
1579 .end = TSIF1_IRQ,
1580 },
1581 [1] = {
1582 .flags = IORESOURCE_MEM,
1583 .start = MSM_TSIF0_PHYS,
1584 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1585 },
1586 [2] = {
1587 .flags = IORESOURCE_DMA,
1588 .start = DMOV_TSIF_CHAN,
1589 .end = DMOV_TSIF_CRCI,
1590 },
1591};
1592
1593struct platform_device msm_device_tsif[2] = {
1594 {
1595 .name = "msm_tsif",
1596 .id = 0,
1597 .num_resources = ARRAY_SIZE(tsif0_resources),
1598 .resource = tsif0_resources,
1599 .dev = {
1600 .platform_data = &tsif0_platform_data
1601 },
1602 },
1603 {
1604 .name = "msm_tsif",
1605 .id = 1,
1606 .num_resources = ARRAY_SIZE(tsif1_resources),
1607 .resource = tsif1_resources,
1608 .dev = {
1609 .platform_data = &tsif1_platform_data
1610 },
1611 }
1612};
1613
Jay Chokshi33c044a2011-12-07 13:05:40 -08001614static struct resource resources_ssbi_pmic[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001615 {
1616 .start = MSM_PMIC1_SSBI_CMD_PHYS,
1617 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
1618 .flags = IORESOURCE_MEM,
1619 },
1620};
1621
Jay Chokshi33c044a2011-12-07 13:05:40 -08001622struct platform_device msm8960_device_ssbi_pmic = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623 .name = "msm_ssbi",
1624 .id = 0,
Jay Chokshi33c044a2011-12-07 13:05:40 -08001625 .resource = resources_ssbi_pmic,
1626 .num_resources = ARRAY_SIZE(resources_ssbi_pmic),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627};
1628
1629static struct resource resources_qup_spi_gsbi1[] = {
1630 {
1631 .name = "spi_base",
1632 .start = MSM_GSBI1_QUP_PHYS,
1633 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
1634 .flags = IORESOURCE_MEM,
1635 },
1636 {
1637 .name = "gsbi_base",
1638 .start = MSM_GSBI1_PHYS,
1639 .end = MSM_GSBI1_PHYS + 4 - 1,
1640 .flags = IORESOURCE_MEM,
1641 },
1642 {
1643 .name = "spi_irq_in",
1644 .start = MSM8960_GSBI1_QUP_IRQ,
1645 .end = MSM8960_GSBI1_QUP_IRQ,
1646 .flags = IORESOURCE_IRQ,
1647 },
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001648 {
1649 .name = "spi_clk",
1650 .start = 9,
1651 .end = 9,
1652 .flags = IORESOURCE_IO,
1653 },
1654 {
Harini Jayaramanaac8e342011-08-09 19:25:23 -06001655 .name = "spi_miso",
1656 .start = 7,
1657 .end = 7,
1658 .flags = IORESOURCE_IO,
1659 },
1660 {
1661 .name = "spi_mosi",
1662 .start = 6,
1663 .end = 6,
1664 .flags = IORESOURCE_IO,
1665 },
Harini Jayaraman8392e432011-11-29 18:26:17 -07001666 {
1667 .name = "spi_cs",
1668 .start = 8,
1669 .end = 8,
1670 .flags = IORESOURCE_IO,
1671 },
1672 {
1673 .name = "spi_cs1",
1674 .start = 14,
1675 .end = 14,
1676 .flags = IORESOURCE_IO,
1677 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001678};
1679
1680struct platform_device msm8960_device_qup_spi_gsbi1 = {
1681 .name = "spi_qsd",
1682 .id = 0,
1683 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi1),
1684 .resource = resources_qup_spi_gsbi1,
1685};
1686
1687struct platform_device msm_pcm = {
1688 .name = "msm-pcm-dsp",
1689 .id = -1,
1690};
1691
Kiran Kandi5e809b02012-01-31 00:24:33 -08001692struct platform_device msm_multi_ch_pcm = {
1693 .name = "msm-multi-ch-pcm-dsp",
1694 .id = -1,
1695};
1696
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001697struct platform_device msm_pcm_routing = {
1698 .name = "msm-pcm-routing",
1699 .id = -1,
1700};
1701
1702struct platform_device msm_cpudai0 = {
1703 .name = "msm-dai-q6",
1704 .id = 0x4000,
1705};
1706
1707struct platform_device msm_cpudai1 = {
1708 .name = "msm-dai-q6",
1709 .id = 0x4001,
1710};
1711
1712struct platform_device msm_cpudai_hdmi_rx = {
Kiran Kandi5e809b02012-01-31 00:24:33 -08001713 .name = "msm-dai-q6-hdmi",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001714 .id = 8,
1715};
1716
1717struct platform_device msm_cpudai_bt_rx = {
1718 .name = "msm-dai-q6",
1719 .id = 0x3000,
1720};
1721
1722struct platform_device msm_cpudai_bt_tx = {
1723 .name = "msm-dai-q6",
1724 .id = 0x3001,
1725};
1726
1727struct platform_device msm_cpudai_fm_rx = {
1728 .name = "msm-dai-q6",
1729 .id = 0x3004,
1730};
1731
1732struct platform_device msm_cpudai_fm_tx = {
1733 .name = "msm-dai-q6",
1734 .id = 0x3005,
1735};
1736
Helen Zeng0705a5f2011-10-14 15:29:52 -07001737struct platform_device msm_cpudai_incall_music_rx = {
1738 .name = "msm-dai-q6",
1739 .id = 0x8005,
1740};
1741
Helen Zenge3d716a2011-10-14 16:32:16 -07001742struct platform_device msm_cpudai_incall_record_rx = {
1743 .name = "msm-dai-q6",
1744 .id = 0x8004,
1745};
1746
1747struct platform_device msm_cpudai_incall_record_tx = {
1748 .name = "msm-dai-q6",
1749 .id = 0x8003,
1750};
1751
Bhalchandra Gajare0e795c42011-08-15 18:10:30 -07001752/*
1753 * Machine specific data for AUX PCM Interface
1754 * which the driver will be unware of.
1755 */
1756struct msm_dai_auxpcm_pdata auxpcm_rx_pdata = {
1757 .clk = "pcm_clk",
1758 .mode = AFE_PCM_CFG_MODE_PCM,
1759 .sync = AFE_PCM_CFG_SYNC_INT,
1760 .frame = AFE_PCM_CFG_FRM_256BPF,
1761 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
1762 .slot = 0,
1763 .data = AFE_PCM_CFG_CDATAOE_MASTER,
1764 .pcm_clk_rate = 2048000,
1765};
1766
1767struct platform_device msm_cpudai_auxpcm_rx = {
1768 .name = "msm-dai-q6",
1769 .id = 2,
1770 .dev = {
1771 .platform_data = &auxpcm_rx_pdata,
1772 },
1773};
1774
1775struct platform_device msm_cpudai_auxpcm_tx = {
1776 .name = "msm-dai-q6",
1777 .id = 3,
1778};
1779
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001780struct platform_device msm_cpu_fe = {
1781 .name = "msm-dai-fe",
1782 .id = -1,
1783};
1784
1785struct platform_device msm_stub_codec = {
1786 .name = "msm-stub-codec",
1787 .id = 1,
1788};
1789
1790struct platform_device msm_voice = {
1791 .name = "msm-pcm-voice",
1792 .id = -1,
1793};
1794
1795struct platform_device msm_voip = {
1796 .name = "msm-voip-dsp",
1797 .id = -1,
1798};
1799
1800struct platform_device msm_lpa_pcm = {
1801 .name = "msm-pcm-lpa",
1802 .id = -1,
1803};
1804
Asish Bhattacharya96bb6f42011-11-01 20:36:09 +05301805struct platform_device msm_compr_dsp = {
1806 .name = "msm-compr-dsp",
1807 .id = -1,
1808};
1809
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001810struct platform_device msm_pcm_hostless = {
1811 .name = "msm-pcm-hostless",
1812 .id = -1,
1813};
1814
Laxminath Kasamcee1d602011-08-01 19:26:57 +05301815struct platform_device msm_cpudai_afe_01_rx = {
1816 .name = "msm-dai-q6",
1817 .id = 0xE0,
1818};
1819
1820struct platform_device msm_cpudai_afe_01_tx = {
1821 .name = "msm-dai-q6",
1822 .id = 0xF0,
1823};
1824
1825struct platform_device msm_cpudai_afe_02_rx = {
1826 .name = "msm-dai-q6",
1827 .id = 0xF1,
1828};
1829
1830struct platform_device msm_cpudai_afe_02_tx = {
1831 .name = "msm-dai-q6",
1832 .id = 0xE1,
1833};
1834
1835struct platform_device msm_pcm_afe = {
1836 .name = "msm-pcm-afe",
1837 .id = -1,
1838};
1839
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001840struct platform_device *msm_footswitch_devices[] = {
Ravishangar Kalyanamb31a0e42012-01-19 16:02:34 -08001841 FS_8X60(FS_MDP, "fs_mdp"),
Nagamalleswararao Ganjifd7454a2011-08-09 10:56:40 -07001842 FS_8X60(FS_ROT, "fs_rot"),
Shuzhen Wang4d28c092011-07-14 15:40:33 -07001843 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1844 FS_8X60(FS_VFE, "fs_vfe"),
1845 FS_8X60(FS_VPE, "fs_vpe"),
Lucille Sylvestera610fb12011-07-22 17:22:20 -06001846 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1847 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
1848 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
Gopikrishnaiah Anandan031eb942011-07-28 13:24:00 -07001849 FS_8X60(FS_VED, "fs_ved"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001850};
1851unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
1852
1853#ifdef CONFIG_MSM_ROTATOR
1854#define ROTATOR_HW_BASE 0x04E00000
1855static struct resource resources_msm_rotator[] = {
1856 {
1857 .start = ROTATOR_HW_BASE,
1858 .end = ROTATOR_HW_BASE + 0x100000 - 1,
1859 .flags = IORESOURCE_MEM,
1860 },
1861 {
1862 .start = ROT_IRQ,
1863 .end = ROT_IRQ,
1864 .flags = IORESOURCE_IRQ,
1865 },
1866};
1867
1868static struct msm_rot_clocks rotator_clocks[] = {
1869 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001870 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001871 .clk_type = ROTATOR_CORE_CLK,
Nagamalleswararao Ganji0bb107342011-10-10 20:55:32 -07001872 .clk_rate = 200 * 1000 * 1000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001873 },
1874 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001875 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876 .clk_type = ROTATOR_PCLK,
1877 .clk_rate = 0,
1878 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001879};
1880
1881static struct msm_rotator_platform_data rotator_pdata = {
1882 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1883 .hardware_version_number = 0x01020309,
1884 .rotator_clks = rotator_clocks,
1885 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001886#ifdef CONFIG_MSM_BUS_SCALING
1887 .bus_scale_table = &rotator_bus_scale_pdata,
1888#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001889};
1890
1891struct platform_device msm_rotator_device = {
1892 .name = "msm_rotator",
1893 .id = 0,
1894 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1895 .resource = resources_msm_rotator,
1896 .dev = {
1897 .platform_data = &rotator_pdata,
1898 },
1899};
1900#endif
1901
1902#define MIPI_DSI_HW_BASE 0x04700000
1903#define MDP_HW_BASE 0x05100000
1904
1905static struct resource msm_mipi_dsi1_resources[] = {
1906 {
1907 .name = "mipi_dsi",
1908 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001909 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001910 .flags = IORESOURCE_MEM,
1911 },
1912 {
1913 .start = DSI1_IRQ,
1914 .end = DSI1_IRQ,
1915 .flags = IORESOURCE_IRQ,
1916 },
1917};
1918
1919struct platform_device msm_mipi_dsi1_device = {
1920 .name = "mipi_dsi",
1921 .id = 1,
1922 .num_resources = ARRAY_SIZE(msm_mipi_dsi1_resources),
1923 .resource = msm_mipi_dsi1_resources,
1924};
1925
1926static struct resource msm_mdp_resources[] = {
1927 {
1928 .name = "mdp",
1929 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001930 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001931 .flags = IORESOURCE_MEM,
1932 },
1933 {
1934 .start = MDP_IRQ,
1935 .end = MDP_IRQ,
1936 .flags = IORESOURCE_IRQ,
1937 },
1938};
1939
1940static struct platform_device msm_mdp_device = {
1941 .name = "mdp",
1942 .id = 0,
1943 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1944 .resource = msm_mdp_resources,
1945};
1946
1947static void __init msm_register_device(struct platform_device *pdev, void *data)
1948{
1949 int ret;
1950
1951 pdev->dev.platform_data = data;
1952 ret = platform_device_register(pdev);
1953 if (ret)
1954 dev_err(&pdev->dev,
1955 "%s: platform_device_register() failed = %d\n",
1956 __func__, ret);
1957}
1958
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001959#ifdef CONFIG_MSM_BUS_SCALING
1960static struct platform_device msm_dtv_device = {
1961 .name = "dtv",
1962 .id = 0,
1963};
1964#endif
1965
Ravishangar Kalyanamc2fee312012-02-09 19:11:22 -08001966struct platform_device msm_lvds_device = {
Huaibin Yang4a084e32011-12-15 15:25:52 -08001967 .name = "lvds",
1968 .id = 0,
1969};
1970
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001971void __init msm_fb_register_device(char *name, void *data)
1972{
1973 if (!strncmp(name, "mdp", 3))
1974 msm_register_device(&msm_mdp_device, data);
1975 else if (!strncmp(name, "mipi_dsi", 8))
1976 msm_register_device(&msm_mipi_dsi1_device, data);
Huaibin Yang4a084e32011-12-15 15:25:52 -08001977 else if (!strncmp(name, "lvds", 4))
1978 msm_register_device(&msm_lvds_device, data);
Ravishangar Kalyanam882930f2011-07-08 17:51:52 -07001979#ifdef CONFIG_MSM_BUS_SCALING
1980 else if (!strncmp(name, "dtv", 3))
1981 msm_register_device(&msm_dtv_device, data);
1982#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001983 else
1984 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1985}
1986
1987static struct resource resources_sps[] = {
1988 {
1989 .name = "pipe_mem",
1990 .start = 0x12800000,
1991 .end = 0x12800000 + 0x4000 - 1,
1992 .flags = IORESOURCE_MEM,
1993 },
1994 {
1995 .name = "bamdma_dma",
1996 .start = 0x12240000,
1997 .end = 0x12240000 + 0x1000 - 1,
1998 .flags = IORESOURCE_MEM,
1999 },
2000 {
2001 .name = "bamdma_bam",
2002 .start = 0x12244000,
2003 .end = 0x12244000 + 0x4000 - 1,
2004 .flags = IORESOURCE_MEM,
2005 },
2006 {
2007 .name = "bamdma_irq",
2008 .start = SPS_BAM_DMA_IRQ,
2009 .end = SPS_BAM_DMA_IRQ,
2010 .flags = IORESOURCE_IRQ,
2011 },
2012};
2013
2014struct msm_sps_platform_data msm_sps_pdata = {
2015 .bamdma_restricted_pipes = 0x06,
2016};
2017
2018struct platform_device msm_device_sps = {
2019 .name = "msm_sps",
2020 .id = -1,
2021 .num_resources = ARRAY_SIZE(resources_sps),
2022 .resource = resources_sps,
2023 .dev.platform_data = &msm_sps_pdata,
2024};
2025
2026#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002027static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002028 [1] = MSM_GPIO_TO_INT(46),
2029 [2] = MSM_GPIO_TO_INT(150),
2030 [4] = MSM_GPIO_TO_INT(103),
2031 [5] = MSM_GPIO_TO_INT(104),
2032 [6] = MSM_GPIO_TO_INT(105),
2033 [7] = MSM_GPIO_TO_INT(106),
2034 [8] = MSM_GPIO_TO_INT(107),
2035 [9] = MSM_GPIO_TO_INT(7),
2036 [10] = MSM_GPIO_TO_INT(11),
2037 [11] = MSM_GPIO_TO_INT(15),
2038 [12] = MSM_GPIO_TO_INT(19),
2039 [13] = MSM_GPIO_TO_INT(23),
2040 [14] = MSM_GPIO_TO_INT(27),
2041 [15] = MSM_GPIO_TO_INT(31),
2042 [16] = MSM_GPIO_TO_INT(35),
2043 [19] = MSM_GPIO_TO_INT(90),
2044 [20] = MSM_GPIO_TO_INT(92),
2045 [23] = MSM_GPIO_TO_INT(85),
2046 [24] = MSM_GPIO_TO_INT(83),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002047 [25] = USB1_HS_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002048 [27] = HDMI_IRQ,
Praveen Chidambaramb3d857c2011-05-31 16:28:07 -06002049 [29] = MSM_GPIO_TO_INT(10),
2050 [30] = MSM_GPIO_TO_INT(102),
2051 [31] = MSM_GPIO_TO_INT(81),
2052 [32] = MSM_GPIO_TO_INT(78),
2053 [33] = MSM_GPIO_TO_INT(94),
2054 [34] = MSM_GPIO_TO_INT(72),
2055 [35] = MSM_GPIO_TO_INT(39),
2056 [36] = MSM_GPIO_TO_INT(43),
2057 [37] = MSM_GPIO_TO_INT(61),
2058 [38] = MSM_GPIO_TO_INT(50),
2059 [39] = MSM_GPIO_TO_INT(42),
2060 [41] = MSM_GPIO_TO_INT(62),
2061 [42] = MSM_GPIO_TO_INT(76),
2062 [43] = MSM_GPIO_TO_INT(75),
2063 [44] = MSM_GPIO_TO_INT(70),
2064 [45] = MSM_GPIO_TO_INT(69),
2065 [46] = MSM_GPIO_TO_INT(67),
2066 [47] = MSM_GPIO_TO_INT(65),
2067 [48] = MSM_GPIO_TO_INT(58),
2068 [49] = MSM_GPIO_TO_INT(54),
2069 [50] = MSM_GPIO_TO_INT(52),
2070 [51] = MSM_GPIO_TO_INT(49),
2071 [52] = MSM_GPIO_TO_INT(40),
2072 [53] = MSM_GPIO_TO_INT(37),
2073 [54] = MSM_GPIO_TO_INT(24),
2074 [55] = MSM_GPIO_TO_INT(14),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002075};
2076
Praveen Chidambaram78499012011-11-01 17:15:17 -06002077static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002078 TLMM_MSM_SUMMARY_IRQ,
2079 RPM_APCC_CPU0_GP_HIGH_IRQ,
2080 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2081 RPM_APCC_CPU0_GP_LOW_IRQ,
2082 RPM_APCC_CPU0_WAKE_UP_IRQ,
2083 RPM_APCC_CPU1_GP_HIGH_IRQ,
2084 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2085 RPM_APCC_CPU1_GP_LOW_IRQ,
2086 RPM_APCC_CPU1_WAKE_UP_IRQ,
2087 MSS_TO_APPS_IRQ_0,
2088 MSS_TO_APPS_IRQ_1,
2089 MSS_TO_APPS_IRQ_2,
2090 MSS_TO_APPS_IRQ_3,
2091 MSS_TO_APPS_IRQ_4,
2092 MSS_TO_APPS_IRQ_5,
2093 MSS_TO_APPS_IRQ_6,
2094 MSS_TO_APPS_IRQ_7,
2095 MSS_TO_APPS_IRQ_8,
2096 MSS_TO_APPS_IRQ_9,
2097 LPASS_SCSS_GP_LOW_IRQ,
2098 LPASS_SCSS_GP_MEDIUM_IRQ,
2099 LPASS_SCSS_GP_HIGH_IRQ,
David Collins5e2b2fd2011-09-08 15:23:30 -07002100 SPS_MTI_30,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002101 SPS_MTI_31,
David Collins5e2b2fd2011-09-08 15:23:30 -07002102 RIVA_APSS_SPARE_IRQ,
David Collins84ecd0a2011-09-27 21:11:11 -07002103 RIVA_APPS_WLAN_SMSM_IRQ,
2104 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2105 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002106};
2107
Praveen Chidambaram78499012011-11-01 17:15:17 -06002108struct msm_mpm_device_data msm8960_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002109 .irqs_m2a = msm_mpm_irqs_m2a,
2110 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2111 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2112 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2113 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2114 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2115 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2116 .mpm_apps_ipc_val = BIT(1),
2117 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2118
2119};
2120#endif
2121
Stephen Boydbb600ae2011-08-02 20:11:40 -07002122static struct clk_lookup msm_clocks_8960_dummy[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002123 CLK_DUMMY("pll2", PLL2, NULL, 0),
2124 CLK_DUMMY("pll8", PLL8, NULL, 0),
2125 CLK_DUMMY("pll4", PLL4, NULL, 0),
2126
2127 CLK_DUMMY("afab_clk", AFAB_CLK, NULL, 0),
2128 CLK_DUMMY("afab_a_clk", AFAB_A_CLK, NULL, 0),
2129 CLK_DUMMY("cfpb_clk", CFPB_CLK, NULL, 0),
2130 CLK_DUMMY("cfpb_a_clk", CFPB_A_CLK, NULL, 0),
2131 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2132 CLK_DUMMY("dfab_a_clk", DFAB_A_CLK, NULL, 0),
2133 CLK_DUMMY("ebi1_clk", EBI1_CLK, NULL, 0),
2134 CLK_DUMMY("ebi1_a_clk", EBI1_A_CLK, NULL, 0),
2135 CLK_DUMMY("mmfab_clk", MMFAB_CLK, NULL, 0),
2136 CLK_DUMMY("mmfab_a_clk", MMFAB_A_CLK, NULL, 0),
2137 CLK_DUMMY("mmfpb_clk", MMFPB_CLK, NULL, 0),
2138 CLK_DUMMY("mmfpb_a_clk", MMFPB_A_CLK, NULL, 0),
2139 CLK_DUMMY("sfab_clk", SFAB_CLK, NULL, 0),
2140 CLK_DUMMY("sfab_a_clk", SFAB_A_CLK, NULL, 0),
2141 CLK_DUMMY("sfpb_clk", SFPB_CLK, NULL, 0),
2142 CLK_DUMMY("sfpb_a_clk", SFPB_A_CLK, NULL, 0),
2143
Matt Wagantalle2522372011-08-17 14:52:21 -07002144 CLK_DUMMY("core_clk", GSBI1_UART_CLK, NULL, OFF),
2145 CLK_DUMMY("core_clk", GSBI2_UART_CLK, "msm_serial_hsl.0", OFF),
2146 CLK_DUMMY("core_clk", GSBI3_UART_CLK, NULL, OFF),
2147 CLK_DUMMY("core_clk", GSBI4_UART_CLK, NULL, OFF),
2148 CLK_DUMMY("core_clk", GSBI5_UART_CLK, NULL, OFF),
2149 CLK_DUMMY("core_clk", GSBI6_UART_CLK, NULL, OFF),
2150 CLK_DUMMY("core_clk", GSBI7_UART_CLK, NULL, OFF),
2151 CLK_DUMMY("core_clk", GSBI8_UART_CLK, NULL, OFF),
2152 CLK_DUMMY("core_clk", GSBI9_UART_CLK, NULL, OFF),
2153 CLK_DUMMY("core_clk", GSBI10_UART_CLK, NULL, OFF),
2154 CLK_DUMMY("core_clk", GSBI11_UART_CLK, NULL, OFF),
2155 CLK_DUMMY("core_clk", GSBI12_UART_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002156 CLK_DUMMY("core_clk", GSBI1_QUP_CLK, "spi_qsd.0", OFF),
2157 CLK_DUMMY("core_clk", GSBI2_QUP_CLK, NULL, OFF),
2158 CLK_DUMMY("core_clk", GSBI3_QUP_CLK, NULL, OFF),
2159 CLK_DUMMY("core_clk", GSBI4_QUP_CLK, "qup_i2c.4", OFF),
2160 CLK_DUMMY("core_clk", GSBI5_QUP_CLK, NULL, OFF),
2161 CLK_DUMMY("core_clk", GSBI6_QUP_CLK, NULL, OFF),
2162 CLK_DUMMY("core_clk", GSBI7_QUP_CLK, NULL, OFF),
2163 CLK_DUMMY("core_clk", GSBI8_QUP_CLK, NULL, OFF),
2164 CLK_DUMMY("core_clk", GSBI9_QUP_CLK, NULL, OFF),
2165 CLK_DUMMY("core_clk", GSBI10_QUP_CLK, NULL, OFF),
2166 CLK_DUMMY("core_clk", GSBI11_QUP_CLK, NULL, OFF),
2167 CLK_DUMMY("core_clk", GSBI12_QUP_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002168 CLK_DUMMY("core_clk", PDM_CLK, NULL, OFF),
Matt Wagantalld86d6832011-08-17 14:06:55 -07002169 CLK_DUMMY("mem_clk", PMEM_CLK, NULL, OFF),
Matt Wagantallc1205292011-08-11 17:19:31 -07002170 CLK_DUMMY("core_clk", PRNG_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002171 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
2172 CLK_DUMMY("core_clk", SDC2_CLK, NULL, OFF),
2173 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
2174 CLK_DUMMY("core_clk", SDC4_CLK, NULL, OFF),
2175 CLK_DUMMY("core_clk", SDC5_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002176 CLK_DUMMY("core_clk", TSIF_REF_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002177 CLK_DUMMY("core_clk", TSSC_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002178 CLK_DUMMY("alt_core_clk", USB_HS1_XCVR_CLK, NULL, OFF),
2179 CLK_DUMMY("phy_clk", USB_PHY0_CLK, NULL, OFF),
2180 CLK_DUMMY("src_clk", USB_FS1_SRC_CLK, NULL, OFF),
2181 CLK_DUMMY("alt_core_clk", USB_FS1_XCVR_CLK, NULL, OFF),
2182 CLK_DUMMY("sys_clk", USB_FS1_SYS_CLK, NULL, OFF),
2183 CLK_DUMMY("src_clk", USB_FS2_SRC_CLK, NULL, OFF),
2184 CLK_DUMMY("alt_core_clk", USB_FS2_XCVR_CLK, NULL, OFF),
2185 CLK_DUMMY("sys_clk", USB_FS2_SYS_CLK, NULL, OFF),
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07002186 CLK_DUMMY("iface_clk", CE2_CLK, "qce.0", OFF),
2187 CLK_DUMMY("core_clk", CE1_CORE_CLK, "qce.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002188 CLK_DUMMY("iface_clk", GSBI1_P_CLK, "spi_qsd.0", OFF),
2189 CLK_DUMMY("iface_clk", GSBI2_P_CLK,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002190 "msm_serial_hsl.0", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002191 CLK_DUMMY("iface_clk", GSBI3_P_CLK, NULL, OFF),
Matt Wagantallac294852011-08-17 15:44:58 -07002192 CLK_DUMMY("iface_clk", GSBI4_P_CLK, "qup_i2c.4", OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002193 CLK_DUMMY("iface_clk", GSBI5_P_CLK, NULL, OFF),
Matt Wagantalle2522372011-08-17 14:52:21 -07002194 CLK_DUMMY("iface_clk", GSBI6_P_CLK, NULL, OFF),
Matt Wagantall62cf63e2011-08-17 16:34:47 -07002195 CLK_DUMMY("iface_clk", GSBI7_P_CLK, NULL, OFF),
2196 CLK_DUMMY("iface_clk", GSBI8_P_CLK, NULL, OFF),
2197 CLK_DUMMY("iface_clk", GSBI9_P_CLK, NULL, OFF),
2198 CLK_DUMMY("iface_clk", GSBI10_P_CLK, NULL, OFF),
2199 CLK_DUMMY("iface_clk", GSBI11_P_CLK, NULL, OFF),
2200 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
2201 CLK_DUMMY("iface_clk", GSBI12_P_CLK, NULL, OFF),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002202 CLK_DUMMY("iface_clk", TSIF_P_CLK, NULL, OFF),
Manu Gautam5143b252012-01-05 19:25:23 -08002203 CLK_DUMMY("iface_clk", USB_FS1_P_CLK, NULL, OFF),
2204 CLK_DUMMY("iface_clk", USB_FS2_P_CLK, NULL, OFF),
2205 CLK_DUMMY("iface_clk", USB_HS1_P_CLK, NULL, OFF),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002206 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
2207 CLK_DUMMY("iface_clk", SDC2_P_CLK, NULL, OFF),
2208 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
2209 CLK_DUMMY("iface_clk", SDC4_P_CLK, NULL, OFF),
2210 CLK_DUMMY("iface_clk", SDC5_P_CLK, NULL, OFF),
Matt Wagantalle1a86062011-08-18 17:46:10 -07002211 CLK_DUMMY("core_clk", ADM0_CLK, NULL, OFF),
2212 CLK_DUMMY("iface_clk", ADM0_P_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002213 CLK_DUMMY("iface_clk", PMIC_ARB0_P_CLK, NULL, OFF),
2214 CLK_DUMMY("iface_clk", PMIC_ARB1_P_CLK, NULL, OFF),
2215 CLK_DUMMY("core_clk", PMIC_SSBI2_CLK, NULL, OFF),
2216 CLK_DUMMY("mem_clk", RPM_MSG_RAM_P_CLK, NULL, OFF),
2217 CLK_DUMMY("core_clk", AMP_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002218 CLK_DUMMY("cam_clk", CAM0_CLK, NULL, OFF),
2219 CLK_DUMMY("cam_clk", CAM1_CLK, NULL, OFF),
2220 CLK_DUMMY("csi_src_clk", CSI0_SRC_CLK, NULL, OFF),
2221 CLK_DUMMY("csi_src_clk", CSI1_SRC_CLK, NULL, OFF),
2222 CLK_DUMMY("csi_clk", CSI0_CLK, NULL, OFF),
2223 CLK_DUMMY("csi_clk", CSI1_CLK, NULL, OFF),
2224 CLK_DUMMY("csi_pix_clk", CSI_PIX_CLK, NULL, OFF),
2225 CLK_DUMMY("csi_rdi_clk", CSI_RDI_CLK, NULL, OFF),
2226 CLK_DUMMY("csiphy_timer_src_clk", CSIPHY_TIMER_SRC_CLK, NULL, OFF),
2227 CLK_DUMMY("csi0phy_timer_clk", CSIPHY0_TIMER_CLK, NULL, OFF),
2228 CLK_DUMMY("csi1phy_timer_clk", CSIPHY1_TIMER_CLK, NULL, OFF),
2229 CLK_DUMMY("dsi_byte_div_clk", DSI1_BYTE_CLK, "mipi_dsi.1", OFF),
2230 CLK_DUMMY("dsi_byte_div_clk", DSI2_BYTE_CLK, "mipi_dsi.2", OFF),
2231 CLK_DUMMY("dsi_esc_clk", DSI1_ESC_CLK, "mipi_dsi.1", OFF),
2232 CLK_DUMMY("dsi_esc_clk", DSI2_ESC_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002233 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, OFF),
2234 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, OFF),
2235 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002236 CLK_DUMMY("ijpeg_clk", IJPEG_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002237 CLK_DUMMY("mem_clk", IMEM_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002238 CLK_DUMMY("core_clk", JPEGD_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002239 CLK_DUMMY("mdp_clk", MDP_CLK, NULL, OFF),
2240 CLK_DUMMY("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, OFF),
2241 CLK_DUMMY("lut_mdp", LUT_MDP_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002242 CLK_DUMMY("core_clk", ROT_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002243 CLK_DUMMY("tv_src_clk", TV_SRC_CLK, NULL, OFF),
2244 CLK_DUMMY("tv_enc_clk", TV_ENC_CLK, NULL, OFF),
2245 CLK_DUMMY("tv_dac_clk", TV_DAC_CLK, NULL, OFF),
Matt Wagantallb86ad262011-10-24 19:50:29 -07002246 CLK_DUMMY("core_clk", VCODEC_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002247 CLK_DUMMY("mdp_tv_clk", MDP_TV_CLK, NULL, OFF),
2248 CLK_DUMMY("hdmi_clk", HDMI_TV_CLK, NULL, OFF),
2249 CLK_DUMMY("hdmi_app_clk", HDMI_APP_CLK, NULL, OFF),
2250 CLK_DUMMY("vpe_clk", VPE_CLK, NULL, OFF),
2251 CLK_DUMMY("vfe_clk", VFE_CLK, NULL, OFF),
2252 CLK_DUMMY("csi_vfe_clk", CSI0_VFE_CLK, NULL, OFF),
2253 CLK_DUMMY("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
2254 CLK_DUMMY("ijpeg_axi_clk", IJPEG_AXI_CLK, NULL, OFF),
2255 CLK_DUMMY("mdp_axi_clk", MDP_AXI_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002256 CLK_DUMMY("bus_clk", ROT_AXI_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002257 CLK_DUMMY("vcodec_axi_clk", VCODEC_AXI_CLK, NULL, OFF),
2258 CLK_DUMMY("vcodec_axi_a_clk", VCODEC_AXI_A_CLK, NULL, OFF),
2259 CLK_DUMMY("vcodec_axi_b_clk", VCODEC_AXI_B_CLK, NULL, OFF),
2260 CLK_DUMMY("vpe_axi_clk", VPE_AXI_CLK, NULL, OFF),
2261 CLK_DUMMY("amp_pclk", AMP_P_CLK, NULL, OFF),
2262 CLK_DUMMY("csi_pclk", CSI0_P_CLK, NULL, OFF),
2263 CLK_DUMMY("dsi_m_pclk", DSI1_M_P_CLK, "mipi_dsi.1", OFF),
2264 CLK_DUMMY("dsi_s_pclk", DSI1_S_P_CLK, "mipi_dsi.1", OFF),
2265 CLK_DUMMY("dsi_m_pclk", DSI2_M_P_CLK, "mipi_dsi.2", OFF),
2266 CLK_DUMMY("dsi_s_pclk", DSI2_S_P_CLK, "mipi_dsi.2", OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002267 CLK_DUMMY("iface_clk", GFX2D0_P_CLK, NULL, OFF),
2268 CLK_DUMMY("iface_clk", GFX2D1_P_CLK, NULL, OFF),
2269 CLK_DUMMY("iface_clk", GFX3D_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002270 CLK_DUMMY("hdmi_m_pclk", HDMI_M_P_CLK, NULL, OFF),
2271 CLK_DUMMY("hdmi_s_pclk", HDMI_S_P_CLK, NULL, OFF),
2272 CLK_DUMMY("ijpeg_pclk", IJPEG_P_CLK, NULL, OFF),
2273 CLK_DUMMY("jpegd_pclk", JPEGD_P_CLK, NULL, OFF),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002274 CLK_DUMMY("mem_iface_clk", IMEM_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002275 CLK_DUMMY("mdp_pclk", MDP_P_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002276 CLK_DUMMY("iface_clk", SMMU_P_CLK, NULL, OFF),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002277 CLK_DUMMY("iface_clk", ROT_P_CLK, NULL, OFF),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002278 CLK_DUMMY("tv_enc_pclk", TV_ENC_P_CLK, NULL, OFF),
2279 CLK_DUMMY("vcodec_pclk", VCODEC_P_CLK, NULL, OFF),
2280 CLK_DUMMY("vfe_pclk", VFE_P_CLK, NULL, OFF),
2281 CLK_DUMMY("vpe_pclk", VPE_P_CLK, NULL, OFF),
2282 CLK_DUMMY("mi2s_osr_clk", MI2S_OSR_CLK, NULL, OFF),
2283 CLK_DUMMY("mi2s_bit_clk", MI2S_BIT_CLK, NULL, OFF),
2284 CLK_DUMMY("i2s_mic_osr_clk", CODEC_I2S_MIC_OSR_CLK, NULL, OFF),
2285 CLK_DUMMY("i2s_mic_bit_clk", CODEC_I2S_MIC_BIT_CLK, NULL, OFF),
2286 CLK_DUMMY("i2s_mic_osr_clk", SPARE_I2S_MIC_OSR_CLK, NULL, OFF),
2287 CLK_DUMMY("i2s_mic_bit_clk", SPARE_I2S_MIC_BIT_CLK, NULL, OFF),
2288 CLK_DUMMY("i2s_spkr_osr_clk", CODEC_I2S_SPKR_OSR_CLK, NULL, OFF),
2289 CLK_DUMMY("i2s_spkr_bit_clk", CODEC_I2S_SPKR_BIT_CLK, NULL, OFF),
2290 CLK_DUMMY("i2s_spkr_osr_clk", SPARE_I2S_SPKR_OSR_CLK, NULL, OFF),
2291 CLK_DUMMY("i2s_spkr_bit_clk", SPARE_I2S_SPKR_BIT_CLK, NULL, OFF),
2292 CLK_DUMMY("pcm_clk", PCM_CLK, NULL, OFF),
Matt Wagantalle604d712011-10-21 15:38:18 -07002293 CLK_DUMMY("core_clk", JPEGD_AXI_CLK, NULL, 0),
2294 CLK_DUMMY("core_clk", VFE_AXI_CLK, NULL, 0),
2295 CLK_DUMMY("core_clk", VCODEC_AXI_CLK, NULL, 0),
2296 CLK_DUMMY("core_clk", GFX3D_CLK, NULL, 0),
2297 CLK_DUMMY("core_clk", GFX2D0_CLK, NULL, 0),
2298 CLK_DUMMY("core_clk", GFX2D1_CLK, NULL, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002299
2300 CLK_DUMMY("dfab_dsps_clk", DFAB_DSPS_CLK, NULL, 0),
Manu Gautam5143b252012-01-05 19:25:23 -08002301 CLK_DUMMY("core_clk", DFAB_USB_HS_CLK, "msm_otg", NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002302 CLK_DUMMY("bus_clk", DFAB_SDC1_CLK, "msm_sdcc.1", 0),
2303 CLK_DUMMY("bus_clk", DFAB_SDC2_CLK, "msm_sdcc.2", 0),
2304 CLK_DUMMY("bus_clk", DFAB_SDC3_CLK, "msm_sdcc.3", 0),
2305 CLK_DUMMY("bus_clk", DFAB_SDC4_CLK, "msm_sdcc.4", 0),
2306 CLK_DUMMY("bus_clk", DFAB_SDC5_CLK, "msm_sdcc.5", 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002307 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
2308 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
2309};
2310
Stephen Boydbb600ae2011-08-02 20:11:40 -07002311struct clock_init_data msm8960_dummy_clock_init_data __initdata = {
2312 .table = msm_clocks_8960_dummy,
2313 .size = ARRAY_SIZE(msm_clocks_8960_dummy),
2314};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002315
2316#define LPASS_SLIMBUS_PHYS 0x28080000
2317#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Sagar Dhariacc969452011-09-19 10:34:30 -06002318#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002319/* Board info for the slimbus slave device */
2320static struct resource slimbus_res[] = {
2321 {
2322 .start = LPASS_SLIMBUS_PHYS,
2323 .end = LPASS_SLIMBUS_PHYS + 8191,
2324 .flags = IORESOURCE_MEM,
2325 .name = "slimbus_physical",
2326 },
2327 {
2328 .start = LPASS_SLIMBUS_BAM_PHYS,
2329 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
2330 .flags = IORESOURCE_MEM,
2331 .name = "slimbus_bam_physical",
2332 },
2333 {
Sagar Dhariacc969452011-09-19 10:34:30 -06002334 .start = LPASS_SLIMBUS_SLEW,
2335 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
2336 .flags = IORESOURCE_MEM,
2337 .name = "slimbus_slew_reg",
2338 },
2339 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002340 .start = SLIMBUS0_CORE_EE1_IRQ,
2341 .end = SLIMBUS0_CORE_EE1_IRQ,
2342 .flags = IORESOURCE_IRQ,
2343 .name = "slimbus_irq",
2344 },
2345 {
2346 .start = SLIMBUS0_BAM_EE1_IRQ,
2347 .end = SLIMBUS0_BAM_EE1_IRQ,
2348 .flags = IORESOURCE_IRQ,
2349 .name = "slimbus_bam_irq",
2350 },
2351};
2352
2353struct platform_device msm_slim_ctrl = {
2354 .name = "msm_slim_ctrl",
2355 .id = 1,
2356 .num_resources = ARRAY_SIZE(slimbus_res),
2357 .resource = slimbus_res,
2358 .dev = {
2359 .coherent_dma_mask = 0xffffffffULL,
2360 },
2361};
2362
2363#ifdef CONFIG_MSM_BUS_SCALING
2364static struct msm_bus_vectors grp3d_init_vectors[] = {
2365 {
2366 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2367 .dst = MSM_BUS_SLAVE_EBI_CH0,
2368 .ab = 0,
2369 .ib = 0,
2370 },
2371};
2372
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002373static struct msm_bus_vectors grp3d_low_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002374 {
2375 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2376 .dst = MSM_BUS_SLAVE_EBI_CH0,
2377 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002378 .ib = KGSL_CONVERT_TO_MBPS(1000),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002379 },
2380};
2381
2382static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
2383 {
2384 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2385 .dst = MSM_BUS_SLAVE_EBI_CH0,
2386 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002387 .ib = KGSL_CONVERT_TO_MBPS(2048),
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002388 },
2389};
2390
2391static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
2392 {
2393 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2394 .dst = MSM_BUS_SLAVE_EBI_CH0,
2395 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002396 .ib = KGSL_CONVERT_TO_MBPS(2656),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002397 },
2398};
2399
2400static struct msm_bus_vectors grp3d_max_vectors[] = {
2401 {
2402 .src = MSM_BUS_MASTER_GRAPHICS_3D,
2403 .dst = MSM_BUS_SLAVE_EBI_CH0,
2404 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -07002405 .ib = KGSL_CONVERT_TO_MBPS(3968),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002406 },
2407};
2408
2409static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
2410 {
2411 ARRAY_SIZE(grp3d_init_vectors),
2412 grp3d_init_vectors,
2413 },
2414 {
Lucille Sylvester34ec3692011-08-16 16:28:04 -06002415 ARRAY_SIZE(grp3d_low_vectors),
2416 grp3d_low_vectors,
2417 },
2418 {
2419 ARRAY_SIZE(grp3d_nominal_low_vectors),
2420 grp3d_nominal_low_vectors,
2421 },
2422 {
2423 ARRAY_SIZE(grp3d_nominal_high_vectors),
2424 grp3d_nominal_high_vectors,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002425 },
2426 {
2427 ARRAY_SIZE(grp3d_max_vectors),
2428 grp3d_max_vectors,
2429 },
2430};
2431
2432static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
2433 grp3d_bus_scale_usecases,
2434 ARRAY_SIZE(grp3d_bus_scale_usecases),
2435 .name = "grp3d",
2436};
2437
2438static struct msm_bus_vectors grp2d0_init_vectors[] = {
2439 {
2440 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2441 .dst = MSM_BUS_SLAVE_EBI_CH0,
2442 .ab = 0,
2443 .ib = 0,
2444 },
2445};
2446
Lucille Sylvester808eca22011-11-03 10:26:29 -07002447static struct msm_bus_vectors grp2d0_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002448 {
2449 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2450 .dst = MSM_BUS_SLAVE_EBI_CH0,
2451 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002452 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002453 },
2454};
2455
Lucille Sylvester808eca22011-11-03 10:26:29 -07002456static struct msm_bus_vectors grp2d0_max_vectors[] = {
2457 {
2458 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
2459 .dst = MSM_BUS_SLAVE_EBI_CH0,
2460 .ab = 0,
2461 .ib = KGSL_CONVERT_TO_MBPS(2048),
2462 },
2463};
2464
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002465static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
2466 {
2467 ARRAY_SIZE(grp2d0_init_vectors),
2468 grp2d0_init_vectors,
2469 },
2470 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002471 ARRAY_SIZE(grp2d0_nominal_vectors),
2472 grp2d0_nominal_vectors,
2473 },
2474 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002475 ARRAY_SIZE(grp2d0_max_vectors),
2476 grp2d0_max_vectors,
2477 },
2478};
2479
2480struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
2481 grp2d0_bus_scale_usecases,
2482 ARRAY_SIZE(grp2d0_bus_scale_usecases),
2483 .name = "grp2d0",
2484};
2485
2486static struct msm_bus_vectors grp2d1_init_vectors[] = {
2487 {
2488 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2489 .dst = MSM_BUS_SLAVE_EBI_CH0,
2490 .ab = 0,
2491 .ib = 0,
2492 },
2493};
2494
Lucille Sylvester808eca22011-11-03 10:26:29 -07002495static struct msm_bus_vectors grp2d1_nominal_vectors[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002496 {
2497 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2498 .dst = MSM_BUS_SLAVE_EBI_CH0,
2499 .ab = 0,
Lucille Sylvester3efebb52012-01-17 12:58:38 -07002500 .ib = KGSL_CONVERT_TO_MBPS(1000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002501 },
2502};
2503
Lucille Sylvester808eca22011-11-03 10:26:29 -07002504static struct msm_bus_vectors grp2d1_max_vectors[] = {
2505 {
2506 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
2507 .dst = MSM_BUS_SLAVE_EBI_CH0,
2508 .ab = 0,
2509 .ib = KGSL_CONVERT_TO_MBPS(2048),
2510 },
2511};
2512
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002513static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
2514 {
2515 ARRAY_SIZE(grp2d1_init_vectors),
2516 grp2d1_init_vectors,
2517 },
2518 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002519 ARRAY_SIZE(grp2d1_nominal_vectors),
2520 grp2d1_nominal_vectors,
2521 },
2522 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002523 ARRAY_SIZE(grp2d1_max_vectors),
2524 grp2d1_max_vectors,
2525 },
2526};
2527
2528struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
2529 grp2d1_bus_scale_usecases,
2530 ARRAY_SIZE(grp2d1_bus_scale_usecases),
2531 .name = "grp2d1",
2532};
2533#endif
2534
2535static struct resource kgsl_3d0_resources[] = {
2536 {
2537 .name = KGSL_3D0_REG_MEMORY,
2538 .start = 0x04300000, /* GFX3D address */
2539 .end = 0x0431ffff,
2540 .flags = IORESOURCE_MEM,
2541 },
2542 {
2543 .name = KGSL_3D0_IRQ,
2544 .start = GFX3D_IRQ,
2545 .end = GFX3D_IRQ,
2546 .flags = IORESOURCE_IRQ,
2547 },
2548};
2549
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002550static const char *kgsl_3d0_iommu_ctx_names[] = {
2551 "gfx3d_user",
2552 /* priv_ctx goes here */
2553};
2554
2555static struct kgsl_device_iommu_data kgsl_3d0_iommu_data[] = {
2556 {
2557 .iommu_ctx_names = kgsl_3d0_iommu_ctx_names,
2558 .iommu_ctx_count = ARRAY_SIZE(kgsl_3d0_iommu_ctx_names),
2559 .physstart = 0x07C00000,
2560 .physend = 0x07C00000 + SZ_1M - 1,
2561 },
2562};
2563
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002564static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002565 .pwrlevel = {
2566 {
2567 .gpu_freq = 400000000,
2568 .bus_freq = 4,
2569 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002570 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002571 {
2572 .gpu_freq = 300000000,
2573 .bus_freq = 3,
2574 .io_fraction = 33,
2575 },
2576 {
2577 .gpu_freq = 200000000,
2578 .bus_freq = 2,
2579 .io_fraction = 100,
2580 },
2581 {
2582 .gpu_freq = 128000000,
2583 .bus_freq = 1,
2584 .io_fraction = 100,
2585 },
2586 {
2587 .gpu_freq = 27000000,
2588 .bus_freq = 0,
2589 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002590 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002591 .init_level = 0,
2592 .num_levels = 5,
2593 .set_grp_async = NULL,
Lucille Sylvester93650bb2011-11-02 14:37:10 -07002594 .idle_timeout = HZ/20,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002595 .nap_allowed = true,
2596 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002597#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002598 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002599#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002600 .iommu_data = kgsl_3d0_iommu_data,
2601 .iommu_count = ARRAY_SIZE(kgsl_3d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002602};
2603
2604struct platform_device msm_kgsl_3d0 = {
2605 .name = "kgsl-3d0",
2606 .id = 0,
2607 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
2608 .resource = kgsl_3d0_resources,
2609 .dev = {
2610 .platform_data = &kgsl_3d0_pdata,
2611 },
2612};
2613
2614static struct resource kgsl_2d0_resources[] = {
2615 {
2616 .name = KGSL_2D0_REG_MEMORY,
2617 .start = 0x04100000, /* Z180 base address */
2618 .end = 0x04100FFF,
2619 .flags = IORESOURCE_MEM,
2620 },
2621 {
2622 .name = KGSL_2D0_IRQ,
2623 .start = GFX2D0_IRQ,
2624 .end = GFX2D0_IRQ,
2625 .flags = IORESOURCE_IRQ,
2626 },
2627};
2628
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002629static const char *kgsl_2d0_iommu_ctx_names[] = {
2630 "gfx2d0_2d0",
2631};
2632
2633static struct kgsl_device_iommu_data kgsl_2d0_iommu_data[] = {
2634 {
2635 .iommu_ctx_names = kgsl_2d0_iommu_ctx_names,
2636 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d0_iommu_ctx_names),
2637 .physstart = 0x07D00000,
2638 .physend = 0x07D00000 + SZ_1M - 1,
2639 },
2640};
2641
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002642static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002643 .pwrlevel = {
2644 {
2645 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002646 .bus_freq = 2,
2647 },
2648 {
2649 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002650 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002651 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002652 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002653 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002654 .bus_freq = 0,
2655 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002656 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002657 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002658 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002659 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002660 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002661 .nap_allowed = true,
2662 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002663#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002664 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002665#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002666 .iommu_data = kgsl_2d0_iommu_data,
2667 .iommu_count = ARRAY_SIZE(kgsl_2d0_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002668};
2669
2670struct platform_device msm_kgsl_2d0 = {
2671 .name = "kgsl-2d0",
2672 .id = 0,
2673 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
2674 .resource = kgsl_2d0_resources,
2675 .dev = {
2676 .platform_data = &kgsl_2d0_pdata,
2677 },
2678};
2679
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002680static const char *kgsl_2d1_iommu_ctx_names[] = {
Jeremy Gebben5c4c1132012-02-27 11:26:49 -07002681 "gfx2d1_2d1",
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002682};
2683
2684static struct kgsl_device_iommu_data kgsl_2d1_iommu_data[] = {
2685 {
2686 .iommu_ctx_names = kgsl_2d1_iommu_ctx_names,
2687 .iommu_ctx_count = ARRAY_SIZE(kgsl_2d1_iommu_ctx_names),
2688 .physstart = 0x07E00000,
2689 .physend = 0x07E00000 + SZ_1M - 1,
2690 },
2691};
2692
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002693static struct resource kgsl_2d1_resources[] = {
2694 {
2695 .name = KGSL_2D1_REG_MEMORY,
2696 .start = 0x04200000, /* Z180 device 1 base address */
2697 .end = 0x04200FFF,
2698 .flags = IORESOURCE_MEM,
2699 },
2700 {
2701 .name = KGSL_2D1_IRQ,
2702 .start = GFX2D1_IRQ,
2703 .end = GFX2D1_IRQ,
2704 .flags = IORESOURCE_IRQ,
2705 },
2706};
2707
2708static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002709 .pwrlevel = {
2710 {
2711 .gpu_freq = 200000000,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002712 .bus_freq = 2,
2713 },
2714 {
2715 .gpu_freq = 96000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002716 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002717 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002718 {
Lucille Sylvester808eca22011-11-03 10:26:29 -07002719 .gpu_freq = 27000000,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002720 .bus_freq = 0,
2721 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002722 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002723 .init_level = 0,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002724 .num_levels = 3,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002725 .set_grp_async = NULL,
Lucille Sylvester808eca22011-11-03 10:26:29 -07002726 .idle_timeout = HZ/5,
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002727 .nap_allowed = true,
2728 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002729#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -06002730 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002731#endif
Jordan Crouse46cf4bb2012-02-21 08:54:52 -07002732 .iommu_data = kgsl_2d1_iommu_data,
2733 .iommu_count = ARRAY_SIZE(kgsl_2d1_iommu_data),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002734};
2735
2736struct platform_device msm_kgsl_2d1 = {
2737 .name = "kgsl-2d1",
2738 .id = 1,
2739 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
2740 .resource = kgsl_2d1_resources,
2741 .dev = {
2742 .platform_data = &kgsl_2d1_pdata,
2743 },
2744};
2745
2746#ifdef CONFIG_MSM_GEMINI
2747static struct resource msm_gemini_resources[] = {
2748 {
2749 .start = 0x04600000,
2750 .end = 0x04600000 + SZ_1M - 1,
2751 .flags = IORESOURCE_MEM,
2752 },
2753 {
2754 .start = JPEG_IRQ,
2755 .end = JPEG_IRQ,
2756 .flags = IORESOURCE_IRQ,
2757 },
2758};
2759
2760struct platform_device msm8960_gemini_device = {
2761 .name = "msm_gemini",
2762 .resource = msm_gemini_resources,
2763 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2764};
2765#endif
2766
Praveen Chidambaram78499012011-11-01 17:15:17 -06002767struct msm_rpm_platform_data msm8960_rpm_data __initdata = {
2768 .reg_base_addrs = {
2769 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2770 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2771 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2772 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2773 },
2774 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
2775 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2776 .ipc_rpm_val = 4,
2777 .target_id = {
2778 MSM_RPM_MAP(8960, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2779 MSM_RPM_MAP(8960, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2780 MSM_RPM_MAP(8960, INVALIDATE_0, INVALIDATE, 8),
2781 MSM_RPM_MAP(8960, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2782 MSM_RPM_MAP(8960, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2783 MSM_RPM_MAP(8960, RPM_CTL, RPM_CTL, 1),
2784 MSM_RPM_MAP(8960, CXO_CLK, CXO_CLK, 1),
2785 MSM_RPM_MAP(8960, PXO_CLK, PXO_CLK, 1),
2786 MSM_RPM_MAP(8960, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2787 MSM_RPM_MAP(8960, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2788 MSM_RPM_MAP(8960, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2789 MSM_RPM_MAP(8960, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2790 MSM_RPM_MAP(8960, SFPB_CLK, SFPB_CLK, 1),
2791 MSM_RPM_MAP(8960, CFPB_CLK, CFPB_CLK, 1),
2792 MSM_RPM_MAP(8960, MMFPB_CLK, MMFPB_CLK, 1),
2793 MSM_RPM_MAP(8960, EBI1_CLK, EBI1_CLK, 1),
2794 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_HALT_0,
2795 APPS_FABRIC_CFG_HALT, 2),
2796 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_CLKMOD_0,
2797 APPS_FABRIC_CFG_CLKMOD, 3),
2798 MSM_RPM_MAP(8960, APPS_FABRIC_CFG_IOCTL,
2799 APPS_FABRIC_CFG_IOCTL, 1),
2800 MSM_RPM_MAP(8960, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2801 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_HALT_0,
2802 SYS_FABRIC_CFG_HALT, 2),
2803 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_CLKMOD_0,
2804 SYS_FABRIC_CFG_CLKMOD, 3),
2805 MSM_RPM_MAP(8960, SYS_FABRIC_CFG_IOCTL,
2806 SYS_FABRIC_CFG_IOCTL, 1),
2807 MSM_RPM_MAP(8960, SYSTEM_FABRIC_ARB_0,
2808 SYSTEM_FABRIC_ARB, 29),
2809 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_HALT_0,
2810 MMSS_FABRIC_CFG_HALT, 2),
2811 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_CLKMOD_0,
2812 MMSS_FABRIC_CFG_CLKMOD, 3),
2813 MSM_RPM_MAP(8960, MMSS_FABRIC_CFG_IOCTL,
2814 MMSS_FABRIC_CFG_IOCTL, 1),
2815 MSM_RPM_MAP(8960, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
2816 MSM_RPM_MAP(8960, PM8921_S1_0, PM8921_S1, 2),
2817 MSM_RPM_MAP(8960, PM8921_S2_0, PM8921_S2, 2),
2818 MSM_RPM_MAP(8960, PM8921_S3_0, PM8921_S3, 2),
2819 MSM_RPM_MAP(8960, PM8921_S4_0, PM8921_S4, 2),
2820 MSM_RPM_MAP(8960, PM8921_S5_0, PM8921_S5, 2),
2821 MSM_RPM_MAP(8960, PM8921_S6_0, PM8921_S6, 2),
2822 MSM_RPM_MAP(8960, PM8921_S7_0, PM8921_S7, 2),
2823 MSM_RPM_MAP(8960, PM8921_S8_0, PM8921_S8, 2),
2824 MSM_RPM_MAP(8960, PM8921_L1_0, PM8921_L1, 2),
2825 MSM_RPM_MAP(8960, PM8921_L2_0, PM8921_L2, 2),
2826 MSM_RPM_MAP(8960, PM8921_L3_0, PM8921_L3, 2),
2827 MSM_RPM_MAP(8960, PM8921_L4_0, PM8921_L4, 2),
2828 MSM_RPM_MAP(8960, PM8921_L5_0, PM8921_L5, 2),
2829 MSM_RPM_MAP(8960, PM8921_L6_0, PM8921_L6, 2),
2830 MSM_RPM_MAP(8960, PM8921_L7_0, PM8921_L7, 2),
2831 MSM_RPM_MAP(8960, PM8921_L8_0, PM8921_L8, 2),
2832 MSM_RPM_MAP(8960, PM8921_L9_0, PM8921_L9, 2),
2833 MSM_RPM_MAP(8960, PM8921_L10_0, PM8921_L10, 2),
2834 MSM_RPM_MAP(8960, PM8921_L11_0, PM8921_L11, 2),
2835 MSM_RPM_MAP(8960, PM8921_L12_0, PM8921_L12, 2),
2836 MSM_RPM_MAP(8960, PM8921_L13_0, PM8921_L13, 2),
2837 MSM_RPM_MAP(8960, PM8921_L14_0, PM8921_L14, 2),
2838 MSM_RPM_MAP(8960, PM8921_L15_0, PM8921_L15, 2),
2839 MSM_RPM_MAP(8960, PM8921_L16_0, PM8921_L16, 2),
2840 MSM_RPM_MAP(8960, PM8921_L17_0, PM8921_L17, 2),
2841 MSM_RPM_MAP(8960, PM8921_L18_0, PM8921_L18, 2),
2842 MSM_RPM_MAP(8960, PM8921_L19_0, PM8921_L19, 2),
2843 MSM_RPM_MAP(8960, PM8921_L20_0, PM8921_L20, 2),
2844 MSM_RPM_MAP(8960, PM8921_L21_0, PM8921_L21, 2),
2845 MSM_RPM_MAP(8960, PM8921_L22_0, PM8921_L22, 2),
2846 MSM_RPM_MAP(8960, PM8921_L23_0, PM8921_L23, 2),
2847 MSM_RPM_MAP(8960, PM8921_L24_0, PM8921_L24, 2),
2848 MSM_RPM_MAP(8960, PM8921_L25_0, PM8921_L25, 2),
2849 MSM_RPM_MAP(8960, PM8921_L26_0, PM8921_L26, 2),
2850 MSM_RPM_MAP(8960, PM8921_L27_0, PM8921_L27, 2),
2851 MSM_RPM_MAP(8960, PM8921_L28_0, PM8921_L28, 2),
2852 MSM_RPM_MAP(8960, PM8921_L29_0, PM8921_L29, 2),
2853 MSM_RPM_MAP(8960, PM8921_CLK1_0, PM8921_CLK1, 2),
2854 MSM_RPM_MAP(8960, PM8921_CLK2_0, PM8921_CLK2, 2),
2855 MSM_RPM_MAP(8960, PM8921_LVS1, PM8921_LVS1, 1),
2856 MSM_RPM_MAP(8960, PM8921_LVS2, PM8921_LVS2, 1),
2857 MSM_RPM_MAP(8960, PM8921_LVS3, PM8921_LVS3, 1),
2858 MSM_RPM_MAP(8960, PM8921_LVS4, PM8921_LVS4, 1),
2859 MSM_RPM_MAP(8960, PM8921_LVS5, PM8921_LVS5, 1),
2860 MSM_RPM_MAP(8960, PM8921_LVS6, PM8921_LVS6, 1),
2861 MSM_RPM_MAP(8960, PM8921_LVS7, PM8921_LVS7, 1),
2862 MSM_RPM_MAP(8960, NCP_0, NCP, 2),
2863 MSM_RPM_MAP(8960, CXO_BUFFERS, CXO_BUFFERS, 1),
2864 MSM_RPM_MAP(8960, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2865 MSM_RPM_MAP(8960, HDMI_SWITCH, HDMI_SWITCH, 1),
2866 MSM_RPM_MAP(8960, DDR_DMM_0, DDR_DMM, 2),
2867 MSM_RPM_MAP(8960, QDSS_CLK, QDSS_CLK, 1),
2868 },
2869 .target_status = {
2870 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MAJOR),
2871 MSM_RPM_STATUS_ID_MAP(8960, VERSION_MINOR),
2872 MSM_RPM_STATUS_ID_MAP(8960, VERSION_BUILD),
2873 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_0),
2874 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_1),
2875 MSM_RPM_STATUS_ID_MAP(8960, SUPPORTED_RESOURCES_2),
2876 MSM_RPM_STATUS_ID_MAP(8960, RESERVED_SUPPORTED_RESOURCES_0),
2877 MSM_RPM_STATUS_ID_MAP(8960, SEQUENCE),
2878 MSM_RPM_STATUS_ID_MAP(8960, RPM_CTL),
2879 MSM_RPM_STATUS_ID_MAP(8960, CXO_CLK),
2880 MSM_RPM_STATUS_ID_MAP(8960, PXO_CLK),
2881 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CLK),
2882 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_CLK),
2883 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_CLK),
2884 MSM_RPM_STATUS_ID_MAP(8960, DAYTONA_FABRIC_CLK),
2885 MSM_RPM_STATUS_ID_MAP(8960, SFPB_CLK),
2886 MSM_RPM_STATUS_ID_MAP(8960, CFPB_CLK),
2887 MSM_RPM_STATUS_ID_MAP(8960, MMFPB_CLK),
2888 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CLK),
2889 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_HALT),
2890 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_CLKMOD),
2891 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_CFG_IOCTL),
2892 MSM_RPM_STATUS_ID_MAP(8960, APPS_FABRIC_ARB),
2893 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_HALT),
2894 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_CLKMOD),
2895 MSM_RPM_STATUS_ID_MAP(8960, SYS_FABRIC_CFG_IOCTL),
2896 MSM_RPM_STATUS_ID_MAP(8960, SYSTEM_FABRIC_ARB),
2897 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_HALT),
2898 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_CLKMOD),
2899 MSM_RPM_STATUS_ID_MAP(8960, MMSS_FABRIC_CFG_IOCTL),
2900 MSM_RPM_STATUS_ID_MAP(8960, MM_FABRIC_ARB),
2901 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_0),
2902 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S1_1),
2903 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_0),
2904 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S2_1),
2905 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_0),
2906 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S3_1),
2907 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_0),
2908 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S4_1),
2909 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_0),
2910 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S5_1),
2911 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_0),
2912 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S6_1),
2913 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_0),
2914 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S7_1),
2915 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_0),
2916 MSM_RPM_STATUS_ID_MAP(8960, PM8921_S8_1),
2917 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_0),
2918 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L1_1),
2919 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_0),
2920 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L2_1),
2921 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_0),
2922 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L3_1),
2923 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_0),
2924 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L4_1),
2925 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_0),
2926 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L5_1),
2927 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_0),
2928 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L6_1),
2929 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_0),
2930 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L7_1),
2931 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_0),
2932 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L8_1),
2933 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_0),
2934 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L9_1),
2935 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_0),
2936 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L10_1),
2937 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_0),
2938 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L11_1),
2939 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_0),
2940 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L12_1),
2941 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_0),
2942 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L13_1),
2943 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_0),
2944 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L14_1),
2945 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_0),
2946 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L15_1),
2947 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_0),
2948 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L16_1),
2949 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_0),
2950 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L17_1),
2951 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_0),
2952 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L18_1),
2953 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_0),
2954 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L19_1),
2955 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_0),
2956 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L20_1),
2957 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_0),
2958 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L21_1),
2959 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_0),
2960 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L22_1),
2961 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_0),
2962 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L23_1),
2963 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_0),
2964 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L24_1),
2965 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_0),
2966 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L25_1),
2967 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_0),
2968 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L26_1),
2969 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_0),
2970 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L27_1),
2971 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_0),
2972 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L28_1),
2973 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_0),
2974 MSM_RPM_STATUS_ID_MAP(8960, PM8921_L29_1),
2975 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_0),
2976 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK1_1),
2977 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_0),
2978 MSM_RPM_STATUS_ID_MAP(8960, PM8921_CLK2_1),
2979 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS1),
2980 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS2),
2981 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS3),
2982 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS4),
2983 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS5),
2984 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS6),
2985 MSM_RPM_STATUS_ID_MAP(8960, PM8921_LVS7),
2986 MSM_RPM_STATUS_ID_MAP(8960, NCP_0),
2987 MSM_RPM_STATUS_ID_MAP(8960, NCP_1),
2988 MSM_RPM_STATUS_ID_MAP(8960, CXO_BUFFERS),
2989 MSM_RPM_STATUS_ID_MAP(8960, USB_OTG_SWITCH),
2990 MSM_RPM_STATUS_ID_MAP(8960, HDMI_SWITCH),
2991 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_0),
2992 MSM_RPM_STATUS_ID_MAP(8960, DDR_DMM_1),
2993 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH0_RANGE),
2994 MSM_RPM_STATUS_ID_MAP(8960, EBI1_CH1_RANGE),
2995 },
2996 .target_ctrl_id = {
2997 MSM_RPM_CTRL_MAP(8960, VERSION_MAJOR),
2998 MSM_RPM_CTRL_MAP(8960, VERSION_MINOR),
2999 MSM_RPM_CTRL_MAP(8960, VERSION_BUILD),
3000 MSM_RPM_CTRL_MAP(8960, REQ_CTX_0),
3001 MSM_RPM_CTRL_MAP(8960, REQ_SEL_0),
3002 MSM_RPM_CTRL_MAP(8960, ACK_CTX_0),
3003 MSM_RPM_CTRL_MAP(8960, ACK_SEL_0),
3004 },
3005 .sel_invalidate = MSM_RPM_8960_SEL_INVALIDATE,
3006 .sel_notification = MSM_RPM_8960_SEL_NOTIFICATION,
3007 .sel_last = MSM_RPM_8960_SEL_LAST,
3008 .ver = {3, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003009};
Praveen Chidambaram8985b012011-12-16 13:38:59 -07003010
Praveen Chidambaram78499012011-11-01 17:15:17 -06003011struct platform_device msm8960_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003012 .name = "msm_rpm",
3013 .id = -1,
3014};
3015
Praveen Chidambaram78499012011-11-01 17:15:17 -06003016static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3017 .phys_addr_base = 0x0010C000,
3018 .reg_offsets = {
3019 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
3020 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
3021 },
3022 .phys_size = SZ_8K,
3023 .log_len = 4096, /* log's buffer length in bytes */
3024 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3025};
3026
3027struct platform_device msm8960_rpm_log_device = {
3028 .name = "msm_rpm_log",
3029 .id = -1,
3030 .dev = {
3031 .platform_data = &msm_rpm_log_pdata,
3032 },
3033};
3034
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003035static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
3036 .phys_addr_base = 0x0010D204,
3037 .phys_size = SZ_8K,
3038};
3039
Praveen Chidambaram78499012011-11-01 17:15:17 -06003040struct platform_device msm8960_rpm_stat_device = {
Praveen Chidambaram7a712232011-10-28 13:39:45 -06003041 .name = "msm_rpm_stat",
3042 .id = -1,
3043 .dev = {
3044 .platform_data = &msm_rpm_stat_pdata,
3045 },
3046};
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06003047
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003048struct platform_device msm_bus_sys_fabric = {
3049 .name = "msm_bus_fabric",
3050 .id = MSM_BUS_FAB_SYSTEM,
3051};
3052struct platform_device msm_bus_apps_fabric = {
3053 .name = "msm_bus_fabric",
3054 .id = MSM_BUS_FAB_APPSS,
3055};
3056struct platform_device msm_bus_mm_fabric = {
3057 .name = "msm_bus_fabric",
3058 .id = MSM_BUS_FAB_MMSS,
3059};
3060struct platform_device msm_bus_sys_fpb = {
3061 .name = "msm_bus_fabric",
3062 .id = MSM_BUS_FAB_SYSTEM_FPB,
3063};
3064struct platform_device msm_bus_cpss_fpb = {
3065 .name = "msm_bus_fabric",
3066 .id = MSM_BUS_FAB_CPSS_FPB,
3067};
3068
3069/* Sensors DSPS platform data */
3070#ifdef CONFIG_MSM_DSPS
3071
3072#define PPSS_REG_PHYS_BASE 0x12080000
3073
3074static struct dsps_clk_info dsps_clks[] = {};
3075static struct dsps_regulator_info dsps_regs[] = {};
3076
3077/*
3078 * Note: GPIOs field is intialized in run-time at the function
3079 * msm8960_init_dsps().
3080 */
3081
3082struct msm_dsps_platform_data msm_dsps_pdata = {
3083 .clks = dsps_clks,
3084 .clks_num = ARRAY_SIZE(dsps_clks),
3085 .gpios = NULL,
3086 .gpios_num = 0,
3087 .regs = dsps_regs,
3088 .regs_num = ARRAY_SIZE(dsps_regs),
3089 .dsps_pwr_ctl_en = 1,
3090 .signature = DSPS_SIGNATURE,
3091};
3092
3093static struct resource msm_dsps_resources[] = {
3094 {
3095 .start = PPSS_REG_PHYS_BASE,
3096 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
3097 .name = "ppss_reg",
3098 .flags = IORESOURCE_MEM,
3099 },
Wentao Xua55500b2011-08-16 18:15:04 -04003100
3101 {
3102 .start = PPSS_WDOG_TIMER_IRQ,
3103 .end = PPSS_WDOG_TIMER_IRQ,
3104 .name = "ppss_wdog",
3105 .flags = IORESOURCE_IRQ,
3106 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003107};
3108
3109struct platform_device msm_dsps_device = {
3110 .name = "msm_dsps",
3111 .id = 0,
3112 .num_resources = ARRAY_SIZE(msm_dsps_resources),
3113 .resource = msm_dsps_resources,
3114 .dev.platform_data = &msm_dsps_pdata,
3115};
3116
3117#endif /* CONFIG_MSM_DSPS */
Pratik Patel7831c082011-06-08 21:44:37 -07003118
3119#ifdef CONFIG_MSM_QDSS
3120
3121#define MSM_QDSS_PHYS_BASE 0x01A00000
3122#define MSM_ETB_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1000)
3123#define MSM_TPIU_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x3000)
3124#define MSM_FUNNEL_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x4000)
3125#define MSM_PTM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
3126
3127static struct resource msm_etb_resources[] = {
3128 {
3129 .start = MSM_ETB_PHYS_BASE,
3130 .end = MSM_ETB_PHYS_BASE + SZ_4K - 1,
3131 .flags = IORESOURCE_MEM,
3132 },
3133};
3134
3135struct platform_device msm_etb_device = {
3136 .name = "msm_etb",
3137 .id = 0,
3138 .num_resources = ARRAY_SIZE(msm_etb_resources),
3139 .resource = msm_etb_resources,
3140};
3141
3142static struct resource msm_tpiu_resources[] = {
3143 {
3144 .start = MSM_TPIU_PHYS_BASE,
3145 .end = MSM_TPIU_PHYS_BASE + SZ_4K - 1,
3146 .flags = IORESOURCE_MEM,
3147 },
3148};
3149
3150struct platform_device msm_tpiu_device = {
3151 .name = "msm_tpiu",
3152 .id = 0,
3153 .num_resources = ARRAY_SIZE(msm_tpiu_resources),
3154 .resource = msm_tpiu_resources,
3155};
3156
3157static struct resource msm_funnel_resources[] = {
3158 {
3159 .start = MSM_FUNNEL_PHYS_BASE,
3160 .end = MSM_FUNNEL_PHYS_BASE + SZ_4K - 1,
3161 .flags = IORESOURCE_MEM,
3162 },
3163};
3164
3165struct platform_device msm_funnel_device = {
3166 .name = "msm_funnel",
3167 .id = 0,
3168 .num_resources = ARRAY_SIZE(msm_funnel_resources),
3169 .resource = msm_funnel_resources,
3170};
3171
3172static struct resource msm_ptm_resources[] = {
3173 {
3174 .start = MSM_PTM_PHYS_BASE,
3175 .end = MSM_PTM_PHYS_BASE + (SZ_4K * 2) - 1,
3176 .flags = IORESOURCE_MEM,
3177 },
3178};
3179
3180struct platform_device msm_ptm_device = {
3181 .name = "msm_ptm",
3182 .id = 0,
3183 .num_resources = ARRAY_SIZE(msm_ptm_resources),
3184 .resource = msm_ptm_resources,
3185};
3186
3187#endif