blob: 7a7bd4e3ec49b5f42056137f6c56165809303c98 [file] [log] [blame]
Suresh Siddha61c46282008-03-10 15:28:04 -07001#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08005#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07006#include <linux/slab.h>
7#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +02008#include <linux/module.h>
9#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020010#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040011#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030012#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080013#include <linux/dmi.h>
14#include <linux/utsname.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020015#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020016#include <linux/hw_breakpoint.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080017#include <asm/system.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010018#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053019#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080020#include <asm/idle.h>
21#include <asm/uaccess.h>
22#include <asm/i387.h>
Markus Metzger2311f0d2009-04-03 16:43:46 +020023#include <asm/ds.h>
K.Prasad66cb5912009-06-01 23:44:55 +053024#include <asm/debugreg.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080025
26unsigned long idle_halt;
27EXPORT_SYMBOL(idle_halt);
Zhao Yakuida5e09a2008-06-24 18:01:09 +080028unsigned long idle_nomwait;
29EXPORT_SYMBOL(idle_nomwait);
Suresh Siddha61c46282008-03-10 15:28:04 -070030
Suresh Siddhaaa283f42008-03-10 15:28:05 -070031struct kmem_cache *task_xstate_cachep;
Suresh Siddha61c46282008-03-10 15:28:04 -070032
33int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
34{
35 *dst = *src;
Suresh Siddhaaa283f42008-03-10 15:28:05 -070036 if (src->thread.xstate) {
37 dst->thread.xstate = kmem_cache_alloc(task_xstate_cachep,
38 GFP_KERNEL);
39 if (!dst->thread.xstate)
40 return -ENOMEM;
41 WARN_ON((unsigned long)dst->thread.xstate & 15);
42 memcpy(dst->thread.xstate, src->thread.xstate, xstate_size);
43 }
Suresh Siddha61c46282008-03-10 15:28:04 -070044 return 0;
45}
46
Suresh Siddhaaa283f42008-03-10 15:28:05 -070047void free_thread_xstate(struct task_struct *tsk)
48{
49 if (tsk->thread.xstate) {
50 kmem_cache_free(task_xstate_cachep, tsk->thread.xstate);
51 tsk->thread.xstate = NULL;
52 }
Markus Metzger2311f0d2009-04-03 16:43:46 +020053
54 WARN(tsk->thread.ds_ctx, "leaking DS context\n");
Suresh Siddhaaa283f42008-03-10 15:28:05 -070055}
56
Suresh Siddha61c46282008-03-10 15:28:04 -070057void free_thread_info(struct thread_info *ti)
58{
Suresh Siddhaaa283f42008-03-10 15:28:05 -070059 free_thread_xstate(ti->task);
Suresh Siddha1679f272008-04-16 10:27:53 +020060 free_pages((unsigned long)ti, get_order(THREAD_SIZE));
Suresh Siddha61c46282008-03-10 15:28:04 -070061}
62
63void arch_task_cache_init(void)
64{
65 task_xstate_cachep =
66 kmem_cache_create("task_xstate", xstate_size,
67 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020068 SLAB_PANIC | SLAB_NOTRACK, NULL);
Suresh Siddha61c46282008-03-10 15:28:04 -070069}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020070
Thomas Gleixner00dba562008-06-09 18:35:28 +020071/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080072 * Free current thread data structures etc..
73 */
74void exit_thread(void)
75{
76 struct task_struct *me = current;
77 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010078 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080079
Thomas Gleixner250981e2009-03-16 13:07:21 +010080 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080081 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
82
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080083 t->io_bitmap_ptr = NULL;
84 clear_thread_flag(TIF_IO_BITMAP);
85 /*
86 * Careful, clear this in the TSS too:
87 */
88 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
89 t->io_bitmap_max = 0;
90 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +010091 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080092 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080093}
94
Andy Isaacson814e2c82009-12-08 00:29:42 -080095void show_regs_common(void)
96{
Andy Isaacsona1884b82009-12-08 00:30:21 -080097 const char *board, *product;
Andy Isaacson814e2c82009-12-08 00:29:42 -080098
Andy Isaacsona1884b82009-12-08 00:30:21 -080099 board = dmi_get_system_info(DMI_BOARD_NAME);
Andy Isaacson814e2c82009-12-08 00:29:42 -0800100 if (!board)
101 board = "";
Andy Isaacsona1884b82009-12-08 00:30:21 -0800102 product = dmi_get_system_info(DMI_PRODUCT_NAME);
103 if (!product)
104 product = "";
Andy Isaacson814e2c82009-12-08 00:29:42 -0800105
106 printk("\n");
Andy Isaacsona1884b82009-12-08 00:30:21 -0800107 printk(KERN_INFO "Pid: %d, comm: %.20s %s %s %.*s %s/%s\n",
Andy Isaacson814e2c82009-12-08 00:29:42 -0800108 current->pid, current->comm, print_tainted(),
109 init_utsname()->release,
110 (int)strcspn(init_utsname()->version, " "),
Andy Isaacsona1884b82009-12-08 00:30:21 -0800111 init_utsname()->version, board, product);
Andy Isaacson814e2c82009-12-08 00:29:42 -0800112}
113
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800114void flush_thread(void)
115{
116 struct task_struct *tsk = current;
117
118#ifdef CONFIG_X86_64
119 if (test_tsk_thread_flag(tsk, TIF_ABI_PENDING)) {
120 clear_tsk_thread_flag(tsk, TIF_ABI_PENDING);
121 if (test_tsk_thread_flag(tsk, TIF_IA32)) {
122 clear_tsk_thread_flag(tsk, TIF_IA32);
123 } else {
124 set_tsk_thread_flag(tsk, TIF_IA32);
125 current_thread_info()->status |= TS_COMPAT;
126 }
127 }
128#endif
129
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200130 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800131 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
132 /*
133 * Forget coprocessor state..
134 */
135 tsk->fpu_counter = 0;
136 clear_fpu(tsk);
137 clear_used_math();
138}
139
140static void hard_disable_TSC(void)
141{
142 write_cr4(read_cr4() | X86_CR4_TSD);
143}
144
145void disable_TSC(void)
146{
147 preempt_disable();
148 if (!test_and_set_thread_flag(TIF_NOTSC))
149 /*
150 * Must flip the CPU state synchronously with
151 * TIF_NOTSC in the current running context.
152 */
153 hard_disable_TSC();
154 preempt_enable();
155}
156
157static void hard_enable_TSC(void)
158{
159 write_cr4(read_cr4() & ~X86_CR4_TSD);
160}
161
162static void enable_TSC(void)
163{
164 preempt_disable();
165 if (test_and_clear_thread_flag(TIF_NOTSC))
166 /*
167 * Must flip the CPU state synchronously with
168 * TIF_NOTSC in the current running context.
169 */
170 hard_enable_TSC();
171 preempt_enable();
172}
173
174int get_tsc_mode(unsigned long adr)
175{
176 unsigned int val;
177
178 if (test_thread_flag(TIF_NOTSC))
179 val = PR_TSC_SIGSEGV;
180 else
181 val = PR_TSC_ENABLE;
182
183 return put_user(val, (unsigned int __user *)adr);
184}
185
186int set_tsc_mode(unsigned int val)
187{
188 if (val == PR_TSC_SIGSEGV)
189 disable_TSC();
190 else if (val == PR_TSC_ENABLE)
191 enable_TSC();
192 else
193 return -EINVAL;
194
195 return 0;
196}
197
198void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
199 struct tss_struct *tss)
200{
201 struct thread_struct *prev, *next;
202
203 prev = &prev_p->thread;
204 next = &next_p->thread;
205
206 if (test_tsk_thread_flag(next_p, TIF_DS_AREA_MSR) ||
207 test_tsk_thread_flag(prev_p, TIF_DS_AREA_MSR))
208 ds_switch_to(prev_p, next_p);
209 else if (next->debugctlmsr != prev->debugctlmsr)
210 update_debugctlmsr(next->debugctlmsr);
211
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800212 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
213 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
214 /* prev and next are different */
215 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
216 hard_disable_TSC();
217 else
218 hard_enable_TSC();
219 }
220
221 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
222 /*
223 * Copy the relevant range of the IO bitmap.
224 * Normally this is 128 bytes or less:
225 */
226 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
227 max(prev->io_bitmap_max, next->io_bitmap_max));
228 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
229 /*
230 * Clear any possible leftover bits:
231 */
232 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
233 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300234 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800235}
236
237int sys_fork(struct pt_regs *regs)
238{
239 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
240}
241
242/*
243 * This is trivial, and on the face of it looks like it
244 * could equally well be done in user mode.
245 *
246 * Not so, for quite unobvious reasons - register pressure.
247 * In user mode vfork() cannot have a stack frame, and if
248 * done by calling the "clone()" system call directly, you
249 * do not have enough call-clobbered registers to hold all
250 * the information you need.
251 */
252int sys_vfork(struct pt_regs *regs)
253{
254 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
255 NULL, NULL);
256}
257
258
259/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200260 * Idle related variables and functions
261 */
262unsigned long boot_option_idle_override = 0;
263EXPORT_SYMBOL(boot_option_idle_override);
264
265/*
266 * Powermanagement idle function, if any..
267 */
268void (*pm_idle)(void);
269EXPORT_SYMBOL(pm_idle);
270
271#ifdef CONFIG_X86_32
272/*
273 * This halt magic was a workaround for ancient floppy DMA
274 * wreckage. It should be safe to remove.
275 */
276static int hlt_counter;
277void disable_hlt(void)
278{
279 hlt_counter++;
280}
281EXPORT_SYMBOL(disable_hlt);
282
283void enable_hlt(void)
284{
285 hlt_counter--;
286}
287EXPORT_SYMBOL(enable_hlt);
288
289static inline int hlt_use_halt(void)
290{
291 return (!hlt_counter && boot_cpu_data.hlt_works_ok);
292}
293#else
294static inline int hlt_use_halt(void)
295{
296 return 1;
297}
298#endif
299
300/*
301 * We use this if we don't have any better
302 * idle routine..
303 */
304void default_idle(void)
305{
306 if (hlt_use_halt()) {
Arjan van de Ven61613522009-09-17 16:11:28 +0200307 trace_power_start(POWER_CSTATE, 1);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200308 current_thread_info()->status &= ~TS_POLLING;
309 /*
310 * TS_POLLING-cleared state must be visible before we
311 * test NEED_RESCHED:
312 */
313 smp_mb();
314
315 if (!need_resched())
316 safe_halt(); /* enables interrupts racelessly */
317 else
318 local_irq_enable();
319 current_thread_info()->status |= TS_POLLING;
320 } else {
321 local_irq_enable();
322 /* loop is done by the caller */
323 cpu_relax();
324 }
325}
326#ifdef CONFIG_APM_MODULE
327EXPORT_SYMBOL(default_idle);
328#endif
329
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100330void stop_this_cpu(void *dummy)
331{
332 local_irq_disable();
333 /*
334 * Remove this CPU:
335 */
Rusty Russell4f062892009-03-13 14:49:54 +1030336 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100337 disable_local_APIC();
338
339 for (;;) {
340 if (hlt_works(smp_processor_id()))
341 halt();
342 }
343}
344
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200345static void do_nothing(void *unused)
346{
347}
348
349/*
350 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
351 * pm_idle and update to new pm_idle value. Required while changing pm_idle
352 * handler on SMP systems.
353 *
354 * Caller must have changed pm_idle to the new value before the call. Old
355 * pm_idle value will not be used by any CPU after the return of this function.
356 */
357void cpu_idle_wait(void)
358{
359 smp_mb();
360 /* kick all the CPUs so that they exit out of pm_idle */
Ingo Molnar127a2372008-06-27 11:48:22 +0200361 smp_call_function(do_nothing, NULL, 1);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200362}
363EXPORT_SYMBOL_GPL(cpu_idle_wait);
364
365/*
366 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
367 * which can obviate IPI to trigger checking of need_resched.
368 * We execute MONITOR against need_resched and enter optimized wait state
369 * through MWAIT. Whenever someone changes need_resched, we would be woken
370 * up from MWAIT (without an IPI).
371 *
372 * New with Core Duo processors, MWAIT can take some hints based on CPU
373 * capability.
374 */
375void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
376{
Arjan van de Ven61613522009-09-17 16:11:28 +0200377 trace_power_start(POWER_CSTATE, (ax>>4)+1);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200378 if (!need_resched()) {
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800379 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
380 clflush((void *)&current_thread_info()->flags);
381
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200382 __monitor((void *)&current_thread_info()->flags, 0, 0);
383 smp_mb();
384 if (!need_resched())
385 __mwait(ax, cx);
386 }
387}
388
389/* Default MONITOR/MWAIT with no hints, used for default C1 state */
390static void mwait_idle(void)
391{
392 if (!need_resched()) {
Arjan van de Ven61613522009-09-17 16:11:28 +0200393 trace_power_start(POWER_CSTATE, 1);
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800394 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
395 clflush((void *)&current_thread_info()->flags);
396
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200397 __monitor((void *)&current_thread_info()->flags, 0, 0);
398 smp_mb();
399 if (!need_resched())
400 __sti_mwait(0, 0);
401 else
402 local_irq_enable();
403 } else
404 local_irq_enable();
405}
406
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200407/*
408 * On SMP it's slightly faster (but much more power-consuming!)
409 * to poll the ->work.need_resched flag instead of waiting for the
410 * cross-CPU IPI to arrive. Use this option with caution.
411 */
412static void poll_idle(void)
413{
Arjan van de Ven61613522009-09-17 16:11:28 +0200414 trace_power_start(POWER_CSTATE, 0);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200415 local_irq_enable();
Joe Korty2c7e9fd2008-08-27 10:35:06 -0400416 while (!need_resched())
417 cpu_relax();
Arjan van de Ven61613522009-09-17 16:11:28 +0200418 trace_power_end(0);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200419}
420
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200421/*
422 * mwait selection logic:
423 *
424 * It depends on the CPU. For AMD CPUs that support MWAIT this is
425 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
426 * then depend on a clock divisor and current Pstate of the core. If
427 * all cores of a processor are in halt state (C1) the processor can
428 * enter the C1E (C1 enhanced) state. If mwait is used this will never
429 * happen.
430 *
431 * idle=mwait overrides this decision and forces the usage of mwait.
432 */
Jan Beulich08ad8af2008-07-18 13:45:20 +0100433static int __cpuinitdata force_mwait;
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200434
435#define MWAIT_INFO 0x05
436#define MWAIT_ECX_EXTENDED_INFO 0x01
437#define MWAIT_EDX_C1 0xf0
438
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200439static int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
440{
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200441 u32 eax, ebx, ecx, edx;
442
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200443 if (force_mwait)
444 return 1;
445
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200446 if (c->cpuid_level < MWAIT_INFO)
447 return 0;
448
449 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
450 /* Check, whether EDX has extended info about MWAIT */
451 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
452 return 1;
453
454 /*
455 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
456 * C1 supports MWAIT
457 */
458 return (edx & MWAIT_EDX_C1);
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200459}
460
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200461/*
462 * Check for AMD CPUs, which have potentially C1E support
463 */
464static int __cpuinit check_c1e_idle(const struct cpuinfo_x86 *c)
465{
466 if (c->x86_vendor != X86_VENDOR_AMD)
467 return 0;
468
469 if (c->x86 < 0x0F)
470 return 0;
471
472 /* Family 0x0f models < rev F do not have C1E */
473 if (c->x86 == 0x0f && c->x86_model < 0x40)
474 return 0;
475
476 return 1;
477}
478
Rusty Russellbc9b83d2009-03-13 14:49:49 +1030479static cpumask_var_t c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200480static int c1e_detected;
481
482void c1e_remove_cpu(int cpu)
483{
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030484 if (c1e_mask != NULL)
485 cpumask_clear_cpu(cpu, c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200486}
487
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200488/*
489 * C1E aware idle routine. We check for C1E active in the interrupt
490 * pending message MSR. If we detect C1E, then we handle it the same
491 * way as C3 power states (local apic timer and TSC stop)
492 */
493static void c1e_idle(void)
494{
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200495 if (need_resched())
496 return;
497
498 if (!c1e_detected) {
499 u32 lo, hi;
500
501 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
502 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
503 c1e_detected = 1;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800504 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200505 mark_tsc_unstable("TSC halt in AMD C1E");
506 printk(KERN_INFO "System has AMD C1E enabled\n");
Thomas Gleixnera8d68292008-09-22 19:02:25 +0200507 set_cpu_cap(&boot_cpu_data, X86_FEATURE_AMDC1E);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200508 }
509 }
510
511 if (c1e_detected) {
512 int cpu = smp_processor_id();
513
Rusty Russellbc9b83d2009-03-13 14:49:49 +1030514 if (!cpumask_test_cpu(cpu, c1e_mask)) {
515 cpumask_set_cpu(cpu, c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200516 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700517 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200518 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200519 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
520 &cpu);
521 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
522 cpu);
523 }
524 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200525
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200526 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200527
528 /*
529 * The switch back from broadcast mode needs to be
530 * called with interrupts disabled.
531 */
532 local_irq_disable();
533 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
534 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200535 } else
536 default_idle();
537}
538
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200539void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
540{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100541#ifdef CONFIG_SMP
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200542 if (pm_idle == poll_idle && smp_num_siblings > 1) {
543 printk(KERN_WARNING "WARNING: polling idle and HT enabled,"
544 " performance may degrade.\n");
545 }
546#endif
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200547 if (pm_idle)
548 return;
549
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200550 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200551 /*
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200552 * One CPU supports mwait => All CPUs supports mwait
553 */
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200554 printk(KERN_INFO "using mwait in idle threads.\n");
555 pm_idle = mwait_idle;
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200556 } else if (check_c1e_idle(c)) {
557 printk(KERN_INFO "using C1E aware idle routine\n");
558 pm_idle = c1e_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200559 } else
560 pm_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200561}
562
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030563void __init init_c1e_mask(void)
564{
565 /* If we're using c1e_idle, we need to allocate c1e_mask. */
Li Zefan79f55992009-06-15 14:58:26 +0800566 if (pm_idle == c1e_idle)
567 zalloc_cpumask_var(&c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030568}
569
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200570static int __init idle_setup(char *str)
571{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400572 if (!str)
573 return -EINVAL;
574
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200575 if (!strcmp(str, "poll")) {
576 printk("using polling idle threads.\n");
577 pm_idle = poll_idle;
578 } else if (!strcmp(str, "mwait"))
579 force_mwait = 1;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800580 else if (!strcmp(str, "halt")) {
581 /*
582 * When the boot option of idle=halt is added, halt is
583 * forced to be used for CPU idle. In such case CPU C2/C3
584 * won't be used again.
585 * To continue to load the CPU idle driver, don't touch
586 * the boot_option_idle_override.
587 */
588 pm_idle = default_idle;
589 idle_halt = 1;
590 return 0;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800591 } else if (!strcmp(str, "nomwait")) {
592 /*
593 * If the boot option of "idle=nomwait" is added,
594 * it means that mwait will be disabled for CPU C2/C3
595 * states. In such case it won't touch the variable
596 * of boot_option_idle_override.
597 */
598 idle_nomwait = 1;
599 return 0;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800600 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200601 return -1;
602
603 boot_option_idle_override = 1;
604 return 0;
605}
606early_param("idle", idle_setup);
607
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400608unsigned long arch_align_stack(unsigned long sp)
609{
610 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
611 sp -= get_random_int() % 8192;
612 return sp & ~0xf;
613}
614
615unsigned long arch_randomize_brk(struct mm_struct *mm)
616{
617 unsigned long range_end = mm->brk + 0x02000000;
618 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
619}
620