blob: 1092a1a2fbe653155183ce25c754a9be8647d217 [file] [log] [blame]
Suresh Siddha61c46282008-03-10 15:28:04 -07001#include <linux/errno.h>
2#include <linux/kernel.h>
3#include <linux/mm.h>
4#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08005#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07006#include <linux/slab.h>
7#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +02008#include <linux/module.h>
9#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020010#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040011#include <linux/random.h>
Frederic Weisbecker12922112009-02-07 22:16:12 +010012#include <trace/power.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080013#include <asm/system.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010014#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053015#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080016#include <asm/idle.h>
17#include <asm/uaccess.h>
18#include <asm/i387.h>
Markus Metzger2311f0d2009-04-03 16:43:46 +020019#include <asm/ds.h>
K.Prasad66cb5912009-06-01 23:44:55 +053020#include <asm/debugreg.h>
21#include <asm/hw_breakpoint.h>
Zhao Yakuic1e3b372008-06-24 17:58:53 +080022
23unsigned long idle_halt;
24EXPORT_SYMBOL(idle_halt);
Zhao Yakuida5e09a2008-06-24 18:01:09 +080025unsigned long idle_nomwait;
26EXPORT_SYMBOL(idle_nomwait);
Suresh Siddha61c46282008-03-10 15:28:04 -070027
Suresh Siddhaaa283f42008-03-10 15:28:05 -070028struct kmem_cache *task_xstate_cachep;
Suresh Siddha61c46282008-03-10 15:28:04 -070029
Jason Baronb5f9fd02009-02-11 13:57:25 -050030DEFINE_TRACE(power_start);
31DEFINE_TRACE(power_end);
32
Suresh Siddha61c46282008-03-10 15:28:04 -070033int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
34{
35 *dst = *src;
Suresh Siddhaaa283f42008-03-10 15:28:05 -070036 if (src->thread.xstate) {
37 dst->thread.xstate = kmem_cache_alloc(task_xstate_cachep,
38 GFP_KERNEL);
39 if (!dst->thread.xstate)
40 return -ENOMEM;
41 WARN_ON((unsigned long)dst->thread.xstate & 15);
42 memcpy(dst->thread.xstate, src->thread.xstate, xstate_size);
43 }
Suresh Siddha61c46282008-03-10 15:28:04 -070044 return 0;
45}
46
Suresh Siddhaaa283f42008-03-10 15:28:05 -070047void free_thread_xstate(struct task_struct *tsk)
48{
49 if (tsk->thread.xstate) {
50 kmem_cache_free(task_xstate_cachep, tsk->thread.xstate);
51 tsk->thread.xstate = NULL;
52 }
K.Prasad66cb5912009-06-01 23:44:55 +053053 if (unlikely(test_tsk_thread_flag(tsk, TIF_DEBUG)))
54 flush_thread_hw_breakpoint(tsk);
Markus Metzger2311f0d2009-04-03 16:43:46 +020055
56 WARN(tsk->thread.ds_ctx, "leaking DS context\n");
Suresh Siddhaaa283f42008-03-10 15:28:05 -070057}
58
Suresh Siddha61c46282008-03-10 15:28:04 -070059void free_thread_info(struct thread_info *ti)
60{
Suresh Siddhaaa283f42008-03-10 15:28:05 -070061 free_thread_xstate(ti->task);
Suresh Siddha1679f272008-04-16 10:27:53 +020062 free_pages((unsigned long)ti, get_order(THREAD_SIZE));
Suresh Siddha61c46282008-03-10 15:28:04 -070063}
64
65void arch_task_cache_init(void)
66{
67 task_xstate_cachep =
68 kmem_cache_create("task_xstate", xstate_size,
69 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +020070 SLAB_PANIC | SLAB_NOTRACK, NULL);
Suresh Siddha61c46282008-03-10 15:28:04 -070071}
Peter Zijlstra7f424a82008-04-25 17:39:01 +020072
Thomas Gleixner00dba562008-06-09 18:35:28 +020073/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080074 * Free current thread data structures etc..
75 */
76void exit_thread(void)
77{
78 struct task_struct *me = current;
79 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +010080 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080081
Thomas Gleixner250981e2009-03-16 13:07:21 +010082 if (bp) {
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080083 struct tss_struct *tss = &per_cpu(init_tss, get_cpu());
84
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080085 t->io_bitmap_ptr = NULL;
86 clear_thread_flag(TIF_IO_BITMAP);
87 /*
88 * Careful, clear this in the TSS too:
89 */
90 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
91 t->io_bitmap_max = 0;
92 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +010093 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080094 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080095}
96
97void flush_thread(void)
98{
99 struct task_struct *tsk = current;
100
101#ifdef CONFIG_X86_64
102 if (test_tsk_thread_flag(tsk, TIF_ABI_PENDING)) {
103 clear_tsk_thread_flag(tsk, TIF_ABI_PENDING);
104 if (test_tsk_thread_flag(tsk, TIF_IA32)) {
105 clear_tsk_thread_flag(tsk, TIF_IA32);
106 } else {
107 set_tsk_thread_flag(tsk, TIF_IA32);
108 current_thread_info()->status |= TS_COMPAT;
109 }
110 }
111#endif
112
113 clear_tsk_thread_flag(tsk, TIF_DEBUG);
114
K.Prasad66cb5912009-06-01 23:44:55 +0530115 if (unlikely(test_tsk_thread_flag(tsk, TIF_DEBUG)))
116 flush_thread_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800117 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
118 /*
119 * Forget coprocessor state..
120 */
121 tsk->fpu_counter = 0;
122 clear_fpu(tsk);
123 clear_used_math();
124}
125
126static void hard_disable_TSC(void)
127{
128 write_cr4(read_cr4() | X86_CR4_TSD);
129}
130
131void disable_TSC(void)
132{
133 preempt_disable();
134 if (!test_and_set_thread_flag(TIF_NOTSC))
135 /*
136 * Must flip the CPU state synchronously with
137 * TIF_NOTSC in the current running context.
138 */
139 hard_disable_TSC();
140 preempt_enable();
141}
142
143static void hard_enable_TSC(void)
144{
145 write_cr4(read_cr4() & ~X86_CR4_TSD);
146}
147
148static void enable_TSC(void)
149{
150 preempt_disable();
151 if (test_and_clear_thread_flag(TIF_NOTSC))
152 /*
153 * Must flip the CPU state synchronously with
154 * TIF_NOTSC in the current running context.
155 */
156 hard_enable_TSC();
157 preempt_enable();
158}
159
160int get_tsc_mode(unsigned long adr)
161{
162 unsigned int val;
163
164 if (test_thread_flag(TIF_NOTSC))
165 val = PR_TSC_SIGSEGV;
166 else
167 val = PR_TSC_ENABLE;
168
169 return put_user(val, (unsigned int __user *)adr);
170}
171
172int set_tsc_mode(unsigned int val)
173{
174 if (val == PR_TSC_SIGSEGV)
175 disable_TSC();
176 else if (val == PR_TSC_ENABLE)
177 enable_TSC();
178 else
179 return -EINVAL;
180
181 return 0;
182}
183
184void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
185 struct tss_struct *tss)
186{
187 struct thread_struct *prev, *next;
188
189 prev = &prev_p->thread;
190 next = &next_p->thread;
191
192 if (test_tsk_thread_flag(next_p, TIF_DS_AREA_MSR) ||
193 test_tsk_thread_flag(prev_p, TIF_DS_AREA_MSR))
194 ds_switch_to(prev_p, next_p);
195 else if (next->debugctlmsr != prev->debugctlmsr)
196 update_debugctlmsr(next->debugctlmsr);
197
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800198 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
199 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
200 /* prev and next are different */
201 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
202 hard_disable_TSC();
203 else
204 hard_enable_TSC();
205 }
206
207 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
208 /*
209 * Copy the relevant range of the IO bitmap.
210 * Normally this is 128 bytes or less:
211 */
212 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
213 max(prev->io_bitmap_max, next->io_bitmap_max));
214 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
215 /*
216 * Clear any possible leftover bits:
217 */
218 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
219 }
220}
221
222int sys_fork(struct pt_regs *regs)
223{
224 return do_fork(SIGCHLD, regs->sp, regs, 0, NULL, NULL);
225}
226
227/*
228 * This is trivial, and on the face of it looks like it
229 * could equally well be done in user mode.
230 *
231 * Not so, for quite unobvious reasons - register pressure.
232 * In user mode vfork() cannot have a stack frame, and if
233 * done by calling the "clone()" system call directly, you
234 * do not have enough call-clobbered registers to hold all
235 * the information you need.
236 */
237int sys_vfork(struct pt_regs *regs)
238{
239 return do_fork(CLONE_VFORK | CLONE_VM | SIGCHLD, regs->sp, regs, 0,
240 NULL, NULL);
241}
242
243
244/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200245 * Idle related variables and functions
246 */
247unsigned long boot_option_idle_override = 0;
248EXPORT_SYMBOL(boot_option_idle_override);
249
250/*
251 * Powermanagement idle function, if any..
252 */
253void (*pm_idle)(void);
254EXPORT_SYMBOL(pm_idle);
255
256#ifdef CONFIG_X86_32
257/*
258 * This halt magic was a workaround for ancient floppy DMA
259 * wreckage. It should be safe to remove.
260 */
261static int hlt_counter;
262void disable_hlt(void)
263{
264 hlt_counter++;
265}
266EXPORT_SYMBOL(disable_hlt);
267
268void enable_hlt(void)
269{
270 hlt_counter--;
271}
272EXPORT_SYMBOL(enable_hlt);
273
274static inline int hlt_use_halt(void)
275{
276 return (!hlt_counter && boot_cpu_data.hlt_works_ok);
277}
278#else
279static inline int hlt_use_halt(void)
280{
281 return 1;
282}
283#endif
284
285/*
286 * We use this if we don't have any better
287 * idle routine..
288 */
289void default_idle(void)
290{
291 if (hlt_use_halt()) {
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800292 struct power_trace it;
293
294 trace_power_start(&it, POWER_CSTATE, 1);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200295 current_thread_info()->status &= ~TS_POLLING;
296 /*
297 * TS_POLLING-cleared state must be visible before we
298 * test NEED_RESCHED:
299 */
300 smp_mb();
301
302 if (!need_resched())
303 safe_halt(); /* enables interrupts racelessly */
304 else
305 local_irq_enable();
306 current_thread_info()->status |= TS_POLLING;
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800307 trace_power_end(&it);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200308 } else {
309 local_irq_enable();
310 /* loop is done by the caller */
311 cpu_relax();
312 }
313}
314#ifdef CONFIG_APM_MODULE
315EXPORT_SYMBOL(default_idle);
316#endif
317
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100318void stop_this_cpu(void *dummy)
319{
320 local_irq_disable();
321 /*
322 * Remove this CPU:
323 */
Rusty Russell4f062892009-03-13 14:49:54 +1030324 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100325 disable_local_APIC();
326
327 for (;;) {
328 if (hlt_works(smp_processor_id()))
329 halt();
330 }
331}
332
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200333static void do_nothing(void *unused)
334{
335}
336
337/*
338 * cpu_idle_wait - Used to ensure that all the CPUs discard old value of
339 * pm_idle and update to new pm_idle value. Required while changing pm_idle
340 * handler on SMP systems.
341 *
342 * Caller must have changed pm_idle to the new value before the call. Old
343 * pm_idle value will not be used by any CPU after the return of this function.
344 */
345void cpu_idle_wait(void)
346{
347 smp_mb();
348 /* kick all the CPUs so that they exit out of pm_idle */
Ingo Molnar127a2372008-06-27 11:48:22 +0200349 smp_call_function(do_nothing, NULL, 1);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200350}
351EXPORT_SYMBOL_GPL(cpu_idle_wait);
352
353/*
354 * This uses new MONITOR/MWAIT instructions on P4 processors with PNI,
355 * which can obviate IPI to trigger checking of need_resched.
356 * We execute MONITOR against need_resched and enter optimized wait state
357 * through MWAIT. Whenever someone changes need_resched, we would be woken
358 * up from MWAIT (without an IPI).
359 *
360 * New with Core Duo processors, MWAIT can take some hints based on CPU
361 * capability.
362 */
363void mwait_idle_with_hints(unsigned long ax, unsigned long cx)
364{
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800365 struct power_trace it;
366
367 trace_power_start(&it, POWER_CSTATE, (ax>>4)+1);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200368 if (!need_resched()) {
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800369 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
370 clflush((void *)&current_thread_info()->flags);
371
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200372 __monitor((void *)&current_thread_info()->flags, 0, 0);
373 smp_mb();
374 if (!need_resched())
375 __mwait(ax, cx);
376 }
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800377 trace_power_end(&it);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200378}
379
380/* Default MONITOR/MWAIT with no hints, used for default C1 state */
381static void mwait_idle(void)
382{
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800383 struct power_trace it;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200384 if (!need_resched()) {
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800385 trace_power_start(&it, POWER_CSTATE, 1);
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800386 if (cpu_has(&current_cpu_data, X86_FEATURE_CLFLUSH_MONITOR))
387 clflush((void *)&current_thread_info()->flags);
388
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200389 __monitor((void *)&current_thread_info()->flags, 0, 0);
390 smp_mb();
391 if (!need_resched())
392 __sti_mwait(0, 0);
393 else
394 local_irq_enable();
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800395 trace_power_end(&it);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200396 } else
397 local_irq_enable();
398}
399
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200400/*
401 * On SMP it's slightly faster (but much more power-consuming!)
402 * to poll the ->work.need_resched flag instead of waiting for the
403 * cross-CPU IPI to arrive. Use this option with caution.
404 */
405static void poll_idle(void)
406{
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800407 struct power_trace it;
408
409 trace_power_start(&it, POWER_CSTATE, 0);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200410 local_irq_enable();
Joe Korty2c7e9fd2008-08-27 10:35:06 -0400411 while (!need_resched())
412 cpu_relax();
Arjan van de Venf3f47a62008-11-23 16:49:58 -0800413 trace_power_end(&it);
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200414}
415
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200416/*
417 * mwait selection logic:
418 *
419 * It depends on the CPU. For AMD CPUs that support MWAIT this is
420 * wrong. Family 0x10 and 0x11 CPUs will enter C1 on HLT. Powersavings
421 * then depend on a clock divisor and current Pstate of the core. If
422 * all cores of a processor are in halt state (C1) the processor can
423 * enter the C1E (C1 enhanced) state. If mwait is used this will never
424 * happen.
425 *
426 * idle=mwait overrides this decision and forces the usage of mwait.
427 */
Jan Beulich08ad8af2008-07-18 13:45:20 +0100428static int __cpuinitdata force_mwait;
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200429
430#define MWAIT_INFO 0x05
431#define MWAIT_ECX_EXTENDED_INFO 0x01
432#define MWAIT_EDX_C1 0xf0
433
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200434static int __cpuinit mwait_usable(const struct cpuinfo_x86 *c)
435{
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200436 u32 eax, ebx, ecx, edx;
437
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200438 if (force_mwait)
439 return 1;
440
Thomas Gleixner09fd4b42008-06-09 18:04:27 +0200441 if (c->cpuid_level < MWAIT_INFO)
442 return 0;
443
444 cpuid(MWAIT_INFO, &eax, &ebx, &ecx, &edx);
445 /* Check, whether EDX has extended info about MWAIT */
446 if (!(ecx & MWAIT_ECX_EXTENDED_INFO))
447 return 1;
448
449 /*
450 * edx enumeratios MONITOR/MWAIT extensions. Check, whether
451 * C1 supports MWAIT
452 */
453 return (edx & MWAIT_EDX_C1);
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200454}
455
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200456/*
457 * Check for AMD CPUs, which have potentially C1E support
458 */
459static int __cpuinit check_c1e_idle(const struct cpuinfo_x86 *c)
460{
461 if (c->x86_vendor != X86_VENDOR_AMD)
462 return 0;
463
464 if (c->x86 < 0x0F)
465 return 0;
466
467 /* Family 0x0f models < rev F do not have C1E */
468 if (c->x86 == 0x0f && c->x86_model < 0x40)
469 return 0;
470
471 return 1;
472}
473
Rusty Russellbc9b83d2009-03-13 14:49:49 +1030474static cpumask_var_t c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200475static int c1e_detected;
476
477void c1e_remove_cpu(int cpu)
478{
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030479 if (c1e_mask != NULL)
480 cpumask_clear_cpu(cpu, c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200481}
482
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200483/*
484 * C1E aware idle routine. We check for C1E active in the interrupt
485 * pending message MSR. If we detect C1E, then we handle it the same
486 * way as C3 power states (local apic timer and TSC stop)
487 */
488static void c1e_idle(void)
489{
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200490 if (need_resched())
491 return;
492
493 if (!c1e_detected) {
494 u32 lo, hi;
495
496 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
497 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
498 c1e_detected = 1;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800499 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200500 mark_tsc_unstable("TSC halt in AMD C1E");
501 printk(KERN_INFO "System has AMD C1E enabled\n");
Thomas Gleixnera8d68292008-09-22 19:02:25 +0200502 set_cpu_cap(&boot_cpu_data, X86_FEATURE_AMDC1E);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200503 }
504 }
505
506 if (c1e_detected) {
507 int cpu = smp_processor_id();
508
Rusty Russellbc9b83d2009-03-13 14:49:49 +1030509 if (!cpumask_test_cpu(cpu, c1e_mask)) {
510 cpumask_set_cpu(cpu, c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200511 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700512 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200513 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200514 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
515 &cpu);
516 printk(KERN_INFO "Switch to broadcast mode on CPU%d\n",
517 cpu);
518 }
519 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200520
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200521 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200522
523 /*
524 * The switch back from broadcast mode needs to be
525 * called with interrupts disabled.
526 */
527 local_irq_disable();
528 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
529 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200530 } else
531 default_idle();
532}
533
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200534void __cpuinit select_idle_routine(const struct cpuinfo_x86 *c)
535{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100536#ifdef CONFIG_SMP
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200537 if (pm_idle == poll_idle && smp_num_siblings > 1) {
538 printk(KERN_WARNING "WARNING: polling idle and HT enabled,"
539 " performance may degrade.\n");
540 }
541#endif
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200542 if (pm_idle)
543 return;
544
Thomas Gleixnere9623b32008-05-16 22:55:26 +0200545 if (cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)) {
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200546 /*
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200547 * One CPU supports mwait => All CPUs supports mwait
548 */
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200549 printk(KERN_INFO "using mwait in idle threads.\n");
550 pm_idle = mwait_idle;
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200551 } else if (check_c1e_idle(c)) {
552 printk(KERN_INFO "using C1E aware idle routine\n");
553 pm_idle = c1e_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200554 } else
555 pm_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200556}
557
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030558void __init init_c1e_mask(void)
559{
560 /* If we're using c1e_idle, we need to allocate c1e_mask. */
561 if (pm_idle == c1e_idle) {
562 alloc_cpumask_var(&c1e_mask, GFP_KERNEL);
563 cpumask_clear(c1e_mask);
564 }
565}
566
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200567static int __init idle_setup(char *str)
568{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400569 if (!str)
570 return -EINVAL;
571
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200572 if (!strcmp(str, "poll")) {
573 printk("using polling idle threads.\n");
574 pm_idle = poll_idle;
575 } else if (!strcmp(str, "mwait"))
576 force_mwait = 1;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800577 else if (!strcmp(str, "halt")) {
578 /*
579 * When the boot option of idle=halt is added, halt is
580 * forced to be used for CPU idle. In such case CPU C2/C3
581 * won't be used again.
582 * To continue to load the CPU idle driver, don't touch
583 * the boot_option_idle_override.
584 */
585 pm_idle = default_idle;
586 idle_halt = 1;
587 return 0;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800588 } else if (!strcmp(str, "nomwait")) {
589 /*
590 * If the boot option of "idle=nomwait" is added,
591 * it means that mwait will be disabled for CPU C2/C3
592 * states. In such case it won't touch the variable
593 * of boot_option_idle_override.
594 */
595 idle_nomwait = 1;
596 return 0;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800597 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200598 return -1;
599
600 boot_option_idle_override = 1;
601 return 0;
602}
603early_param("idle", idle_setup);
604
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400605unsigned long arch_align_stack(unsigned long sp)
606{
607 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
608 sp -= get_random_int() % 8192;
609 return sp & ~0xf;
610}
611
612unsigned long arch_randomize_brk(struct mm_struct *mm)
613{
614 unsigned long range_end = mm->brk + 0x02000000;
615 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
616}
617